1[root]
2type=Root
3children=system
4full_system=false
5time_sync_enable=false
6time_sync_period=100000000000
7time_sync_spin_threshold=100000000
8

--- 460 unchanged lines hidden (view full) ---

469tgts_per_mshr=5
470trace_addr=0
471two_queue=false
472write_buffers=8
473cpu_side=system.cpu.toL2Bus.master[0]
474mem_side=system.membus.slave[1]
475
476[system.cpu.toL2Bus]
477type=Bus
477type=CoherentBus
478block_size=64
479bus_id=0
479clock=1000
480header_cycles=1
481use_default_range=false
482width=64
483master=system.cpu.l2cache.cpu_side
484slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
485
486[system.cpu.tracer]

--- 14 unchanged lines hidden (view full) ---

501output=cout
502pid=100
503ppid=99
504simpoint=0
505system=system
506uid=100
507
508[system.membus]
510type=Bus
509type=CoherentBus
510block_size=64
512bus_id=0
511clock=1000
512header_cycles=1
513use_default_range=false
514width=64
515master=system.physmem.port[0]
516slave=system.system_port system.cpu.l2cache.mem_side
517
518[system.physmem]
519type=SimpleMemory
520conf_table_reported=false
521file=
522in_addr_map=true
523latency=30000
524latency_var=0
525null=false
526range=0:134217727
527zero=false
528port=system.membus.master[0]
529