3,1018c3,1057
< sim_seconds 0.000113 # Number of seconds simulated
< sim_ticks 113383000 # Number of ticks simulated
< final_tick 113383000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
< sim_freq 1000000000000 # Frequency of simulated ticks
< host_inst_rate 167766 # Simulator instruction rate (inst/s)
< host_op_rate 167765 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 84106882 # Simulator tick rate (ticks/s)
< host_mem_usage 263760 # Number of bytes of host memory used
< host_seconds 1.35 # Real time elapsed on the host
< sim_insts 226159 # Number of instructions simulated
< sim_ops 226159 # Number of ops (including micro ops) simulated
< system.voltage_domain.voltage 1 # Voltage in Volts
< system.clk_domain.clock 1000 # Clock period in ticks
< system.physmem.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.inst 65920 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 19264 # Number of bytes read from this memory
< system.physmem.bytes_read::total 85184 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 65920 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 65920 # Number of instructions bytes read from this memory
< system.physmem.num_reads::cpu.inst 1030 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 301 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 1331 # Number of read requests responded to by this memory
< system.physmem.bw_read::cpu.inst 581392272 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 169902014 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 751294286 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 581392272 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 581392272 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 581392272 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 169902014 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 751294286 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 1331 # Number of read requests accepted
< system.physmem.writeReqs 0 # Number of write requests accepted
< system.physmem.readBursts 1331 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 85184 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
< system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 85184 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
< system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
< system.physmem.perBankRdBursts::0 174 # Per bank write bursts
< system.physmem.perBankRdBursts::1 18 # Per bank write bursts
< system.physmem.perBankRdBursts::2 15 # Per bank write bursts
< system.physmem.perBankRdBursts::3 82 # Per bank write bursts
< system.physmem.perBankRdBursts::4 194 # Per bank write bursts
< system.physmem.perBankRdBursts::5 254 # Per bank write bursts
< system.physmem.perBankRdBursts::6 22 # Per bank write bursts
< system.physmem.perBankRdBursts::7 4 # Per bank write bursts
< system.physmem.perBankRdBursts::8 25 # Per bank write bursts
< system.physmem.perBankRdBursts::9 103 # Per bank write bursts
< system.physmem.perBankRdBursts::10 150 # Per bank write bursts
< system.physmem.perBankRdBursts::11 145 # Per bank write bursts
< system.physmem.perBankRdBursts::12 50 # Per bank write bursts
< system.physmem.perBankRdBursts::13 52 # Per bank write bursts
< system.physmem.perBankRdBursts::14 14 # Per bank write bursts
< system.physmem.perBankRdBursts::15 29 # Per bank write bursts
< system.physmem.perBankWrBursts::0 0 # Per bank write bursts
< system.physmem.perBankWrBursts::1 0 # Per bank write bursts
< system.physmem.perBankWrBursts::2 0 # Per bank write bursts
< system.physmem.perBankWrBursts::3 0 # Per bank write bursts
< system.physmem.perBankWrBursts::4 0 # Per bank write bursts
< system.physmem.perBankWrBursts::5 0 # Per bank write bursts
< system.physmem.perBankWrBursts::6 0 # Per bank write bursts
< system.physmem.perBankWrBursts::7 0 # Per bank write bursts
< system.physmem.perBankWrBursts::8 0 # Per bank write bursts
< system.physmem.perBankWrBursts::9 0 # Per bank write bursts
< system.physmem.perBankWrBursts::10 0 # Per bank write bursts
< system.physmem.perBankWrBursts::11 0 # Per bank write bursts
< system.physmem.perBankWrBursts::12 0 # Per bank write bursts
< system.physmem.perBankWrBursts::13 0 # Per bank write bursts
< system.physmem.perBankWrBursts::14 0 # Per bank write bursts
< system.physmem.perBankWrBursts::15 0 # Per bank write bursts
< system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
< system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
< system.physmem.totGap 113277000 # Total gap between requests
< system.physmem.readPktSize::0 0 # Read request sizes (log2)
< system.physmem.readPktSize::1 0 # Read request sizes (log2)
< system.physmem.readPktSize::2 0 # Read request sizes (log2)
< system.physmem.readPktSize::3 0 # Read request sizes (log2)
< system.physmem.readPktSize::4 0 # Read request sizes (log2)
< system.physmem.readPktSize::5 0 # Read request sizes (log2)
< system.physmem.readPktSize::6 1331 # Read request sizes (log2)
< system.physmem.writePktSize::0 0 # Write request sizes (log2)
< system.physmem.writePktSize::1 0 # Write request sizes (log2)
< system.physmem.writePktSize::2 0 # Write request sizes (log2)
< system.physmem.writePktSize::3 0 # Write request sizes (log2)
< system.physmem.writePktSize::4 0 # Write request sizes (log2)
< system.physmem.writePktSize::5 0 # Write request sizes (log2)
< system.physmem.writePktSize::6 0 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 810 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 368 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 106 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 44 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
< system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 212 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 390.641509 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 252.461189 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 341.274727 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 49 23.11% 23.11% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 43 20.28% 43.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 38 17.92% 61.32% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 18 8.49% 69.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 13 6.13% 75.94% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 8 3.77% 79.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 6 2.83% 82.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 5 2.36% 84.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 32 15.09% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 212 # Bytes accessed per row activation
< system.physmem.totQLat 17606250 # Total ticks spent queuing
< system.physmem.totMemAccLat 42562500 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 6655000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 13227.84 # Average queueing delay per DRAM burst
< system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
< system.physmem.avgMemAccLat 31977.84 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 751.29 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 751.29 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
< system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
< system.physmem.busUtil 5.87 # Data bus utilization in percentage
< system.physmem.busUtilRead 5.87 # Data bus utilization in percentage for reads
< system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
< system.physmem.avgRdQLen 1.58 # Average read queue length when enqueuing
< system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
< system.physmem.readRowHits 1107 # Number of row buffer hits during reads
< system.physmem.writeRowHits 0 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 83.17 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
< system.physmem.avgGap 85106.69 # Average gap between requests
< system.physmem.pageHitRate 83.17 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 771120 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 390885 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 5447820 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 8604960.000000 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 9821100 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 199200 # Energy for precharge background per rank (pJ)
< system.physmem_0.actPowerDownEnergy 40147950 # Energy for active power-down per rank (pJ)
< system.physmem_0.prePowerDownEnergy 1260960 # Energy for precharge power-down per rank (pJ)
< system.physmem_0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
< system.physmem_0.totalEnergy 66643995 # Total energy per rank (pJ)
< system.physmem_0.averagePower 587.773777 # Core power per rank (mW)
< system.physmem_0.totalIdleTime 90897000 # Total Idle time Per DRAM Rank
< system.physmem_0.memoryStateTime::IDLE 89500 # Time in different power states
< system.physmem_0.memoryStateTime::REF 3640000 # Time in different power states
< system.physmem_0.memoryStateTime::SREF 0 # Time in different power states
< system.physmem_0.memoryStateTime::PRE_PDN 3282750 # Time in different power states
< system.physmem_0.memoryStateTime::ACT 18328750 # Time in different power states
< system.physmem_0.memoryStateTime::ACT_PDN 88042000 # Time in different power states
< system.physmem_1.actEnergy 828240 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 413655 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 4055520 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 8604960.000000 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 7853460 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 220320 # Energy for precharge background per rank (pJ)
< system.physmem_1.actPowerDownEnergy 41175660 # Energy for active power-down per rank (pJ)
< system.physmem_1.prePowerDownEnergy 2031360 # Energy for precharge power-down per rank (pJ)
< system.physmem_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
< system.physmem_1.totalEnergy 65183175 # Total energy per rank (pJ)
< system.physmem_1.averagePower 574.889920 # Core power per rank (mW)
< system.physmem_1.totalIdleTime 95520250 # Total Idle time Per DRAM Rank
< system.physmem_1.memoryStateTime::IDLE 174500 # Time in different power states
< system.physmem_1.memoryStateTime::REF 3640000 # Time in different power states
< system.physmem_1.memoryStateTime::SREF 0 # Time in different power states
< system.physmem_1.memoryStateTime::PRE_PDN 5288750 # Time in different power states
< system.physmem_1.memoryStateTime::ACT 13978500 # Time in different power states
< system.physmem_1.memoryStateTime::ACT_PDN 90301250 # Time in different power states
< system.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.branchPred.lookups 78097 # Number of BP lookups
< system.cpu.branchPred.condPredicted 47857 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 4973 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 59652 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 36130 # Number of BTB hits
< system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
< system.cpu.branchPred.BTBHitPct 60.567961 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 14779 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 6634 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 8145 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 2576 # Number of mispredicted indirect branches.
< system.cpu_clk_domain.clock 500 # Clock period in ticks
< system.cpu.dtb.read_hits 0 # DTB read hits
< system.cpu.dtb.read_misses 0 # DTB read misses
< system.cpu.dtb.read_accesses 0 # DTB read accesses
< system.cpu.dtb.write_hits 0 # DTB write hits
< system.cpu.dtb.write_misses 0 # DTB write misses
< system.cpu.dtb.write_accesses 0 # DTB write accesses
< system.cpu.dtb.hits 0 # DTB hits
< system.cpu.dtb.misses 0 # DTB misses
< system.cpu.dtb.accesses 0 # DTB accesses
< system.cpu.itb.read_hits 0 # DTB read hits
< system.cpu.itb.read_misses 0 # DTB read misses
< system.cpu.itb.read_accesses 0 # DTB read accesses
< system.cpu.itb.write_hits 0 # DTB write hits
< system.cpu.itb.write_misses 0 # DTB write misses
< system.cpu.itb.write_accesses 0 # DTB write accesses
< system.cpu.itb.hits 0 # DTB hits
< system.cpu.itb.misses 0 # DTB misses
< system.cpu.itb.accesses 0 # DTB accesses
< system.cpu.workload.numSyscalls 115 # Number of system calls
< system.cpu.pwrStateResidencyTicks::ON 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 226767 # number of cpu cycles simulated
< system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
< system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
< system.cpu.fetch.icacheStallCycles 73708 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 336580 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 78097 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 42764 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 87814 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 10240 # Number of cycles fetch has spent squashing
< system.cpu.fetch.MiscStallCycles 400 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.IcacheWaitRetryStallCycles 177 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 60514 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 2320 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 167219 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 2.012810 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 2.818543 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::0 90347 54.03% 54.03% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 11793 7.05% 61.08% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 13895 8.31% 69.39% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 11689 6.99% 76.38% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 5745 3.44% 79.82% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 6911 4.13% 83.95% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 2836 1.70% 85.65% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 4645 2.78% 88.42% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 19358 11.58% 100.00% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::total 167219 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.344393 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.484255 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 72610 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 18818 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 70228 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 1268 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 4295 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 35338 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 921 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 310147 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 2548 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 4295 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 75141 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 8221 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 3161 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 68810 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 7591 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 298778 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 161 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 69 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 743 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 6500 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 207984 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 389381 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 387034 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 2347 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 155141 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 52843 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 133 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 133 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 3092 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 62122 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 43306 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 1169 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 342 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 273422 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 166 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 261550 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 571 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 47419 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 26031 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 40 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 167219 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 1.564117 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.884378 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::0 67857 40.58% 40.58% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 36223 21.66% 62.24% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 23953 14.32% 76.57% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 10828 6.48% 83.04% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 10307 6.16% 89.21% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 8097 4.84% 94.05% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 7553 4.52% 98.56% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 1302 0.78% 99.34% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 1099 0.66% 100.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::total 167219 # Number of insts issued each cycle
< system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntAlu 716 10.62% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMisc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 10.62% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 2981 44.22% 54.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 2955 43.84% 98.68% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemRead 88 1.31% 99.99% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemWrite 1 0.01% 100.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
< system.cpu.iq.FU_type_0::No_OpClass 117 0.04% 0.04% # Type of FU issued
< system.cpu.iq.FU_type_0::IntAlu 159688 61.05% 61.10% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 326 0.12% 61.22% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 44 0.02% 61.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 170 0.06% 61.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 120 0.05% 61.35% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 58 0.02% 61.37% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 30 0.01% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 12 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 5 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.39% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 59226 22.64% 84.04% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 40848 15.62% 99.65% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemRead 727 0.28% 99.93% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemWrite 179 0.07% 100.00% # Type of FU issued
< system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
< system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
< system.cpu.iq.FU_type_0::total 261550 # Type of FU issued
< system.cpu.iq.rate 1.153387 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 6741 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.025773 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 694940 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 318115 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 249943 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 2691 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 2944 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 1007 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 266784 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 1390 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 5624 # Number of loads that had data forwarded from stores
< system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
< system.cpu.iew.lsq.thread0.squashedLoads 10411 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 34 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 41 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 6077 # Number of stores squashed
< system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
< system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
< system.cpu.iew.lsq.thread0.rescheduledLoads 9 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 117 # Number of times an access to memory failed due to the cache being blocked
< system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
< system.cpu.iew.iewSquashCycles 4295 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 4907 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 918 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 273579 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 3363 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 62122 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 43306 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 157 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 908 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 41 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 1293 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 3450 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 4743 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 254044 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 58349 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 7506 # Number of squashed instructions skipped in execute
< system.cpu.iew.exec_swp 0 # number of swp insts executed
< system.cpu.iew.exec_nop 0 # number of nop insts executed
< system.cpu.iew.exec_refs 98069 # number of memory reference insts executed
< system.cpu.iew.exec_branches 57083 # Number of branches executed
< system.cpu.iew.exec_stores 39720 # Number of stores executed
< system.cpu.iew.exec_rate 1.120286 # Inst execution rate
< system.cpu.iew.wb_sent 252158 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 250950 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 95653 # num instructions producing a value
< system.cpu.iew.wb_consumers 131997 # num instructions consuming a value
< system.cpu.iew.wb_rate 1.106643 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.724660 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 47451 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 117 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 4148 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 158171 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 1.429839 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 2.156696 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::0 83501 52.79% 52.79% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 25809 16.32% 69.11% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 14383 9.09% 78.20% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 10997 6.95% 85.15% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 5860 3.70% 88.86% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 5977 3.78% 92.64% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 3309 2.09% 94.73% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 1266 0.80% 95.53% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 7069 4.47% 100.00% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::total 158171 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 226159 # Number of instructions committed
< system.cpu.commit.committedOps 226159 # Number of ops (including micro ops) committed
< system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
< system.cpu.commit.refs 88940 # Number of memory references committed
< system.cpu.commit.loads 51711 # Number of loads committed
< system.cpu.commit.membars 0 # Number of memory barriers committed
< system.cpu.commit.branches 50405 # Number of branches committed
< system.cpu.commit.fp_insts 862 # Number of committed floating point instructions.
< system.cpu.commit.int_insts 225991 # Number of committed integer instructions.
< system.cpu.commit.function_calls 16616 # Number of function calls committed.
< system.cpu.commit.op_class_0::No_OpClass 2 0.00% 0.00% # Class of committed instruction
< system.cpu.commit.op_class_0::IntAlu 136540 60.37% 60.37% # Class of committed instruction
< system.cpu.commit.op_class_0::IntMult 325 0.14% 60.52% # Class of committed instruction
< system.cpu.commit.op_class_0::IntDiv 40 0.02% 60.54% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatAdd 104 0.05% 60.58% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatCmp 119 0.05% 60.63% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatCvt 43 0.02% 60.65% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMult 30 0.01% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatDiv 11 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMisc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatSqrt 5 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdAdd 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdAlu 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdCmp 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdCvt 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdMisc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdMult 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdShift 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 60.67% # Class of committed instruction
< system.cpu.commit.op_class_0::MemRead 51297 22.68% 83.36% # Class of committed instruction
< system.cpu.commit.op_class_0::MemWrite 37093 16.40% 99.76% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMemRead 414 0.18% 99.94% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMemWrite 136 0.06% 100.00% # Class of committed instruction
< system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
< system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
< system.cpu.commit.op_class_0::total 226159 # Class of committed instruction
< system.cpu.commit.bw_lim_events 7069 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 423217 # The number of ROB reads
< system.cpu.rob.rob_writes 556357 # The number of ROB writes
< system.cpu.timesIdled 459 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 59548 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.committedInsts 226159 # Number of Instructions Simulated
< system.cpu.committedOps 226159 # Number of Ops (including micro ops) Simulated
< system.cpu.cpi 1.002688 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 1.002688 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.997319 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.997319 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 329254 # number of integer regfile reads
< system.cpu.int_regfile_writes 174794 # number of integer regfile writes
< system.cpu.fp_regfile_reads 878 # number of floating regfile reads
< system.cpu.fp_regfile_writes 754 # number of floating regfile writes
< system.cpu.misc_regfile_reads 446 # number of misc regfile reads
< system.cpu.misc_regfile_writes 313 # number of misc regfile writes
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 0 # number of replacements
< system.cpu.dcache.tags.tagsinuse 244.658569 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 87565 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 301 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 290.913621 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 244.658569 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.059731 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.059731 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_task_id_blocks::1024 301 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 7 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 100 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 194 # Occupied blocks per task id
< system.cpu.dcache.tags.occ_task_id_percent::1024 0.073486 # Percentage of cache occupancy per task id
< system.cpu.dcache.tags.tag_accesses 179301 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 179301 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 51833 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 51833 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 35732 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 35732 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 87565 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 87565 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 87565 # number of overall hits
< system.cpu.dcache.overall_hits::total 87565 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 438 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 438 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 1497 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 1497 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 1935 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 1935 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 1935 # number of overall misses
< system.cpu.dcache.overall_misses::total 1935 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 36015000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 36015000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 97868425 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 97868425 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 133883425 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 133883425 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 133883425 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 133883425 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 52271 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 52271 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 37229 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 37229 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 89500 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 89500 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 89500 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 89500 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.008379 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.008379 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.040211 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.040211 # miss rate for WriteReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.021620 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.021620 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.021620 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.021620 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 82226.027397 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 82226.027397 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65376.369405 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 65376.369405 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 69190.400517 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 69190.400517 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 69190.400517 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 69190.400517 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 6103 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 79 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 77.253165 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 341 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 341 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1293 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1293 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 1634 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 1634 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 1634 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 1634 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 97 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 97 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 204 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 204 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 301 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 301 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 301 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 301 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 8546500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 8546500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 17206500 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 17206500 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 25753000 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 25753000 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 25753000 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 25753000 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001856 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001856 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005480 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005480 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003363 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.003363 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003363 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.003363 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 88108.247423 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 88108.247423 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 84345.588235 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 84345.588235 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 85558.139535 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 85558.139535 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 85558.139535 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 85558.139535 # average overall mshr miss latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 70 # number of replacements
< system.cpu.icache.tags.tagsinuse 535.835535 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 59155 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1035 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 57.154589 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 535.835535 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.261638 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.261638 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 965 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::0 106 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::1 738 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 121 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.471191 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 122053 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 122053 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 59155 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 59155 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 59155 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 59155 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 59155 # number of overall hits
< system.cpu.icache.overall_hits::total 59155 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1354 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1354 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1354 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1354 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1354 # number of overall misses
< system.cpu.icache.overall_misses::total 1354 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 109143498 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 109143498 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 109143498 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 109143498 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 109143498 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 109143498 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 60509 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 60509 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 60509 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 60509 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 60509 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 60509 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.022377 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.022377 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.022377 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.022377 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.022377 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.022377 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 80608.196455 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 80608.196455 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 80608.196455 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 80608.196455 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 80608.196455 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 80608.196455 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 2475 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 34 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 72.794118 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
< system.cpu.icache.writebacks::writebacks 70 # number of writebacks
< system.cpu.icache.writebacks::total 70 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 319 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 319 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 319 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 319 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 319 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 319 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1035 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1035 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1035 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1035 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1035 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1035 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 86827498 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 86827498 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 86827498 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 86827498 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 86827498 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 86827498 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.017105 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.017105 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.017105 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.017105 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.017105 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.017105 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 83891.302415 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 83891.302415 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 83891.302415 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 83891.302415 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 83891.302415 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 83891.302415 # average overall mshr miss latency
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.tags.replacements 0 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 808.901136 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 72 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 1331 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 0.054095 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 564.214692 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 244.686444 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.017218 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.007467 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.024686 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 1331 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 113 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 880 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 338 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.040619 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 12555 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 12555 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.WritebackClean_hits::writebacks 70 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 70 # number of WritebackClean hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 2 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 2 # number of ReadCleanReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2 # number of overall hits
< system.cpu.l2cache.ReadExReq_misses::cpu.data 204 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 204 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1030 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 1030 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 97 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 97 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 1030 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 301 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 1331 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 1030 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 301 # number of overall misses
< system.cpu.l2cache.overall_misses::total 1331 # number of overall misses
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16900000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 16900000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 85245000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 85245000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 8401000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 8401000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 85245000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 25301000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 110546000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 85245000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 25301000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 110546000 # number of overall miss cycles
< system.cpu.l2cache.WritebackClean_accesses::writebacks 70 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 70 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 204 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 204 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1032 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 1032 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 97 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 97 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1032 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 301 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 1333 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1032 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 301 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 1333 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.998062 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.998062 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 1 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.998062 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.998500 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.998062 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.998500 # miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82843.137255 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82843.137255 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 82762.135922 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 82762.135922 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 86608.247423 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 86608.247423 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82762.135922 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 84056.478405 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 83054.845980 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82762.135922 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 84056.478405 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 83054.845980 # average overall miss latency
< system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
< system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
< system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
< system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
< system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
< system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 204 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 204 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1030 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1030 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 97 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 97 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 1030 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 301 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 1331 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 1030 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 301 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 1331 # number of overall MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 14860000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 14860000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 74945000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 74945000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 7431000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 7431000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 74945000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22291000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 97236000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 74945000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22291000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 97236000 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.998062 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.998062 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 1 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.998062 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.998500 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.998062 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.998500 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 72843.137255 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 72843.137255 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 72762.135922 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 72762.135922 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 76608.247423 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 76608.247423 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 72762.135922 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 74056.478405 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 73054.845980 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 72762.135922 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 74056.478405 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 73054.845980 # average overall mshr miss latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 1406 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 73 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadResp 1132 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 70 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 204 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 204 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 1035 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 97 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2137 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 602 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 2739 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 70528 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 19264 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 89792 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 3 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 192 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 1336 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.002246 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.047351 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::0 1333 99.78% 99.78% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 3 0.22% 100.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::total 1336 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 773000 # Layer occupancy (ticks)
< system.cpu.toL2Bus.reqLayer0.utilization 0.7 # Layer utilization (%)
< system.cpu.toL2Bus.respLayer0.occupancy 1552500 # Layer occupancy (ticks)
< system.cpu.toL2Bus.respLayer0.utilization 1.4 # Layer utilization (%)
< system.cpu.toL2Bus.respLayer1.occupancy 451500 # Layer occupancy (ticks)
< system.cpu.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%)
< system.membus.snoop_filter.tot_requests 1331 # Total number of requests made to the snoop filter.
< system.membus.snoop_filter.hit_single_requests 0 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
< system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
< system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.membus.pwrStateResidencyTicks::UNDEFINED 113383000 # Cumulative time (in ticks) in various power states
< system.membus.trans_dist::ReadResp 1127 # Transaction distribution
< system.membus.trans_dist::ReadExReq 204 # Transaction distribution
< system.membus.trans_dist::ReadExResp 204 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 1127 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 2662 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 2662 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 85184 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 85184 # Cumulative packet size per connected master and slave (bytes)
< system.membus.snoops 0 # Total snoops (count)
< system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
< system.membus.snoop_fanout::samples 1331 # Request fanout histogram
< system.membus.snoop_fanout::mean 0 # Request fanout histogram
< system.membus.snoop_fanout::stdev 0 # Request fanout histogram
< system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
< system.membus.snoop_fanout::0 1331 100.00% 100.00% # Request fanout histogram
< system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
< system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
< system.membus.snoop_fanout::min_value 0 # Request fanout histogram
< system.membus.snoop_fanout::max_value 0 # Request fanout histogram
< system.membus.snoop_fanout::total 1331 # Request fanout histogram
< system.membus.reqLayer0.occupancy 1624000 # Layer occupancy (ticks)
< system.membus.reqLayer0.utilization 1.4 # Layer utilization (%)
< system.membus.respLayer1.occupancy 7014000 # Layer occupancy (ticks)
< system.membus.respLayer1.utilization 6.2 # Layer utilization (%)
---
> sim_seconds 0.000334
> sim_ticks 334241000
> final_tick 334241000
> sim_freq 1000000000000
> host_inst_rate 3258
> host_op_rate 3268
> host_tick_rate 2618086
> host_mem_usage 272352
> host_seconds 127.66
> sim_insts 416024
> sim_ops 417277
> system.voltage_domain.voltage 1
> system.clk_domain.clock 1000
> system.physmem.pwrStateResidencyTicks::UNDEFINED 334241000
> system.physmem.bytes_read::cpu.inst 79616
> system.physmem.bytes_read::cpu.data 34432
> system.physmem.bytes_read::total 114048
> system.physmem.bytes_inst_read::cpu.inst 79616
> system.physmem.bytes_inst_read::total 79616
> system.physmem.num_reads::cpu.inst 1244
> system.physmem.num_reads::cpu.data 538
> system.physmem.num_reads::total 1782
> system.physmem.bw_read::cpu.inst 238199383
> system.physmem.bw_read::cpu.data 103015488
> system.physmem.bw_read::total 341214871
> system.physmem.bw_inst_read::cpu.inst 238199383
> system.physmem.bw_inst_read::total 238199383
> system.physmem.bw_total::cpu.inst 238199383
> system.physmem.bw_total::cpu.data 103015488
> system.physmem.bw_total::total 341214871
> system.physmem.readReqs 1782
> system.physmem.writeReqs 0
> system.physmem.readBursts 1782
> system.physmem.writeBursts 0
> system.physmem.bytesReadDRAM 114048
> system.physmem.bytesReadWrQ 0
> system.physmem.bytesWritten 0
> system.physmem.bytesReadSys 114048
> system.physmem.bytesWrittenSys 0
> system.physmem.servicedByWrQ 0
> system.physmem.mergedWrBursts 0
> system.physmem.neitherReadNorWriteReqs 0
> system.physmem.perBankRdBursts::0 238
> system.physmem.perBankRdBursts::1 261
> system.physmem.perBankRdBursts::2 164
> system.physmem.perBankRdBursts::3 171
> system.physmem.perBankRdBursts::4 146
> system.physmem.perBankRdBursts::5 102
> system.physmem.perBankRdBursts::6 103
> system.physmem.perBankRdBursts::7 59
> system.physmem.perBankRdBursts::8 59
> system.physmem.perBankRdBursts::9 52
> system.physmem.perBankRdBursts::10 21
> system.physmem.perBankRdBursts::11 42
> system.physmem.perBankRdBursts::12 76
> system.physmem.perBankRdBursts::13 78
> system.physmem.perBankRdBursts::14 92
> system.physmem.perBankRdBursts::15 118
> system.physmem.perBankWrBursts::0 0
> system.physmem.perBankWrBursts::1 0
> system.physmem.perBankWrBursts::2 0
> system.physmem.perBankWrBursts::3 0
> system.physmem.perBankWrBursts::4 0
> system.physmem.perBankWrBursts::5 0
> system.physmem.perBankWrBursts::6 0
> system.physmem.perBankWrBursts::7 0
> system.physmem.perBankWrBursts::8 0
> system.physmem.perBankWrBursts::9 0
> system.physmem.perBankWrBursts::10 0
> system.physmem.perBankWrBursts::11 0
> system.physmem.perBankWrBursts::12 0
> system.physmem.perBankWrBursts::13 0
> system.physmem.perBankWrBursts::14 0
> system.physmem.perBankWrBursts::15 0
> system.physmem.numRdRetry 0
> system.physmem.numWrRetry 0
> system.physmem.totGap 334109500
> system.physmem.readPktSize::0 0
> system.physmem.readPktSize::1 0
> system.physmem.readPktSize::2 0
> system.physmem.readPktSize::3 0
> system.physmem.readPktSize::4 0
> system.physmem.readPktSize::5 0
> system.physmem.readPktSize::6 1782
> system.physmem.writePktSize::0 0
> system.physmem.writePktSize::1 0
> system.physmem.writePktSize::2 0
> system.physmem.writePktSize::3 0
> system.physmem.writePktSize::4 0
> system.physmem.writePktSize::5 0
> system.physmem.writePktSize::6 0
> system.physmem.rdQLenPdf::0 1136
> system.physmem.rdQLenPdf::1 450
> system.physmem.rdQLenPdf::2 141
> system.physmem.rdQLenPdf::3 42
> system.physmem.rdQLenPdf::4 11
> system.physmem.rdQLenPdf::5 2
> system.physmem.rdQLenPdf::6 0
> system.physmem.rdQLenPdf::7 0
> system.physmem.rdQLenPdf::8 0
> system.physmem.rdQLenPdf::9 0
> system.physmem.rdQLenPdf::10 0
> system.physmem.rdQLenPdf::11 0
> system.physmem.rdQLenPdf::12 0
> system.physmem.rdQLenPdf::13 0
> system.physmem.rdQLenPdf::14 0
> system.physmem.rdQLenPdf::15 0
> system.physmem.rdQLenPdf::16 0
> system.physmem.rdQLenPdf::17 0
> system.physmem.rdQLenPdf::18 0
> system.physmem.rdQLenPdf::19 0
> system.physmem.rdQLenPdf::20 0
> system.physmem.rdQLenPdf::21 0
> system.physmem.rdQLenPdf::22 0
> system.physmem.rdQLenPdf::23 0
> system.physmem.rdQLenPdf::24 0
> system.physmem.rdQLenPdf::25 0
> system.physmem.rdQLenPdf::26 0
> system.physmem.rdQLenPdf::27 0
> system.physmem.rdQLenPdf::28 0
> system.physmem.rdQLenPdf::29 0
> system.physmem.rdQLenPdf::30 0
> system.physmem.rdQLenPdf::31 0
> system.physmem.wrQLenPdf::0 0
> system.physmem.wrQLenPdf::1 0
> system.physmem.wrQLenPdf::2 0
> system.physmem.wrQLenPdf::3 0
> system.physmem.wrQLenPdf::4 0
> system.physmem.wrQLenPdf::5 0
> system.physmem.wrQLenPdf::6 0
> system.physmem.wrQLenPdf::7 0
> system.physmem.wrQLenPdf::8 0
> system.physmem.wrQLenPdf::9 0
> system.physmem.wrQLenPdf::10 0
> system.physmem.wrQLenPdf::11 0
> system.physmem.wrQLenPdf::12 0
> system.physmem.wrQLenPdf::13 0
> system.physmem.wrQLenPdf::14 0
> system.physmem.wrQLenPdf::15 0
> system.physmem.wrQLenPdf::16 0
> system.physmem.wrQLenPdf::17 0
> system.physmem.wrQLenPdf::18 0
> system.physmem.wrQLenPdf::19 0
> system.physmem.wrQLenPdf::20 0
> system.physmem.wrQLenPdf::21 0
> system.physmem.wrQLenPdf::22 0
> system.physmem.wrQLenPdf::23 0
> system.physmem.wrQLenPdf::24 0
> system.physmem.wrQLenPdf::25 0
> system.physmem.wrQLenPdf::26 0
> system.physmem.wrQLenPdf::27 0
> system.physmem.wrQLenPdf::28 0
> system.physmem.wrQLenPdf::29 0
> system.physmem.wrQLenPdf::30 0
> system.physmem.wrQLenPdf::31 0
> system.physmem.wrQLenPdf::32 0
> system.physmem.wrQLenPdf::33 0
> system.physmem.wrQLenPdf::34 0
> system.physmem.wrQLenPdf::35 0
> system.physmem.wrQLenPdf::36 0
> system.physmem.wrQLenPdf::37 0
> system.physmem.wrQLenPdf::38 0
> system.physmem.wrQLenPdf::39 0
> system.physmem.wrQLenPdf::40 0
> system.physmem.wrQLenPdf::41 0
> system.physmem.wrQLenPdf::42 0
> system.physmem.wrQLenPdf::43 0
> system.physmem.wrQLenPdf::44 0
> system.physmem.wrQLenPdf::45 0
> system.physmem.wrQLenPdf::46 0
> system.physmem.wrQLenPdf::47 0
> system.physmem.wrQLenPdf::48 0
> system.physmem.wrQLenPdf::49 0
> system.physmem.wrQLenPdf::50 0
> system.physmem.wrQLenPdf::51 0
> system.physmem.wrQLenPdf::52 0
> system.physmem.wrQLenPdf::53 0
> system.physmem.wrQLenPdf::54 0
> system.physmem.wrQLenPdf::55 0
> system.physmem.wrQLenPdf::56 0
> system.physmem.wrQLenPdf::57 0
> system.physmem.wrQLenPdf::58 0
> system.physmem.wrQLenPdf::59 0
> system.physmem.wrQLenPdf::60 0
> system.physmem.wrQLenPdf::61 0
> system.physmem.wrQLenPdf::62 0
> system.physmem.wrQLenPdf::63 0
> system.physmem.bytesPerActivate::samples 400
> system.physmem.bytesPerActivate::mean 278.239999
> system.physmem.bytesPerActivate::gmean 189.218763
> system.physmem.bytesPerActivate::stdev 254.162780
> system.physmem.bytesPerActivate::0-127 113 28.24% 28.24%
> system.physmem.bytesPerActivate::128-255 118 29.49% 57.74%
> system.physmem.bytesPerActivate::256-383 52 12.99% 70.74%
> system.physmem.bytesPerActivate::384-511 42 10.49% 81.24%
> system.physmem.bytesPerActivate::512-639 33 8.24% 89.49%
> system.physmem.bytesPerActivate::640-767 10 2.49% 91.99%
> system.physmem.bytesPerActivate::768-895 7 1.74% 93.74%
> system.physmem.bytesPerActivate::896-1023 11 2.74% 96.49%
> system.physmem.bytesPerActivate::1024-1151 14 3.49% 99.99%
> system.physmem.bytesPerActivate::total 400
> system.physmem.totQLat 28596250
> system.physmem.totMemAccLat 62008750
> system.physmem.totBusLat 8910000
> system.physmem.avgQLat 16047.27
> system.physmem.avgBusLat 5000.00
> system.physmem.avgMemAccLat 34797.27
> system.physmem.avgRdBW 341.21
> system.physmem.avgWrBW 0.00
> system.physmem.avgRdBWSys 341.21
> system.physmem.avgWrBWSys 0.00
> system.physmem.peakBW 12800.00
> system.physmem.busUtil 2.66
> system.physmem.busUtilRead 2.66
> system.physmem.busUtilWrite 0.00
> system.physmem.avgRdQLen 1.38
> system.physmem.avgWrQLen 0.00
> system.physmem.readRowHits 1368
> system.physmem.writeRowHits 0
> system.physmem.readRowHitRate 76.76
> system.physmem.writeRowHitRate nan
> system.physmem.avgGap 187491.30
> system.physmem.pageHitRate 76.76
> system.physmem_0.actEnergy 1927800
> system.physmem_0.preEnergy 998085
> system.physmem_0.readEnergy 8882160
> system.physmem_0.writeEnergy 0
> system.physmem_0.refreshEnergy 25814880
> system.physmem_0.actBackEnergy 18293580
> system.physmem_0.preBackEnergy 540000
> system.physmem_0.actPowerDownEnergy 129050280
> system.physmem_0.prePowerDownEnergy 3729600
> system.physmem_0.selfRefreshEnergy 0
> system.physmem_0.totalEnergy 189236385
> system.physmem_0.averagePower 566.167057
> system.physmem_0.totalIdleTime 292641750
> system.physmem_0.memoryStateTime::IDLE 245500
> system.physmem_0.memoryStateTime::REF 10920000
> system.physmem_0.memoryStateTime::SREF 0
> system.physmem_0.memoryStateTime::PRE_PDN 9705500
> system.physmem_0.memoryStateTime::ACT 30338500
> system.physmem_0.memoryStateTime::ACT_PDN 283031500
> system.physmem_1.actEnergy 1028160
> system.physmem_1.preEnergy 519915
> system.physmem_1.readEnergy 3841320
> system.physmem_1.writeEnergy 0
> system.physmem_1.refreshEnergy 11678160
> system.physmem_1.actBackEnergy 8555700
> system.physmem_1.preBackEnergy 555360
> system.physmem_1.actPowerDownEnergy 38406030
> system.physmem_1.prePowerDownEnergy 10018560
> system.physmem_1.selfRefreshEnergy 50549220
> system.physmem_1.totalEnergy 125152425
> system.physmem_1.averagePower 374.437401
> system.physmem_1.totalIdleTime 313185500
> system.physmem_1.memoryStateTime::IDLE 973000
> system.physmem_1.memoryStateTime::REF 4958000
> system.physmem_1.memoryStateTime::SREF 203719000
> system.physmem_1.memoryStateTime::PRE_PDN 26090000
> system.physmem_1.memoryStateTime::ACT 14271500
> system.physmem_1.memoryStateTime::ACT_PDN 84229500
> system.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.branchPred.lookups 127435
> system.cpu.branchPred.condPredicted 89833
> system.cpu.branchPred.condIncorrect 23395
> system.cpu.branchPred.BTBLookups 81108
> system.cpu.branchPred.BTBHits 45160
> system.cpu.branchPred.BTBCorrect 0
> system.cpu.branchPred.BTBHitPct 55.678847
> system.cpu.branchPred.usedRAS 0
> system.cpu.branchPred.RASInCorrect 0
> system.cpu.branchPred.indirectLookups 25902
> system.cpu.branchPred.indirectHits 14811
> system.cpu.branchPred.indirectMisses 11091
> system.cpu.branchPredindirectMispredicted 5072
> system.cpu_clk_domain.clock 500
> system.cpu.dtb.read_hits 0
> system.cpu.dtb.read_misses 0
> system.cpu.dtb.read_accesses 0
> system.cpu.dtb.write_hits 0
> system.cpu.dtb.write_misses 0
> system.cpu.dtb.write_accesses 0
> system.cpu.dtb.hits 0
> system.cpu.dtb.misses 0
> system.cpu.dtb.accesses 0
> system.cpu.itb.read_hits 0
> system.cpu.itb.read_misses 0
> system.cpu.itb.read_accesses 0
> system.cpu.itb.write_hits 0
> system.cpu.itb.write_misses 0
> system.cpu.itb.write_accesses 0
> system.cpu.itb.hits 0
> system.cpu.itb.misses 0
> system.cpu.itb.accesses 0
> system.cpu.workload.numSyscalls 216
> system.cpu.pwrStateResidencyTicks::ON 334241000
> system.cpu.numCycles 668483
> system.cpu.numWorkItemsStarted 0
> system.cpu.numWorkItemsCompleted 0
> system.cpu.fetch.icacheStallCycles 128666
> system.cpu.fetch.Insts 570376
> system.cpu.fetch.Branches 127435
> system.cpu.fetch.predictedBranches 59971
> system.cpu.fetch.Cycles 411263
> system.cpu.fetch.SquashCycles 47272
> system.cpu.fetch.MiscStallCycles 19
> system.cpu.fetch.PendingTrapStallCycles 76
> system.cpu.fetch.IcacheWaitRetryStallCycles 83
> system.cpu.fetch.CacheLines 90304
> system.cpu.fetch.IcacheSquashes 2386
> system.cpu.fetch.rateDist::samples 563743
> system.cpu.fetch.rateDist::mean 1.014057
> system.cpu.fetch.rateDist::stdev 0.982669
> system.cpu.fetch.rateDist::underflows 0 0.00% 0.00%
> system.cpu.fetch.rateDist::0 163182 28.94% 28.94%
> system.cpu.fetch.rateDist::1 291750 51.75% 80.69%
> system.cpu.fetch.rateDist::2 72803 12.91% 93.61%
> system.cpu.fetch.rateDist::3 20031 3.55% 97.16%
> system.cpu.fetch.rateDist::4 9935 1.76% 98.92%
> system.cpu.fetch.rateDist::5 3180 0.56% 99.49%
> system.cpu.fetch.rateDist::6 1981 0.35% 99.84%
> system.cpu.fetch.rateDist::7 355 0.06% 99.90%
> system.cpu.fetch.rateDist::8 526 0.09% 99.99%
> system.cpu.fetch.rateDist::overflows 0 0.00% 99.99%
> system.cpu.fetch.rateDist::min_value 0
> system.cpu.fetch.rateDist::max_value 8
> system.cpu.fetch.rateDist::total 563743
> system.cpu.fetch.branchRate 0.190633
> system.cpu.fetch.rate 0.853239
> system.cpu.decode.IdleCycles 145658
> system.cpu.decode.BlockedCycles 50036
> system.cpu.decode.RunCycles 350465
> system.cpu.decode.UnblockCycles 2505
> system.cpu.decode.SquashCycles 15079
> system.cpu.decode.BranchResolved 43531
> system.cpu.decode.BranchMispred 8717
> system.cpu.decode.DecodedInsts 520617
> system.cpu.decode.SquashedInsts 13886
> system.cpu.rename.SquashCycles 15079
> system.cpu.rename.IdleCycles 162879
> system.cpu.rename.BlockCycles 5626
> system.cpu.rename.serializeStallCycles 37161
> system.cpu.rename.RunCycles 335687
> system.cpu.rename.UnblockCycles 7311
> system.cpu.rename.RenamedInsts 502269
> system.cpu.rename.ROBFullEvents 984
> system.cpu.rename.IQFullEvents 138
> system.cpu.rename.LQFullEvents 1822
> system.cpu.rename.SQFullEvents 3460
> system.cpu.rename.RenamedOperands 337685
> system.cpu.rename.RenameLookups 620018
> system.cpu.rename.int_rename_lookups 618230
> system.cpu.rename.fp_rename_lookups 1788
> system.cpu.rename.CommittedMaps 276598
> system.cpu.rename.UndoneMaps 61087
> system.cpu.rename.serializingInsts 1943
> system.cpu.rename.tempSerializingInsts 1943
> system.cpu.rename.skidInsts 3831
> system.cpu.memDep0.insertedLoads 119278
> system.cpu.memDep0.insertedStores 67494
> system.cpu.memDep0.conflictingLoads 532
> system.cpu.memDep0.conflictingStores 153
> system.cpu.iq.iqInstsAdded 466229
> system.cpu.iq.iqNonSpecInstsAdded 3274
> system.cpu.iq.iqInstsIssued 459327
> system.cpu.iq.iqSquashedInstsIssued 175
> system.cpu.iq.iqSquashedInstsExamined 52219
> system.cpu.iq.iqSquashedOperandsExamined 23838
> system.cpu.iq.iqSquashedNonSpecRemoved 88
> system.cpu.iq.issued_per_cycle::samples 563743
> system.cpu.iq.issued_per_cycle::mean 0.814780
> system.cpu.iq.issued_per_cycle::stdev 0.900911
> system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00%
> system.cpu.iq.issued_per_cycle::0 233488 41.41% 41.41%
> system.cpu.iq.issued_per_cycle::1 239164 42.42% 83.84%
> system.cpu.iq.issued_per_cycle::2 63723 11.30% 95.14%
> system.cpu.iq.issued_per_cycle::3 22016 3.90% 99.05%
> system.cpu.iq.issued_per_cycle::4 2579 0.45% 99.50%
> system.cpu.iq.issued_per_cycle::5 1083 0.19% 99.70%
> system.cpu.iq.issued_per_cycle::6 919 0.16% 99.86%
> system.cpu.iq.issued_per_cycle::7 744 0.13% 99.99%
> system.cpu.iq.issued_per_cycle::8 27 0.00% 99.99%
> system.cpu.iq.issued_per_cycle::overflows 0 0.00% 99.99%
> system.cpu.iq.issued_per_cycle::min_value 0
> system.cpu.iq.issued_per_cycle::max_value 8
> system.cpu.iq.issued_per_cycle::total 563743
> system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00%
> system.cpu.iq.fu_full::IntAlu 39 2.95% 2.95%
> system.cpu.iq.fu_full::IntMult 0 0.00% 2.95%
> system.cpu.iq.fu_full::IntDiv 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatMult 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatMisc 0 0.00% 2.95%
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdMult 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdShift 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.95%
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.95%
> system.cpu.iq.fu_full::MemRead 609 46.13% 49.09%
> system.cpu.iq.fu_full::MemWrite 669 50.68% 99.77%
> system.cpu.iq.fu_full::FloatMemRead 0 0.00% 99.77%
> system.cpu.iq.fu_full::FloatMemWrite 3 0.22% 99.99%
> system.cpu.iq.fu_full::IprAccess 0 0.00% 99.99%
> system.cpu.iq.fu_full::InstPrefetch 0 0.00% 99.99%
> system.cpu.iq.FU_type_0::No_OpClass 236 0.05% 0.05%
> system.cpu.iq.FU_type_0::IntAlu 272906 59.41% 59.46%
> system.cpu.iq.FU_type_0::IntMult 677 0.14% 59.61%
> system.cpu.iq.FU_type_0::IntDiv 645 0.14% 59.75%
> system.cpu.iq.FU_type_0::FloatAdd 128 0.02% 59.78%
> system.cpu.iq.FU_type_0::FloatCmp 161 0.03% 59.81%
> system.cpu.iq.FU_type_0::FloatCvt 109 0.02% 59.84%
> system.cpu.iq.FU_type_0::FloatMult 62 0.01% 59.85%
> system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::FloatDiv 11 0.00% 59.85%
> system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::FloatSqrt 5 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.85%
> system.cpu.iq.FU_type_0::MemRead 117233 25.52% 85.37%
> system.cpu.iq.FU_type_0::MemWrite 66368 14.44% 99.82%
> system.cpu.iq.FU_type_0::FloatMemRead 614 0.13% 99.96%
> system.cpu.iq.FU_type_0::FloatMemWrite 172 0.03% 99.99%
> system.cpu.iq.FU_type_0::IprAccess 0 0.00% 99.99%
> system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 99.99%
> system.cpu.iq.FU_type_0::total 459327
> system.cpu.iq.rate 0.687118
> system.cpu.iq.fu_busy_cnt 1320
> system.cpu.iq.fu_busy_rate 0.002873
> system.cpu.iq.int_inst_queue_reads 1481365
> system.cpu.iq.int_inst_queue_writes 520340
> system.cpu.iq.int_inst_queue_wakeup_accesses 440331
> system.cpu.iq.fp_inst_queue_reads 2527
> system.cpu.iq.fp_inst_queue_writes 1401
> system.cpu.iq.fp_inst_queue_wakeup_accesses 1166
> system.cpu.iq.int_alu_accesses 459146
> system.cpu.iq.fp_alu_accesses 1265
> system.cpu.iew.lsq.thread0.forwLoads 234
> system.cpu.iew.lsq.thread0.invAddrLoads 0
> system.cpu.iew.lsq.thread0.squashedLoads 13780
> system.cpu.iew.lsq.thread0.ignoredResponses 17
> system.cpu.iew.lsq.thread0.memOrderViolation 17
> system.cpu.iew.lsq.thread0.squashedStores 3368
> system.cpu.iew.lsq.thread0.invAddrSwpfs 0
> system.cpu.iew.lsq.thread0.blockedLoads 0
> system.cpu.iew.lsq.thread0.rescheduledLoads 370
> system.cpu.iew.lsq.thread0.cacheBlocked 139
> system.cpu.iew.iewIdleCycles 0
> system.cpu.iew.iewSquashCycles 15079
> system.cpu.iew.iewBlockCycles 4278
> system.cpu.iew.iewUnblockCycles 898
> system.cpu.iew.iewDispatchedInsts 469497
> system.cpu.iew.iewDispSquashedInsts 15026
> system.cpu.iew.iewDispLoadInsts 119278
> system.cpu.iew.iewDispStoreInsts 67494
> system.cpu.iew.iewDispNonSpecInsts 3268
> system.cpu.iew.iewIQFullEvents 22
> system.cpu.iew.iewLSQFullEvents 852
> system.cpu.iew.memOrderViolationEvents 17
> system.cpu.iew.predictedTakenIncorrect 9022
> system.cpu.iew.predictedNotTakenIncorrect 7728
> system.cpu.iew.branchMispredicts 16750
> system.cpu.iew.iewExecutedInsts 445015
> system.cpu.iew.iewExecLoadInsts 114273
> system.cpu.iew.iewExecSquashedInsts 14312
> system.cpu.iew.exec_swp 0
> system.cpu.iew.exec_nop 0
> system.cpu.iew.exec_refs 180226
> system.cpu.iew.exec_branches 96621
> system.cpu.iew.exec_stores 65953
> system.cpu.iew.exec_rate 0.665708
> system.cpu.iew.wb_sent 442183
> system.cpu.iew.wb_count 441497
> system.cpu.iew.wb_producers 142269
> system.cpu.iew.wb_consumers 163893
> system.cpu.iew.wb_rate 0.660446
> system.cpu.iew.wb_fanout 0.868060
> system.cpu.commit.commitSquashedInsts 52233
> system.cpu.commit.commitNonSpecStalls 3180
> system.cpu.commit.branchMispredicts 14848
> system.cpu.commit.committed_per_cycle::samples 545846
> system.cpu.commit.committed_per_cycle::mean 0.764459
> system.cpu.commit.committed_per_cycle::stdev 1.249358
> system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00%
> system.cpu.commit.committed_per_cycle::0 310862 56.95% 56.95%
> system.cpu.commit.committed_per_cycle::1 149504 27.38% 84.33%
> system.cpu.commit.committed_per_cycle::2 34535 6.32% 90.66%
> system.cpu.commit.committed_per_cycle::3 30814 5.64% 96.31%
> system.cpu.commit.committed_per_cycle::4 9598 1.75% 98.07%
> system.cpu.commit.committed_per_cycle::5 3078 0.56% 98.63%
> system.cpu.commit.committed_per_cycle::6 2903 0.53% 99.16%
> system.cpu.commit.committed_per_cycle::7 1355 0.24% 99.41%
> system.cpu.commit.committed_per_cycle::8 3197 0.58% 99.99%
> system.cpu.commit.committed_per_cycle::overflows 0 0.00% 99.99%
> system.cpu.commit.committed_per_cycle::min_value 0
> system.cpu.commit.committed_per_cycle::max_value 8
> system.cpu.commit.committed_per_cycle::total 545846
> system.cpu.commit.committedInsts 416024
> system.cpu.commit.committedOps 417277
> system.cpu.commit.swp_count 0
> system.cpu.commit.refs 169624
> system.cpu.commit.loads 105498
> system.cpu.commit.membars 4
> system.cpu.commit.branches 90856
> system.cpu.commit.vec_insts 0
> system.cpu.commit.fp_insts 1163
> system.cpu.commit.int_insts 415220
> system.cpu.commit.function_calls 23050
> system.cpu.commit.op_class_0::No_OpClass 20 0.00% 0.00%
> system.cpu.commit.op_class_0::IntAlu 245871 58.92% 58.92%
> system.cpu.commit.op_class_0::IntMult 674 0.16% 59.08%
> system.cpu.commit.op_class_0::IntDiv 644 0.15% 59.24%
> system.cpu.commit.op_class_0::FloatAdd 128 0.03% 59.27%
> system.cpu.commit.op_class_0::FloatCmp 161 0.03% 59.31%
> system.cpu.commit.op_class_0::FloatCvt 109 0.02% 59.33%
> system.cpu.commit.op_class_0::FloatMult 30 0.00% 59.34%
> system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::FloatDiv 11 0.00% 59.34%
> system.cpu.commit.op_class_0::FloatMisc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::FloatSqrt 5 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdAdd 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdAlu 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdCmp 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdCvt 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdMisc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdMult 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdShift 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 59.34%
> system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 59.34%
> system.cpu.commit.op_class_0::MemRead 104951 25.15% 84.50%
> system.cpu.commit.op_class_0::MemWrite 63954 15.32% 99.82%
> system.cpu.commit.op_class_0::FloatMemRead 547 0.13% 99.95%
> system.cpu.commit.op_class_0::FloatMemWrite 172 0.04% 99.99%
> system.cpu.commit.op_class_0::IprAccess 0 0.00% 99.99%
> system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 99.99%
> system.cpu.commit.op_class_0::total 417277
> system.cpu.commit.bw_lim_events 3197
> system.cpu.rob.rob_reads 1009364
> system.cpu.rob.rob_writes 956943
> system.cpu.timesIdled 823
> system.cpu.idleCycles 104740
> system.cpu.committedInsts 416024
> system.cpu.committedOps 417277
> system.cpu.cpi 1.606837
> system.cpu.cpi_total 1.606837
> system.cpu.ipc 0.622340
> system.cpu.ipc_total 0.622340
> system.cpu.int_regfile_reads 555010
> system.cpu.int_regfile_writes 293365
> system.cpu.fp_regfile_reads 936
> system.cpu.fp_regfile_writes 759
> system.cpu.misc_regfile_reads 575
> system.cpu.misc_regfile_writes 454
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.dcache.tags.replacements 2
> system.cpu.dcache.tags.tagsinuse 431.348065
> system.cpu.dcache.tags.total_refs 175634
> system.cpu.dcache.tags.sampled_refs 539
> system.cpu.dcache.tags.avg_refs 325.851576
> system.cpu.dcache.tags.warmup_cycle 0
> system.cpu.dcache.tags.occ_blocks::cpu.data 431.348065
> system.cpu.dcache.tags.occ_percent::cpu.data 0.105309
> system.cpu.dcache.tags.occ_percent::total 0.105309
> system.cpu.dcache.tags.occ_task_id_blocks::1024 537
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 17
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 26
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 494
> system.cpu.dcache.tags.occ_task_id_percent::1024 0.131103
> system.cpu.dcache.tags.tag_accesses 355461
> system.cpu.dcache.tags.data_accesses 355461
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.dcache.ReadReq_hits::cpu.data 110953
> system.cpu.dcache.ReadReq_hits::total 110953
> system.cpu.dcache.WriteReq_hits::cpu.data 61296
> system.cpu.dcache.WriteReq_hits::total 61296
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 1694
> system.cpu.dcache.LoadLockedReq_hits::total 1694
> system.cpu.dcache.StoreCondReq_hits::cpu.data 1691
> system.cpu.dcache.StoreCondReq_hits::total 1691
> system.cpu.dcache.demand_hits::cpu.data 172249
> system.cpu.dcache.demand_hits::total 172249
> system.cpu.dcache.overall_hits::cpu.data 172249
> system.cpu.dcache.overall_hits::total 172249
> system.cpu.dcache.ReadReq_misses::cpu.data 684
> system.cpu.dcache.ReadReq_misses::total 684
> system.cpu.dcache.WriteReq_misses::cpu.data 1139
> system.cpu.dcache.WriteReq_misses::total 1139
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 4
> system.cpu.dcache.LoadLockedReq_misses::total 4
> system.cpu.dcache.demand_misses::cpu.data 1823
> system.cpu.dcache.demand_misses::total 1823
> system.cpu.dcache.overall_misses::cpu.data 1823
> system.cpu.dcache.overall_misses::total 1823
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 56772000
> system.cpu.dcache.ReadReq_miss_latency::total 56772000
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 80150460
> system.cpu.dcache.WriteReq_miss_latency::total 80150460
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 341500
> system.cpu.dcache.LoadLockedReq_miss_latency::total 341500
> system.cpu.dcache.demand_miss_latency::cpu.data 136922460
> system.cpu.dcache.demand_miss_latency::total 136922460
> system.cpu.dcache.overall_miss_latency::cpu.data 136922460
> system.cpu.dcache.overall_miss_latency::total 136922460
> system.cpu.dcache.ReadReq_accesses::cpu.data 111637
> system.cpu.dcache.ReadReq_accesses::total 111637
> system.cpu.dcache.WriteReq_accesses::cpu.data 62435
> system.cpu.dcache.WriteReq_accesses::total 62435
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1698
> system.cpu.dcache.LoadLockedReq_accesses::total 1698
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 1691
> system.cpu.dcache.StoreCondReq_accesses::total 1691
> system.cpu.dcache.demand_accesses::cpu.data 174072
> system.cpu.dcache.demand_accesses::total 174072
> system.cpu.dcache.overall_accesses::cpu.data 174072
> system.cpu.dcache.overall_accesses::total 174072
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.006127
> system.cpu.dcache.ReadReq_miss_rate::total 0.006127
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.018242
> system.cpu.dcache.WriteReq_miss_rate::total 0.018242
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002355
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002355
> system.cpu.dcache.demand_miss_rate::cpu.data 0.010472
> system.cpu.dcache.demand_miss_rate::total 0.010472
> system.cpu.dcache.overall_miss_rate::cpu.data 0.010472
> system.cpu.dcache.overall_miss_rate::total 0.010472
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 83000
> system.cpu.dcache.ReadReq_avg_miss_latency::total 83000
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 70369.148375
> system.cpu.dcache.WriteReq_avg_miss_latency::total 70369.148375
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 85375
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 85375
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 75108.315962
> system.cpu.dcache.demand_avg_miss_latency::total 75108.315962
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 75108.315962
> system.cpu.dcache.overall_avg_miss_latency::total 75108.315962
> system.cpu.dcache.blocked_cycles::no_mshrs 3337
> system.cpu.dcache.blocked_cycles::no_targets 77
> system.cpu.dcache.blocked::no_mshrs 63
> system.cpu.dcache.blocked::no_targets 1
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 52.968253
> system.cpu.dcache.avg_blocked_cycles::no_targets 77
> system.cpu.dcache.writebacks::writebacks 2
> system.cpu.dcache.writebacks::total 2
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 366
> system.cpu.dcache.ReadReq_mshr_hits::total 366
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 920
> system.cpu.dcache.WriteReq_mshr_hits::total 920
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 2
> system.cpu.dcache.demand_mshr_hits::cpu.data 1286
> system.cpu.dcache.demand_mshr_hits::total 1286
> system.cpu.dcache.overall_mshr_hits::cpu.data 1286
> system.cpu.dcache.overall_mshr_hits::total 1286
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 318
> system.cpu.dcache.ReadReq_mshr_misses::total 318
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 219
> system.cpu.dcache.WriteReq_mshr_misses::total 219
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 2
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 2
> system.cpu.dcache.demand_mshr_misses::cpu.data 537
> system.cpu.dcache.demand_mshr_misses::total 537
> system.cpu.dcache.overall_mshr_misses::cpu.data 537
> system.cpu.dcache.overall_mshr_misses::total 537
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 28870000
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 28870000
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 19445998
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 19445998
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 183000
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 183000
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 48315998
> system.cpu.dcache.demand_mshr_miss_latency::total 48315998
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 48315998
> system.cpu.dcache.overall_mshr_miss_latency::total 48315998
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002848
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002848
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.003507
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.003507
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.001177
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.001177
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003084
> system.cpu.dcache.demand_mshr_miss_rate::total 0.003084
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003084
> system.cpu.dcache.overall_mshr_miss_rate::total 0.003084
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 90786.163522
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 90786.163522
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 88794.511415
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 88794.511415
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 91500
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 91500
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 89973.925512
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 89973.925512
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 89973.925512
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 89973.925512
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.icache.tags.replacements 100
> system.cpu.icache.tags.tagsinuse 795.681127
> system.cpu.icache.tags.total_refs 88646
> system.cpu.icache.tags.sampled_refs 1259
> system.cpu.icache.tags.avg_refs 70.409849
> system.cpu.icache.tags.warmup_cycle 0
> system.cpu.icache.tags.occ_blocks::cpu.inst 795.681127
> system.cpu.icache.tags.occ_percent::cpu.inst 0.388516
> system.cpu.icache.tags.occ_percent::total 0.388516
> system.cpu.icache.tags.occ_task_id_blocks::1024 1159
> system.cpu.icache.tags.age_task_id_blocks_1024::0 57
> system.cpu.icache.tags.age_task_id_blocks_1024::1 144
> system.cpu.icache.tags.age_task_id_blocks_1024::2 958
> system.cpu.icache.tags.occ_task_id_percent::1024 0.565917
> system.cpu.icache.tags.tag_accesses 181867
> system.cpu.icache.tags.data_accesses 181867
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.icache.ReadReq_hits::cpu.inst 88646
> system.cpu.icache.ReadReq_hits::total 88646
> system.cpu.icache.demand_hits::cpu.inst 88646
> system.cpu.icache.demand_hits::total 88646
> system.cpu.icache.overall_hits::cpu.inst 88646
> system.cpu.icache.overall_hits::total 88646
> system.cpu.icache.ReadReq_misses::cpu.inst 1658
> system.cpu.icache.ReadReq_misses::total 1658
> system.cpu.icache.demand_misses::cpu.inst 1658
> system.cpu.icache.demand_misses::total 1658
> system.cpu.icache.overall_misses::cpu.inst 1658
> system.cpu.icache.overall_misses::total 1658
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 135810998
> system.cpu.icache.ReadReq_miss_latency::total 135810998
> system.cpu.icache.demand_miss_latency::cpu.inst 135810998
> system.cpu.icache.demand_miss_latency::total 135810998
> system.cpu.icache.overall_miss_latency::cpu.inst 135810998
> system.cpu.icache.overall_miss_latency::total 135810998
> system.cpu.icache.ReadReq_accesses::cpu.inst 90304
> system.cpu.icache.ReadReq_accesses::total 90304
> system.cpu.icache.demand_accesses::cpu.inst 90304
> system.cpu.icache.demand_accesses::total 90304
> system.cpu.icache.overall_accesses::cpu.inst 90304
> system.cpu.icache.overall_accesses::total 90304
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.018360
> system.cpu.icache.ReadReq_miss_rate::total 0.018360
> system.cpu.icache.demand_miss_rate::cpu.inst 0.018360
> system.cpu.icache.demand_miss_rate::total 0.018360
> system.cpu.icache.overall_miss_rate::cpu.inst 0.018360
> system.cpu.icache.overall_miss_rate::total 0.018360
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 81912.544028
> system.cpu.icache.ReadReq_avg_miss_latency::total 81912.544028
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 81912.544028
> system.cpu.icache.demand_avg_miss_latency::total 81912.544028
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 81912.544028
> system.cpu.icache.overall_avg_miss_latency::total 81912.544028
> system.cpu.icache.blocked_cycles::no_mshrs 1180
> system.cpu.icache.blocked_cycles::no_targets 0
> system.cpu.icache.blocked::no_mshrs 17
> system.cpu.icache.blocked::no_targets 0
> system.cpu.icache.avg_blocked_cycles::no_mshrs 69.411764
> system.cpu.icache.avg_blocked_cycles::no_targets nan
> system.cpu.icache.writebacks::writebacks 100
> system.cpu.icache.writebacks::total 100
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 399
> system.cpu.icache.ReadReq_mshr_hits::total 399
> system.cpu.icache.demand_mshr_hits::cpu.inst 399
> system.cpu.icache.demand_mshr_hits::total 399
> system.cpu.icache.overall_mshr_hits::cpu.inst 399
> system.cpu.icache.overall_mshr_hits::total 399
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1259
> system.cpu.icache.ReadReq_mshr_misses::total 1259
> system.cpu.icache.demand_mshr_misses::cpu.inst 1259
> system.cpu.icache.demand_mshr_misses::total 1259
> system.cpu.icache.overall_mshr_misses::cpu.inst 1259
> system.cpu.icache.overall_mshr_misses::total 1259
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 107535499
> system.cpu.icache.ReadReq_mshr_miss_latency::total 107535499
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 107535499
> system.cpu.icache.demand_mshr_miss_latency::total 107535499
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 107535499
> system.cpu.icache.overall_mshr_miss_latency::total 107535499
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.013941
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.013941
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.013941
> system.cpu.icache.demand_mshr_miss_rate::total 0.013941
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.013941
> system.cpu.icache.overall_mshr_miss_rate::total 0.013941
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 85413.422557
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 85413.422557
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 85413.422557
> system.cpu.icache.demand_avg_mshr_miss_latency::total 85413.422557
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 85413.422557
> system.cpu.icache.overall_avg_mshr_miss_latency::total 85413.422557
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.l2cache.tags.replacements 0
> system.cpu.l2cache.tags.tagsinuse 1270.385229
> system.cpu.l2cache.tags.total_refs 117
> system.cpu.l2cache.tags.sampled_refs 1782
> system.cpu.l2cache.tags.avg_refs 0.065656
> system.cpu.l2cache.tags.warmup_cycle 0
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 839.405439
> system.cpu.l2cache.tags.occ_blocks::cpu.data 430.979790
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.025616
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.013152
> system.cpu.l2cache.tags.occ_percent::total 0.038769
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 1782
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 69
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 169
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1544
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.054382
> system.cpu.l2cache.tags.tag_accesses 16974
> system.cpu.l2cache.tags.data_accesses 16974
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.l2cache.WritebackDirty_hits::writebacks 2
> system.cpu.l2cache.WritebackDirty_hits::total 2
> system.cpu.l2cache.WritebackClean_hits::writebacks 99
> system.cpu.l2cache.WritebackClean_hits::total 99
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 15
> system.cpu.l2cache.ReadCleanReq_hits::total 15
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1
> system.cpu.l2cache.ReadSharedReq_hits::total 1
> system.cpu.l2cache.demand_hits::cpu.inst 15
> system.cpu.l2cache.demand_hits::cpu.data 1
> system.cpu.l2cache.demand_hits::total 16
> system.cpu.l2cache.overall_hits::cpu.inst 15
> system.cpu.l2cache.overall_hits::cpu.data 1
> system.cpu.l2cache.overall_hits::total 16
> system.cpu.l2cache.ReadExReq_misses::cpu.data 219
> system.cpu.l2cache.ReadExReq_misses::total 219
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1244
> system.cpu.l2cache.ReadCleanReq_misses::total 1244
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 319
> system.cpu.l2cache.ReadSharedReq_misses::total 319
> system.cpu.l2cache.demand_misses::cpu.inst 1244
> system.cpu.l2cache.demand_misses::cpu.data 538
> system.cpu.l2cache.demand_misses::total 1782
> system.cpu.l2cache.overall_misses::cpu.inst 1244
> system.cpu.l2cache.overall_misses::cpu.data 538
> system.cpu.l2cache.overall_misses::total 1782
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 19111500
> system.cpu.l2cache.ReadExReq_miss_latency::total 19111500
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 105481500
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 105481500
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 28555500
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 28555500
> system.cpu.l2cache.demand_miss_latency::cpu.inst 105481500
> system.cpu.l2cache.demand_miss_latency::cpu.data 47667000
> system.cpu.l2cache.demand_miss_latency::total 153148500
> system.cpu.l2cache.overall_miss_latency::cpu.inst 105481500
> system.cpu.l2cache.overall_miss_latency::cpu.data 47667000
> system.cpu.l2cache.overall_miss_latency::total 153148500
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 2
> system.cpu.l2cache.WritebackDirty_accesses::total 2
> system.cpu.l2cache.WritebackClean_accesses::writebacks 99
> system.cpu.l2cache.WritebackClean_accesses::total 99
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 219
> system.cpu.l2cache.ReadExReq_accesses::total 219
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1259
> system.cpu.l2cache.ReadCleanReq_accesses::total 1259
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 320
> system.cpu.l2cache.ReadSharedReq_accesses::total 320
> system.cpu.l2cache.demand_accesses::cpu.inst 1259
> system.cpu.l2cache.demand_accesses::cpu.data 539
> system.cpu.l2cache.demand_accesses::total 1798
> system.cpu.l2cache.overall_accesses::cpu.inst 1259
> system.cpu.l2cache.overall_accesses::cpu.data 539
> system.cpu.l2cache.overall_accesses::total 1798
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1
> system.cpu.l2cache.ReadExReq_miss_rate::total 1
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.988085
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.988085
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.996874
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.996874
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.988085
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.998144
> system.cpu.l2cache.demand_miss_rate::total 0.991101
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.988085
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.998144
> system.cpu.l2cache.overall_miss_rate::total 0.991101
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 87267.123287
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 87267.123287
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 84792.202572
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 84792.202572
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 89515.673981
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 89515.673981
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 84792.202572
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 88600.371747
> system.cpu.l2cache.demand_avg_miss_latency::total 85941.919191
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 84792.202572
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 88600.371747
> system.cpu.l2cache.overall_avg_miss_latency::total 85941.919191
> system.cpu.l2cache.blocked_cycles::no_mshrs 0
> system.cpu.l2cache.blocked_cycles::no_targets 0
> system.cpu.l2cache.blocked::no_mshrs 0
> system.cpu.l2cache.blocked::no_targets 0
> system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
> system.cpu.l2cache.avg_blocked_cycles::no_targets nan
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 219
> system.cpu.l2cache.ReadExReq_mshr_misses::total 219
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1244
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1244
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 319
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 319
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 1244
> system.cpu.l2cache.demand_mshr_misses::cpu.data 538
> system.cpu.l2cache.demand_mshr_misses::total 1782
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 1244
> system.cpu.l2cache.overall_mshr_misses::cpu.data 538
> system.cpu.l2cache.overall_mshr_misses::total 1782
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 16921500
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 16921500
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 93041500
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 93041500
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 25365500
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 25365500
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 93041500
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 42287000
> system.cpu.l2cache.demand_mshr_miss_latency::total 135328500
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 93041500
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 42287000
> system.cpu.l2cache.overall_mshr_miss_latency::total 135328500
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.988085
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.988085
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.996874
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.996874
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.988085
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.998144
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.991101
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.988085
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.998144
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.991101
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 77267.123287
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 77267.123287
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 74792.202572
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 74792.202572
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79515.673981
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79515.673981
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 74792.202572
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78600.371747
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 75941.919191
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 74792.202572
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78600.371747
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 75941.919191
> system.cpu.toL2Bus.snoop_filter.tot_requests 1900
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 105
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 1
> system.cpu.toL2Bus.snoop_filter.tot_snoops 0
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 0
> system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 334241000
> system.cpu.toL2Bus.trans_dist::ReadResp 1579
> system.cpu.toL2Bus.trans_dist::WritebackDirty 2
> system.cpu.toL2Bus.trans_dist::WritebackClean 100
> system.cpu.toL2Bus.trans_dist::ReadExReq 219
> system.cpu.toL2Bus.trans_dist::ReadExResp 219
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 1259
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 320
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2618
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1080
> system.cpu.toL2Bus.pkt_count::total 3698
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 86976
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 34624
> system.cpu.toL2Bus.pkt_size::total 121600
> system.cpu.toL2Bus.snoops 0
> system.cpu.toL2Bus.snoopTraffic 0
> system.cpu.toL2Bus.snoop_fanout::samples 1798
> system.cpu.toL2Bus.snoop_fanout::mean 0.002224
> system.cpu.toL2Bus.snoop_fanout::stdev 0.047127
> system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00%
> system.cpu.toL2Bus.snoop_fanout::0 1794 99.77% 99.77%
> system.cpu.toL2Bus.snoop_fanout::1 4 0.22% 99.99%
> system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 99.99%
> system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 99.99%
> system.cpu.toL2Bus.snoop_fanout::min_value 0
> system.cpu.toL2Bus.snoop_fanout::max_value 1
> system.cpu.toL2Bus.snoop_fanout::total 1798
> system.cpu.toL2Bus.reqLayer0.occupancy 1052000
> system.cpu.toL2Bus.reqLayer0.utilization 0.3
> system.cpu.toL2Bus.respLayer0.occupancy 1888500
> system.cpu.toL2Bus.respLayer0.utilization 0.5
> system.cpu.toL2Bus.respLayer1.occupancy 808500
> system.cpu.toL2Bus.respLayer1.utilization 0.2
> system.membus.snoop_filter.tot_requests 1782
> system.membus.snoop_filter.hit_single_requests 0
> system.membus.snoop_filter.hit_multi_requests 0
> system.membus.snoop_filter.tot_snoops 0
> system.membus.snoop_filter.hit_single_snoops 0
> system.membus.snoop_filter.hit_multi_snoops 0
> system.membus.pwrStateResidencyTicks::UNDEFINED 334241000
> system.membus.trans_dist::ReadResp 1563
> system.membus.trans_dist::ReadExReq 219
> system.membus.trans_dist::ReadExResp 219
> system.membus.trans_dist::ReadSharedReq 1563
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 3564
> system.membus.pkt_count::total 3564
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 114048
> system.membus.pkt_size::total 114048
> system.membus.snoops 0
> system.membus.snoopTraffic 0
> system.membus.snoop_fanout::samples 1782
> system.membus.snoop_fanout::mean 0
> system.membus.snoop_fanout::stdev -0
> system.membus.snoop_fanout::underflows 0 0.00% 0.00%
> system.membus.snoop_fanout::0 1782 100.00% 100.00%
> system.membus.snoop_fanout::1 0 0.00% 100.00%
> system.membus.snoop_fanout::overflows 0 0.00% 100.00%
> system.membus.snoop_fanout::min_value 0
> system.membus.snoop_fanout::max_value 0
> system.membus.snoop_fanout::total 1782
> system.membus.reqLayer0.occupancy 2193000
> system.membus.reqLayer0.utilization 0.6
> system.membus.respLayer1.occupancy 9460500
> system.membus.respLayer1.utilization 2.8