stats.txt (11687:b3d5f0e9e258) stats.txt (11860:67dee11badea)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000092 # Number of seconds simulated
4sim_ticks 91859 # Number of ticks simulated
5final_tick 91859 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000 # Frequency of simulated ticks
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000092 # Number of seconds simulated
4sim_ticks 91859 # Number of ticks simulated
5final_tick 91859 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000 # Frequency of simulated ticks
7host_inst_rate 91408 # Simulator instruction rate (inst/s)
8host_op_rate 165563 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 1559913 # Simulator tick rate (ticks/s)
10host_mem_usage 432272 # Number of bytes of host memory used
7host_inst_rate 94122 # Simulator instruction rate (inst/s)
8host_op_rate 170479 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 1606243 # Simulator tick rate (ticks/s)
10host_mem_usage 432368 # Number of bytes of host memory used
11host_seconds 0.06 # Real time elapsed on the host
12sim_insts 5381 # Number of instructions simulated
13sim_ops 9748 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1 # Clock period in ticks
16system.mem_ctrls.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
17system.mem_ctrls.bytes_read::ruby.dir_cntrl0 88128 # Number of bytes read from this memory
18system.mem_ctrls.bytes_read::total 88128 # Number of bytes read from this memory
19system.mem_ctrls.bytes_written::ruby.dir_cntrl0 87872 # Number of bytes written to this memory
20system.mem_ctrls.bytes_written::total 87872 # Number of bytes written to this memory
21system.mem_ctrls.num_reads::ruby.dir_cntrl0 1377 # Number of read requests responded to by this memory
22system.mem_ctrls.num_reads::total 1377 # Number of read requests responded to by this memory
23system.mem_ctrls.num_writes::ruby.dir_cntrl0 1373 # Number of write requests responded to by this memory
24system.mem_ctrls.num_writes::total 1373 # Number of write requests responded to by this memory
25system.mem_ctrls.bw_read::ruby.dir_cntrl0 959383403 # Total read bandwidth from this memory (bytes/s)
26system.mem_ctrls.bw_read::total 959383403 # Total read bandwidth from this memory (bytes/s)
27system.mem_ctrls.bw_write::ruby.dir_cntrl0 956596523 # Write bandwidth from this memory (bytes/s)
28system.mem_ctrls.bw_write::total 956596523 # Write bandwidth from this memory (bytes/s)
29system.mem_ctrls.bw_total::ruby.dir_cntrl0 1915979926 # Total bandwidth to/from this memory (bytes/s)
30system.mem_ctrls.bw_total::total 1915979926 # Total bandwidth to/from this memory (bytes/s)
31system.mem_ctrls.readReqs 1377 # Number of read requests accepted
32system.mem_ctrls.writeReqs 1373 # Number of write requests accepted
33system.mem_ctrls.readBursts 1377 # Number of DRAM read bursts, including those serviced by the write queue
34system.mem_ctrls.writeBursts 1373 # Number of DRAM write bursts, including those merged in the write queue
35system.mem_ctrls.bytesReadDRAM 41408 # Total number of bytes read from DRAM
36system.mem_ctrls.bytesReadWrQ 46720 # Total number of bytes read from write queue
37system.mem_ctrls.bytesWritten 41728 # Total number of bytes written to DRAM
38system.mem_ctrls.bytesReadSys 88128 # Total read bytes from the system interface side
39system.mem_ctrls.bytesWrittenSys 87872 # Total written bytes from the system interface side
40system.mem_ctrls.servicedByWrQ 730 # Number of DRAM read bursts serviced by the write queue
41system.mem_ctrls.mergedWrBursts 702 # Number of DRAM write bursts merged with an existing one
42system.mem_ctrls.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
43system.mem_ctrls.perBankRdBursts::0 60 # Per bank write bursts
44system.mem_ctrls.perBankRdBursts::1 2 # Per bank write bursts
45system.mem_ctrls.perBankRdBursts::2 6 # Per bank write bursts
46system.mem_ctrls.perBankRdBursts::3 10 # Per bank write bursts
47system.mem_ctrls.perBankRdBursts::4 51 # Per bank write bursts
48system.mem_ctrls.perBankRdBursts::5 53 # Per bank write bursts
49system.mem_ctrls.perBankRdBursts::6 39 # Per bank write bursts
50system.mem_ctrls.perBankRdBursts::7 57 # Per bank write bursts
51system.mem_ctrls.perBankRdBursts::8 28 # Per bank write bursts
52system.mem_ctrls.perBankRdBursts::9 129 # Per bank write bursts
53system.mem_ctrls.perBankRdBursts::10 115 # Per bank write bursts
54system.mem_ctrls.perBankRdBursts::11 24 # Per bank write bursts
55system.mem_ctrls.perBankRdBursts::12 2 # Per bank write bursts
56system.mem_ctrls.perBankRdBursts::13 28 # Per bank write bursts
57system.mem_ctrls.perBankRdBursts::14 8 # Per bank write bursts
58system.mem_ctrls.perBankRdBursts::15 35 # Per bank write bursts
59system.mem_ctrls.perBankWrBursts::0 55 # Per bank write bursts
60system.mem_ctrls.perBankWrBursts::1 2 # Per bank write bursts
61system.mem_ctrls.perBankWrBursts::2 6 # Per bank write bursts
62system.mem_ctrls.perBankWrBursts::3 8 # Per bank write bursts
63system.mem_ctrls.perBankWrBursts::4 52 # Per bank write bursts
64system.mem_ctrls.perBankWrBursts::5 48 # Per bank write bursts
65system.mem_ctrls.perBankWrBursts::6 38 # Per bank write bursts
66system.mem_ctrls.perBankWrBursts::7 60 # Per bank write bursts
67system.mem_ctrls.perBankWrBursts::8 28 # Per bank write bursts
68system.mem_ctrls.perBankWrBursts::9 130 # Per bank write bursts
69system.mem_ctrls.perBankWrBursts::10 123 # Per bank write bursts
70system.mem_ctrls.perBankWrBursts::11 24 # Per bank write bursts
71system.mem_ctrls.perBankWrBursts::12 2 # Per bank write bursts
72system.mem_ctrls.perBankWrBursts::13 31 # Per bank write bursts
73system.mem_ctrls.perBankWrBursts::14 8 # Per bank write bursts
74system.mem_ctrls.perBankWrBursts::15 37 # Per bank write bursts
75system.mem_ctrls.numRdRetry 0 # Number of times read queue was full causing retry
76system.mem_ctrls.numWrRetry 0 # Number of times write queue was full causing retry
77system.mem_ctrls.totGap 91773 # Total gap between requests
78system.mem_ctrls.readPktSize::0 0 # Read request sizes (log2)
79system.mem_ctrls.readPktSize::1 0 # Read request sizes (log2)
80system.mem_ctrls.readPktSize::2 0 # Read request sizes (log2)
81system.mem_ctrls.readPktSize::3 0 # Read request sizes (log2)
82system.mem_ctrls.readPktSize::4 0 # Read request sizes (log2)
83system.mem_ctrls.readPktSize::5 0 # Read request sizes (log2)
84system.mem_ctrls.readPktSize::6 1377 # Read request sizes (log2)
85system.mem_ctrls.writePktSize::0 0 # Write request sizes (log2)
86system.mem_ctrls.writePktSize::1 0 # Write request sizes (log2)
87system.mem_ctrls.writePktSize::2 0 # Write request sizes (log2)
88system.mem_ctrls.writePktSize::3 0 # Write request sizes (log2)
89system.mem_ctrls.writePktSize::4 0 # Write request sizes (log2)
90system.mem_ctrls.writePktSize::5 0 # Write request sizes (log2)
91system.mem_ctrls.writePktSize::6 1373 # Write request sizes (log2)
92system.mem_ctrls.rdQLenPdf::0 647 # What read queue length does an incoming req see
93system.mem_ctrls.rdQLenPdf::1 0 # What read queue length does an incoming req see
94system.mem_ctrls.rdQLenPdf::2 0 # What read queue length does an incoming req see
95system.mem_ctrls.rdQLenPdf::3 0 # What read queue length does an incoming req see
96system.mem_ctrls.rdQLenPdf::4 0 # What read queue length does an incoming req see
97system.mem_ctrls.rdQLenPdf::5 0 # What read queue length does an incoming req see
98system.mem_ctrls.rdQLenPdf::6 0 # What read queue length does an incoming req see
99system.mem_ctrls.rdQLenPdf::7 0 # What read queue length does an incoming req see
100system.mem_ctrls.rdQLenPdf::8 0 # What read queue length does an incoming req see
101system.mem_ctrls.rdQLenPdf::9 0 # What read queue length does an incoming req see
102system.mem_ctrls.rdQLenPdf::10 0 # What read queue length does an incoming req see
103system.mem_ctrls.rdQLenPdf::11 0 # What read queue length does an incoming req see
104system.mem_ctrls.rdQLenPdf::12 0 # What read queue length does an incoming req see
105system.mem_ctrls.rdQLenPdf::13 0 # What read queue length does an incoming req see
106system.mem_ctrls.rdQLenPdf::14 0 # What read queue length does an incoming req see
107system.mem_ctrls.rdQLenPdf::15 0 # What read queue length does an incoming req see
108system.mem_ctrls.rdQLenPdf::16 0 # What read queue length does an incoming req see
109system.mem_ctrls.rdQLenPdf::17 0 # What read queue length does an incoming req see
110system.mem_ctrls.rdQLenPdf::18 0 # What read queue length does an incoming req see
111system.mem_ctrls.rdQLenPdf::19 0 # What read queue length does an incoming req see
112system.mem_ctrls.rdQLenPdf::20 0 # What read queue length does an incoming req see
113system.mem_ctrls.rdQLenPdf::21 0 # What read queue length does an incoming req see
114system.mem_ctrls.rdQLenPdf::22 0 # What read queue length does an incoming req see
115system.mem_ctrls.rdQLenPdf::23 0 # What read queue length does an incoming req see
116system.mem_ctrls.rdQLenPdf::24 0 # What read queue length does an incoming req see
117system.mem_ctrls.rdQLenPdf::25 0 # What read queue length does an incoming req see
118system.mem_ctrls.rdQLenPdf::26 0 # What read queue length does an incoming req see
119system.mem_ctrls.rdQLenPdf::27 0 # What read queue length does an incoming req see
120system.mem_ctrls.rdQLenPdf::28 0 # What read queue length does an incoming req see
121system.mem_ctrls.rdQLenPdf::29 0 # What read queue length does an incoming req see
122system.mem_ctrls.rdQLenPdf::30 0 # What read queue length does an incoming req see
123system.mem_ctrls.rdQLenPdf::31 0 # What read queue length does an incoming req see
124system.mem_ctrls.wrQLenPdf::0 1 # What write queue length does an incoming req see
125system.mem_ctrls.wrQLenPdf::1 1 # What write queue length does an incoming req see
126system.mem_ctrls.wrQLenPdf::2 1 # What write queue length does an incoming req see
127system.mem_ctrls.wrQLenPdf::3 1 # What write queue length does an incoming req see
128system.mem_ctrls.wrQLenPdf::4 1 # What write queue length does an incoming req see
129system.mem_ctrls.wrQLenPdf::5 1 # What write queue length does an incoming req see
130system.mem_ctrls.wrQLenPdf::6 1 # What write queue length does an incoming req see
131system.mem_ctrls.wrQLenPdf::7 1 # What write queue length does an incoming req see
132system.mem_ctrls.wrQLenPdf::8 1 # What write queue length does an incoming req see
133system.mem_ctrls.wrQLenPdf::9 1 # What write queue length does an incoming req see
134system.mem_ctrls.wrQLenPdf::10 1 # What write queue length does an incoming req see
135system.mem_ctrls.wrQLenPdf::11 1 # What write queue length does an incoming req see
136system.mem_ctrls.wrQLenPdf::12 1 # What write queue length does an incoming req see
137system.mem_ctrls.wrQLenPdf::13 1 # What write queue length does an incoming req see
138system.mem_ctrls.wrQLenPdf::14 1 # What write queue length does an incoming req see
139system.mem_ctrls.wrQLenPdf::15 6 # What write queue length does an incoming req see
140system.mem_ctrls.wrQLenPdf::16 6 # What write queue length does an incoming req see
141system.mem_ctrls.wrQLenPdf::17 33 # What write queue length does an incoming req see
142system.mem_ctrls.wrQLenPdf::18 42 # What write queue length does an incoming req see
143system.mem_ctrls.wrQLenPdf::19 42 # What write queue length does an incoming req see
144system.mem_ctrls.wrQLenPdf::20 43 # What write queue length does an incoming req see
145system.mem_ctrls.wrQLenPdf::21 44 # What write queue length does an incoming req see
146system.mem_ctrls.wrQLenPdf::22 40 # What write queue length does an incoming req see
147system.mem_ctrls.wrQLenPdf::23 40 # What write queue length does an incoming req see
148system.mem_ctrls.wrQLenPdf::24 40 # What write queue length does an incoming req see
149system.mem_ctrls.wrQLenPdf::25 40 # What write queue length does an incoming req see
150system.mem_ctrls.wrQLenPdf::26 40 # What write queue length does an incoming req see
151system.mem_ctrls.wrQLenPdf::27 40 # What write queue length does an incoming req see
152system.mem_ctrls.wrQLenPdf::28 40 # What write queue length does an incoming req see
153system.mem_ctrls.wrQLenPdf::29 40 # What write queue length does an incoming req see
154system.mem_ctrls.wrQLenPdf::30 40 # What write queue length does an incoming req see
155system.mem_ctrls.wrQLenPdf::31 40 # What write queue length does an incoming req see
156system.mem_ctrls.wrQLenPdf::32 40 # What write queue length does an incoming req see
157system.mem_ctrls.wrQLenPdf::33 0 # What write queue length does an incoming req see
158system.mem_ctrls.wrQLenPdf::34 0 # What write queue length does an incoming req see
159system.mem_ctrls.wrQLenPdf::35 0 # What write queue length does an incoming req see
160system.mem_ctrls.wrQLenPdf::36 0 # What write queue length does an incoming req see
161system.mem_ctrls.wrQLenPdf::37 0 # What write queue length does an incoming req see
162system.mem_ctrls.wrQLenPdf::38 0 # What write queue length does an incoming req see
163system.mem_ctrls.wrQLenPdf::39 0 # What write queue length does an incoming req see
164system.mem_ctrls.wrQLenPdf::40 0 # What write queue length does an incoming req see
165system.mem_ctrls.wrQLenPdf::41 0 # What write queue length does an incoming req see
166system.mem_ctrls.wrQLenPdf::42 0 # What write queue length does an incoming req see
167system.mem_ctrls.wrQLenPdf::43 0 # What write queue length does an incoming req see
168system.mem_ctrls.wrQLenPdf::44 0 # What write queue length does an incoming req see
169system.mem_ctrls.wrQLenPdf::45 0 # What write queue length does an incoming req see
170system.mem_ctrls.wrQLenPdf::46 0 # What write queue length does an incoming req see
171system.mem_ctrls.wrQLenPdf::47 0 # What write queue length does an incoming req see
172system.mem_ctrls.wrQLenPdf::48 0 # What write queue length does an incoming req see
173system.mem_ctrls.wrQLenPdf::49 0 # What write queue length does an incoming req see
174system.mem_ctrls.wrQLenPdf::50 0 # What write queue length does an incoming req see
175system.mem_ctrls.wrQLenPdf::51 0 # What write queue length does an incoming req see
176system.mem_ctrls.wrQLenPdf::52 0 # What write queue length does an incoming req see
177system.mem_ctrls.wrQLenPdf::53 0 # What write queue length does an incoming req see
178system.mem_ctrls.wrQLenPdf::54 0 # What write queue length does an incoming req see
179system.mem_ctrls.wrQLenPdf::55 0 # What write queue length does an incoming req see
180system.mem_ctrls.wrQLenPdf::56 0 # What write queue length does an incoming req see
181system.mem_ctrls.wrQLenPdf::57 0 # What write queue length does an incoming req see
182system.mem_ctrls.wrQLenPdf::58 0 # What write queue length does an incoming req see
183system.mem_ctrls.wrQLenPdf::59 0 # What write queue length does an incoming req see
184system.mem_ctrls.wrQLenPdf::60 0 # What write queue length does an incoming req see
185system.mem_ctrls.wrQLenPdf::61 0 # What write queue length does an incoming req see
186system.mem_ctrls.wrQLenPdf::62 0 # What write queue length does an incoming req see
187system.mem_ctrls.wrQLenPdf::63 0 # What write queue length does an incoming req see
188system.mem_ctrls.bytesPerActivate::samples 263 # Bytes accessed per row activation
189system.mem_ctrls.bytesPerActivate::mean 304.669202 # Bytes accessed per row activation
190system.mem_ctrls.bytesPerActivate::gmean 201.653389 # Bytes accessed per row activation
191system.mem_ctrls.bytesPerActivate::stdev 284.735596 # Bytes accessed per row activation
192system.mem_ctrls.bytesPerActivate::0-127 72 27.38% 27.38% # Bytes accessed per row activation
193system.mem_ctrls.bytesPerActivate::128-255 68 25.86% 53.23% # Bytes accessed per row activation
194system.mem_ctrls.bytesPerActivate::256-383 44 16.73% 69.96% # Bytes accessed per row activation
195system.mem_ctrls.bytesPerActivate::384-511 29 11.03% 80.99% # Bytes accessed per row activation
196system.mem_ctrls.bytesPerActivate::512-639 12 4.56% 85.55% # Bytes accessed per row activation
197system.mem_ctrls.bytesPerActivate::640-767 9 3.42% 88.97% # Bytes accessed per row activation
198system.mem_ctrls.bytesPerActivate::768-895 6 2.28% 91.25% # Bytes accessed per row activation
199system.mem_ctrls.bytesPerActivate::896-1023 3 1.14% 92.40% # Bytes accessed per row activation
200system.mem_ctrls.bytesPerActivate::1024-1151 20 7.60% 100.00% # Bytes accessed per row activation
201system.mem_ctrls.bytesPerActivate::total 263 # Bytes accessed per row activation
202system.mem_ctrls.rdPerTurnAround::samples 40 # Reads before turning the bus around for writes
203system.mem_ctrls.rdPerTurnAround::mean 16.100000 # Reads before turning the bus around for writes
204system.mem_ctrls.rdPerTurnAround::gmean 15.846587 # Reads before turning the bus around for writes
205system.mem_ctrls.rdPerTurnAround::stdev 3.484765 # Reads before turning the bus around for writes
206system.mem_ctrls.rdPerTurnAround::12-13 3 7.50% 7.50% # Reads before turning the bus around for writes
207system.mem_ctrls.rdPerTurnAround::14-15 12 30.00% 37.50% # Reads before turning the bus around for writes
208system.mem_ctrls.rdPerTurnAround::16-17 19 47.50% 85.00% # Reads before turning the bus around for writes
209system.mem_ctrls.rdPerTurnAround::18-19 4 10.00% 95.00% # Reads before turning the bus around for writes
210system.mem_ctrls.rdPerTurnAround::20-21 1 2.50% 97.50% # Reads before turning the bus around for writes
211system.mem_ctrls.rdPerTurnAround::34-35 1 2.50% 100.00% # Reads before turning the bus around for writes
212system.mem_ctrls.rdPerTurnAround::total 40 # Reads before turning the bus around for writes
213system.mem_ctrls.wrPerTurnAround::samples 40 # Writes before turning the bus around for reads
214system.mem_ctrls.wrPerTurnAround::mean 16.300000 # Writes before turning the bus around for reads
215system.mem_ctrls.wrPerTurnAround::gmean 16.281263 # Writes before turning the bus around for reads
216system.mem_ctrls.wrPerTurnAround::stdev 0.822753 # Writes before turning the bus around for reads
217system.mem_ctrls.wrPerTurnAround::16 35 87.50% 87.50% # Writes before turning the bus around for reads
218system.mem_ctrls.wrPerTurnAround::18 3 7.50% 95.00% # Writes before turning the bus around for reads
219system.mem_ctrls.wrPerTurnAround::19 2 5.00% 100.00% # Writes before turning the bus around for reads
220system.mem_ctrls.wrPerTurnAround::total 40 # Writes before turning the bus around for reads
221system.mem_ctrls.totQLat 12721 # Total ticks spent queuing
222system.mem_ctrls.totMemAccLat 25014 # Total ticks spent from burst creation until serviced by the DRAM
223system.mem_ctrls.totBusLat 3235 # Total ticks spent in databus transfers
224system.mem_ctrls.avgQLat 19.66 # Average queueing delay per DRAM burst
225system.mem_ctrls.avgBusLat 5.00 # Average bus latency per DRAM burst
226system.mem_ctrls.avgMemAccLat 38.66 # Average memory access latency per DRAM burst
227system.mem_ctrls.avgRdBW 450.78 # Average DRAM read bandwidth in MiByte/s
228system.mem_ctrls.avgWrBW 454.26 # Average achieved write bandwidth in MiByte/s
229system.mem_ctrls.avgRdBWSys 959.38 # Average system read bandwidth in MiByte/s
230system.mem_ctrls.avgWrBWSys 956.60 # Average system write bandwidth in MiByte/s
231system.mem_ctrls.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
232system.mem_ctrls.busUtil 7.07 # Data bus utilization in percentage
233system.mem_ctrls.busUtilRead 3.52 # Data bus utilization in percentage for reads
234system.mem_ctrls.busUtilWrite 3.55 # Data bus utilization in percentage for writes
235system.mem_ctrls.avgRdQLen 1.00 # Average read queue length when enqueuing
236system.mem_ctrls.avgWrQLen 25.84 # Average write queue length when enqueuing
237system.mem_ctrls.readRowHits 435 # Number of row buffer hits during reads
238system.mem_ctrls.writeRowHits 591 # Number of row buffer hits during writes
239system.mem_ctrls.readRowHitRate 67.23 # Row buffer hit rate for reads
240system.mem_ctrls.writeRowHitRate 88.08 # Row buffer hit rate for writes
241system.mem_ctrls.avgGap 33.37 # Average gap between requests
242system.mem_ctrls.pageHitRate 77.85 # Row buffer hit rate, read and write combined
243system.mem_ctrls_0.actEnergy 664020 # Energy for activate commands per rank (pJ)
244system.mem_ctrls_0.preEnergy 340032 # Energy for precharge commands per rank (pJ)
245system.mem_ctrls_0.readEnergy 3175872 # Energy for read commands per rank (pJ)
246system.mem_ctrls_0.writeEnergy 2246688 # Energy for write commands per rank (pJ)
247system.mem_ctrls_0.refreshEnergy 7375680.000000 # Energy for refresh commands per rank (pJ)
248system.mem_ctrls_0.actBackEnergy 10273224 # Energy for active background per rank (pJ)
249system.mem_ctrls_0.preBackEnergy 269568 # Energy for precharge background per rank (pJ)
250system.mem_ctrls_0.actPowerDownEnergy 25208136 # Energy for active power-down per rank (pJ)
251system.mem_ctrls_0.prePowerDownEnergy 4818816 # Energy for precharge power-down per rank (pJ)
252system.mem_ctrls_0.selfRefreshEnergy 743760.000000 # Energy for self refresh per rank (pJ)
253system.mem_ctrls_0.totalEnergy 55115796 # Total energy per rank (pJ)
254system.mem_ctrls_0.averagePower 600.004311 # Core power per rank (mW)
255system.mem_ctrls_0.totalIdleTime 68393 # Total Idle time Per DRAM Rank
256system.mem_ctrls_0.memoryStateTime::IDLE 346 # Time in different power states
257system.mem_ctrls_0.memoryStateTime::REF 3126 # Time in different power states
258system.mem_ctrls_0.memoryStateTime::SREF 798 # Time in different power states
259system.mem_ctrls_0.memoryStateTime::PRE_PDN 12549 # Time in different power states
260system.mem_ctrls_0.memoryStateTime::ACT 19759 # Time in different power states
261system.mem_ctrls_0.memoryStateTime::ACT_PDN 55281 # Time in different power states
262system.mem_ctrls_1.actEnergy 1285200 # Energy for activate commands per rank (pJ)
263system.mem_ctrls_1.preEnergy 676200 # Energy for precharge commands per rank (pJ)
264system.mem_ctrls_1.readEnergy 4215456 # Energy for read commands per rank (pJ)
265system.mem_ctrls_1.writeEnergy 3198816 # Energy for write commands per rank (pJ)
266system.mem_ctrls_1.refreshEnergy 6761040.000000 # Energy for refresh commands per rank (pJ)
267system.mem_ctrls_1.actBackEnergy 9576912 # Energy for active background per rank (pJ)
268system.mem_ctrls_1.preBackEnergy 183552 # Energy for precharge background per rank (pJ)
269system.mem_ctrls_1.actPowerDownEnergy 28147512 # Energy for active power-down per rank (pJ)
270system.mem_ctrls_1.prePowerDownEnergy 3322368 # Energy for precharge power-down per rank (pJ)
271system.mem_ctrls_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
272system.mem_ctrls_1.totalEnergy 57367056 # Total energy per rank (pJ)
273system.mem_ctrls_1.averagePower 624.512089 # Core power per rank (mW)
274system.mem_ctrls_1.totalIdleTime 70328 # Total Idle time Per DRAM Rank
275system.mem_ctrls_1.memoryStateTime::IDLE 150 # Time in different power states
276system.mem_ctrls_1.memoryStateTime::REF 2866 # Time in different power states
277system.mem_ctrls_1.memoryStateTime::SREF 0 # Time in different power states
278system.mem_ctrls_1.memoryStateTime::PRE_PDN 8652 # Time in different power states
279system.mem_ctrls_1.memoryStateTime::ACT 18464 # Time in different power states
280system.mem_ctrls_1.memoryStateTime::ACT_PDN 61727 # Time in different power states
281system.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
282system.cpu.clk_domain.clock 1 # Clock period in ticks
283system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
284system.cpu.apic_clk_domain.clock 16 # Clock period in ticks
285system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
286system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
287system.cpu.workload.num_syscalls 11 # Number of system calls
288system.cpu.pwrStateResidencyTicks::ON 91859 # Cumulative time (in ticks) in various power states
289system.cpu.numCycles 91859 # number of cpu cycles simulated
290system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
291system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
292system.cpu.committedInsts 5381 # Number of instructions committed
293system.cpu.committedOps 9748 # Number of ops (including micro ops) committed
294system.cpu.num_int_alu_accesses 9654 # Number of integer alu accesses
295system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
296system.cpu.num_func_calls 209 # number of times a function call or return occured
297system.cpu.num_conditional_control_insts 899 # number of instructions that are conditional controls
298system.cpu.num_int_insts 9654 # number of integer instructions
299system.cpu.num_fp_insts 0 # number of float instructions
300system.cpu.num_int_register_reads 18335 # number of times the integer registers were read
301system.cpu.num_int_register_writes 7527 # number of times the integer registers were written
302system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
303system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
304system.cpu.num_cc_register_reads 6487 # number of times the CC registers were read
305system.cpu.num_cc_register_writes 3536 # number of times the CC registers were written
306system.cpu.num_mem_refs 1988 # number of memory refs
307system.cpu.num_load_insts 1053 # Number of load instructions
308system.cpu.num_store_insts 935 # Number of store instructions
309system.cpu.num_idle_cycles 0.999989 # Number of idle cycles
310system.cpu.num_busy_cycles 91858.000011 # Number of busy cycles
311system.cpu.not_idle_fraction 0.999989 # Percentage of non-idle cycles
312system.cpu.idle_fraction 0.000011 # Percentage of idle cycles
313system.cpu.Branches 1208 # Number of branches fetched
314system.cpu.op_class::No_OpClass 1 0.01% 0.01% # Class of executed instruction
315system.cpu.op_class::IntAlu 7749 79.49% 79.50% # Class of executed instruction
316system.cpu.op_class::IntMult 3 0.03% 79.53% # Class of executed instruction
317system.cpu.op_class::IntDiv 7 0.07% 79.61% # Class of executed instruction
318system.cpu.op_class::FloatAdd 0 0.00% 79.61% # Class of executed instruction
319system.cpu.op_class::FloatCmp 0 0.00% 79.61% # Class of executed instruction
320system.cpu.op_class::FloatCvt 0 0.00% 79.61% # Class of executed instruction
321system.cpu.op_class::FloatMult 0 0.00% 79.61% # Class of executed instruction
322system.cpu.op_class::FloatMultAcc 0 0.00% 79.61% # Class of executed instruction
323system.cpu.op_class::FloatDiv 0 0.00% 79.61% # Class of executed instruction
324system.cpu.op_class::FloatMisc 0 0.00% 79.61% # Class of executed instruction
325system.cpu.op_class::FloatSqrt 0 0.00% 79.61% # Class of executed instruction
326system.cpu.op_class::SimdAdd 0 0.00% 79.61% # Class of executed instruction
327system.cpu.op_class::SimdAddAcc 0 0.00% 79.61% # Class of executed instruction
328system.cpu.op_class::SimdAlu 0 0.00% 79.61% # Class of executed instruction
329system.cpu.op_class::SimdCmp 0 0.00% 79.61% # Class of executed instruction
330system.cpu.op_class::SimdCvt 0 0.00% 79.61% # Class of executed instruction
331system.cpu.op_class::SimdMisc 0 0.00% 79.61% # Class of executed instruction
332system.cpu.op_class::SimdMult 0 0.00% 79.61% # Class of executed instruction
333system.cpu.op_class::SimdMultAcc 0 0.00% 79.61% # Class of executed instruction
334system.cpu.op_class::SimdShift 0 0.00% 79.61% # Class of executed instruction
335system.cpu.op_class::SimdShiftAcc 0 0.00% 79.61% # Class of executed instruction
336system.cpu.op_class::SimdSqrt 0 0.00% 79.61% # Class of executed instruction
337system.cpu.op_class::SimdFloatAdd 0 0.00% 79.61% # Class of executed instruction
338system.cpu.op_class::SimdFloatAlu 0 0.00% 79.61% # Class of executed instruction
339system.cpu.op_class::SimdFloatCmp 0 0.00% 79.61% # Class of executed instruction
340system.cpu.op_class::SimdFloatCvt 0 0.00% 79.61% # Class of executed instruction
341system.cpu.op_class::SimdFloatDiv 0 0.00% 79.61% # Class of executed instruction
342system.cpu.op_class::SimdFloatMisc 0 0.00% 79.61% # Class of executed instruction
343system.cpu.op_class::SimdFloatMult 0 0.00% 79.61% # Class of executed instruction
344system.cpu.op_class::SimdFloatMultAcc 0 0.00% 79.61% # Class of executed instruction
345system.cpu.op_class::SimdFloatSqrt 0 0.00% 79.61% # Class of executed instruction
346system.cpu.op_class::MemRead 1053 10.80% 90.41% # Class of executed instruction
347system.cpu.op_class::MemWrite 935 9.59% 100.00% # Class of executed instruction
348system.cpu.op_class::FloatMemRead 0 0.00% 100.00% # Class of executed instruction
349system.cpu.op_class::FloatMemWrite 0 0.00% 100.00% # Class of executed instruction
350system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
351system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
352system.cpu.op_class::total 9748 # Class of executed instruction
353system.ruby.clk_domain.clock 1 # Clock period in ticks
354system.ruby.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
355system.ruby.delayHist::bucket_size 1 # delay histogram for all message
356system.ruby.delayHist::max_bucket 9 # delay histogram for all message
357system.ruby.delayHist::samples 2750 # delay histogram for all message
358system.ruby.delayHist | 2750 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for all message
359system.ruby.delayHist::total 2750 # delay histogram for all message
360system.ruby.outstanding_req_hist_seqr::bucket_size 1
361system.ruby.outstanding_req_hist_seqr::max_bucket 9
362system.ruby.outstanding_req_hist_seqr::samples 8852
363system.ruby.outstanding_req_hist_seqr::mean 1
364system.ruby.outstanding_req_hist_seqr::gmean 1
365system.ruby.outstanding_req_hist_seqr | 0 0.00% 0.00% | 8852 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
366system.ruby.outstanding_req_hist_seqr::total 8852
367system.ruby.latency_hist_seqr::bucket_size 64
368system.ruby.latency_hist_seqr::max_bucket 639
369system.ruby.latency_hist_seqr::samples 8852
370system.ruby.latency_hist_seqr::mean 9.377203
371system.ruby.latency_hist_seqr::gmean 1.827971
372system.ruby.latency_hist_seqr::stdev 23.652747
373system.ruby.latency_hist_seqr | 8226 92.93% 92.93% | 589 6.65% 99.58% | 26 0.29% 99.88% | 4 0.05% 99.92% | 3 0.03% 99.95% | 4 0.05% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
374system.ruby.latency_hist_seqr::total 8852
375system.ruby.hit_latency_hist_seqr::bucket_size 1
376system.ruby.hit_latency_hist_seqr::max_bucket 9
377system.ruby.hit_latency_hist_seqr::samples 7475
378system.ruby.hit_latency_hist_seqr::mean 1
379system.ruby.hit_latency_hist_seqr::gmean 1
380system.ruby.hit_latency_hist_seqr | 0 0.00% 0.00% | 7475 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
381system.ruby.hit_latency_hist_seqr::total 7475
382system.ruby.miss_latency_hist_seqr::bucket_size 64
383system.ruby.miss_latency_hist_seqr::max_bucket 639
384system.ruby.miss_latency_hist_seqr::samples 1377
385system.ruby.miss_latency_hist_seqr::mean 54.852578
386system.ruby.miss_latency_hist_seqr::gmean 48.312712
387system.ruby.miss_latency_hist_seqr::stdev 33.880423
388system.ruby.miss_latency_hist_seqr | 751 54.54% 54.54% | 589 42.77% 97.31% | 26 1.89% 99.20% | 4 0.29% 99.49% | 3 0.22% 99.71% | 4 0.29% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
389system.ruby.miss_latency_hist_seqr::total 1377
390system.ruby.Directory.incomplete_times_seqr 1376
11host_seconds 0.06 # Real time elapsed on the host
12sim_insts 5381 # Number of instructions simulated
13sim_ops 9748 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1 # Clock period in ticks
16system.mem_ctrls.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
17system.mem_ctrls.bytes_read::ruby.dir_cntrl0 88128 # Number of bytes read from this memory
18system.mem_ctrls.bytes_read::total 88128 # Number of bytes read from this memory
19system.mem_ctrls.bytes_written::ruby.dir_cntrl0 87872 # Number of bytes written to this memory
20system.mem_ctrls.bytes_written::total 87872 # Number of bytes written to this memory
21system.mem_ctrls.num_reads::ruby.dir_cntrl0 1377 # Number of read requests responded to by this memory
22system.mem_ctrls.num_reads::total 1377 # Number of read requests responded to by this memory
23system.mem_ctrls.num_writes::ruby.dir_cntrl0 1373 # Number of write requests responded to by this memory
24system.mem_ctrls.num_writes::total 1373 # Number of write requests responded to by this memory
25system.mem_ctrls.bw_read::ruby.dir_cntrl0 959383403 # Total read bandwidth from this memory (bytes/s)
26system.mem_ctrls.bw_read::total 959383403 # Total read bandwidth from this memory (bytes/s)
27system.mem_ctrls.bw_write::ruby.dir_cntrl0 956596523 # Write bandwidth from this memory (bytes/s)
28system.mem_ctrls.bw_write::total 956596523 # Write bandwidth from this memory (bytes/s)
29system.mem_ctrls.bw_total::ruby.dir_cntrl0 1915979926 # Total bandwidth to/from this memory (bytes/s)
30system.mem_ctrls.bw_total::total 1915979926 # Total bandwidth to/from this memory (bytes/s)
31system.mem_ctrls.readReqs 1377 # Number of read requests accepted
32system.mem_ctrls.writeReqs 1373 # Number of write requests accepted
33system.mem_ctrls.readBursts 1377 # Number of DRAM read bursts, including those serviced by the write queue
34system.mem_ctrls.writeBursts 1373 # Number of DRAM write bursts, including those merged in the write queue
35system.mem_ctrls.bytesReadDRAM 41408 # Total number of bytes read from DRAM
36system.mem_ctrls.bytesReadWrQ 46720 # Total number of bytes read from write queue
37system.mem_ctrls.bytesWritten 41728 # Total number of bytes written to DRAM
38system.mem_ctrls.bytesReadSys 88128 # Total read bytes from the system interface side
39system.mem_ctrls.bytesWrittenSys 87872 # Total written bytes from the system interface side
40system.mem_ctrls.servicedByWrQ 730 # Number of DRAM read bursts serviced by the write queue
41system.mem_ctrls.mergedWrBursts 702 # Number of DRAM write bursts merged with an existing one
42system.mem_ctrls.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
43system.mem_ctrls.perBankRdBursts::0 60 # Per bank write bursts
44system.mem_ctrls.perBankRdBursts::1 2 # Per bank write bursts
45system.mem_ctrls.perBankRdBursts::2 6 # Per bank write bursts
46system.mem_ctrls.perBankRdBursts::3 10 # Per bank write bursts
47system.mem_ctrls.perBankRdBursts::4 51 # Per bank write bursts
48system.mem_ctrls.perBankRdBursts::5 53 # Per bank write bursts
49system.mem_ctrls.perBankRdBursts::6 39 # Per bank write bursts
50system.mem_ctrls.perBankRdBursts::7 57 # Per bank write bursts
51system.mem_ctrls.perBankRdBursts::8 28 # Per bank write bursts
52system.mem_ctrls.perBankRdBursts::9 129 # Per bank write bursts
53system.mem_ctrls.perBankRdBursts::10 115 # Per bank write bursts
54system.mem_ctrls.perBankRdBursts::11 24 # Per bank write bursts
55system.mem_ctrls.perBankRdBursts::12 2 # Per bank write bursts
56system.mem_ctrls.perBankRdBursts::13 28 # Per bank write bursts
57system.mem_ctrls.perBankRdBursts::14 8 # Per bank write bursts
58system.mem_ctrls.perBankRdBursts::15 35 # Per bank write bursts
59system.mem_ctrls.perBankWrBursts::0 55 # Per bank write bursts
60system.mem_ctrls.perBankWrBursts::1 2 # Per bank write bursts
61system.mem_ctrls.perBankWrBursts::2 6 # Per bank write bursts
62system.mem_ctrls.perBankWrBursts::3 8 # Per bank write bursts
63system.mem_ctrls.perBankWrBursts::4 52 # Per bank write bursts
64system.mem_ctrls.perBankWrBursts::5 48 # Per bank write bursts
65system.mem_ctrls.perBankWrBursts::6 38 # Per bank write bursts
66system.mem_ctrls.perBankWrBursts::7 60 # Per bank write bursts
67system.mem_ctrls.perBankWrBursts::8 28 # Per bank write bursts
68system.mem_ctrls.perBankWrBursts::9 130 # Per bank write bursts
69system.mem_ctrls.perBankWrBursts::10 123 # Per bank write bursts
70system.mem_ctrls.perBankWrBursts::11 24 # Per bank write bursts
71system.mem_ctrls.perBankWrBursts::12 2 # Per bank write bursts
72system.mem_ctrls.perBankWrBursts::13 31 # Per bank write bursts
73system.mem_ctrls.perBankWrBursts::14 8 # Per bank write bursts
74system.mem_ctrls.perBankWrBursts::15 37 # Per bank write bursts
75system.mem_ctrls.numRdRetry 0 # Number of times read queue was full causing retry
76system.mem_ctrls.numWrRetry 0 # Number of times write queue was full causing retry
77system.mem_ctrls.totGap 91773 # Total gap between requests
78system.mem_ctrls.readPktSize::0 0 # Read request sizes (log2)
79system.mem_ctrls.readPktSize::1 0 # Read request sizes (log2)
80system.mem_ctrls.readPktSize::2 0 # Read request sizes (log2)
81system.mem_ctrls.readPktSize::3 0 # Read request sizes (log2)
82system.mem_ctrls.readPktSize::4 0 # Read request sizes (log2)
83system.mem_ctrls.readPktSize::5 0 # Read request sizes (log2)
84system.mem_ctrls.readPktSize::6 1377 # Read request sizes (log2)
85system.mem_ctrls.writePktSize::0 0 # Write request sizes (log2)
86system.mem_ctrls.writePktSize::1 0 # Write request sizes (log2)
87system.mem_ctrls.writePktSize::2 0 # Write request sizes (log2)
88system.mem_ctrls.writePktSize::3 0 # Write request sizes (log2)
89system.mem_ctrls.writePktSize::4 0 # Write request sizes (log2)
90system.mem_ctrls.writePktSize::5 0 # Write request sizes (log2)
91system.mem_ctrls.writePktSize::6 1373 # Write request sizes (log2)
92system.mem_ctrls.rdQLenPdf::0 647 # What read queue length does an incoming req see
93system.mem_ctrls.rdQLenPdf::1 0 # What read queue length does an incoming req see
94system.mem_ctrls.rdQLenPdf::2 0 # What read queue length does an incoming req see
95system.mem_ctrls.rdQLenPdf::3 0 # What read queue length does an incoming req see
96system.mem_ctrls.rdQLenPdf::4 0 # What read queue length does an incoming req see
97system.mem_ctrls.rdQLenPdf::5 0 # What read queue length does an incoming req see
98system.mem_ctrls.rdQLenPdf::6 0 # What read queue length does an incoming req see
99system.mem_ctrls.rdQLenPdf::7 0 # What read queue length does an incoming req see
100system.mem_ctrls.rdQLenPdf::8 0 # What read queue length does an incoming req see
101system.mem_ctrls.rdQLenPdf::9 0 # What read queue length does an incoming req see
102system.mem_ctrls.rdQLenPdf::10 0 # What read queue length does an incoming req see
103system.mem_ctrls.rdQLenPdf::11 0 # What read queue length does an incoming req see
104system.mem_ctrls.rdQLenPdf::12 0 # What read queue length does an incoming req see
105system.mem_ctrls.rdQLenPdf::13 0 # What read queue length does an incoming req see
106system.mem_ctrls.rdQLenPdf::14 0 # What read queue length does an incoming req see
107system.mem_ctrls.rdQLenPdf::15 0 # What read queue length does an incoming req see
108system.mem_ctrls.rdQLenPdf::16 0 # What read queue length does an incoming req see
109system.mem_ctrls.rdQLenPdf::17 0 # What read queue length does an incoming req see
110system.mem_ctrls.rdQLenPdf::18 0 # What read queue length does an incoming req see
111system.mem_ctrls.rdQLenPdf::19 0 # What read queue length does an incoming req see
112system.mem_ctrls.rdQLenPdf::20 0 # What read queue length does an incoming req see
113system.mem_ctrls.rdQLenPdf::21 0 # What read queue length does an incoming req see
114system.mem_ctrls.rdQLenPdf::22 0 # What read queue length does an incoming req see
115system.mem_ctrls.rdQLenPdf::23 0 # What read queue length does an incoming req see
116system.mem_ctrls.rdQLenPdf::24 0 # What read queue length does an incoming req see
117system.mem_ctrls.rdQLenPdf::25 0 # What read queue length does an incoming req see
118system.mem_ctrls.rdQLenPdf::26 0 # What read queue length does an incoming req see
119system.mem_ctrls.rdQLenPdf::27 0 # What read queue length does an incoming req see
120system.mem_ctrls.rdQLenPdf::28 0 # What read queue length does an incoming req see
121system.mem_ctrls.rdQLenPdf::29 0 # What read queue length does an incoming req see
122system.mem_ctrls.rdQLenPdf::30 0 # What read queue length does an incoming req see
123system.mem_ctrls.rdQLenPdf::31 0 # What read queue length does an incoming req see
124system.mem_ctrls.wrQLenPdf::0 1 # What write queue length does an incoming req see
125system.mem_ctrls.wrQLenPdf::1 1 # What write queue length does an incoming req see
126system.mem_ctrls.wrQLenPdf::2 1 # What write queue length does an incoming req see
127system.mem_ctrls.wrQLenPdf::3 1 # What write queue length does an incoming req see
128system.mem_ctrls.wrQLenPdf::4 1 # What write queue length does an incoming req see
129system.mem_ctrls.wrQLenPdf::5 1 # What write queue length does an incoming req see
130system.mem_ctrls.wrQLenPdf::6 1 # What write queue length does an incoming req see
131system.mem_ctrls.wrQLenPdf::7 1 # What write queue length does an incoming req see
132system.mem_ctrls.wrQLenPdf::8 1 # What write queue length does an incoming req see
133system.mem_ctrls.wrQLenPdf::9 1 # What write queue length does an incoming req see
134system.mem_ctrls.wrQLenPdf::10 1 # What write queue length does an incoming req see
135system.mem_ctrls.wrQLenPdf::11 1 # What write queue length does an incoming req see
136system.mem_ctrls.wrQLenPdf::12 1 # What write queue length does an incoming req see
137system.mem_ctrls.wrQLenPdf::13 1 # What write queue length does an incoming req see
138system.mem_ctrls.wrQLenPdf::14 1 # What write queue length does an incoming req see
139system.mem_ctrls.wrQLenPdf::15 6 # What write queue length does an incoming req see
140system.mem_ctrls.wrQLenPdf::16 6 # What write queue length does an incoming req see
141system.mem_ctrls.wrQLenPdf::17 33 # What write queue length does an incoming req see
142system.mem_ctrls.wrQLenPdf::18 42 # What write queue length does an incoming req see
143system.mem_ctrls.wrQLenPdf::19 42 # What write queue length does an incoming req see
144system.mem_ctrls.wrQLenPdf::20 43 # What write queue length does an incoming req see
145system.mem_ctrls.wrQLenPdf::21 44 # What write queue length does an incoming req see
146system.mem_ctrls.wrQLenPdf::22 40 # What write queue length does an incoming req see
147system.mem_ctrls.wrQLenPdf::23 40 # What write queue length does an incoming req see
148system.mem_ctrls.wrQLenPdf::24 40 # What write queue length does an incoming req see
149system.mem_ctrls.wrQLenPdf::25 40 # What write queue length does an incoming req see
150system.mem_ctrls.wrQLenPdf::26 40 # What write queue length does an incoming req see
151system.mem_ctrls.wrQLenPdf::27 40 # What write queue length does an incoming req see
152system.mem_ctrls.wrQLenPdf::28 40 # What write queue length does an incoming req see
153system.mem_ctrls.wrQLenPdf::29 40 # What write queue length does an incoming req see
154system.mem_ctrls.wrQLenPdf::30 40 # What write queue length does an incoming req see
155system.mem_ctrls.wrQLenPdf::31 40 # What write queue length does an incoming req see
156system.mem_ctrls.wrQLenPdf::32 40 # What write queue length does an incoming req see
157system.mem_ctrls.wrQLenPdf::33 0 # What write queue length does an incoming req see
158system.mem_ctrls.wrQLenPdf::34 0 # What write queue length does an incoming req see
159system.mem_ctrls.wrQLenPdf::35 0 # What write queue length does an incoming req see
160system.mem_ctrls.wrQLenPdf::36 0 # What write queue length does an incoming req see
161system.mem_ctrls.wrQLenPdf::37 0 # What write queue length does an incoming req see
162system.mem_ctrls.wrQLenPdf::38 0 # What write queue length does an incoming req see
163system.mem_ctrls.wrQLenPdf::39 0 # What write queue length does an incoming req see
164system.mem_ctrls.wrQLenPdf::40 0 # What write queue length does an incoming req see
165system.mem_ctrls.wrQLenPdf::41 0 # What write queue length does an incoming req see
166system.mem_ctrls.wrQLenPdf::42 0 # What write queue length does an incoming req see
167system.mem_ctrls.wrQLenPdf::43 0 # What write queue length does an incoming req see
168system.mem_ctrls.wrQLenPdf::44 0 # What write queue length does an incoming req see
169system.mem_ctrls.wrQLenPdf::45 0 # What write queue length does an incoming req see
170system.mem_ctrls.wrQLenPdf::46 0 # What write queue length does an incoming req see
171system.mem_ctrls.wrQLenPdf::47 0 # What write queue length does an incoming req see
172system.mem_ctrls.wrQLenPdf::48 0 # What write queue length does an incoming req see
173system.mem_ctrls.wrQLenPdf::49 0 # What write queue length does an incoming req see
174system.mem_ctrls.wrQLenPdf::50 0 # What write queue length does an incoming req see
175system.mem_ctrls.wrQLenPdf::51 0 # What write queue length does an incoming req see
176system.mem_ctrls.wrQLenPdf::52 0 # What write queue length does an incoming req see
177system.mem_ctrls.wrQLenPdf::53 0 # What write queue length does an incoming req see
178system.mem_ctrls.wrQLenPdf::54 0 # What write queue length does an incoming req see
179system.mem_ctrls.wrQLenPdf::55 0 # What write queue length does an incoming req see
180system.mem_ctrls.wrQLenPdf::56 0 # What write queue length does an incoming req see
181system.mem_ctrls.wrQLenPdf::57 0 # What write queue length does an incoming req see
182system.mem_ctrls.wrQLenPdf::58 0 # What write queue length does an incoming req see
183system.mem_ctrls.wrQLenPdf::59 0 # What write queue length does an incoming req see
184system.mem_ctrls.wrQLenPdf::60 0 # What write queue length does an incoming req see
185system.mem_ctrls.wrQLenPdf::61 0 # What write queue length does an incoming req see
186system.mem_ctrls.wrQLenPdf::62 0 # What write queue length does an incoming req see
187system.mem_ctrls.wrQLenPdf::63 0 # What write queue length does an incoming req see
188system.mem_ctrls.bytesPerActivate::samples 263 # Bytes accessed per row activation
189system.mem_ctrls.bytesPerActivate::mean 304.669202 # Bytes accessed per row activation
190system.mem_ctrls.bytesPerActivate::gmean 201.653389 # Bytes accessed per row activation
191system.mem_ctrls.bytesPerActivate::stdev 284.735596 # Bytes accessed per row activation
192system.mem_ctrls.bytesPerActivate::0-127 72 27.38% 27.38% # Bytes accessed per row activation
193system.mem_ctrls.bytesPerActivate::128-255 68 25.86% 53.23% # Bytes accessed per row activation
194system.mem_ctrls.bytesPerActivate::256-383 44 16.73% 69.96% # Bytes accessed per row activation
195system.mem_ctrls.bytesPerActivate::384-511 29 11.03% 80.99% # Bytes accessed per row activation
196system.mem_ctrls.bytesPerActivate::512-639 12 4.56% 85.55% # Bytes accessed per row activation
197system.mem_ctrls.bytesPerActivate::640-767 9 3.42% 88.97% # Bytes accessed per row activation
198system.mem_ctrls.bytesPerActivate::768-895 6 2.28% 91.25% # Bytes accessed per row activation
199system.mem_ctrls.bytesPerActivate::896-1023 3 1.14% 92.40% # Bytes accessed per row activation
200system.mem_ctrls.bytesPerActivate::1024-1151 20 7.60% 100.00% # Bytes accessed per row activation
201system.mem_ctrls.bytesPerActivate::total 263 # Bytes accessed per row activation
202system.mem_ctrls.rdPerTurnAround::samples 40 # Reads before turning the bus around for writes
203system.mem_ctrls.rdPerTurnAround::mean 16.100000 # Reads before turning the bus around for writes
204system.mem_ctrls.rdPerTurnAround::gmean 15.846587 # Reads before turning the bus around for writes
205system.mem_ctrls.rdPerTurnAround::stdev 3.484765 # Reads before turning the bus around for writes
206system.mem_ctrls.rdPerTurnAround::12-13 3 7.50% 7.50% # Reads before turning the bus around for writes
207system.mem_ctrls.rdPerTurnAround::14-15 12 30.00% 37.50% # Reads before turning the bus around for writes
208system.mem_ctrls.rdPerTurnAround::16-17 19 47.50% 85.00% # Reads before turning the bus around for writes
209system.mem_ctrls.rdPerTurnAround::18-19 4 10.00% 95.00% # Reads before turning the bus around for writes
210system.mem_ctrls.rdPerTurnAround::20-21 1 2.50% 97.50% # Reads before turning the bus around for writes
211system.mem_ctrls.rdPerTurnAround::34-35 1 2.50% 100.00% # Reads before turning the bus around for writes
212system.mem_ctrls.rdPerTurnAround::total 40 # Reads before turning the bus around for writes
213system.mem_ctrls.wrPerTurnAround::samples 40 # Writes before turning the bus around for reads
214system.mem_ctrls.wrPerTurnAround::mean 16.300000 # Writes before turning the bus around for reads
215system.mem_ctrls.wrPerTurnAround::gmean 16.281263 # Writes before turning the bus around for reads
216system.mem_ctrls.wrPerTurnAround::stdev 0.822753 # Writes before turning the bus around for reads
217system.mem_ctrls.wrPerTurnAround::16 35 87.50% 87.50% # Writes before turning the bus around for reads
218system.mem_ctrls.wrPerTurnAround::18 3 7.50% 95.00% # Writes before turning the bus around for reads
219system.mem_ctrls.wrPerTurnAround::19 2 5.00% 100.00% # Writes before turning the bus around for reads
220system.mem_ctrls.wrPerTurnAround::total 40 # Writes before turning the bus around for reads
221system.mem_ctrls.totQLat 12721 # Total ticks spent queuing
222system.mem_ctrls.totMemAccLat 25014 # Total ticks spent from burst creation until serviced by the DRAM
223system.mem_ctrls.totBusLat 3235 # Total ticks spent in databus transfers
224system.mem_ctrls.avgQLat 19.66 # Average queueing delay per DRAM burst
225system.mem_ctrls.avgBusLat 5.00 # Average bus latency per DRAM burst
226system.mem_ctrls.avgMemAccLat 38.66 # Average memory access latency per DRAM burst
227system.mem_ctrls.avgRdBW 450.78 # Average DRAM read bandwidth in MiByte/s
228system.mem_ctrls.avgWrBW 454.26 # Average achieved write bandwidth in MiByte/s
229system.mem_ctrls.avgRdBWSys 959.38 # Average system read bandwidth in MiByte/s
230system.mem_ctrls.avgWrBWSys 956.60 # Average system write bandwidth in MiByte/s
231system.mem_ctrls.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
232system.mem_ctrls.busUtil 7.07 # Data bus utilization in percentage
233system.mem_ctrls.busUtilRead 3.52 # Data bus utilization in percentage for reads
234system.mem_ctrls.busUtilWrite 3.55 # Data bus utilization in percentage for writes
235system.mem_ctrls.avgRdQLen 1.00 # Average read queue length when enqueuing
236system.mem_ctrls.avgWrQLen 25.84 # Average write queue length when enqueuing
237system.mem_ctrls.readRowHits 435 # Number of row buffer hits during reads
238system.mem_ctrls.writeRowHits 591 # Number of row buffer hits during writes
239system.mem_ctrls.readRowHitRate 67.23 # Row buffer hit rate for reads
240system.mem_ctrls.writeRowHitRate 88.08 # Row buffer hit rate for writes
241system.mem_ctrls.avgGap 33.37 # Average gap between requests
242system.mem_ctrls.pageHitRate 77.85 # Row buffer hit rate, read and write combined
243system.mem_ctrls_0.actEnergy 664020 # Energy for activate commands per rank (pJ)
244system.mem_ctrls_0.preEnergy 340032 # Energy for precharge commands per rank (pJ)
245system.mem_ctrls_0.readEnergy 3175872 # Energy for read commands per rank (pJ)
246system.mem_ctrls_0.writeEnergy 2246688 # Energy for write commands per rank (pJ)
247system.mem_ctrls_0.refreshEnergy 7375680.000000 # Energy for refresh commands per rank (pJ)
248system.mem_ctrls_0.actBackEnergy 10273224 # Energy for active background per rank (pJ)
249system.mem_ctrls_0.preBackEnergy 269568 # Energy for precharge background per rank (pJ)
250system.mem_ctrls_0.actPowerDownEnergy 25208136 # Energy for active power-down per rank (pJ)
251system.mem_ctrls_0.prePowerDownEnergy 4818816 # Energy for precharge power-down per rank (pJ)
252system.mem_ctrls_0.selfRefreshEnergy 743760.000000 # Energy for self refresh per rank (pJ)
253system.mem_ctrls_0.totalEnergy 55115796 # Total energy per rank (pJ)
254system.mem_ctrls_0.averagePower 600.004311 # Core power per rank (mW)
255system.mem_ctrls_0.totalIdleTime 68393 # Total Idle time Per DRAM Rank
256system.mem_ctrls_0.memoryStateTime::IDLE 346 # Time in different power states
257system.mem_ctrls_0.memoryStateTime::REF 3126 # Time in different power states
258system.mem_ctrls_0.memoryStateTime::SREF 798 # Time in different power states
259system.mem_ctrls_0.memoryStateTime::PRE_PDN 12549 # Time in different power states
260system.mem_ctrls_0.memoryStateTime::ACT 19759 # Time in different power states
261system.mem_ctrls_0.memoryStateTime::ACT_PDN 55281 # Time in different power states
262system.mem_ctrls_1.actEnergy 1285200 # Energy for activate commands per rank (pJ)
263system.mem_ctrls_1.preEnergy 676200 # Energy for precharge commands per rank (pJ)
264system.mem_ctrls_1.readEnergy 4215456 # Energy for read commands per rank (pJ)
265system.mem_ctrls_1.writeEnergy 3198816 # Energy for write commands per rank (pJ)
266system.mem_ctrls_1.refreshEnergy 6761040.000000 # Energy for refresh commands per rank (pJ)
267system.mem_ctrls_1.actBackEnergy 9576912 # Energy for active background per rank (pJ)
268system.mem_ctrls_1.preBackEnergy 183552 # Energy for precharge background per rank (pJ)
269system.mem_ctrls_1.actPowerDownEnergy 28147512 # Energy for active power-down per rank (pJ)
270system.mem_ctrls_1.prePowerDownEnergy 3322368 # Energy for precharge power-down per rank (pJ)
271system.mem_ctrls_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
272system.mem_ctrls_1.totalEnergy 57367056 # Total energy per rank (pJ)
273system.mem_ctrls_1.averagePower 624.512089 # Core power per rank (mW)
274system.mem_ctrls_1.totalIdleTime 70328 # Total Idle time Per DRAM Rank
275system.mem_ctrls_1.memoryStateTime::IDLE 150 # Time in different power states
276system.mem_ctrls_1.memoryStateTime::REF 2866 # Time in different power states
277system.mem_ctrls_1.memoryStateTime::SREF 0 # Time in different power states
278system.mem_ctrls_1.memoryStateTime::PRE_PDN 8652 # Time in different power states
279system.mem_ctrls_1.memoryStateTime::ACT 18464 # Time in different power states
280system.mem_ctrls_1.memoryStateTime::ACT_PDN 61727 # Time in different power states
281system.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
282system.cpu.clk_domain.clock 1 # Clock period in ticks
283system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
284system.cpu.apic_clk_domain.clock 16 # Clock period in ticks
285system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
286system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
287system.cpu.workload.num_syscalls 11 # Number of system calls
288system.cpu.pwrStateResidencyTicks::ON 91859 # Cumulative time (in ticks) in various power states
289system.cpu.numCycles 91859 # number of cpu cycles simulated
290system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
291system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
292system.cpu.committedInsts 5381 # Number of instructions committed
293system.cpu.committedOps 9748 # Number of ops (including micro ops) committed
294system.cpu.num_int_alu_accesses 9654 # Number of integer alu accesses
295system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
296system.cpu.num_func_calls 209 # number of times a function call or return occured
297system.cpu.num_conditional_control_insts 899 # number of instructions that are conditional controls
298system.cpu.num_int_insts 9654 # number of integer instructions
299system.cpu.num_fp_insts 0 # number of float instructions
300system.cpu.num_int_register_reads 18335 # number of times the integer registers were read
301system.cpu.num_int_register_writes 7527 # number of times the integer registers were written
302system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
303system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
304system.cpu.num_cc_register_reads 6487 # number of times the CC registers were read
305system.cpu.num_cc_register_writes 3536 # number of times the CC registers were written
306system.cpu.num_mem_refs 1988 # number of memory refs
307system.cpu.num_load_insts 1053 # Number of load instructions
308system.cpu.num_store_insts 935 # Number of store instructions
309system.cpu.num_idle_cycles 0.999989 # Number of idle cycles
310system.cpu.num_busy_cycles 91858.000011 # Number of busy cycles
311system.cpu.not_idle_fraction 0.999989 # Percentage of non-idle cycles
312system.cpu.idle_fraction 0.000011 # Percentage of idle cycles
313system.cpu.Branches 1208 # Number of branches fetched
314system.cpu.op_class::No_OpClass 1 0.01% 0.01% # Class of executed instruction
315system.cpu.op_class::IntAlu 7749 79.49% 79.50% # Class of executed instruction
316system.cpu.op_class::IntMult 3 0.03% 79.53% # Class of executed instruction
317system.cpu.op_class::IntDiv 7 0.07% 79.61% # Class of executed instruction
318system.cpu.op_class::FloatAdd 0 0.00% 79.61% # Class of executed instruction
319system.cpu.op_class::FloatCmp 0 0.00% 79.61% # Class of executed instruction
320system.cpu.op_class::FloatCvt 0 0.00% 79.61% # Class of executed instruction
321system.cpu.op_class::FloatMult 0 0.00% 79.61% # Class of executed instruction
322system.cpu.op_class::FloatMultAcc 0 0.00% 79.61% # Class of executed instruction
323system.cpu.op_class::FloatDiv 0 0.00% 79.61% # Class of executed instruction
324system.cpu.op_class::FloatMisc 0 0.00% 79.61% # Class of executed instruction
325system.cpu.op_class::FloatSqrt 0 0.00% 79.61% # Class of executed instruction
326system.cpu.op_class::SimdAdd 0 0.00% 79.61% # Class of executed instruction
327system.cpu.op_class::SimdAddAcc 0 0.00% 79.61% # Class of executed instruction
328system.cpu.op_class::SimdAlu 0 0.00% 79.61% # Class of executed instruction
329system.cpu.op_class::SimdCmp 0 0.00% 79.61% # Class of executed instruction
330system.cpu.op_class::SimdCvt 0 0.00% 79.61% # Class of executed instruction
331system.cpu.op_class::SimdMisc 0 0.00% 79.61% # Class of executed instruction
332system.cpu.op_class::SimdMult 0 0.00% 79.61% # Class of executed instruction
333system.cpu.op_class::SimdMultAcc 0 0.00% 79.61% # Class of executed instruction
334system.cpu.op_class::SimdShift 0 0.00% 79.61% # Class of executed instruction
335system.cpu.op_class::SimdShiftAcc 0 0.00% 79.61% # Class of executed instruction
336system.cpu.op_class::SimdSqrt 0 0.00% 79.61% # Class of executed instruction
337system.cpu.op_class::SimdFloatAdd 0 0.00% 79.61% # Class of executed instruction
338system.cpu.op_class::SimdFloatAlu 0 0.00% 79.61% # Class of executed instruction
339system.cpu.op_class::SimdFloatCmp 0 0.00% 79.61% # Class of executed instruction
340system.cpu.op_class::SimdFloatCvt 0 0.00% 79.61% # Class of executed instruction
341system.cpu.op_class::SimdFloatDiv 0 0.00% 79.61% # Class of executed instruction
342system.cpu.op_class::SimdFloatMisc 0 0.00% 79.61% # Class of executed instruction
343system.cpu.op_class::SimdFloatMult 0 0.00% 79.61% # Class of executed instruction
344system.cpu.op_class::SimdFloatMultAcc 0 0.00% 79.61% # Class of executed instruction
345system.cpu.op_class::SimdFloatSqrt 0 0.00% 79.61% # Class of executed instruction
346system.cpu.op_class::MemRead 1053 10.80% 90.41% # Class of executed instruction
347system.cpu.op_class::MemWrite 935 9.59% 100.00% # Class of executed instruction
348system.cpu.op_class::FloatMemRead 0 0.00% 100.00% # Class of executed instruction
349system.cpu.op_class::FloatMemWrite 0 0.00% 100.00% # Class of executed instruction
350system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
351system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
352system.cpu.op_class::total 9748 # Class of executed instruction
353system.ruby.clk_domain.clock 1 # Clock period in ticks
354system.ruby.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
355system.ruby.delayHist::bucket_size 1 # delay histogram for all message
356system.ruby.delayHist::max_bucket 9 # delay histogram for all message
357system.ruby.delayHist::samples 2750 # delay histogram for all message
358system.ruby.delayHist | 2750 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for all message
359system.ruby.delayHist::total 2750 # delay histogram for all message
360system.ruby.outstanding_req_hist_seqr::bucket_size 1
361system.ruby.outstanding_req_hist_seqr::max_bucket 9
362system.ruby.outstanding_req_hist_seqr::samples 8852
363system.ruby.outstanding_req_hist_seqr::mean 1
364system.ruby.outstanding_req_hist_seqr::gmean 1
365system.ruby.outstanding_req_hist_seqr | 0 0.00% 0.00% | 8852 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
366system.ruby.outstanding_req_hist_seqr::total 8852
367system.ruby.latency_hist_seqr::bucket_size 64
368system.ruby.latency_hist_seqr::max_bucket 639
369system.ruby.latency_hist_seqr::samples 8852
370system.ruby.latency_hist_seqr::mean 9.377203
371system.ruby.latency_hist_seqr::gmean 1.827971
372system.ruby.latency_hist_seqr::stdev 23.652747
373system.ruby.latency_hist_seqr | 8226 92.93% 92.93% | 589 6.65% 99.58% | 26 0.29% 99.88% | 4 0.05% 99.92% | 3 0.03% 99.95% | 4 0.05% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
374system.ruby.latency_hist_seqr::total 8852
375system.ruby.hit_latency_hist_seqr::bucket_size 1
376system.ruby.hit_latency_hist_seqr::max_bucket 9
377system.ruby.hit_latency_hist_seqr::samples 7475
378system.ruby.hit_latency_hist_seqr::mean 1
379system.ruby.hit_latency_hist_seqr::gmean 1
380system.ruby.hit_latency_hist_seqr | 0 0.00% 0.00% | 7475 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
381system.ruby.hit_latency_hist_seqr::total 7475
382system.ruby.miss_latency_hist_seqr::bucket_size 64
383system.ruby.miss_latency_hist_seqr::max_bucket 639
384system.ruby.miss_latency_hist_seqr::samples 1377
385system.ruby.miss_latency_hist_seqr::mean 54.852578
386system.ruby.miss_latency_hist_seqr::gmean 48.312712
387system.ruby.miss_latency_hist_seqr::stdev 33.880423
388system.ruby.miss_latency_hist_seqr | 751 54.54% 54.54% | 589 42.77% 97.31% | 26 1.89% 99.20% | 4 0.29% 99.49% | 3 0.22% 99.71% | 4 0.29% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
389system.ruby.miss_latency_hist_seqr::total 1377
390system.ruby.Directory.incomplete_times_seqr 1376
391system.ruby.dir_cntrl0.forwardFromDir.avg_buf_msgs 0.014947 # Average number of messages in buffer
392system.ruby.dir_cntrl0.forwardFromDir.avg_stall_time 0.996691 # Average number of cycles messages are stalled in this MB
393system.ruby.dir_cntrl0.requestToDir.avg_buf_msgs 0.029937 # Average number of messages in buffer
394system.ruby.dir_cntrl0.requestToDir.avg_stall_time 11.743740 # Average number of cycles messages are stalled in this MB
395system.ruby.dir_cntrl0.responseFromDir.avg_buf_msgs 0.014990 # Average number of messages in buffer
396system.ruby.dir_cntrl0.responseFromDir.avg_stall_time 0.999249 # Average number of cycles messages are stalled in this MB
397system.ruby.dir_cntrl0.responseFromMemory.avg_buf_msgs 0.029937 # Average number of messages in buffer
398system.ruby.dir_cntrl0.responseFromMemory.avg_stall_time 0.999260 # Average number of cycles messages are stalled in this MB
391system.ruby.dir_cntrl0.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
392system.ruby.l1_cntrl0.cacheMemory.demand_hits 7475 # Number of cache demand hits
393system.ruby.l1_cntrl0.cacheMemory.demand_misses 1377 # Number of cache demand misses
394system.ruby.l1_cntrl0.cacheMemory.demand_accesses 8852 # Number of cache demand accesses
399system.ruby.dir_cntrl0.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
400system.ruby.l1_cntrl0.cacheMemory.demand_hits 7475 # Number of cache demand hits
401system.ruby.l1_cntrl0.cacheMemory.demand_misses 1377 # Number of cache demand misses
402system.ruby.l1_cntrl0.cacheMemory.demand_accesses 8852 # Number of cache demand accesses
403system.ruby.l1_cntrl0.forwardToCache.avg_buf_msgs 0.014947 # Average number of messages in buffer
404system.ruby.l1_cntrl0.forwardToCache.avg_stall_time 6.976377 # Average number of cycles messages are stalled in this MB
405system.ruby.l1_cntrl0.mandatoryQueue.avg_buf_msgs 0.096364 # Average number of messages in buffer
406system.ruby.l1_cntrl0.mandatoryQueue.avg_stall_time 0.999989 # Average number of cycles messages are stalled in this MB
407system.ruby.l1_cntrl0.requestFromCache.avg_buf_msgs 0.059874 # Average number of messages in buffer
408system.ruby.l1_cntrl0.requestFromCache.avg_stall_time 1.999935 # Average number of cycles messages are stalled in this MB
409system.ruby.l1_cntrl0.responseToCache.avg_buf_msgs 0.014990 # Average number of messages in buffer
410system.ruby.l1_cntrl0.responseToCache.avg_stall_time 6.994285 # Average number of cycles messages are stalled in this MB
395system.ruby.l1_cntrl0.sequencer.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
396system.ruby.l1_cntrl0.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
397system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
411system.ruby.l1_cntrl0.sequencer.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
412system.ruby.l1_cntrl0.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
413system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
414system.ruby.network.routers0.port_buffers03.avg_buf_msgs 0.014947 # Average number of messages in buffer
415system.ruby.network.routers0.port_buffers03.avg_stall_time 5.979817 # Average number of cycles messages are stalled in this MB
416system.ruby.network.routers0.port_buffers04.avg_buf_msgs 0.014990 # Average number of messages in buffer
417system.ruby.network.routers0.port_buffers04.avg_stall_time 5.995167 # Average number of cycles messages are stalled in this MB
418system.ruby.network.routers0.port_buffers07.avg_buf_msgs 0.089723 # Average number of messages in buffer
419system.ruby.network.routers0.port_buffers07.avg_stall_time 6.744611 # Average number of cycles messages are stalled in this MB
398system.ruby.network.routers0.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
399system.ruby.network.routers0.percent_links_utilized 7.484297
400system.ruby.network.routers0.msg_count.Control::2 1377
401system.ruby.network.routers0.msg_count.Data::2 1373
402system.ruby.network.routers0.msg_count.Response_Data::4 1377
403system.ruby.network.routers0.msg_count.Writeback_Control::3 1373
404system.ruby.network.routers0.msg_bytes.Control::2 11016
405system.ruby.network.routers0.msg_bytes.Data::2 98856
406system.ruby.network.routers0.msg_bytes.Response_Data::4 99144
407system.ruby.network.routers0.msg_bytes.Writeback_Control::3 10984
420system.ruby.network.routers0.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
421system.ruby.network.routers0.percent_links_utilized 7.484297
422system.ruby.network.routers0.msg_count.Control::2 1377
423system.ruby.network.routers0.msg_count.Data::2 1373
424system.ruby.network.routers0.msg_count.Response_Data::4 1377
425system.ruby.network.routers0.msg_count.Writeback_Control::3 1373
426system.ruby.network.routers0.msg_bytes.Control::2 11016
427system.ruby.network.routers0.msg_bytes.Data::2 98856
428system.ruby.network.routers0.msg_bytes.Response_Data::4 99144
429system.ruby.network.routers0.msg_bytes.Writeback_Control::3 10984
430system.ruby.network.routers1.port_buffers02.avg_buf_msgs 0.029937 # Average number of messages in buffer
431system.ruby.network.routers1.port_buffers02.avg_stall_time 10.743958 # Average number of cycles messages are stalled in this MB
432system.ruby.network.routers1.port_buffers06.avg_buf_msgs 0.014947 # Average number of messages in buffer
433system.ruby.network.routers1.port_buffers06.avg_stall_time 1.993359 # Average number of cycles messages are stalled in this MB
434system.ruby.network.routers1.port_buffers07.avg_buf_msgs 0.014990 # Average number of messages in buffer
435system.ruby.network.routers1.port_buffers07.avg_stall_time 1.998476 # Average number of cycles messages are stalled in this MB
408system.ruby.network.routers1.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
409system.ruby.network.routers1.percent_links_utilized 7.484297
410system.ruby.network.routers1.msg_count.Control::2 1377
411system.ruby.network.routers1.msg_count.Data::2 1373
412system.ruby.network.routers1.msg_count.Response_Data::4 1377
413system.ruby.network.routers1.msg_count.Writeback_Control::3 1373
414system.ruby.network.routers1.msg_bytes.Control::2 11016
415system.ruby.network.routers1.msg_bytes.Data::2 98856
416system.ruby.network.routers1.msg_bytes.Response_Data::4 99144
417system.ruby.network.routers1.msg_bytes.Writeback_Control::3 10984
436system.ruby.network.routers1.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
437system.ruby.network.routers1.percent_links_utilized 7.484297
438system.ruby.network.routers1.msg_count.Control::2 1377
439system.ruby.network.routers1.msg_count.Data::2 1373
440system.ruby.network.routers1.msg_count.Response_Data::4 1377
441system.ruby.network.routers1.msg_count.Writeback_Control::3 1373
442system.ruby.network.routers1.msg_bytes.Control::2 11016
443system.ruby.network.routers1.msg_bytes.Data::2 98856
444system.ruby.network.routers1.msg_bytes.Response_Data::4 99144
445system.ruby.network.routers1.msg_bytes.Writeback_Control::3 10984
446system.ruby.network.int_link_buffers02.avg_buf_msgs 0.029937 # Average number of messages in buffer
447system.ruby.network.int_link_buffers02.avg_stall_time 7.744481 # Average number of cycles messages are stalled in this MB
448system.ruby.network.int_link_buffers08.avg_buf_msgs 0.014947 # Average number of messages in buffer
449system.ruby.network.int_link_buffers08.avg_stall_time 2.990007 # Average number of cycles messages are stalled in this MB
450system.ruby.network.int_link_buffers09.avg_buf_msgs 0.014990 # Average number of messages in buffer
451system.ruby.network.int_link_buffers09.avg_stall_time 2.997681 # Average number of cycles messages are stalled in this MB
452system.ruby.network.int_link_buffers13.avg_buf_msgs 0.014947 # Average number of messages in buffer
453system.ruby.network.int_link_buffers13.avg_stall_time 4.983235 # Average number of cycles messages are stalled in this MB
454system.ruby.network.int_link_buffers14.avg_buf_msgs 0.014990 # Average number of messages in buffer
455system.ruby.network.int_link_buffers14.avg_stall_time 4.996027 # Average number of cycles messages are stalled in this MB
456system.ruby.network.int_link_buffers17.avg_buf_msgs 0.029937 # Average number of messages in buffer
457system.ruby.network.int_link_buffers17.avg_stall_time 9.744154 # Average number of cycles messages are stalled in this MB
458system.ruby.network.routers2.port_buffers03.avg_buf_msgs 0.014947 # Average number of messages in buffer
459system.ruby.network.routers2.port_buffers03.avg_stall_time 3.986632 # Average number of cycles messages are stalled in this MB
460system.ruby.network.routers2.port_buffers04.avg_buf_msgs 0.014990 # Average number of messages in buffer
461system.ruby.network.routers2.port_buffers04.avg_stall_time 3.996865 # Average number of cycles messages are stalled in this MB
462system.ruby.network.routers2.port_buffers07.avg_buf_msgs 0.029937 # Average number of messages in buffer
463system.ruby.network.routers2.port_buffers07.avg_stall_time 8.744328 # Average number of cycles messages are stalled in this MB
418system.ruby.network.routers2.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
419system.ruby.network.routers2.percent_links_utilized 7.484297
420system.ruby.network.routers2.msg_count.Control::2 1377
421system.ruby.network.routers2.msg_count.Data::2 1373
422system.ruby.network.routers2.msg_count.Response_Data::4 1377
423system.ruby.network.routers2.msg_count.Writeback_Control::3 1373
424system.ruby.network.routers2.msg_bytes.Control::2 11016
425system.ruby.network.routers2.msg_bytes.Data::2 98856
426system.ruby.network.routers2.msg_bytes.Response_Data::4 99144
427system.ruby.network.routers2.msg_bytes.Writeback_Control::3 10984
428system.ruby.network.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
429system.ruby.network.msg_count.Control 4131
430system.ruby.network.msg_count.Data 4119
431system.ruby.network.msg_count.Response_Data 4131
432system.ruby.network.msg_count.Writeback_Control 4119
433system.ruby.network.msg_byte.Control 33048
434system.ruby.network.msg_byte.Data 296568
435system.ruby.network.msg_byte.Response_Data 297432
436system.ruby.network.msg_byte.Writeback_Control 32952
437system.sys_port_proxy.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
438system.ruby.network.routers0.throttle0.link_utilization 7.493006
439system.ruby.network.routers0.throttle0.msg_count.Response_Data::4 1377
440system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3 1373
441system.ruby.network.routers0.throttle0.msg_bytes.Response_Data::4 99144
442system.ruby.network.routers0.throttle0.msg_bytes.Writeback_Control::3 10984
443system.ruby.network.routers0.throttle1.link_utilization 7.475588
444system.ruby.network.routers0.throttle1.msg_count.Control::2 1377
445system.ruby.network.routers0.throttle1.msg_count.Data::2 1373
446system.ruby.network.routers0.throttle1.msg_bytes.Control::2 11016
447system.ruby.network.routers0.throttle1.msg_bytes.Data::2 98856
448system.ruby.network.routers1.throttle0.link_utilization 7.475588
449system.ruby.network.routers1.throttle0.msg_count.Control::2 1377
450system.ruby.network.routers1.throttle0.msg_count.Data::2 1373
451system.ruby.network.routers1.throttle0.msg_bytes.Control::2 11016
452system.ruby.network.routers1.throttle0.msg_bytes.Data::2 98856
453system.ruby.network.routers1.throttle1.link_utilization 7.493006
454system.ruby.network.routers1.throttle1.msg_count.Response_Data::4 1377
455system.ruby.network.routers1.throttle1.msg_count.Writeback_Control::3 1373
456system.ruby.network.routers1.throttle1.msg_bytes.Response_Data::4 99144
457system.ruby.network.routers1.throttle1.msg_bytes.Writeback_Control::3 10984
458system.ruby.network.routers2.throttle0.link_utilization 7.493006
459system.ruby.network.routers2.throttle0.msg_count.Response_Data::4 1377
460system.ruby.network.routers2.throttle0.msg_count.Writeback_Control::3 1373
461system.ruby.network.routers2.throttle0.msg_bytes.Response_Data::4 99144
462system.ruby.network.routers2.throttle0.msg_bytes.Writeback_Control::3 10984
463system.ruby.network.routers2.throttle1.link_utilization 7.475588
464system.ruby.network.routers2.throttle1.msg_count.Control::2 1377
465system.ruby.network.routers2.throttle1.msg_count.Data::2 1373
466system.ruby.network.routers2.throttle1.msg_bytes.Control::2 11016
467system.ruby.network.routers2.throttle1.msg_bytes.Data::2 98856
468system.ruby.delayVCHist.vnet_1::bucket_size 1 # delay histogram for vnet_1
469system.ruby.delayVCHist.vnet_1::max_bucket 9 # delay histogram for vnet_1
470system.ruby.delayVCHist.vnet_1::samples 1377 # delay histogram for vnet_1
471system.ruby.delayVCHist.vnet_1 | 1377 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_1
472system.ruby.delayVCHist.vnet_1::total 1377 # delay histogram for vnet_1
473system.ruby.delayVCHist.vnet_2::bucket_size 1 # delay histogram for vnet_2
474system.ruby.delayVCHist.vnet_2::max_bucket 9 # delay histogram for vnet_2
475system.ruby.delayVCHist.vnet_2::samples 1373 # delay histogram for vnet_2
476system.ruby.delayVCHist.vnet_2 | 1373 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_2
477system.ruby.delayVCHist.vnet_2::total 1373 # delay histogram for vnet_2
478system.ruby.LD.latency_hist_seqr::bucket_size 32
479system.ruby.LD.latency_hist_seqr::max_bucket 319
480system.ruby.LD.latency_hist_seqr::samples 1045
481system.ruby.LD.latency_hist_seqr::mean 23.607656
482system.ruby.LD.latency_hist_seqr::gmean 6.057935
483system.ruby.LD.latency_hist_seqr::stdev 29.475705
484system.ruby.LD.latency_hist_seqr | 546 52.25% 52.25% | 330 31.58% 83.83% | 162 15.50% 99.33% | 1 0.10% 99.43% | 4 0.38% 99.81% | 1 0.10% 99.90% | 0 0.00% 99.90% | 1 0.10% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
485system.ruby.LD.latency_hist_seqr::total 1045
486system.ruby.LD.hit_latency_hist_seqr::bucket_size 1
487system.ruby.LD.hit_latency_hist_seqr::max_bucket 9
488system.ruby.LD.hit_latency_hist_seqr::samples 546
489system.ruby.LD.hit_latency_hist_seqr::mean 1
490system.ruby.LD.hit_latency_hist_seqr::gmean 1
491system.ruby.LD.hit_latency_hist_seqr | 0 0.00% 0.00% | 546 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
492system.ruby.LD.hit_latency_hist_seqr::total 546
493system.ruby.LD.miss_latency_hist_seqr::bucket_size 32
494system.ruby.LD.miss_latency_hist_seqr::max_bucket 319
495system.ruby.LD.miss_latency_hist_seqr::samples 499
496system.ruby.LD.miss_latency_hist_seqr::mean 48.344689
497system.ruby.LD.miss_latency_hist_seqr::gmean 43.484561
498system.ruby.LD.miss_latency_hist_seqr::stdev 25.453032
499system.ruby.LD.miss_latency_hist_seqr | 0 0.00% 0.00% | 330 66.13% 66.13% | 162 32.46% 98.60% | 1 0.20% 98.80% | 4 0.80% 99.60% | 1 0.20% 99.80% | 0 0.00% 99.80% | 1 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
500system.ruby.LD.miss_latency_hist_seqr::total 499
501system.ruby.ST.latency_hist_seqr::bucket_size 64
502system.ruby.ST.latency_hist_seqr::max_bucket 639
503system.ruby.ST.latency_hist_seqr::samples 935
504system.ruby.ST.latency_hist_seqr::mean 16.455615
505system.ruby.ST.latency_hist_seqr::gmean 2.877223
506system.ruby.ST.latency_hist_seqr::stdev 34.720603
507system.ruby.ST.latency_hist_seqr | 821 87.81% 87.81% | 102 10.91% 98.72% | 6 0.64% 99.36% | 2 0.21% 99.57% | 2 0.21% 99.79% | 2 0.21% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
508system.ruby.ST.latency_hist_seqr::total 935
509system.ruby.ST.hit_latency_hist_seqr::bucket_size 1
510system.ruby.ST.hit_latency_hist_seqr::max_bucket 9
511system.ruby.ST.hit_latency_hist_seqr::samples 681
512system.ruby.ST.hit_latency_hist_seqr::mean 1
513system.ruby.ST.hit_latency_hist_seqr::gmean 1
514system.ruby.ST.hit_latency_hist_seqr | 0 0.00% 0.00% | 681 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
515system.ruby.ST.hit_latency_hist_seqr::total 681
516system.ruby.ST.miss_latency_hist_seqr::bucket_size 64
517system.ruby.ST.miss_latency_hist_seqr::max_bucket 639
518system.ruby.ST.miss_latency_hist_seqr::samples 254
519system.ruby.ST.miss_latency_hist_seqr::mean 57.893701
520system.ruby.ST.miss_latency_hist_seqr::gmean 48.924758
521system.ruby.ST.miss_latency_hist_seqr::stdev 45.645746
522system.ruby.ST.miss_latency_hist_seqr | 140 55.12% 55.12% | 102 40.16% 95.28% | 6 2.36% 97.64% | 2 0.79% 98.43% | 2 0.79% 99.21% | 2 0.79% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
523system.ruby.ST.miss_latency_hist_seqr::total 254
524system.ruby.IFETCH.latency_hist_seqr::bucket_size 64
525system.ruby.IFETCH.latency_hist_seqr::max_bucket 639
526system.ruby.IFETCH.latency_hist_seqr::samples 6864
527system.ruby.IFETCH.latency_hist_seqr::mean 6.251748
528system.ruby.IFETCH.latency_hist_seqr::gmean 1.432185
529system.ruby.IFETCH.latency_hist_seqr::stdev 19.434647
530system.ruby.IFETCH.latency_hist_seqr | 6521 95.00% 95.00% | 324 4.72% 99.72% | 15 0.22% 99.94% | 1 0.01% 99.96% | 1 0.01% 99.97% | 2 0.03% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
531system.ruby.IFETCH.latency_hist_seqr::total 6864
532system.ruby.IFETCH.hit_latency_hist_seqr::bucket_size 1
533system.ruby.IFETCH.hit_latency_hist_seqr::max_bucket 9
534system.ruby.IFETCH.hit_latency_hist_seqr::samples 6241
535system.ruby.IFETCH.hit_latency_hist_seqr::mean 1
536system.ruby.IFETCH.hit_latency_hist_seqr::gmean 1
537system.ruby.IFETCH.hit_latency_hist_seqr | 0 0.00% 0.00% | 6241 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
538system.ruby.IFETCH.hit_latency_hist_seqr::total 6241
539system.ruby.IFETCH.miss_latency_hist_seqr::bucket_size 64
540system.ruby.IFETCH.miss_latency_hist_seqr::max_bucket 639
541system.ruby.IFETCH.miss_latency_hist_seqr::samples 623
542system.ruby.IFETCH.miss_latency_hist_seqr::mean 58.861958
543system.ruby.IFETCH.miss_latency_hist_seqr::gmean 52.329270
544system.ruby.IFETCH.miss_latency_hist_seqr::stdev 33.443818
545system.ruby.IFETCH.miss_latency_hist_seqr | 280 44.94% 44.94% | 324 52.01% 96.95% | 15 2.41% 99.36% | 1 0.16% 99.52% | 1 0.16% 99.68% | 2 0.32% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
546system.ruby.IFETCH.miss_latency_hist_seqr::total 623
547system.ruby.RMW_Read.latency_hist_seqr::bucket_size 4
548system.ruby.RMW_Read.latency_hist_seqr::max_bucket 39
549system.ruby.RMW_Read.latency_hist_seqr::samples 8
550system.ruby.RMW_Read.latency_hist_seqr::mean 4.875000
551system.ruby.RMW_Read.latency_hist_seqr::gmean 1.542211
552system.ruby.RMW_Read.latency_hist_seqr::stdev 10.960155
553system.ruby.RMW_Read.latency_hist_seqr | 7 87.50% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 1 12.50% 100.00% | 0 0.00% 100.00%
554system.ruby.RMW_Read.latency_hist_seqr::total 8
555system.ruby.RMW_Read.hit_latency_hist_seqr::bucket_size 1
556system.ruby.RMW_Read.hit_latency_hist_seqr::max_bucket 9
557system.ruby.RMW_Read.hit_latency_hist_seqr::samples 7
558system.ruby.RMW_Read.hit_latency_hist_seqr::mean 1
559system.ruby.RMW_Read.hit_latency_hist_seqr::gmean 1
560system.ruby.RMW_Read.hit_latency_hist_seqr | 0 0.00% 0.00% | 7 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
561system.ruby.RMW_Read.hit_latency_hist_seqr::total 7
562system.ruby.RMW_Read.miss_latency_hist_seqr::bucket_size 4
563system.ruby.RMW_Read.miss_latency_hist_seqr::max_bucket 39
564system.ruby.RMW_Read.miss_latency_hist_seqr::samples 1
565system.ruby.RMW_Read.miss_latency_hist_seqr::mean 32
566system.ruby.RMW_Read.miss_latency_hist_seqr::gmean 32
567system.ruby.RMW_Read.miss_latency_hist_seqr::stdev nan
568system.ruby.RMW_Read.miss_latency_hist_seqr | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% | 0 0.00% 100.00%
569system.ruby.RMW_Read.miss_latency_hist_seqr::total 1
570system.ruby.Directory.miss_mach_latency_hist_seqr::bucket_size 64
571system.ruby.Directory.miss_mach_latency_hist_seqr::max_bucket 639
572system.ruby.Directory.miss_mach_latency_hist_seqr::samples 1377
573system.ruby.Directory.miss_mach_latency_hist_seqr::mean 54.852578
574system.ruby.Directory.miss_mach_latency_hist_seqr::gmean 48.312712
575system.ruby.Directory.miss_mach_latency_hist_seqr::stdev 33.880423
576system.ruby.Directory.miss_mach_latency_hist_seqr | 751 54.54% 54.54% | 589 42.77% 97.31% | 26 1.89% 99.20% | 4 0.29% 99.49% | 3 0.22% 99.71% | 4 0.29% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
577system.ruby.Directory.miss_mach_latency_hist_seqr::total 1377
578system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::bucket_size 1
579system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::max_bucket 9
580system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::samples 1
581system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::stdev nan
582system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
583system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::total 1
584system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::bucket_size 1
585system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::max_bucket 9
586system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::samples 1
587system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::stdev nan
588system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
589system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::total 1
590system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::bucket_size 1
591system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::max_bucket 9
592system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::samples 1
593system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::stdev nan
594system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
595system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::total 1
596system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::bucket_size 8
597system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::max_bucket 79
598system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::samples 1
599system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::mean 75
600system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::gmean 75.000000
601system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::stdev nan
602system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00%
603system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::total 1
604system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::bucket_size 32
605system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::max_bucket 319
606system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::samples 499
607system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::mean 48.344689
608system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::gmean 43.484561
609system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::stdev 25.453032
610system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr | 0 0.00% 0.00% | 330 66.13% 66.13% | 162 32.46% 98.60% | 1 0.20% 98.80% | 4 0.80% 99.60% | 1 0.20% 99.80% | 0 0.00% 99.80% | 1 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
611system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::total 499
612system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::bucket_size 64
613system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::max_bucket 639
614system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::samples 254
615system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::mean 57.893701
616system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::gmean 48.924758
617system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::stdev 45.645746
618system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr | 140 55.12% 55.12% | 102 40.16% 95.28% | 6 2.36% 97.64% | 2 0.79% 98.43% | 2 0.79% 99.21% | 2 0.79% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
619system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::total 254
620system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::bucket_size 64
621system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::max_bucket 639
622system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::samples 623
623system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::mean 58.861958
624system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::gmean 52.329270
625system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::stdev 33.443818
626system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr | 280 44.94% 44.94% | 324 52.01% 96.95% | 15 2.41% 99.36% | 1 0.16% 99.52% | 1 0.16% 99.68% | 2 0.32% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
627system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::total 623
628system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::bucket_size 4
629system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::max_bucket 39
630system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::samples 1
631system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::mean 32
632system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::gmean 32
633system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::stdev nan
634system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% | 0 0.00% 100.00%
635system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::total 1
636system.ruby.Directory_Controller.GETX 1377 0.00% 0.00%
637system.ruby.Directory_Controller.PUTX 1373 0.00% 0.00%
638system.ruby.Directory_Controller.Memory_Data 1377 0.00% 0.00%
639system.ruby.Directory_Controller.Memory_Ack 1373 0.00% 0.00%
640system.ruby.Directory_Controller.I.GETX 1377 0.00% 0.00%
641system.ruby.Directory_Controller.M.PUTX 1373 0.00% 0.00%
642system.ruby.Directory_Controller.IM.Memory_Data 1377 0.00% 0.00%
643system.ruby.Directory_Controller.MI.Memory_Ack 1373 0.00% 0.00%
644system.ruby.L1Cache_Controller.Load 1045 0.00% 0.00%
645system.ruby.L1Cache_Controller.Ifetch 6864 0.00% 0.00%
646system.ruby.L1Cache_Controller.Store 943 0.00% 0.00%
647system.ruby.L1Cache_Controller.Data 1377 0.00% 0.00%
648system.ruby.L1Cache_Controller.Replacement 1373 0.00% 0.00%
649system.ruby.L1Cache_Controller.Writeback_Ack 1373 0.00% 0.00%
650system.ruby.L1Cache_Controller.I.Load 499 0.00% 0.00%
651system.ruby.L1Cache_Controller.I.Ifetch 623 0.00% 0.00%
652system.ruby.L1Cache_Controller.I.Store 255 0.00% 0.00%
653system.ruby.L1Cache_Controller.M.Load 546 0.00% 0.00%
654system.ruby.L1Cache_Controller.M.Ifetch 6241 0.00% 0.00%
655system.ruby.L1Cache_Controller.M.Store 688 0.00% 0.00%
656system.ruby.L1Cache_Controller.M.Replacement 1373 0.00% 0.00%
657system.ruby.L1Cache_Controller.MI.Writeback_Ack 1373 0.00% 0.00%
658system.ruby.L1Cache_Controller.IS.Data 1122 0.00% 0.00%
659system.ruby.L1Cache_Controller.IM.Data 255 0.00% 0.00%
660
661---------- End Simulation Statistics ----------
464system.ruby.network.routers2.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
465system.ruby.network.routers2.percent_links_utilized 7.484297
466system.ruby.network.routers2.msg_count.Control::2 1377
467system.ruby.network.routers2.msg_count.Data::2 1373
468system.ruby.network.routers2.msg_count.Response_Data::4 1377
469system.ruby.network.routers2.msg_count.Writeback_Control::3 1373
470system.ruby.network.routers2.msg_bytes.Control::2 11016
471system.ruby.network.routers2.msg_bytes.Data::2 98856
472system.ruby.network.routers2.msg_bytes.Response_Data::4 99144
473system.ruby.network.routers2.msg_bytes.Writeback_Control::3 10984
474system.ruby.network.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
475system.ruby.network.msg_count.Control 4131
476system.ruby.network.msg_count.Data 4119
477system.ruby.network.msg_count.Response_Data 4131
478system.ruby.network.msg_count.Writeback_Control 4119
479system.ruby.network.msg_byte.Control 33048
480system.ruby.network.msg_byte.Data 296568
481system.ruby.network.msg_byte.Response_Data 297432
482system.ruby.network.msg_byte.Writeback_Control 32952
483system.sys_port_proxy.pwrStateResidencyTicks::UNDEFINED 91859 # Cumulative time (in ticks) in various power states
484system.ruby.network.routers0.throttle0.link_utilization 7.493006
485system.ruby.network.routers0.throttle0.msg_count.Response_Data::4 1377
486system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3 1373
487system.ruby.network.routers0.throttle0.msg_bytes.Response_Data::4 99144
488system.ruby.network.routers0.throttle0.msg_bytes.Writeback_Control::3 10984
489system.ruby.network.routers0.throttle1.link_utilization 7.475588
490system.ruby.network.routers0.throttle1.msg_count.Control::2 1377
491system.ruby.network.routers0.throttle1.msg_count.Data::2 1373
492system.ruby.network.routers0.throttle1.msg_bytes.Control::2 11016
493system.ruby.network.routers0.throttle1.msg_bytes.Data::2 98856
494system.ruby.network.routers1.throttle0.link_utilization 7.475588
495system.ruby.network.routers1.throttle0.msg_count.Control::2 1377
496system.ruby.network.routers1.throttle0.msg_count.Data::2 1373
497system.ruby.network.routers1.throttle0.msg_bytes.Control::2 11016
498system.ruby.network.routers1.throttle0.msg_bytes.Data::2 98856
499system.ruby.network.routers1.throttle1.link_utilization 7.493006
500system.ruby.network.routers1.throttle1.msg_count.Response_Data::4 1377
501system.ruby.network.routers1.throttle1.msg_count.Writeback_Control::3 1373
502system.ruby.network.routers1.throttle1.msg_bytes.Response_Data::4 99144
503system.ruby.network.routers1.throttle1.msg_bytes.Writeback_Control::3 10984
504system.ruby.network.routers2.throttle0.link_utilization 7.493006
505system.ruby.network.routers2.throttle0.msg_count.Response_Data::4 1377
506system.ruby.network.routers2.throttle0.msg_count.Writeback_Control::3 1373
507system.ruby.network.routers2.throttle0.msg_bytes.Response_Data::4 99144
508system.ruby.network.routers2.throttle0.msg_bytes.Writeback_Control::3 10984
509system.ruby.network.routers2.throttle1.link_utilization 7.475588
510system.ruby.network.routers2.throttle1.msg_count.Control::2 1377
511system.ruby.network.routers2.throttle1.msg_count.Data::2 1373
512system.ruby.network.routers2.throttle1.msg_bytes.Control::2 11016
513system.ruby.network.routers2.throttle1.msg_bytes.Data::2 98856
514system.ruby.delayVCHist.vnet_1::bucket_size 1 # delay histogram for vnet_1
515system.ruby.delayVCHist.vnet_1::max_bucket 9 # delay histogram for vnet_1
516system.ruby.delayVCHist.vnet_1::samples 1377 # delay histogram for vnet_1
517system.ruby.delayVCHist.vnet_1 | 1377 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_1
518system.ruby.delayVCHist.vnet_1::total 1377 # delay histogram for vnet_1
519system.ruby.delayVCHist.vnet_2::bucket_size 1 # delay histogram for vnet_2
520system.ruby.delayVCHist.vnet_2::max_bucket 9 # delay histogram for vnet_2
521system.ruby.delayVCHist.vnet_2::samples 1373 # delay histogram for vnet_2
522system.ruby.delayVCHist.vnet_2 | 1373 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_2
523system.ruby.delayVCHist.vnet_2::total 1373 # delay histogram for vnet_2
524system.ruby.LD.latency_hist_seqr::bucket_size 32
525system.ruby.LD.latency_hist_seqr::max_bucket 319
526system.ruby.LD.latency_hist_seqr::samples 1045
527system.ruby.LD.latency_hist_seqr::mean 23.607656
528system.ruby.LD.latency_hist_seqr::gmean 6.057935
529system.ruby.LD.latency_hist_seqr::stdev 29.475705
530system.ruby.LD.latency_hist_seqr | 546 52.25% 52.25% | 330 31.58% 83.83% | 162 15.50% 99.33% | 1 0.10% 99.43% | 4 0.38% 99.81% | 1 0.10% 99.90% | 0 0.00% 99.90% | 1 0.10% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
531system.ruby.LD.latency_hist_seqr::total 1045
532system.ruby.LD.hit_latency_hist_seqr::bucket_size 1
533system.ruby.LD.hit_latency_hist_seqr::max_bucket 9
534system.ruby.LD.hit_latency_hist_seqr::samples 546
535system.ruby.LD.hit_latency_hist_seqr::mean 1
536system.ruby.LD.hit_latency_hist_seqr::gmean 1
537system.ruby.LD.hit_latency_hist_seqr | 0 0.00% 0.00% | 546 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
538system.ruby.LD.hit_latency_hist_seqr::total 546
539system.ruby.LD.miss_latency_hist_seqr::bucket_size 32
540system.ruby.LD.miss_latency_hist_seqr::max_bucket 319
541system.ruby.LD.miss_latency_hist_seqr::samples 499
542system.ruby.LD.miss_latency_hist_seqr::mean 48.344689
543system.ruby.LD.miss_latency_hist_seqr::gmean 43.484561
544system.ruby.LD.miss_latency_hist_seqr::stdev 25.453032
545system.ruby.LD.miss_latency_hist_seqr | 0 0.00% 0.00% | 330 66.13% 66.13% | 162 32.46% 98.60% | 1 0.20% 98.80% | 4 0.80% 99.60% | 1 0.20% 99.80% | 0 0.00% 99.80% | 1 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
546system.ruby.LD.miss_latency_hist_seqr::total 499
547system.ruby.ST.latency_hist_seqr::bucket_size 64
548system.ruby.ST.latency_hist_seqr::max_bucket 639
549system.ruby.ST.latency_hist_seqr::samples 935
550system.ruby.ST.latency_hist_seqr::mean 16.455615
551system.ruby.ST.latency_hist_seqr::gmean 2.877223
552system.ruby.ST.latency_hist_seqr::stdev 34.720603
553system.ruby.ST.latency_hist_seqr | 821 87.81% 87.81% | 102 10.91% 98.72% | 6 0.64% 99.36% | 2 0.21% 99.57% | 2 0.21% 99.79% | 2 0.21% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
554system.ruby.ST.latency_hist_seqr::total 935
555system.ruby.ST.hit_latency_hist_seqr::bucket_size 1
556system.ruby.ST.hit_latency_hist_seqr::max_bucket 9
557system.ruby.ST.hit_latency_hist_seqr::samples 681
558system.ruby.ST.hit_latency_hist_seqr::mean 1
559system.ruby.ST.hit_latency_hist_seqr::gmean 1
560system.ruby.ST.hit_latency_hist_seqr | 0 0.00% 0.00% | 681 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
561system.ruby.ST.hit_latency_hist_seqr::total 681
562system.ruby.ST.miss_latency_hist_seqr::bucket_size 64
563system.ruby.ST.miss_latency_hist_seqr::max_bucket 639
564system.ruby.ST.miss_latency_hist_seqr::samples 254
565system.ruby.ST.miss_latency_hist_seqr::mean 57.893701
566system.ruby.ST.miss_latency_hist_seqr::gmean 48.924758
567system.ruby.ST.miss_latency_hist_seqr::stdev 45.645746
568system.ruby.ST.miss_latency_hist_seqr | 140 55.12% 55.12% | 102 40.16% 95.28% | 6 2.36% 97.64% | 2 0.79% 98.43% | 2 0.79% 99.21% | 2 0.79% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
569system.ruby.ST.miss_latency_hist_seqr::total 254
570system.ruby.IFETCH.latency_hist_seqr::bucket_size 64
571system.ruby.IFETCH.latency_hist_seqr::max_bucket 639
572system.ruby.IFETCH.latency_hist_seqr::samples 6864
573system.ruby.IFETCH.latency_hist_seqr::mean 6.251748
574system.ruby.IFETCH.latency_hist_seqr::gmean 1.432185
575system.ruby.IFETCH.latency_hist_seqr::stdev 19.434647
576system.ruby.IFETCH.latency_hist_seqr | 6521 95.00% 95.00% | 324 4.72% 99.72% | 15 0.22% 99.94% | 1 0.01% 99.96% | 1 0.01% 99.97% | 2 0.03% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
577system.ruby.IFETCH.latency_hist_seqr::total 6864
578system.ruby.IFETCH.hit_latency_hist_seqr::bucket_size 1
579system.ruby.IFETCH.hit_latency_hist_seqr::max_bucket 9
580system.ruby.IFETCH.hit_latency_hist_seqr::samples 6241
581system.ruby.IFETCH.hit_latency_hist_seqr::mean 1
582system.ruby.IFETCH.hit_latency_hist_seqr::gmean 1
583system.ruby.IFETCH.hit_latency_hist_seqr | 0 0.00% 0.00% | 6241 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
584system.ruby.IFETCH.hit_latency_hist_seqr::total 6241
585system.ruby.IFETCH.miss_latency_hist_seqr::bucket_size 64
586system.ruby.IFETCH.miss_latency_hist_seqr::max_bucket 639
587system.ruby.IFETCH.miss_latency_hist_seqr::samples 623
588system.ruby.IFETCH.miss_latency_hist_seqr::mean 58.861958
589system.ruby.IFETCH.miss_latency_hist_seqr::gmean 52.329270
590system.ruby.IFETCH.miss_latency_hist_seqr::stdev 33.443818
591system.ruby.IFETCH.miss_latency_hist_seqr | 280 44.94% 44.94% | 324 52.01% 96.95% | 15 2.41% 99.36% | 1 0.16% 99.52% | 1 0.16% 99.68% | 2 0.32% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
592system.ruby.IFETCH.miss_latency_hist_seqr::total 623
593system.ruby.RMW_Read.latency_hist_seqr::bucket_size 4
594system.ruby.RMW_Read.latency_hist_seqr::max_bucket 39
595system.ruby.RMW_Read.latency_hist_seqr::samples 8
596system.ruby.RMW_Read.latency_hist_seqr::mean 4.875000
597system.ruby.RMW_Read.latency_hist_seqr::gmean 1.542211
598system.ruby.RMW_Read.latency_hist_seqr::stdev 10.960155
599system.ruby.RMW_Read.latency_hist_seqr | 7 87.50% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 1 12.50% 100.00% | 0 0.00% 100.00%
600system.ruby.RMW_Read.latency_hist_seqr::total 8
601system.ruby.RMW_Read.hit_latency_hist_seqr::bucket_size 1
602system.ruby.RMW_Read.hit_latency_hist_seqr::max_bucket 9
603system.ruby.RMW_Read.hit_latency_hist_seqr::samples 7
604system.ruby.RMW_Read.hit_latency_hist_seqr::mean 1
605system.ruby.RMW_Read.hit_latency_hist_seqr::gmean 1
606system.ruby.RMW_Read.hit_latency_hist_seqr | 0 0.00% 0.00% | 7 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
607system.ruby.RMW_Read.hit_latency_hist_seqr::total 7
608system.ruby.RMW_Read.miss_latency_hist_seqr::bucket_size 4
609system.ruby.RMW_Read.miss_latency_hist_seqr::max_bucket 39
610system.ruby.RMW_Read.miss_latency_hist_seqr::samples 1
611system.ruby.RMW_Read.miss_latency_hist_seqr::mean 32
612system.ruby.RMW_Read.miss_latency_hist_seqr::gmean 32
613system.ruby.RMW_Read.miss_latency_hist_seqr::stdev nan
614system.ruby.RMW_Read.miss_latency_hist_seqr | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% | 0 0.00% 100.00%
615system.ruby.RMW_Read.miss_latency_hist_seqr::total 1
616system.ruby.Directory.miss_mach_latency_hist_seqr::bucket_size 64
617system.ruby.Directory.miss_mach_latency_hist_seqr::max_bucket 639
618system.ruby.Directory.miss_mach_latency_hist_seqr::samples 1377
619system.ruby.Directory.miss_mach_latency_hist_seqr::mean 54.852578
620system.ruby.Directory.miss_mach_latency_hist_seqr::gmean 48.312712
621system.ruby.Directory.miss_mach_latency_hist_seqr::stdev 33.880423
622system.ruby.Directory.miss_mach_latency_hist_seqr | 751 54.54% 54.54% | 589 42.77% 97.31% | 26 1.89% 99.20% | 4 0.29% 99.49% | 3 0.22% 99.71% | 4 0.29% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
623system.ruby.Directory.miss_mach_latency_hist_seqr::total 1377
624system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::bucket_size 1
625system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::max_bucket 9
626system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::samples 1
627system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::stdev nan
628system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
629system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::total 1
630system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::bucket_size 1
631system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::max_bucket 9
632system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::samples 1
633system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::stdev nan
634system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
635system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::total 1
636system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::bucket_size 1
637system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::max_bucket 9
638system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::samples 1
639system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::stdev nan
640system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
641system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::total 1
642system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::bucket_size 8
643system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::max_bucket 79
644system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::samples 1
645system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::mean 75
646system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::gmean 75.000000
647system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::stdev nan
648system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00%
649system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::total 1
650system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::bucket_size 32
651system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::max_bucket 319
652system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::samples 499
653system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::mean 48.344689
654system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::gmean 43.484561
655system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::stdev 25.453032
656system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr | 0 0.00% 0.00% | 330 66.13% 66.13% | 162 32.46% 98.60% | 1 0.20% 98.80% | 4 0.80% 99.60% | 1 0.20% 99.80% | 0 0.00% 99.80% | 1 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
657system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::total 499
658system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::bucket_size 64
659system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::max_bucket 639
660system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::samples 254
661system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::mean 57.893701
662system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::gmean 48.924758
663system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::stdev 45.645746
664system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr | 140 55.12% 55.12% | 102 40.16% 95.28% | 6 2.36% 97.64% | 2 0.79% 98.43% | 2 0.79% 99.21% | 2 0.79% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
665system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::total 254
666system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::bucket_size 64
667system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::max_bucket 639
668system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::samples 623
669system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::mean 58.861958
670system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::gmean 52.329270
671system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::stdev 33.443818
672system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr | 280 44.94% 44.94% | 324 52.01% 96.95% | 15 2.41% 99.36% | 1 0.16% 99.52% | 1 0.16% 99.68% | 2 0.32% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
673system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::total 623
674system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::bucket_size 4
675system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::max_bucket 39
676system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::samples 1
677system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::mean 32
678system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::gmean 32
679system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::stdev nan
680system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% | 0 0.00% 100.00%
681system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist_seqr::total 1
682system.ruby.Directory_Controller.GETX 1377 0.00% 0.00%
683system.ruby.Directory_Controller.PUTX 1373 0.00% 0.00%
684system.ruby.Directory_Controller.Memory_Data 1377 0.00% 0.00%
685system.ruby.Directory_Controller.Memory_Ack 1373 0.00% 0.00%
686system.ruby.Directory_Controller.I.GETX 1377 0.00% 0.00%
687system.ruby.Directory_Controller.M.PUTX 1373 0.00% 0.00%
688system.ruby.Directory_Controller.IM.Memory_Data 1377 0.00% 0.00%
689system.ruby.Directory_Controller.MI.Memory_Ack 1373 0.00% 0.00%
690system.ruby.L1Cache_Controller.Load 1045 0.00% 0.00%
691system.ruby.L1Cache_Controller.Ifetch 6864 0.00% 0.00%
692system.ruby.L1Cache_Controller.Store 943 0.00% 0.00%
693system.ruby.L1Cache_Controller.Data 1377 0.00% 0.00%
694system.ruby.L1Cache_Controller.Replacement 1373 0.00% 0.00%
695system.ruby.L1Cache_Controller.Writeback_Ack 1373 0.00% 0.00%
696system.ruby.L1Cache_Controller.I.Load 499 0.00% 0.00%
697system.ruby.L1Cache_Controller.I.Ifetch 623 0.00% 0.00%
698system.ruby.L1Cache_Controller.I.Store 255 0.00% 0.00%
699system.ruby.L1Cache_Controller.M.Load 546 0.00% 0.00%
700system.ruby.L1Cache_Controller.M.Ifetch 6241 0.00% 0.00%
701system.ruby.L1Cache_Controller.M.Store 688 0.00% 0.00%
702system.ruby.L1Cache_Controller.M.Replacement 1373 0.00% 0.00%
703system.ruby.L1Cache_Controller.MI.Writeback_Ack 1373 0.00% 0.00%
704system.ruby.L1Cache_Controller.IS.Data 1122 0.00% 0.00%
705system.ruby.L1Cache_Controller.IM.Data 255 0.00% 0.00%
706
707---------- End Simulation Statistics ----------