stats.txt (8835:7c68f84d7c4e) stats.txt (8844:a451e4eda591)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000012 # Number of seconds simulated
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000012 # Number of seconds simulated
4sim_ticks 11989500 # Number of ticks simulated
5final_tick 11989500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
4sim_ticks 12299500 # Number of ticks simulated
5final_tick 12299500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 61798 # Simulator instruction rate (inst/s)
8host_op_rate 111900 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 136747555 # Simulator tick rate (ticks/s)
10host_mem_usage 218292 # Number of bytes of host memory used
7host_inst_rate 59298 # Simulator instruction rate (inst/s)
8host_op_rate 107375 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 134612595 # Simulator tick rate (ticks/s)
10host_mem_usage 218308 # Number of bytes of host memory used
11host_seconds 0.09 # Real time elapsed on the host
12sim_insts 5416 # Number of instructions simulated
13sim_ops 9809 # Number of ops (including micro ops) simulated
11host_seconds 0.09 # Real time elapsed on the host
12sim_insts 5416 # Number of instructions simulated
13sim_ops 9809 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read 28288 # Number of bytes read from this memory
15system.physmem.bytes_inst_read 18944 # Number of instructions bytes read from this memory
14system.physmem.bytes_read 28864 # Number of bytes read from this memory
15system.physmem.bytes_inst_read 19328 # Number of instructions bytes read from this memory
16system.physmem.bytes_written 0 # Number of bytes written to this memory
16system.physmem.bytes_written 0 # Number of bytes written to this memory
17system.physmem.num_reads 442 # Number of read requests responded to by this memory
17system.physmem.num_reads 451 # Number of read requests responded to by this memory
18system.physmem.num_writes 0 # Number of write requests responded to by this memory
19system.physmem.num_other 0 # Number of other requests responded to by this memory
18system.physmem.num_writes 0 # Number of write requests responded to by this memory
19system.physmem.num_other 0 # Number of other requests responded to by this memory
20system.physmem.bw_read 2359397806 # Total read bandwidth from this memory (bytes/s)
21system.physmem.bw_inst_read 1580049210 # Instruction read bandwidth from this memory (bytes/s)
22system.physmem.bw_total 2359397806 # Total bandwidth to/from this memory (bytes/s)
20system.physmem.bw_read 2346762063 # Total read bandwidth from this memory (bytes/s)
21system.physmem.bw_inst_read 1571445994 # Instruction read bandwidth from this memory (bytes/s)
22system.physmem.bw_total 2346762063 # Total bandwidth to/from this memory (bytes/s)
23system.cpu.workload.num_syscalls 11 # Number of system calls
23system.cpu.workload.num_syscalls 11 # Number of system calls
24system.cpu.numCycles 23980 # number of cpu cycles simulated
24system.cpu.numCycles 24600 # number of cpu cycles simulated
25system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
26system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
25system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
26system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
27system.cpu.BPredUnit.lookups 3019 # Number of BP lookups
28system.cpu.BPredUnit.condPredicted 3019 # Number of conditional branches predicted
29system.cpu.BPredUnit.condIncorrect 495 # Number of conditional branches incorrect
30system.cpu.BPredUnit.BTBLookups 2695 # Number of BTB lookups
31system.cpu.BPredUnit.BTBHits 978 # Number of BTB hits
27system.cpu.BPredUnit.lookups 3225 # Number of BP lookups
28system.cpu.BPredUnit.condPredicted 3225 # Number of conditional branches predicted
29system.cpu.BPredUnit.condIncorrect 566 # Number of conditional branches incorrect
30system.cpu.BPredUnit.BTBLookups 2653 # Number of BTB lookups
31system.cpu.BPredUnit.BTBHits 811 # Number of BTB hits
32system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
33system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
34system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
32system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
33system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
34system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
35system.cpu.fetch.icacheStallCycles 7194 # Number of cycles fetch is stalled on an Icache miss
36system.cpu.fetch.Insts 13831 # Number of instructions fetch has processed
37system.cpu.fetch.Branches 3019 # Number of branches that fetch encountered
38system.cpu.fetch.predictedBranches 978 # Number of branches that fetch has predicted taken
39system.cpu.fetch.Cycles 3921 # Number of cycles fetch has run and was not squashing or blocked
40system.cpu.fetch.SquashCycles 2194 # Number of cycles fetch has spent squashing
41system.cpu.fetch.BlockedCycles 3367 # Number of cycles fetch has spent blocked
42system.cpu.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
43system.cpu.fetch.PendingTrapStallCycles 9 # Number of stall cycles due to pending traps
44system.cpu.fetch.CacheLines 1866 # Number of cache lines fetched
45system.cpu.fetch.IcacheSquashes 269 # Number of outstanding Icache misses that were squashed
46system.cpu.fetch.rateDist::samples 16182 # Number of instructions fetched each cycle (Total)
47system.cpu.fetch.rateDist::mean 1.543567 # Number of instructions fetched each cycle (Total)
48system.cpu.fetch.rateDist::stdev 2.980612 # Number of instructions fetched each cycle (Total)
35system.cpu.fetch.icacheStallCycles 7427 # Number of cycles fetch is stalled on an Icache miss
36system.cpu.fetch.Insts 15574 # Number of instructions fetch has processed
37system.cpu.fetch.Branches 3225 # Number of branches that fetch encountered
38system.cpu.fetch.predictedBranches 811 # Number of branches that fetch has predicted taken
39system.cpu.fetch.Cycles 4199 # Number of cycles fetch has run and was not squashing or blocked
40system.cpu.fetch.SquashCycles 2532 # Number of cycles fetch has spent squashing
41system.cpu.fetch.BlockedCycles 3117 # Number of cycles fetch has spent blocked
42system.cpu.fetch.MiscStallCycles 33 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
43system.cpu.fetch.PendingTrapStallCycles 203 # Number of stall cycles due to pending traps
44system.cpu.fetch.CacheLines 1968 # Number of cache lines fetched
45system.cpu.fetch.IcacheSquashes 283 # Number of outstanding Icache misses that were squashed
46system.cpu.fetch.rateDist::samples 16907 # Number of instructions fetched each cycle (Total)
47system.cpu.fetch.rateDist::mean 1.630863 # Number of instructions fetched each cycle (Total)
48system.cpu.fetch.rateDist::stdev 3.070076 # Number of instructions fetched each cycle (Total)
49system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
49system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
50system.cpu.fetch.rateDist::0 12367 76.42% 76.42% # Number of instructions fetched each cycle (Total)
51system.cpu.fetch.rateDist::1 166 1.03% 77.45% # Number of instructions fetched each cycle (Total)
52system.cpu.fetch.rateDist::2 172 1.06% 78.51% # Number of instructions fetched each cycle (Total)
53system.cpu.fetch.rateDist::3 238 1.47% 79.98% # Number of instructions fetched each cycle (Total)
54system.cpu.fetch.rateDist::4 224 1.38% 81.37% # Number of instructions fetched each cycle (Total)
55system.cpu.fetch.rateDist::5 191 1.18% 82.55% # Number of instructions fetched each cycle (Total)
56system.cpu.fetch.rateDist::6 276 1.71% 84.25% # Number of instructions fetched each cycle (Total)
57system.cpu.fetch.rateDist::7 137 0.85% 85.10% # Number of instructions fetched each cycle (Total)
58system.cpu.fetch.rateDist::8 2411 14.90% 100.00% # Number of instructions fetched each cycle (Total)
50system.cpu.fetch.rateDist::0 12804 75.73% 75.73% # Number of instructions fetched each cycle (Total)
51system.cpu.fetch.rateDist::1 179 1.06% 76.79% # Number of instructions fetched each cycle (Total)
52system.cpu.fetch.rateDist::2 164 0.97% 77.76% # Number of instructions fetched each cycle (Total)
53system.cpu.fetch.rateDist::3 216 1.28% 79.04% # Number of instructions fetched each cycle (Total)
54system.cpu.fetch.rateDist::4 176 1.04% 80.08% # Number of instructions fetched each cycle (Total)
55system.cpu.fetch.rateDist::5 185 1.09% 81.17% # Number of instructions fetched each cycle (Total)
56system.cpu.fetch.rateDist::6 253 1.50% 82.67% # Number of instructions fetched each cycle (Total)
57system.cpu.fetch.rateDist::7 169 1.00% 83.67% # Number of instructions fetched each cycle (Total)
58system.cpu.fetch.rateDist::8 2761 16.33% 100.00% # Number of instructions fetched each cycle (Total)
59system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
60system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
61system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
59system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
60system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
61system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
62system.cpu.fetch.rateDist::total 16182 # Number of instructions fetched each cycle (Total)
63system.cpu.fetch.branchRate 0.125897 # Number of branch fetches per cycle
64system.cpu.fetch.rate 0.576772 # Number of inst fetches per cycle
65system.cpu.decode.IdleCycles 7550 # Number of cycles decode is idle
66system.cpu.decode.BlockedCycles 3315 # Number of cycles decode is blocked
67system.cpu.decode.RunCycles 3508 # Number of cycles decode is running
68system.cpu.decode.UnblockCycles 122 # Number of cycles decode is unblocking
69system.cpu.decode.SquashCycles 1687 # Number of cycles decode is squashing
70system.cpu.decode.DecodedInsts 23802 # Number of instructions handled by decode
71system.cpu.rename.SquashCycles 1687 # Number of cycles rename is squashing
72system.cpu.rename.IdleCycles 7843 # Number of cycles rename is idle
73system.cpu.rename.BlockCycles 2077 # Number of cycles rename is blocking
74system.cpu.rename.serializeStallCycles 553 # count of cycles rename stalled for serializing inst
75system.cpu.rename.RunCycles 3329 # Number of cycles rename is running
76system.cpu.rename.UnblockCycles 693 # Number of cycles rename is unblocking
77system.cpu.rename.RenamedInsts 22457 # Number of instructions processed by rename
78system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full
79system.cpu.rename.IQFullEvents 68 # Number of times rename has blocked due to IQ full
80system.cpu.rename.LSQFullEvents 553 # Number of times rename has blocked due to LSQ full
81system.cpu.rename.RenamedOperands 21026 # Number of destination operands rename has renamed
82system.cpu.rename.RenameLookups 47090 # Number of register rename lookups that rename has made
83system.cpu.rename.int_rename_lookups 47074 # Number of integer rename lookups
62system.cpu.fetch.rateDist::total 16907 # Number of instructions fetched each cycle (Total)
63system.cpu.fetch.branchRate 0.131098 # Number of branch fetches per cycle
64system.cpu.fetch.rate 0.633089 # Number of inst fetches per cycle
65system.cpu.decode.IdleCycles 7993 # Number of cycles decode is idle
66system.cpu.decode.BlockedCycles 3065 # Number of cycles decode is blocked
67system.cpu.decode.RunCycles 3795 # Number of cycles decode is running
68system.cpu.decode.UnblockCycles 126 # Number of cycles decode is unblocking
69system.cpu.decode.SquashCycles 1928 # Number of cycles decode is squashing
70system.cpu.decode.DecodedInsts 26201 # Number of instructions handled by decode
71system.cpu.rename.SquashCycles 1928 # Number of cycles rename is squashing
72system.cpu.rename.IdleCycles 8331 # Number of cycles rename is idle
73system.cpu.rename.BlockCycles 1936 # Number of cycles rename is blocking
74system.cpu.rename.serializeStallCycles 442 # count of cycles rename stalled for serializing inst
75system.cpu.rename.RunCycles 3571 # Number of cycles rename is running
76system.cpu.rename.UnblockCycles 699 # Number of cycles rename is unblocking
77system.cpu.rename.RenamedInsts 24623 # Number of instructions processed by rename
78system.cpu.rename.ROBFullEvents 3 # Number of times rename has blocked due to ROB full
79system.cpu.rename.IQFullEvents 40 # Number of times rename has blocked due to IQ full
80system.cpu.rename.LSQFullEvents 586 # Number of times rename has blocked due to LSQ full
81system.cpu.rename.RenamedOperands 22939 # Number of destination operands rename has renamed
82system.cpu.rename.RenameLookups 51440 # Number of register rename lookups that rename has made
83system.cpu.rename.int_rename_lookups 51424 # Number of integer rename lookups
84system.cpu.rename.fp_rename_lookups 16 # Number of floating rename lookups
85system.cpu.rename.CommittedMaps 9368 # Number of HB maps that are committed
84system.cpu.rename.fp_rename_lookups 16 # Number of floating rename lookups
85system.cpu.rename.CommittedMaps 9368 # Number of HB maps that are committed
86system.cpu.rename.UndoneMaps 11658 # Number of HB maps that are undone due to squashing
86system.cpu.rename.UndoneMaps 13571 # Number of HB maps that are undone due to squashing
87system.cpu.rename.serializingInsts 33 # count of serializing insts renamed
88system.cpu.rename.tempSerializingInsts 33 # count of temporary serializing insts renamed
87system.cpu.rename.serializingInsts 33 # count of serializing insts renamed
88system.cpu.rename.tempSerializingInsts 33 # count of temporary serializing insts renamed
89system.cpu.rename.skidInsts 1820 # count of insts added to the skid buffer
90system.cpu.memDep0.insertedLoads 2219 # Number of loads inserted to the mem dependence unit.
91system.cpu.memDep0.insertedStores 1751 # Number of stores inserted to the mem dependence unit.
92system.cpu.memDep0.conflictingLoads 13 # Number of conflicting loads.
93system.cpu.memDep0.conflictingStores 8 # Number of conflicting stores.
94system.cpu.iq.iqInstsAdded 20306 # Number of instructions added to the IQ (excludes non-spec)
95system.cpu.iq.iqNonSpecInstsAdded 37 # Number of non-speculative instructions added to the IQ
96system.cpu.iq.iqInstsIssued 16792 # Number of instructions issued
97system.cpu.iq.iqSquashedInstsIssued 56 # Number of squashed instructions issued
98system.cpu.iq.iqSquashedInstsExamined 10001 # Number of squashed instructions iterated over during squash; mainly for profiling
99system.cpu.iq.iqSquashedOperandsExamined 12754 # Number of squashed operands that are examined and possibly removed from graph
100system.cpu.iq.iqSquashedNonSpecRemoved 24 # Number of squashed non-spec instructions that were removed
101system.cpu.iq.issued_per_cycle::samples 16182 # Number of insts issued each cycle
102system.cpu.iq.issued_per_cycle::mean 1.037696 # Number of insts issued each cycle
103system.cpu.iq.issued_per_cycle::stdev 1.845376 # Number of insts issued each cycle
89system.cpu.rename.skidInsts 1885 # count of insts added to the skid buffer
90system.cpu.memDep0.insertedLoads 2380 # Number of loads inserted to the mem dependence unit.
91system.cpu.memDep0.insertedStores 1795 # Number of stores inserted to the mem dependence unit.
92system.cpu.memDep0.conflictingLoads 11 # Number of conflicting loads.
93system.cpu.memDep0.conflictingStores 3 # Number of conflicting stores.
94system.cpu.iq.iqInstsAdded 21756 # Number of instructions added to the IQ (excludes non-spec)
95system.cpu.iq.iqNonSpecInstsAdded 39 # Number of non-speculative instructions added to the IQ
96system.cpu.iq.iqInstsIssued 17955 # Number of instructions issued
97system.cpu.iq.iqSquashedInstsIssued 74 # Number of squashed instructions issued
98system.cpu.iq.iqSquashedInstsExamined 11342 # Number of squashed instructions iterated over during squash; mainly for profiling
99system.cpu.iq.iqSquashedOperandsExamined 13993 # Number of squashed operands that are examined and possibly removed from graph
100system.cpu.iq.iqSquashedNonSpecRemoved 26 # Number of squashed non-spec instructions that were removed
101system.cpu.iq.issued_per_cycle::samples 16907 # Number of insts issued each cycle
102system.cpu.iq.issued_per_cycle::mean 1.061986 # Number of insts issued each cycle
103system.cpu.iq.issued_per_cycle::stdev 1.892645 # Number of insts issued each cycle
104system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
104system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
105system.cpu.iq.issued_per_cycle::0 10903 67.38% 67.38% # Number of insts issued each cycle
106system.cpu.iq.issued_per_cycle::1 1372 8.48% 75.86% # Number of insts issued each cycle
107system.cpu.iq.issued_per_cycle::2 1062 6.56% 82.42% # Number of insts issued each cycle
108system.cpu.iq.issued_per_cycle::3 680 4.20% 86.62% # Number of insts issued each cycle
109system.cpu.iq.issued_per_cycle::4 659 4.07% 90.69% # Number of insts issued each cycle
110system.cpu.iq.issued_per_cycle::5 684 4.23% 94.92% # Number of insts issued each cycle
111system.cpu.iq.issued_per_cycle::6 588 3.63% 98.55% # Number of insts issued each cycle
112system.cpu.iq.issued_per_cycle::7 200 1.24% 99.79% # Number of insts issued each cycle
113system.cpu.iq.issued_per_cycle::8 34 0.21% 100.00% # Number of insts issued each cycle
105system.cpu.iq.issued_per_cycle::0 11435 67.63% 67.63% # Number of insts issued each cycle
106system.cpu.iq.issued_per_cycle::1 1387 8.20% 75.84% # Number of insts issued each cycle
107system.cpu.iq.issued_per_cycle::2 1028 6.08% 81.92% # Number of insts issued each cycle
108system.cpu.iq.issued_per_cycle::3 682 4.03% 85.95% # Number of insts issued each cycle
109system.cpu.iq.issued_per_cycle::4 697 4.12% 90.08% # Number of insts issued each cycle
110system.cpu.iq.issued_per_cycle::5 717 4.24% 94.32% # Number of insts issued each cycle
111system.cpu.iq.issued_per_cycle::6 667 3.95% 98.26% # Number of insts issued each cycle
112system.cpu.iq.issued_per_cycle::7 261 1.54% 99.80% # Number of insts issued each cycle
113system.cpu.iq.issued_per_cycle::8 33 0.20% 100.00% # Number of insts issued each cycle
114system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
115system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
116system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
114system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
115system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
116system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
117system.cpu.iq.issued_per_cycle::total 16182 # Number of insts issued each cycle
117system.cpu.iq.issued_per_cycle::total 16907 # Number of insts issued each cycle
118system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
118system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
119system.cpu.iq.fu_full::IntAlu 86 64.66% 64.66% # attempts to use FU when none available
120system.cpu.iq.fu_full::IntMult 0 0.00% 64.66% # attempts to use FU when none available
121system.cpu.iq.fu_full::IntDiv 0 0.00% 64.66% # attempts to use FU when none available
122system.cpu.iq.fu_full::FloatAdd 0 0.00% 64.66% # attempts to use FU when none available
123system.cpu.iq.fu_full::FloatCmp 0 0.00% 64.66% # attempts to use FU when none available
124system.cpu.iq.fu_full::FloatCvt 0 0.00% 64.66% # attempts to use FU when none available
125system.cpu.iq.fu_full::FloatMult 0 0.00% 64.66% # attempts to use FU when none available
126system.cpu.iq.fu_full::FloatDiv 0 0.00% 64.66% # attempts to use FU when none available
127system.cpu.iq.fu_full::FloatSqrt 0 0.00% 64.66% # attempts to use FU when none available
128system.cpu.iq.fu_full::SimdAdd 0 0.00% 64.66% # attempts to use FU when none available
129system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 64.66% # attempts to use FU when none available
130system.cpu.iq.fu_full::SimdAlu 0 0.00% 64.66% # attempts to use FU when none available
131system.cpu.iq.fu_full::SimdCmp 0 0.00% 64.66% # attempts to use FU when none available
132system.cpu.iq.fu_full::SimdCvt 0 0.00% 64.66% # attempts to use FU when none available
133system.cpu.iq.fu_full::SimdMisc 0 0.00% 64.66% # attempts to use FU when none available
134system.cpu.iq.fu_full::SimdMult 0 0.00% 64.66% # attempts to use FU when none available
135system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 64.66% # attempts to use FU when none available
136system.cpu.iq.fu_full::SimdShift 0 0.00% 64.66% # attempts to use FU when none available
137system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 64.66% # attempts to use FU when none available
138system.cpu.iq.fu_full::SimdSqrt 0 0.00% 64.66% # attempts to use FU when none available
139system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 64.66% # attempts to use FU when none available
140system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 64.66% # attempts to use FU when none available
141system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 64.66% # attempts to use FU when none available
142system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 64.66% # attempts to use FU when none available
143system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 64.66% # attempts to use FU when none available
144system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 64.66% # attempts to use FU when none available
145system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 64.66% # attempts to use FU when none available
146system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 64.66% # attempts to use FU when none available
147system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 64.66% # attempts to use FU when none available
148system.cpu.iq.fu_full::MemRead 24 18.05% 82.71% # attempts to use FU when none available
149system.cpu.iq.fu_full::MemWrite 23 17.29% 100.00% # attempts to use FU when none available
119system.cpu.iq.fu_full::IntAlu 147 74.24% 74.24% # attempts to use FU when none available
120system.cpu.iq.fu_full::IntMult 0 0.00% 74.24% # attempts to use FU when none available
121system.cpu.iq.fu_full::IntDiv 0 0.00% 74.24% # attempts to use FU when none available
122system.cpu.iq.fu_full::FloatAdd 0 0.00% 74.24% # attempts to use FU when none available
123system.cpu.iq.fu_full::FloatCmp 0 0.00% 74.24% # attempts to use FU when none available
124system.cpu.iq.fu_full::FloatCvt 0 0.00% 74.24% # attempts to use FU when none available
125system.cpu.iq.fu_full::FloatMult 0 0.00% 74.24% # attempts to use FU when none available
126system.cpu.iq.fu_full::FloatDiv 0 0.00% 74.24% # attempts to use FU when none available
127system.cpu.iq.fu_full::FloatSqrt 0 0.00% 74.24% # attempts to use FU when none available
128system.cpu.iq.fu_full::SimdAdd 0 0.00% 74.24% # attempts to use FU when none available
129system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 74.24% # attempts to use FU when none available
130system.cpu.iq.fu_full::SimdAlu 0 0.00% 74.24% # attempts to use FU when none available
131system.cpu.iq.fu_full::SimdCmp 0 0.00% 74.24% # attempts to use FU when none available
132system.cpu.iq.fu_full::SimdCvt 0 0.00% 74.24% # attempts to use FU when none available
133system.cpu.iq.fu_full::SimdMisc 0 0.00% 74.24% # attempts to use FU when none available
134system.cpu.iq.fu_full::SimdMult 0 0.00% 74.24% # attempts to use FU when none available
135system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 74.24% # attempts to use FU when none available
136system.cpu.iq.fu_full::SimdShift 0 0.00% 74.24% # attempts to use FU when none available
137system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 74.24% # attempts to use FU when none available
138system.cpu.iq.fu_full::SimdSqrt 0 0.00% 74.24% # attempts to use FU when none available
139system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 74.24% # attempts to use FU when none available
140system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 74.24% # attempts to use FU when none available
141system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 74.24% # attempts to use FU when none available
142system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 74.24% # attempts to use FU when none available
143system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 74.24% # attempts to use FU when none available
144system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 74.24% # attempts to use FU when none available
145system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 74.24% # attempts to use FU when none available
146system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 74.24% # attempts to use FU when none available
147system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 74.24% # attempts to use FU when none available
148system.cpu.iq.fu_full::MemRead 30 15.15% 89.39% # attempts to use FU when none available
149system.cpu.iq.fu_full::MemWrite 21 10.61% 100.00% # attempts to use FU when none available
150system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
151system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
152system.cpu.iq.FU_type_0::No_OpClass 4 0.02% 0.02% # Type of FU issued
150system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
151system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
152system.cpu.iq.FU_type_0::No_OpClass 4 0.02% 0.02% # Type of FU issued
153system.cpu.iq.FU_type_0::IntAlu 13517 80.50% 80.52% # Type of FU issued
154system.cpu.iq.FU_type_0::IntMult 0 0.00% 80.52% # Type of FU issued
155system.cpu.iq.FU_type_0::IntDiv 0 0.00% 80.52% # Type of FU issued
156system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.52% # Type of FU issued
157system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.52% # Type of FU issued
158system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.52% # Type of FU issued
159system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.52% # Type of FU issued
160system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.52% # Type of FU issued
161system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.52% # Type of FU issued
162system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.52% # Type of FU issued
163system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.52% # Type of FU issued
164system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.52% # Type of FU issued
165system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.52% # Type of FU issued
166system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.52% # Type of FU issued
167system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.52% # Type of FU issued
168system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.52% # Type of FU issued
169system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.52% # Type of FU issued
170system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.52% # Type of FU issued
171system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.52% # Type of FU issued
172system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.52% # Type of FU issued
173system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.52% # Type of FU issued
174system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.52% # Type of FU issued
175system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.52% # Type of FU issued
176system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.52% # Type of FU issued
177system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.52% # Type of FU issued
178system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.52% # Type of FU issued
179system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.52% # Type of FU issued
180system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.52% # Type of FU issued
181system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.52% # Type of FU issued
182system.cpu.iq.FU_type_0::MemRead 1828 10.89% 91.41% # Type of FU issued
183system.cpu.iq.FU_type_0::MemWrite 1443 8.59% 100.00% # Type of FU issued
153system.cpu.iq.FU_type_0::IntAlu 14483 80.66% 80.69% # Type of FU issued
154system.cpu.iq.FU_type_0::IntMult 0 0.00% 80.69% # Type of FU issued
155system.cpu.iq.FU_type_0::IntDiv 0 0.00% 80.69% # Type of FU issued
156system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.69% # Type of FU issued
157system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.69% # Type of FU issued
158system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.69% # Type of FU issued
159system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.69% # Type of FU issued
160system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.69% # Type of FU issued
161system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.69% # Type of FU issued
162system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.69% # Type of FU issued
163system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.69% # Type of FU issued
164system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.69% # Type of FU issued
165system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.69% # Type of FU issued
166system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.69% # Type of FU issued
167system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.69% # Type of FU issued
168system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.69% # Type of FU issued
169system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.69% # Type of FU issued
170system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.69% # Type of FU issued
171system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.69% # Type of FU issued
172system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.69% # Type of FU issued
173system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.69% # Type of FU issued
174system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.69% # Type of FU issued
175system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.69% # Type of FU issued
176system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.69% # Type of FU issued
177system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.69% # Type of FU issued
178system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.69% # Type of FU issued
179system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.69% # Type of FU issued
180system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.69% # Type of FU issued
181system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.69% # Type of FU issued
182system.cpu.iq.FU_type_0::MemRead 1993 11.10% 91.79% # Type of FU issued
183system.cpu.iq.FU_type_0::MemWrite 1475 8.21% 100.00% # Type of FU issued
184system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
185system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
184system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
185system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
186system.cpu.iq.FU_type_0::total 16792 # Type of FU issued
187system.cpu.iq.rate 0.700250 # Inst issue rate
188system.cpu.iq.fu_busy_cnt 133 # FU busy when requested
189system.cpu.iq.fu_busy_rate 0.007920 # FU busy rate (busy events/executed inst)
190system.cpu.iq.int_inst_queue_reads 49947 # Number of integer instruction queue reads
191system.cpu.iq.int_inst_queue_writes 30352 # Number of integer instruction queue writes
192system.cpu.iq.int_inst_queue_wakeup_accesses 15608 # Number of integer instruction queue wakeup accesses
186system.cpu.iq.FU_type_0::total 17955 # Type of FU issued
187system.cpu.iq.rate 0.729878 # Inst issue rate
188system.cpu.iq.fu_busy_cnt 198 # FU busy when requested
189system.cpu.iq.fu_busy_rate 0.011028 # FU busy rate (busy events/executed inst)
190system.cpu.iq.int_inst_queue_reads 53081 # Number of integer instruction queue reads
191system.cpu.iq.int_inst_queue_writes 33143 # Number of integer instruction queue writes
192system.cpu.iq.int_inst_queue_wakeup_accesses 16452 # Number of integer instruction queue wakeup accesses
193system.cpu.iq.fp_inst_queue_reads 8 # Number of floating instruction queue reads
194system.cpu.iq.fp_inst_queue_writes 4 # Number of floating instruction queue writes
195system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses
193system.cpu.iq.fp_inst_queue_reads 8 # Number of floating instruction queue reads
194system.cpu.iq.fp_inst_queue_writes 4 # Number of floating instruction queue writes
195system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses
196system.cpu.iq.int_alu_accesses 16917 # Number of integer alu accesses
196system.cpu.iq.int_alu_accesses 18145 # Number of integer alu accesses
197system.cpu.iq.fp_alu_accesses 4 # Number of floating point alu accesses
197system.cpu.iq.fp_alu_accesses 4 # Number of floating point alu accesses
198system.cpu.iew.lsq.thread0.forwLoads 142 # Number of loads that had data forwarded from stores
198system.cpu.iew.lsq.thread0.forwLoads 152 # Number of loads that had data forwarded from stores
199system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
199system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
200system.cpu.iew.lsq.thread0.squashedLoads 1163 # Number of loads squashed
201system.cpu.iew.lsq.thread0.ignoredResponses 12 # Number of memory responses ignored because the instruction is squashed
202system.cpu.iew.lsq.thread0.memOrderViolation 12 # Number of memory ordering violations
203system.cpu.iew.lsq.thread0.squashedStores 817 # Number of stores squashed
200system.cpu.iew.lsq.thread0.squashedLoads 1324 # Number of loads squashed
201system.cpu.iew.lsq.thread0.ignoredResponses 24 # Number of memory responses ignored because the instruction is squashed
202system.cpu.iew.lsq.thread0.memOrderViolation 11 # Number of memory ordering violations
203system.cpu.iew.lsq.thread0.squashedStores 861 # Number of stores squashed
204system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
205system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
206system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
207system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
208system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
204system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
205system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
206system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
207system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
208system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
209system.cpu.iew.iewSquashCycles 1687 # Number of cycles IEW is squashing
210system.cpu.iew.iewBlockCycles 1417 # Number of cycles IEW is blocking
211system.cpu.iew.iewUnblockCycles 38 # Number of cycles IEW is unblocking
212system.cpu.iew.iewDispatchedInsts 20343 # Number of instructions dispatched to IQ
213system.cpu.iew.iewDispSquashedInsts 26 # Number of squashed instructions skipped by dispatch
214system.cpu.iew.iewDispLoadInsts 2219 # Number of dispatched load instructions
215system.cpu.iew.iewDispStoreInsts 1751 # Number of dispatched store instructions
216system.cpu.iew.iewDispNonSpecInsts 33 # Number of dispatched non-speculative instructions
209system.cpu.iew.iewSquashCycles 1928 # Number of cycles IEW is squashing
210system.cpu.iew.iewBlockCycles 1329 # Number of cycles IEW is blocking
211system.cpu.iew.iewUnblockCycles 36 # Number of cycles IEW is unblocking
212system.cpu.iew.iewDispatchedInsts 21795 # Number of instructions dispatched to IQ
213system.cpu.iew.iewDispSquashedInsts 32 # Number of squashed instructions skipped by dispatch
214system.cpu.iew.iewDispLoadInsts 2380 # Number of dispatched load instructions
215system.cpu.iew.iewDispStoreInsts 1795 # Number of dispatched store instructions
216system.cpu.iew.iewDispNonSpecInsts 35 # Number of dispatched non-speculative instructions
217system.cpu.iew.iewIQFullEvents 6 # Number of times the IQ has become full, causing a stall
218system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
217system.cpu.iew.iewIQFullEvents 6 # Number of times the IQ has become full, causing a stall
218system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
219system.cpu.iew.memOrderViolationEvents 12 # Number of memory order violations
220system.cpu.iew.predictedTakenIncorrect 65 # Number of branches that were predicted taken incorrectly
221system.cpu.iew.predictedNotTakenIncorrect 525 # Number of branches that were predicted not taken incorrectly
222system.cpu.iew.branchMispredicts 590 # Number of branch mispredicts detected at execute
223system.cpu.iew.iewExecutedInsts 15942 # Number of executed instructions
224system.cpu.iew.iewExecLoadInsts 1725 # Number of load instructions executed
225system.cpu.iew.iewExecSquashedInsts 850 # Number of squashed instructions skipped in execute
219system.cpu.iew.memOrderViolationEvents 11 # Number of memory order violations
220system.cpu.iew.predictedTakenIncorrect 63 # Number of branches that were predicted taken incorrectly
221system.cpu.iew.predictedNotTakenIncorrect 653 # Number of branches that were predicted not taken incorrectly
222system.cpu.iew.branchMispredicts 716 # Number of branch mispredicts detected at execute
223system.cpu.iew.iewExecutedInsts 16888 # Number of executed instructions
224system.cpu.iew.iewExecLoadInsts 1847 # Number of load instructions executed
225system.cpu.iew.iewExecSquashedInsts 1067 # Number of squashed instructions skipped in execute
226system.cpu.iew.exec_swp 0 # number of swp insts executed
227system.cpu.iew.exec_nop 0 # number of nop insts executed
226system.cpu.iew.exec_swp 0 # number of swp insts executed
227system.cpu.iew.exec_nop 0 # number of nop insts executed
228system.cpu.iew.exec_refs 3065 # number of memory reference insts executed
229system.cpu.iew.exec_branches 1589 # Number of branches executed
230system.cpu.iew.exec_stores 1340 # Number of stores executed
231system.cpu.iew.exec_rate 0.664804 # Inst execution rate
232system.cpu.iew.wb_sent 15766 # cumulative count of insts sent to commit
233system.cpu.iew.wb_count 15612 # cumulative count of insts written-back
234system.cpu.iew.wb_producers 10251 # num instructions producing a value
235system.cpu.iew.wb_consumers 15131 # num instructions consuming a value
228system.cpu.iew.exec_refs 3212 # number of memory reference insts executed
229system.cpu.iew.exec_branches 1649 # Number of branches executed
230system.cpu.iew.exec_stores 1365 # Number of stores executed
231system.cpu.iew.exec_rate 0.686504 # Inst execution rate
232system.cpu.iew.wb_sent 16662 # cumulative count of insts sent to commit
233system.cpu.iew.wb_count 16456 # cumulative count of insts written-back
234system.cpu.iew.wb_producers 10670 # num instructions producing a value
235system.cpu.iew.wb_consumers 15796 # num instructions consuming a value
236system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
236system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
237system.cpu.iew.wb_rate 0.651043 # insts written-back per cycle
238system.cpu.iew.wb_fanout 0.677483 # average fanout of values written-back
237system.cpu.iew.wb_rate 0.668943 # insts written-back per cycle
238system.cpu.iew.wb_fanout 0.675487 # average fanout of values written-back
239system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
240system.cpu.commit.commitCommittedInsts 5416 # The number of committed instructions
241system.cpu.commit.commitCommittedOps 9809 # The number of committed instructions
239system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
240system.cpu.commit.commitCommittedInsts 5416 # The number of committed instructions
241system.cpu.commit.commitCommittedOps 9809 # The number of committed instructions
242system.cpu.commit.commitSquashedInsts 10533 # The number of squashed insts skipped by commit
242system.cpu.commit.commitSquashedInsts 11985 # The number of squashed insts skipped by commit
243system.cpu.commit.commitNonSpecStalls 13 # The number of times commit has been forced to stall to communicate backwards
243system.cpu.commit.commitNonSpecStalls 13 # The number of times commit has been forced to stall to communicate backwards
244system.cpu.commit.branchMispredicts 495 # The number of times a branch was mispredicted
245system.cpu.commit.committed_per_cycle::samples 14495 # Number of insts commited each cycle
246system.cpu.commit.committed_per_cycle::mean 0.676716 # Number of insts commited each cycle
247system.cpu.commit.committed_per_cycle::stdev 1.510487 # Number of insts commited each cycle
244system.cpu.commit.branchMispredicts 593 # The number of times a branch was mispredicted
245system.cpu.commit.committed_per_cycle::samples 14979 # Number of insts commited each cycle
246system.cpu.commit.committed_per_cycle::mean 0.654850 # Number of insts commited each cycle
247system.cpu.commit.committed_per_cycle::stdev 1.499757 # Number of insts commited each cycle
248system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
248system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
249system.cpu.commit.committed_per_cycle::0 10831 74.72% 74.72% # Number of insts commited each cycle
250system.cpu.commit.committed_per_cycle::1 1349 9.31% 84.03% # Number of insts commited each cycle
251system.cpu.commit.committed_per_cycle::2 680 4.69% 88.72% # Number of insts commited each cycle
252system.cpu.commit.committed_per_cycle::3 780 5.38% 94.10% # Number of insts commited each cycle
253system.cpu.commit.committed_per_cycle::4 337 2.32% 96.43% # Number of insts commited each cycle
254system.cpu.commit.committed_per_cycle::5 129 0.89% 97.32% # Number of insts commited each cycle
255system.cpu.commit.committed_per_cycle::6 140 0.97% 98.28% # Number of insts commited each cycle
256system.cpu.commit.committed_per_cycle::7 65 0.45% 98.73% # Number of insts commited each cycle
257system.cpu.commit.committed_per_cycle::8 184 1.27% 100.00% # Number of insts commited each cycle
249system.cpu.commit.committed_per_cycle::0 11331 75.65% 75.65% # Number of insts commited each cycle
250system.cpu.commit.committed_per_cycle::1 1373 9.17% 84.81% # Number of insts commited each cycle
251system.cpu.commit.committed_per_cycle::2 652 4.35% 89.16% # Number of insts commited each cycle
252system.cpu.commit.committed_per_cycle::3 726 4.85% 94.01% # Number of insts commited each cycle
253system.cpu.commit.committed_per_cycle::4 372 2.48% 96.50% # Number of insts commited each cycle
254system.cpu.commit.committed_per_cycle::5 130 0.87% 97.36% # Number of insts commited each cycle
255system.cpu.commit.committed_per_cycle::6 138 0.92% 98.28% # Number of insts commited each cycle
256system.cpu.commit.committed_per_cycle::7 68 0.45% 98.74% # Number of insts commited each cycle
257system.cpu.commit.committed_per_cycle::8 189 1.26% 100.00% # Number of insts commited each cycle
258system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
259system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
260system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
258system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
259system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
260system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
261system.cpu.commit.committed_per_cycle::total 14495 # Number of insts commited each cycle
261system.cpu.commit.committed_per_cycle::total 14979 # Number of insts commited each cycle
262system.cpu.commit.committedInsts 5416 # Number of instructions committed
263system.cpu.commit.committedOps 9809 # Number of ops (including micro ops) committed
264system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
265system.cpu.commit.refs 1990 # Number of memory references committed
266system.cpu.commit.loads 1056 # Number of loads committed
267system.cpu.commit.membars 0 # Number of memory barriers committed
268system.cpu.commit.branches 1214 # Number of branches committed
269system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
270system.cpu.commit.int_insts 9714 # Number of committed integer instructions.
271system.cpu.commit.function_calls 0 # Number of function calls committed.
262system.cpu.commit.committedInsts 5416 # Number of instructions committed
263system.cpu.commit.committedOps 9809 # Number of ops (including micro ops) committed
264system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
265system.cpu.commit.refs 1990 # Number of memory references committed
266system.cpu.commit.loads 1056 # Number of loads committed
267system.cpu.commit.membars 0 # Number of memory barriers committed
268system.cpu.commit.branches 1214 # Number of branches committed
269system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
270system.cpu.commit.int_insts 9714 # Number of committed integer instructions.
271system.cpu.commit.function_calls 0 # Number of function calls committed.
272system.cpu.commit.bw_lim_events 184 # number cycles where commit BW limit reached
272system.cpu.commit.bw_lim_events 189 # number cycles where commit BW limit reached
273system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
273system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
274system.cpu.rob.rob_reads 34653 # The number of ROB reads
275system.cpu.rob.rob_writes 42403 # The number of ROB writes
274system.cpu.rob.rob_reads 36584 # The number of ROB reads
275system.cpu.rob.rob_writes 45550 # The number of ROB writes
276system.cpu.timesIdled 150 # Number of times that the entire CPU went into an idle state and unscheduled itself
276system.cpu.timesIdled 150 # Number of times that the entire CPU went into an idle state and unscheduled itself
277system.cpu.idleCycles 7798 # Total number of cycles that the CPU has spent unscheduled due to idling
277system.cpu.idleCycles 7693 # Total number of cycles that the CPU has spent unscheduled due to idling
278system.cpu.committedInsts 5416 # Number of Instructions Simulated
279system.cpu.committedOps 9809 # Number of Ops (including micro ops) Simulated
280system.cpu.committedInsts_total 5416 # Number of Instructions Simulated
278system.cpu.committedInsts 5416 # Number of Instructions Simulated
279system.cpu.committedOps 9809 # Number of Ops (including micro ops) Simulated
280system.cpu.committedInsts_total 5416 # Number of Instructions Simulated
281system.cpu.cpi 4.427622 # CPI: Cycles Per Instruction
282system.cpu.cpi_total 4.427622 # CPI: Total CPI of All Threads
283system.cpu.ipc 0.225855 # IPC: Instructions Per Cycle
284system.cpu.ipc_total 0.225855 # IPC: Total IPC of All Threads
285system.cpu.int_regfile_reads 23430 # number of integer regfile reads
286system.cpu.int_regfile_writes 14518 # number of integer regfile writes
281system.cpu.cpi 4.542097 # CPI: Cycles Per Instruction
282system.cpu.cpi_total 4.542097 # CPI: Total CPI of All Threads
283system.cpu.ipc 0.220163 # IPC: Instructions Per Cycle
284system.cpu.ipc_total 0.220163 # IPC: Total IPC of All Threads
285system.cpu.int_regfile_reads 24791 # number of integer regfile reads
286system.cpu.int_regfile_writes 15157 # number of integer regfile writes
287system.cpu.fp_regfile_reads 4 # number of floating regfile reads
287system.cpu.fp_regfile_reads 4 # number of floating regfile reads
288system.cpu.misc_regfile_reads 7136 # number of misc regfile reads
288system.cpu.misc_regfile_reads 7406 # number of misc regfile reads
289system.cpu.icache.replacements 0 # number of replacements
289system.cpu.icache.replacements 0 # number of replacements
290system.cpu.icache.tagsinuse 140.870525 # Cycle average of tags in use
291system.cpu.icache.total_refs 1498 # Total number of references to valid blocks.
292system.cpu.icache.sampled_refs 298 # Sample count of references to valid blocks.
293system.cpu.icache.avg_refs 5.026846 # Average number of references to valid blocks.
290system.cpu.icache.tagsinuse 146.671178 # Cycle average of tags in use
291system.cpu.icache.total_refs 1576 # Total number of references to valid blocks.
292system.cpu.icache.sampled_refs 304 # Sample count of references to valid blocks.
293system.cpu.icache.avg_refs 5.184211 # Average number of references to valid blocks.
294system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
294system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
295system.cpu.icache.occ_blocks::cpu.inst 140.870525 # Average occupied blocks per requestor
296system.cpu.icache.occ_percent::cpu.inst 0.068784 # Average percentage of cache occupancy
297system.cpu.icache.occ_percent::total 0.068784 # Average percentage of cache occupancy
298system.cpu.icache.ReadReq_hits::cpu.inst 1498 # number of ReadReq hits
299system.cpu.icache.ReadReq_hits::total 1498 # number of ReadReq hits
300system.cpu.icache.demand_hits::cpu.inst 1498 # number of demand (read+write) hits
301system.cpu.icache.demand_hits::total 1498 # number of demand (read+write) hits
302system.cpu.icache.overall_hits::cpu.inst 1498 # number of overall hits
303system.cpu.icache.overall_hits::total 1498 # number of overall hits
304system.cpu.icache.ReadReq_misses::cpu.inst 368 # number of ReadReq misses
305system.cpu.icache.ReadReq_misses::total 368 # number of ReadReq misses
306system.cpu.icache.demand_misses::cpu.inst 368 # number of demand (read+write) misses
307system.cpu.icache.demand_misses::total 368 # number of demand (read+write) misses
308system.cpu.icache.overall_misses::cpu.inst 368 # number of overall misses
309system.cpu.icache.overall_misses::total 368 # number of overall misses
310system.cpu.icache.ReadReq_miss_latency::cpu.inst 13394000 # number of ReadReq miss cycles
311system.cpu.icache.ReadReq_miss_latency::total 13394000 # number of ReadReq miss cycles
312system.cpu.icache.demand_miss_latency::cpu.inst 13394000 # number of demand (read+write) miss cycles
313system.cpu.icache.demand_miss_latency::total 13394000 # number of demand (read+write) miss cycles
314system.cpu.icache.overall_miss_latency::cpu.inst 13394000 # number of overall miss cycles
315system.cpu.icache.overall_miss_latency::total 13394000 # number of overall miss cycles
316system.cpu.icache.ReadReq_accesses::cpu.inst 1866 # number of ReadReq accesses(hits+misses)
317system.cpu.icache.ReadReq_accesses::total 1866 # number of ReadReq accesses(hits+misses)
318system.cpu.icache.demand_accesses::cpu.inst 1866 # number of demand (read+write) accesses
319system.cpu.icache.demand_accesses::total 1866 # number of demand (read+write) accesses
320system.cpu.icache.overall_accesses::cpu.inst 1866 # number of overall (read+write) accesses
321system.cpu.icache.overall_accesses::total 1866 # number of overall (read+write) accesses
322system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.197213 # miss rate for ReadReq accesses
323system.cpu.icache.demand_miss_rate::cpu.inst 0.197213 # miss rate for demand accesses
324system.cpu.icache.overall_miss_rate::cpu.inst 0.197213 # miss rate for overall accesses
325system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36396.739130 # average ReadReq miss latency
326system.cpu.icache.demand_avg_miss_latency::cpu.inst 36396.739130 # average overall miss latency
327system.cpu.icache.overall_avg_miss_latency::cpu.inst 36396.739130 # average overall miss latency
295system.cpu.icache.occ_blocks::cpu.inst 146.671178 # Average occupied blocks per requestor
296system.cpu.icache.occ_percent::cpu.inst 0.071617 # Average percentage of cache occupancy
297system.cpu.icache.occ_percent::total 0.071617 # Average percentage of cache occupancy
298system.cpu.icache.ReadReq_hits::cpu.inst 1576 # number of ReadReq hits
299system.cpu.icache.ReadReq_hits::total 1576 # number of ReadReq hits
300system.cpu.icache.demand_hits::cpu.inst 1576 # number of demand (read+write) hits
301system.cpu.icache.demand_hits::total 1576 # number of demand (read+write) hits
302system.cpu.icache.overall_hits::cpu.inst 1576 # number of overall hits
303system.cpu.icache.overall_hits::total 1576 # number of overall hits
304system.cpu.icache.ReadReq_misses::cpu.inst 392 # number of ReadReq misses
305system.cpu.icache.ReadReq_misses::total 392 # number of ReadReq misses
306system.cpu.icache.demand_misses::cpu.inst 392 # number of demand (read+write) misses
307system.cpu.icache.demand_misses::total 392 # number of demand (read+write) misses
308system.cpu.icache.overall_misses::cpu.inst 392 # number of overall misses
309system.cpu.icache.overall_misses::total 392 # number of overall misses
310system.cpu.icache.ReadReq_miss_latency::cpu.inst 13905000 # number of ReadReq miss cycles
311system.cpu.icache.ReadReq_miss_latency::total 13905000 # number of ReadReq miss cycles
312system.cpu.icache.demand_miss_latency::cpu.inst 13905000 # number of demand (read+write) miss cycles
313system.cpu.icache.demand_miss_latency::total 13905000 # number of demand (read+write) miss cycles
314system.cpu.icache.overall_miss_latency::cpu.inst 13905000 # number of overall miss cycles
315system.cpu.icache.overall_miss_latency::total 13905000 # number of overall miss cycles
316system.cpu.icache.ReadReq_accesses::cpu.inst 1968 # number of ReadReq accesses(hits+misses)
317system.cpu.icache.ReadReq_accesses::total 1968 # number of ReadReq accesses(hits+misses)
318system.cpu.icache.demand_accesses::cpu.inst 1968 # number of demand (read+write) accesses
319system.cpu.icache.demand_accesses::total 1968 # number of demand (read+write) accesses
320system.cpu.icache.overall_accesses::cpu.inst 1968 # number of overall (read+write) accesses
321system.cpu.icache.overall_accesses::total 1968 # number of overall (read+write) accesses
322system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.199187 # miss rate for ReadReq accesses
323system.cpu.icache.demand_miss_rate::cpu.inst 0.199187 # miss rate for demand accesses
324system.cpu.icache.overall_miss_rate::cpu.inst 0.199187 # miss rate for overall accesses
325system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35471.938776 # average ReadReq miss latency
326system.cpu.icache.demand_avg_miss_latency::cpu.inst 35471.938776 # average overall miss latency
327system.cpu.icache.overall_avg_miss_latency::cpu.inst 35471.938776 # average overall miss latency
328system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
329system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
330system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
331system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
332system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
333system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
334system.cpu.icache.fast_writes 0 # number of fast writes performed
335system.cpu.icache.cache_copies 0 # number of cache copies performed
328system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
329system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
330system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
331system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
332system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
333system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
334system.cpu.icache.fast_writes 0 # number of fast writes performed
335system.cpu.icache.cache_copies 0 # number of cache copies performed
336system.cpu.icache.ReadReq_mshr_hits::cpu.inst 70 # number of ReadReq MSHR hits
337system.cpu.icache.ReadReq_mshr_hits::total 70 # number of ReadReq MSHR hits
338system.cpu.icache.demand_mshr_hits::cpu.inst 70 # number of demand (read+write) MSHR hits
339system.cpu.icache.demand_mshr_hits::total 70 # number of demand (read+write) MSHR hits
340system.cpu.icache.overall_mshr_hits::cpu.inst 70 # number of overall MSHR hits
341system.cpu.icache.overall_mshr_hits::total 70 # number of overall MSHR hits
342system.cpu.icache.ReadReq_mshr_misses::cpu.inst 298 # number of ReadReq MSHR misses
343system.cpu.icache.ReadReq_mshr_misses::total 298 # number of ReadReq MSHR misses
344system.cpu.icache.demand_mshr_misses::cpu.inst 298 # number of demand (read+write) MSHR misses
345system.cpu.icache.demand_mshr_misses::total 298 # number of demand (read+write) MSHR misses
346system.cpu.icache.overall_mshr_misses::cpu.inst 298 # number of overall MSHR misses
347system.cpu.icache.overall_mshr_misses::total 298 # number of overall MSHR misses
348system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 10471500 # number of ReadReq MSHR miss cycles
349system.cpu.icache.ReadReq_mshr_miss_latency::total 10471500 # number of ReadReq MSHR miss cycles
350system.cpu.icache.demand_mshr_miss_latency::cpu.inst 10471500 # number of demand (read+write) MSHR miss cycles
351system.cpu.icache.demand_mshr_miss_latency::total 10471500 # number of demand (read+write) MSHR miss cycles
352system.cpu.icache.overall_mshr_miss_latency::cpu.inst 10471500 # number of overall MSHR miss cycles
353system.cpu.icache.overall_mshr_miss_latency::total 10471500 # number of overall MSHR miss cycles
354system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.159700 # mshr miss rate for ReadReq accesses
355system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.159700 # mshr miss rate for demand accesses
356system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.159700 # mshr miss rate for overall accesses
357system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35139.261745 # average ReadReq mshr miss latency
358system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35139.261745 # average overall mshr miss latency
359system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35139.261745 # average overall mshr miss latency
336system.cpu.icache.ReadReq_mshr_hits::cpu.inst 88 # number of ReadReq MSHR hits
337system.cpu.icache.ReadReq_mshr_hits::total 88 # number of ReadReq MSHR hits
338system.cpu.icache.demand_mshr_hits::cpu.inst 88 # number of demand (read+write) MSHR hits
339system.cpu.icache.demand_mshr_hits::total 88 # number of demand (read+write) MSHR hits
340system.cpu.icache.overall_mshr_hits::cpu.inst 88 # number of overall MSHR hits
341system.cpu.icache.overall_mshr_hits::total 88 # number of overall MSHR hits
342system.cpu.icache.ReadReq_mshr_misses::cpu.inst 304 # number of ReadReq MSHR misses
343system.cpu.icache.ReadReq_mshr_misses::total 304 # number of ReadReq MSHR misses
344system.cpu.icache.demand_mshr_misses::cpu.inst 304 # number of demand (read+write) MSHR misses
345system.cpu.icache.demand_mshr_misses::total 304 # number of demand (read+write) MSHR misses
346system.cpu.icache.overall_mshr_misses::cpu.inst 304 # number of overall MSHR misses
347system.cpu.icache.overall_mshr_misses::total 304 # number of overall MSHR misses
348system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 10684500 # number of ReadReq MSHR miss cycles
349system.cpu.icache.ReadReq_mshr_miss_latency::total 10684500 # number of ReadReq MSHR miss cycles
350system.cpu.icache.demand_mshr_miss_latency::cpu.inst 10684500 # number of demand (read+write) MSHR miss cycles
351system.cpu.icache.demand_mshr_miss_latency::total 10684500 # number of demand (read+write) MSHR miss cycles
352system.cpu.icache.overall_mshr_miss_latency::cpu.inst 10684500 # number of overall MSHR miss cycles
353system.cpu.icache.overall_mshr_miss_latency::total 10684500 # number of overall MSHR miss cycles
354system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.154472 # mshr miss rate for ReadReq accesses
355system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.154472 # mshr miss rate for demand accesses
356system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.154472 # mshr miss rate for overall accesses
357system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35146.381579 # average ReadReq mshr miss latency
358system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35146.381579 # average overall mshr miss latency
359system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35146.381579 # average overall mshr miss latency
360system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
361system.cpu.dcache.replacements 0 # number of replacements
360system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
361system.cpu.dcache.replacements 0 # number of replacements
362system.cpu.dcache.tagsinuse 83.526549 # Cycle average of tags in use
363system.cpu.dcache.total_refs 2275 # Total number of references to valid blocks.
364system.cpu.dcache.sampled_refs 145 # Sample count of references to valid blocks.
365system.cpu.dcache.avg_refs 15.689655 # Average number of references to valid blocks.
362system.cpu.dcache.tagsinuse 85.091432 # Cycle average of tags in use
363system.cpu.dcache.total_refs 2365 # Total number of references to valid blocks.
364system.cpu.dcache.sampled_refs 148 # Sample count of references to valid blocks.
365system.cpu.dcache.avg_refs 15.979730 # Average number of references to valid blocks.
366system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
366system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
367system.cpu.dcache.occ_blocks::cpu.data 83.526549 # Average occupied blocks per requestor
368system.cpu.dcache.occ_percent::cpu.data 0.020392 # Average percentage of cache occupancy
369system.cpu.dcache.occ_percent::total 0.020392 # Average percentage of cache occupancy
370system.cpu.dcache.ReadReq_hits::cpu.data 1417 # number of ReadReq hits
371system.cpu.dcache.ReadReq_hits::total 1417 # number of ReadReq hits
367system.cpu.dcache.occ_blocks::cpu.data 85.091432 # Average occupied blocks per requestor
368system.cpu.dcache.occ_percent::cpu.data 0.020774 # Average percentage of cache occupancy
369system.cpu.dcache.occ_percent::total 0.020774 # Average percentage of cache occupancy
370system.cpu.dcache.ReadReq_hits::cpu.data 1507 # number of ReadReq hits
371system.cpu.dcache.ReadReq_hits::total 1507 # number of ReadReq hits
372system.cpu.dcache.WriteReq_hits::cpu.data 858 # number of WriteReq hits
373system.cpu.dcache.WriteReq_hits::total 858 # number of WriteReq hits
372system.cpu.dcache.WriteReq_hits::cpu.data 858 # number of WriteReq hits
373system.cpu.dcache.WriteReq_hits::total 858 # number of WriteReq hits
374system.cpu.dcache.demand_hits::cpu.data 2275 # number of demand (read+write) hits
375system.cpu.dcache.demand_hits::total 2275 # number of demand (read+write) hits
376system.cpu.dcache.overall_hits::cpu.data 2275 # number of overall hits
377system.cpu.dcache.overall_hits::total 2275 # number of overall hits
378system.cpu.dcache.ReadReq_misses::cpu.data 111 # number of ReadReq misses
379system.cpu.dcache.ReadReq_misses::total 111 # number of ReadReq misses
374system.cpu.dcache.demand_hits::cpu.data 2365 # number of demand (read+write) hits
375system.cpu.dcache.demand_hits::total 2365 # number of demand (read+write) hits
376system.cpu.dcache.overall_hits::cpu.data 2365 # number of overall hits
377system.cpu.dcache.overall_hits::total 2365 # number of overall hits
378system.cpu.dcache.ReadReq_misses::cpu.data 117 # number of ReadReq misses
379system.cpu.dcache.ReadReq_misses::total 117 # number of ReadReq misses
380system.cpu.dcache.WriteReq_misses::cpu.data 76 # number of WriteReq misses
381system.cpu.dcache.WriteReq_misses::total 76 # number of WriteReq misses
380system.cpu.dcache.WriteReq_misses::cpu.data 76 # number of WriteReq misses
381system.cpu.dcache.WriteReq_misses::total 76 # number of WriteReq misses
382system.cpu.dcache.demand_misses::cpu.data 187 # number of demand (read+write) misses
383system.cpu.dcache.demand_misses::total 187 # number of demand (read+write) misses
384system.cpu.dcache.overall_misses::cpu.data 187 # number of overall misses
385system.cpu.dcache.overall_misses::total 187 # number of overall misses
386system.cpu.dcache.ReadReq_miss_latency::cpu.data 3859500 # number of ReadReq miss cycles
387system.cpu.dcache.ReadReq_miss_latency::total 3859500 # number of ReadReq miss cycles
388system.cpu.dcache.WriteReq_miss_latency::cpu.data 2916500 # number of WriteReq miss cycles
389system.cpu.dcache.WriteReq_miss_latency::total 2916500 # number of WriteReq miss cycles
390system.cpu.dcache.demand_miss_latency::cpu.data 6776000 # number of demand (read+write) miss cycles
391system.cpu.dcache.demand_miss_latency::total 6776000 # number of demand (read+write) miss cycles
392system.cpu.dcache.overall_miss_latency::cpu.data 6776000 # number of overall miss cycles
393system.cpu.dcache.overall_miss_latency::total 6776000 # number of overall miss cycles
394system.cpu.dcache.ReadReq_accesses::cpu.data 1528 # number of ReadReq accesses(hits+misses)
395system.cpu.dcache.ReadReq_accesses::total 1528 # number of ReadReq accesses(hits+misses)
382system.cpu.dcache.demand_misses::cpu.data 193 # number of demand (read+write) misses
383system.cpu.dcache.demand_misses::total 193 # number of demand (read+write) misses
384system.cpu.dcache.overall_misses::cpu.data 193 # number of overall misses
385system.cpu.dcache.overall_misses::total 193 # number of overall misses
386system.cpu.dcache.ReadReq_miss_latency::cpu.data 4056500 # number of ReadReq miss cycles
387system.cpu.dcache.ReadReq_miss_latency::total 4056500 # number of ReadReq miss cycles
388system.cpu.dcache.WriteReq_miss_latency::cpu.data 2917500 # number of WriteReq miss cycles
389system.cpu.dcache.WriteReq_miss_latency::total 2917500 # number of WriteReq miss cycles
390system.cpu.dcache.demand_miss_latency::cpu.data 6974000 # number of demand (read+write) miss cycles
391system.cpu.dcache.demand_miss_latency::total 6974000 # number of demand (read+write) miss cycles
392system.cpu.dcache.overall_miss_latency::cpu.data 6974000 # number of overall miss cycles
393system.cpu.dcache.overall_miss_latency::total 6974000 # number of overall miss cycles
394system.cpu.dcache.ReadReq_accesses::cpu.data 1624 # number of ReadReq accesses(hits+misses)
395system.cpu.dcache.ReadReq_accesses::total 1624 # number of ReadReq accesses(hits+misses)
396system.cpu.dcache.WriteReq_accesses::cpu.data 934 # number of WriteReq accesses(hits+misses)
397system.cpu.dcache.WriteReq_accesses::total 934 # number of WriteReq accesses(hits+misses)
396system.cpu.dcache.WriteReq_accesses::cpu.data 934 # number of WriteReq accesses(hits+misses)
397system.cpu.dcache.WriteReq_accesses::total 934 # number of WriteReq accesses(hits+misses)
398system.cpu.dcache.demand_accesses::cpu.data 2462 # number of demand (read+write) accesses
399system.cpu.dcache.demand_accesses::total 2462 # number of demand (read+write) accesses
400system.cpu.dcache.overall_accesses::cpu.data 2462 # number of overall (read+write) accesses
401system.cpu.dcache.overall_accesses::total 2462 # number of overall (read+write) accesses
402system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.072644 # miss rate for ReadReq accesses
398system.cpu.dcache.demand_accesses::cpu.data 2558 # number of demand (read+write) accesses
399system.cpu.dcache.demand_accesses::total 2558 # number of demand (read+write) accesses
400system.cpu.dcache.overall_accesses::cpu.data 2558 # number of overall (read+write) accesses
401system.cpu.dcache.overall_accesses::total 2558 # number of overall (read+write) accesses
402system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.072044 # miss rate for ReadReq accesses
403system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.081370 # miss rate for WriteReq accesses
403system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.081370 # miss rate for WriteReq accesses
404system.cpu.dcache.demand_miss_rate::cpu.data 0.075955 # miss rate for demand accesses
405system.cpu.dcache.overall_miss_rate::cpu.data 0.075955 # miss rate for overall accesses
406system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34770.270270 # average ReadReq miss latency
407system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38375 # average WriteReq miss latency
408system.cpu.dcache.demand_avg_miss_latency::cpu.data 36235.294118 # average overall miss latency
409system.cpu.dcache.overall_avg_miss_latency::cpu.data 36235.294118 # average overall miss latency
404system.cpu.dcache.demand_miss_rate::cpu.data 0.075450 # miss rate for demand accesses
405system.cpu.dcache.overall_miss_rate::cpu.data 0.075450 # miss rate for overall accesses
406system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34670.940171 # average ReadReq miss latency
407system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38388.157895 # average WriteReq miss latency
408system.cpu.dcache.demand_avg_miss_latency::cpu.data 36134.715026 # average overall miss latency
409system.cpu.dcache.overall_avg_miss_latency::cpu.data 36134.715026 # average overall miss latency
410system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
411system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
412system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
413system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
414system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
415system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
416system.cpu.dcache.fast_writes 0 # number of fast writes performed
417system.cpu.dcache.cache_copies 0 # number of cache copies performed
410system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
411system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
412system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
413system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
414system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
415system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
416system.cpu.dcache.fast_writes 0 # number of fast writes performed
417system.cpu.dcache.cache_copies 0 # number of cache copies performed
418system.cpu.dcache.ReadReq_mshr_hits::cpu.data 41 # number of ReadReq MSHR hits
419system.cpu.dcache.ReadReq_mshr_hits::total 41 # number of ReadReq MSHR hits
420system.cpu.dcache.demand_mshr_hits::cpu.data 41 # number of demand (read+write) MSHR hits
421system.cpu.dcache.demand_mshr_hits::total 41 # number of demand (read+write) MSHR hits
422system.cpu.dcache.overall_mshr_hits::cpu.data 41 # number of overall MSHR hits
423system.cpu.dcache.overall_mshr_hits::total 41 # number of overall MSHR hits
424system.cpu.dcache.ReadReq_mshr_misses::cpu.data 70 # number of ReadReq MSHR misses
425system.cpu.dcache.ReadReq_mshr_misses::total 70 # number of ReadReq MSHR misses
418system.cpu.dcache.ReadReq_mshr_hits::cpu.data 44 # number of ReadReq MSHR hits
419system.cpu.dcache.ReadReq_mshr_hits::total 44 # number of ReadReq MSHR hits
420system.cpu.dcache.demand_mshr_hits::cpu.data 44 # number of demand (read+write) MSHR hits
421system.cpu.dcache.demand_mshr_hits::total 44 # number of demand (read+write) MSHR hits
422system.cpu.dcache.overall_mshr_hits::cpu.data 44 # number of overall MSHR hits
423system.cpu.dcache.overall_mshr_hits::total 44 # number of overall MSHR hits
424system.cpu.dcache.ReadReq_mshr_misses::cpu.data 73 # number of ReadReq MSHR misses
425system.cpu.dcache.ReadReq_mshr_misses::total 73 # number of ReadReq MSHR misses
426system.cpu.dcache.WriteReq_mshr_misses::cpu.data 76 # number of WriteReq MSHR misses
427system.cpu.dcache.WriteReq_mshr_misses::total 76 # number of WriteReq MSHR misses
426system.cpu.dcache.WriteReq_mshr_misses::cpu.data 76 # number of WriteReq MSHR misses
427system.cpu.dcache.WriteReq_mshr_misses::total 76 # number of WriteReq MSHR misses
428system.cpu.dcache.demand_mshr_misses::cpu.data 146 # number of demand (read+write) MSHR misses
429system.cpu.dcache.demand_mshr_misses::total 146 # number of demand (read+write) MSHR misses
430system.cpu.dcache.overall_mshr_misses::cpu.data 146 # number of overall MSHR misses
431system.cpu.dcache.overall_mshr_misses::total 146 # number of overall MSHR misses
432system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2463000 # number of ReadReq MSHR miss cycles
433system.cpu.dcache.ReadReq_mshr_miss_latency::total 2463000 # number of ReadReq MSHR miss cycles
434system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2688500 # number of WriteReq MSHR miss cycles
435system.cpu.dcache.WriteReq_mshr_miss_latency::total 2688500 # number of WriteReq MSHR miss cycles
436system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5151500 # number of demand (read+write) MSHR miss cycles
437system.cpu.dcache.demand_mshr_miss_latency::total 5151500 # number of demand (read+write) MSHR miss cycles
438system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5151500 # number of overall MSHR miss cycles
439system.cpu.dcache.overall_mshr_miss_latency::total 5151500 # number of overall MSHR miss cycles
440system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.045812 # mshr miss rate for ReadReq accesses
428system.cpu.dcache.demand_mshr_misses::cpu.data 149 # number of demand (read+write) MSHR misses
429system.cpu.dcache.demand_mshr_misses::total 149 # number of demand (read+write) MSHR misses
430system.cpu.dcache.overall_mshr_misses::cpu.data 149 # number of overall MSHR misses
431system.cpu.dcache.overall_mshr_misses::total 149 # number of overall MSHR misses
432system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2572000 # number of ReadReq MSHR miss cycles
433system.cpu.dcache.ReadReq_mshr_miss_latency::total 2572000 # number of ReadReq MSHR miss cycles
434system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2689500 # number of WriteReq MSHR miss cycles
435system.cpu.dcache.WriteReq_mshr_miss_latency::total 2689500 # number of WriteReq MSHR miss cycles
436system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5261500 # number of demand (read+write) MSHR miss cycles
437system.cpu.dcache.demand_mshr_miss_latency::total 5261500 # number of demand (read+write) MSHR miss cycles
438system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5261500 # number of overall MSHR miss cycles
439system.cpu.dcache.overall_mshr_miss_latency::total 5261500 # number of overall MSHR miss cycles
440system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.044951 # mshr miss rate for ReadReq accesses
441system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.081370 # mshr miss rate for WriteReq accesses
441system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.081370 # mshr miss rate for WriteReq accesses
442system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.059301 # mshr miss rate for demand accesses
443system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.059301 # mshr miss rate for overall accesses
444system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35185.714286 # average ReadReq mshr miss latency
445system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35375 # average WriteReq mshr miss latency
446system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35284.246575 # average overall mshr miss latency
447system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35284.246575 # average overall mshr miss latency
442system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.058249 # mshr miss rate for demand accesses
443system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.058249 # mshr miss rate for overall accesses
444system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35232.876712 # average ReadReq mshr miss latency
445system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35388.157895 # average WriteReq mshr miss latency
446system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35312.080537 # average overall mshr miss latency
447system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35312.080537 # average overall mshr miss latency
448system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
449system.cpu.l2cache.replacements 0 # number of replacements
448system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
449system.cpu.l2cache.replacements 0 # number of replacements
450system.cpu.l2cache.tagsinuse 173.809724 # Cycle average of tags in use
450system.cpu.l2cache.tagsinuse 180.810821 # Cycle average of tags in use
451system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
451system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
452system.cpu.l2cache.sampled_refs 365 # Sample count of references to valid blocks.
453system.cpu.l2cache.avg_refs 0.005479 # Average number of references to valid blocks.
452system.cpu.l2cache.sampled_refs 374 # Sample count of references to valid blocks.
453system.cpu.l2cache.avg_refs 0.005348 # Average number of references to valid blocks.
454system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
454system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
455system.cpu.l2cache.occ_blocks::cpu.inst 140.468506 # Average occupied blocks per requestor
456system.cpu.l2cache.occ_blocks::cpu.data 33.341218 # Average occupied blocks per requestor
457system.cpu.l2cache.occ_percent::cpu.inst 0.004287 # Average percentage of cache occupancy
458system.cpu.l2cache.occ_percent::cpu.data 0.001017 # Average percentage of cache occupancy
459system.cpu.l2cache.occ_percent::total 0.005304 # Average percentage of cache occupancy
455system.cpu.l2cache.occ_blocks::cpu.inst 146.260836 # Average occupied blocks per requestor
456system.cpu.l2cache.occ_blocks::cpu.data 34.549985 # Average occupied blocks per requestor
457system.cpu.l2cache.occ_percent::cpu.inst 0.004464 # Average percentage of cache occupancy
458system.cpu.l2cache.occ_percent::cpu.data 0.001054 # Average percentage of cache occupancy
459system.cpu.l2cache.occ_percent::total 0.005518 # Average percentage of cache occupancy
460system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits
461system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits
462system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits
463system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits
464system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits
465system.cpu.l2cache.overall_hits::total 2 # number of overall hits
460system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits
461system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits
462system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits
463system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits
464system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits
465system.cpu.l2cache.overall_hits::total 2 # number of overall hits
466system.cpu.l2cache.ReadReq_misses::cpu.inst 296 # number of ReadReq misses
467system.cpu.l2cache.ReadReq_misses::cpu.data 70 # number of ReadReq misses
468system.cpu.l2cache.ReadReq_misses::total 366 # number of ReadReq misses
466system.cpu.l2cache.ReadReq_misses::cpu.inst 302 # number of ReadReq misses
467system.cpu.l2cache.ReadReq_misses::cpu.data 73 # number of ReadReq misses
468system.cpu.l2cache.ReadReq_misses::total 375 # number of ReadReq misses
469system.cpu.l2cache.ReadExReq_misses::cpu.data 76 # number of ReadExReq misses
470system.cpu.l2cache.ReadExReq_misses::total 76 # number of ReadExReq misses
469system.cpu.l2cache.ReadExReq_misses::cpu.data 76 # number of ReadExReq misses
470system.cpu.l2cache.ReadExReq_misses::total 76 # number of ReadExReq misses
471system.cpu.l2cache.demand_misses::cpu.inst 296 # number of demand (read+write) misses
472system.cpu.l2cache.demand_misses::cpu.data 146 # number of demand (read+write) misses
473system.cpu.l2cache.demand_misses::total 442 # number of demand (read+write) misses
474system.cpu.l2cache.overall_misses::cpu.inst 296 # number of overall misses
475system.cpu.l2cache.overall_misses::cpu.data 146 # number of overall misses
476system.cpu.l2cache.overall_misses::total 442 # number of overall misses
477system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 10158000 # number of ReadReq miss cycles
478system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2383000 # number of ReadReq miss cycles
479system.cpu.l2cache.ReadReq_miss_latency::total 12541000 # number of ReadReq miss cycles
471system.cpu.l2cache.demand_misses::cpu.inst 302 # number of demand (read+write) misses
472system.cpu.l2cache.demand_misses::cpu.data 149 # number of demand (read+write) misses
473system.cpu.l2cache.demand_misses::total 451 # number of demand (read+write) misses
474system.cpu.l2cache.overall_misses::cpu.inst 302 # number of overall misses
475system.cpu.l2cache.overall_misses::cpu.data 149 # number of overall misses
476system.cpu.l2cache.overall_misses::total 451 # number of overall misses
477system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 10365500 # number of ReadReq miss cycles
478system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2486500 # number of ReadReq miss cycles
479system.cpu.l2cache.ReadReq_miss_latency::total 12852000 # number of ReadReq miss cycles
480system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2603000 # number of ReadExReq miss cycles
481system.cpu.l2cache.ReadExReq_miss_latency::total 2603000 # number of ReadExReq miss cycles
480system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2603000 # number of ReadExReq miss cycles
481system.cpu.l2cache.ReadExReq_miss_latency::total 2603000 # number of ReadExReq miss cycles
482system.cpu.l2cache.demand_miss_latency::cpu.inst 10158000 # number of demand (read+write) miss cycles
483system.cpu.l2cache.demand_miss_latency::cpu.data 4986000 # number of demand (read+write) miss cycles
484system.cpu.l2cache.demand_miss_latency::total 15144000 # number of demand (read+write) miss cycles
485system.cpu.l2cache.overall_miss_latency::cpu.inst 10158000 # number of overall miss cycles
486system.cpu.l2cache.overall_miss_latency::cpu.data 4986000 # number of overall miss cycles
487system.cpu.l2cache.overall_miss_latency::total 15144000 # number of overall miss cycles
488system.cpu.l2cache.ReadReq_accesses::cpu.inst 298 # number of ReadReq accesses(hits+misses)
489system.cpu.l2cache.ReadReq_accesses::cpu.data 70 # number of ReadReq accesses(hits+misses)
490system.cpu.l2cache.ReadReq_accesses::total 368 # number of ReadReq accesses(hits+misses)
482system.cpu.l2cache.demand_miss_latency::cpu.inst 10365500 # number of demand (read+write) miss cycles
483system.cpu.l2cache.demand_miss_latency::cpu.data 5089500 # number of demand (read+write) miss cycles
484system.cpu.l2cache.demand_miss_latency::total 15455000 # number of demand (read+write) miss cycles
485system.cpu.l2cache.overall_miss_latency::cpu.inst 10365500 # number of overall miss cycles
486system.cpu.l2cache.overall_miss_latency::cpu.data 5089500 # number of overall miss cycles
487system.cpu.l2cache.overall_miss_latency::total 15455000 # number of overall miss cycles
488system.cpu.l2cache.ReadReq_accesses::cpu.inst 304 # number of ReadReq accesses(hits+misses)
489system.cpu.l2cache.ReadReq_accesses::cpu.data 73 # number of ReadReq accesses(hits+misses)
490system.cpu.l2cache.ReadReq_accesses::total 377 # number of ReadReq accesses(hits+misses)
491system.cpu.l2cache.ReadExReq_accesses::cpu.data 76 # number of ReadExReq accesses(hits+misses)
492system.cpu.l2cache.ReadExReq_accesses::total 76 # number of ReadExReq accesses(hits+misses)
491system.cpu.l2cache.ReadExReq_accesses::cpu.data 76 # number of ReadExReq accesses(hits+misses)
492system.cpu.l2cache.ReadExReq_accesses::total 76 # number of ReadExReq accesses(hits+misses)
493system.cpu.l2cache.demand_accesses::cpu.inst 298 # number of demand (read+write) accesses
494system.cpu.l2cache.demand_accesses::cpu.data 146 # number of demand (read+write) accesses
495system.cpu.l2cache.demand_accesses::total 444 # number of demand (read+write) accesses
496system.cpu.l2cache.overall_accesses::cpu.inst 298 # number of overall (read+write) accesses
497system.cpu.l2cache.overall_accesses::cpu.data 146 # number of overall (read+write) accesses
498system.cpu.l2cache.overall_accesses::total 444 # number of overall (read+write) accesses
499system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.993289 # miss rate for ReadReq accesses
493system.cpu.l2cache.demand_accesses::cpu.inst 304 # number of demand (read+write) accesses
494system.cpu.l2cache.demand_accesses::cpu.data 149 # number of demand (read+write) accesses
495system.cpu.l2cache.demand_accesses::total 453 # number of demand (read+write) accesses
496system.cpu.l2cache.overall_accesses::cpu.inst 304 # number of overall (read+write) accesses
497system.cpu.l2cache.overall_accesses::cpu.data 149 # number of overall (read+write) accesses
498system.cpu.l2cache.overall_accesses::total 453 # number of overall (read+write) accesses
499system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.993421 # miss rate for ReadReq accesses
500system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
501system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
500system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
501system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
502system.cpu.l2cache.demand_miss_rate::cpu.inst 0.993289 # miss rate for demand accesses
502system.cpu.l2cache.demand_miss_rate::cpu.inst 0.993421 # miss rate for demand accesses
503system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
503system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
504system.cpu.l2cache.overall_miss_rate::cpu.inst 0.993289 # miss rate for overall accesses
504system.cpu.l2cache.overall_miss_rate::cpu.inst 0.993421 # miss rate for overall accesses
505system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
505system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
506system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34317.567568 # average ReadReq miss latency
507system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34042.857143 # average ReadReq miss latency
506system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34322.847682 # average ReadReq miss latency
507system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34061.643836 # average ReadReq miss latency
508system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34250 # average ReadExReq miss latency
508system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34250 # average ReadExReq miss latency
509system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34317.567568 # average overall miss latency
510system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34150.684932 # average overall miss latency
511system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34317.567568 # average overall miss latency
512system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34150.684932 # average overall miss latency
509system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34322.847682 # average overall miss latency
510system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34157.718121 # average overall miss latency
511system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34322.847682 # average overall miss latency
512system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34157.718121 # average overall miss latency
513system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
514system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
515system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
516system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
517system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
518system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
519system.cpu.l2cache.fast_writes 0 # number of fast writes performed
520system.cpu.l2cache.cache_copies 0 # number of cache copies performed
513system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
514system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
515system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
516system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
517system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
518system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
519system.cpu.l2cache.fast_writes 0 # number of fast writes performed
520system.cpu.l2cache.cache_copies 0 # number of cache copies performed
521system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 296 # number of ReadReq MSHR misses
522system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 70 # number of ReadReq MSHR misses
523system.cpu.l2cache.ReadReq_mshr_misses::total 366 # number of ReadReq MSHR misses
521system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 302 # number of ReadReq MSHR misses
522system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 73 # number of ReadReq MSHR misses
523system.cpu.l2cache.ReadReq_mshr_misses::total 375 # number of ReadReq MSHR misses
524system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 76 # number of ReadExReq MSHR misses
525system.cpu.l2cache.ReadExReq_mshr_misses::total 76 # number of ReadExReq MSHR misses
524system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 76 # number of ReadExReq MSHR misses
525system.cpu.l2cache.ReadExReq_mshr_misses::total 76 # number of ReadExReq MSHR misses
526system.cpu.l2cache.demand_mshr_misses::cpu.inst 296 # number of demand (read+write) MSHR misses
527system.cpu.l2cache.demand_mshr_misses::cpu.data 146 # number of demand (read+write) MSHR misses
528system.cpu.l2cache.demand_mshr_misses::total 442 # number of demand (read+write) MSHR misses
529system.cpu.l2cache.overall_mshr_misses::cpu.inst 296 # number of overall MSHR misses
530system.cpu.l2cache.overall_mshr_misses::cpu.data 146 # number of overall MSHR misses
531system.cpu.l2cache.overall_mshr_misses::total 442 # number of overall MSHR misses
532system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 9202000 # number of ReadReq MSHR miss cycles
533system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2167000 # number of ReadReq MSHR miss cycles
534system.cpu.l2cache.ReadReq_mshr_miss_latency::total 11369000 # number of ReadReq MSHR miss cycles
535system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2368500 # number of ReadExReq MSHR miss cycles
536system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2368500 # number of ReadExReq MSHR miss cycles
537system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 9202000 # number of demand (read+write) MSHR miss cycles
538system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 4535500 # number of demand (read+write) MSHR miss cycles
539system.cpu.l2cache.demand_mshr_miss_latency::total 13737500 # number of demand (read+write) MSHR miss cycles
540system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 9202000 # number of overall MSHR miss cycles
541system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 4535500 # number of overall MSHR miss cycles
542system.cpu.l2cache.overall_mshr_miss_latency::total 13737500 # number of overall MSHR miss cycles
543system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.993289 # mshr miss rate for ReadReq accesses
526system.cpu.l2cache.demand_mshr_misses::cpu.inst 302 # number of demand (read+write) MSHR misses
527system.cpu.l2cache.demand_mshr_misses::cpu.data 149 # number of demand (read+write) MSHR misses
528system.cpu.l2cache.demand_mshr_misses::total 451 # number of demand (read+write) MSHR misses
529system.cpu.l2cache.overall_mshr_misses::cpu.inst 302 # number of overall MSHR misses
530system.cpu.l2cache.overall_mshr_misses::cpu.data 149 # number of overall MSHR misses
531system.cpu.l2cache.overall_mshr_misses::total 451 # number of overall MSHR misses
532system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 9393500 # number of ReadReq MSHR miss cycles
533system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2262000 # number of ReadReq MSHR miss cycles
534system.cpu.l2cache.ReadReq_mshr_miss_latency::total 11655500 # number of ReadReq MSHR miss cycles
535system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2369500 # number of ReadExReq MSHR miss cycles
536system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2369500 # number of ReadExReq MSHR miss cycles
537system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 9393500 # number of demand (read+write) MSHR miss cycles
538system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 4631500 # number of demand (read+write) MSHR miss cycles
539system.cpu.l2cache.demand_mshr_miss_latency::total 14025000 # number of demand (read+write) MSHR miss cycles
540system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 9393500 # number of overall MSHR miss cycles
541system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 4631500 # number of overall MSHR miss cycles
542system.cpu.l2cache.overall_mshr_miss_latency::total 14025000 # number of overall MSHR miss cycles
543system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.993421 # mshr miss rate for ReadReq accesses
544system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
545system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
544system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
545system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
546system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.993289 # mshr miss rate for demand accesses
546system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.993421 # mshr miss rate for demand accesses
547system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
547system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
548system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.993289 # mshr miss rate for overall accesses
548system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.993421 # mshr miss rate for overall accesses
549system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
549system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
550system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31087.837838 # average ReadReq mshr miss latency
551system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 30957.142857 # average ReadReq mshr miss latency
552system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31164.473684 # average ReadExReq mshr miss latency
553system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31087.837838 # average overall mshr miss latency
554system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31065.068493 # average overall mshr miss latency
555system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31087.837838 # average overall mshr miss latency
556system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31065.068493 # average overall mshr miss latency
550system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31104.304636 # average ReadReq mshr miss latency
551system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 30986.301370 # average ReadReq mshr miss latency
552system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31177.631579 # average ReadExReq mshr miss latency
553system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31104.304636 # average overall mshr miss latency
554system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31083.892617 # average overall mshr miss latency
555system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31104.304636 # average overall mshr miss latency
556system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31083.892617 # average overall mshr miss latency
557system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
558
559---------- End Simulation Statistics ----------
557system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
558
559---------- End Simulation Statistics ----------