stats.txt (9322:01c8c5ff2c3b) | stats.txt (9348:44d31345e360) |
---|---|
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000013 # Number of seconds simulated | 1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000013 # Number of seconds simulated |
4sim_ticks 13414500 # Number of ticks simulated 5final_tick 13414500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) | 4sim_ticks 13371000 # Number of ticks simulated 5final_tick 13371000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) |
6sim_freq 1000000000000 # Frequency of simulated ticks | 6sim_freq 1000000000000 # Frequency of simulated ticks |
7host_inst_rate 64991 # Simulator instruction rate (inst/s) 8host_op_rate 81070 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 189628588 # Simulator tick rate (ticks/s) 10host_mem_usage 230428 # Number of bytes of host memory used 11host_seconds 0.07 # Real time elapsed on the host | 7host_inst_rate 37264 # Simulator instruction rate (inst/s) 8host_op_rate 46486 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 108387516 # Simulator tick rate (ticks/s) 10host_mem_usage 228452 # Number of bytes of host memory used 11host_seconds 0.12 # Real time elapsed on the host |
12sim_insts 4596 # Number of instructions simulated 13sim_ops 5734 # Number of ops (including micro ops) simulated | 12sim_insts 4596 # Number of instructions simulated 13sim_ops 5734 # Number of ops (including micro ops) simulated |
14system.physmem.bytes_read::cpu.inst 17792 # Number of bytes read from this memory | 14system.physmem.bytes_read::cpu.inst 17408 # Number of bytes read from this memory |
15system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory | 15system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory |
16system.physmem.bytes_read::total 25600 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 17792 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 17792 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 278 # Number of read requests responded to by this memory | 16system.physmem.bytes_read::total 25216 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 17408 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 17408 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 272 # Number of read requests responded to by this memory |
20system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory | 20system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory |
21system.physmem.num_reads::total 400 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1326325991 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 582056730 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 1908382720 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1326325991 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1326325991 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1326325991 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 582056730 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 1908382720 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 401 # Total number of read requests seen | 21system.physmem.num_reads::total 394 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1301922070 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 583950340 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 1885872410 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1301922070 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1301922070 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1301922070 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 583950340 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 1885872410 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 394 # Total number of read requests seen |
31system.physmem.writeReqs 0 # Total number of write requests seen | 31system.physmem.writeReqs 0 # Total number of write requests seen |
32system.physmem.cpureqs 401 # Reqs generatd by CPU via cache - shady 33system.physmem.bytesRead 25600 # Total number of bytes read from memory | 32system.physmem.cpureqs 394 # Reqs generatd by CPU via cache - shady 33system.physmem.bytesRead 25216 # Total number of bytes read from memory |
34system.physmem.bytesWritten 0 # Total number of bytes written to memory | 34system.physmem.bytesWritten 0 # Total number of bytes written to memory |
35system.physmem.bytesConsumedRd 25600 # bytesRead derated as per pkt->getSize() | 35system.physmem.bytesConsumedRd 25216 # bytesRead derated as per pkt->getSize() |
36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q 38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 39system.physmem.perBankRdReqs::0 48 # Track reads on a per bank basis | 36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q 38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 39system.physmem.perBankRdReqs::0 48 # Track reads on a per bank basis |
40system.physmem.perBankRdReqs::1 44 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::2 45 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::3 11 # Track reads on a per bank basis | 40system.physmem.perBankRdReqs::1 42 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::2 43 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::3 12 # Track reads on a per bank basis |
43system.physmem.perBankRdReqs::4 24 # Track reads on a per bank basis | 43system.physmem.perBankRdReqs::4 24 # Track reads on a per bank basis |
44system.physmem.perBankRdReqs::5 26 # Track reads on a per bank basis | 44system.physmem.perBankRdReqs::5 24 # Track reads on a per bank basis |
45system.physmem.perBankRdReqs::6 62 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::7 22 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::8 10 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::9 16 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::10 28 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::11 12 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::12 34 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::13 1 # Track reads on a per bank basis | 45system.physmem.perBankRdReqs::6 62 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::7 22 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::8 10 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::9 16 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::10 28 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::11 12 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::12 34 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::13 1 # Track reads on a per bank basis |
53system.physmem.perBankRdReqs::14 16 # Track reads on a per bank basis | 53system.physmem.perBankRdReqs::14 14 # Track reads on a per bank basis |
54system.physmem.perBankRdReqs::15 2 # Track reads on a per bank basis 55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry | 54system.physmem.perBankRdReqs::15 2 # Track reads on a per bank basis 55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry |
73system.physmem.totGap 13356500 # Total gap between requests | 73system.physmem.totGap 13312500 # Total gap between requests |
74system.physmem.readPktSize::0 0 # Categorize read packet sizes 75system.physmem.readPktSize::1 0 # Categorize read packet sizes 76system.physmem.readPktSize::2 0 # Categorize read packet sizes 77system.physmem.readPktSize::3 0 # Categorize read packet sizes 78system.physmem.readPktSize::4 0 # Categorize read packet sizes 79system.physmem.readPktSize::5 0 # Categorize read packet sizes | 74system.physmem.readPktSize::0 0 # Categorize read packet sizes 75system.physmem.readPktSize::1 0 # Categorize read packet sizes 76system.physmem.readPktSize::2 0 # Categorize read packet sizes 77system.physmem.readPktSize::3 0 # Categorize read packet sizes 78system.physmem.readPktSize::4 0 # Categorize read packet sizes 79system.physmem.readPktSize::5 0 # Categorize read packet sizes |
80system.physmem.readPktSize::6 401 # Categorize read packet sizes | 80system.physmem.readPktSize::6 394 # Categorize read packet sizes |
81system.physmem.readPktSize::7 0 # Categorize read packet sizes 82system.physmem.readPktSize::8 0 # Categorize read packet sizes 83system.physmem.writePktSize::0 0 # categorize write packet sizes 84system.physmem.writePktSize::1 0 # categorize write packet sizes 85system.physmem.writePktSize::2 0 # categorize write packet sizes 86system.physmem.writePktSize::3 0 # categorize write packet sizes 87system.physmem.writePktSize::4 0 # categorize write packet sizes 88system.physmem.writePktSize::5 0 # categorize write packet sizes --- 4 unchanged lines hidden (view full) --- 93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 98system.physmem.neitherpktsize::6 0 # categorize neither packet sizes 99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes | 81system.physmem.readPktSize::7 0 # Categorize read packet sizes 82system.physmem.readPktSize::8 0 # Categorize read packet sizes 83system.physmem.writePktSize::0 0 # categorize write packet sizes 84system.physmem.writePktSize::1 0 # categorize write packet sizes 85system.physmem.writePktSize::2 0 # categorize write packet sizes 86system.physmem.writePktSize::3 0 # categorize write packet sizes 87system.physmem.writePktSize::4 0 # categorize write packet sizes 88system.physmem.writePktSize::5 0 # categorize write packet sizes --- 4 unchanged lines hidden (view full) --- 93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 98system.physmem.neitherpktsize::6 0 # categorize neither packet sizes 99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes |
101system.physmem.rdQLenPdf::0 202 # What read queue length does an incoming req see | 101system.physmem.rdQLenPdf::0 197 # What read queue length does an incoming req see |
102system.physmem.rdQLenPdf::1 130 # What read queue length does an incoming req see | 102system.physmem.rdQLenPdf::1 130 # What read queue length does an incoming req see |
103system.physmem.rdQLenPdf::2 47 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::3 18 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see | 103system.physmem.rdQLenPdf::2 46 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see |
108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see --- 43 unchanged lines hidden (view full) --- 159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see | 108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see --- 43 unchanged lines hidden (view full) --- 159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see |
167system.physmem.totQLat 2497399 # Total cycles spent in queuing delays 168system.physmem.totMemAccLat 10737399 # Sum of mem lat for all requests 169system.physmem.totBusLat 1604000 # Total cycles spent in databus access 170system.physmem.totBankLat 6636000 # Total cycles spent in bank access 171system.physmem.avgQLat 6227.93 # Average queueing delay per request 172system.physmem.avgBankLat 16548.63 # Average bank access latency per request | 167system.physmem.totQLat 2460894 # Total cycles spent in queuing delays 168system.physmem.totMemAccLat 10560894 # Sum of mem lat for all requests 169system.physmem.totBusLat 1576000 # Total cycles spent in databus access 170system.physmem.totBankLat 6524000 # Total cycles spent in bank access 171system.physmem.avgQLat 6245.92 # Average queueing delay per request 172system.physmem.avgBankLat 16558.38 # Average bank access latency per request |
173system.physmem.avgBusLat 4000.00 # Average bus latency per request | 173system.physmem.avgBusLat 4000.00 # Average bus latency per request |
174system.physmem.avgMemAccLat 26776.56 # Average memory access latency 175system.physmem.avgRdBW 1908.38 # Average achieved read bandwidth in MB/s | 174system.physmem.avgMemAccLat 26804.30 # Average memory access latency 175system.physmem.avgRdBW 1885.87 # Average achieved read bandwidth in MB/s |
176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s | 176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s |
177system.physmem.avgConsumedRdBW 1908.38 # Average consumed read bandwidth in MB/s | 177system.physmem.avgConsumedRdBW 1885.87 # Average consumed read bandwidth in MB/s |
178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 179system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s | 178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 179system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s |
180system.physmem.busUtil 11.93 # Data bus utilization in percentage 181system.physmem.avgRdQLen 0.80 # Average read queue length over time | 180system.physmem.busUtil 11.79 # Data bus utilization in percentage 181system.physmem.avgRdQLen 0.79 # Average read queue length over time |
182system.physmem.avgWrQLen 0.00 # Average write queue length over time | 182system.physmem.avgWrQLen 0.00 # Average write queue length over time |
183system.physmem.readRowHits 326 # Number of row buffer hits during reads | 183system.physmem.readRowHits 319 # Number of row buffer hits during reads |
184system.physmem.writeRowHits 0 # Number of row buffer hits during writes | 184system.physmem.writeRowHits 0 # Number of row buffer hits during writes |
185system.physmem.readRowHitRate 81.30 # Row buffer hit rate for reads | 185system.physmem.readRowHitRate 80.96 # Row buffer hit rate for reads |
186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes | 186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes |
187system.physmem.avgGap 33307.98 # Average gap between requests | 187system.physmem.avgGap 33788.07 # Average gap between requests |
188system.cpu.dtb.inst_hits 0 # ITB inst hits 189system.cpu.dtb.inst_misses 0 # ITB inst misses 190system.cpu.dtb.read_hits 0 # DTB read hits 191system.cpu.dtb.read_misses 0 # DTB read misses 192system.cpu.dtb.write_hits 0 # DTB write hits 193system.cpu.dtb.write_misses 0 # DTB write misses 194system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 195system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA --- 27 unchanged lines hidden (view full) --- 223system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 224system.cpu.itb.read_accesses 0 # DTB read accesses 225system.cpu.itb.write_accesses 0 # DTB write accesses 226system.cpu.itb.inst_accesses 0 # ITB inst accesses 227system.cpu.itb.hits 0 # DTB hits 228system.cpu.itb.misses 0 # DTB misses 229system.cpu.itb.accesses 0 # DTB accesses 230system.cpu.workload.num_syscalls 13 # Number of system calls | 188system.cpu.dtb.inst_hits 0 # ITB inst hits 189system.cpu.dtb.inst_misses 0 # ITB inst misses 190system.cpu.dtb.read_hits 0 # DTB read hits 191system.cpu.dtb.read_misses 0 # DTB read misses 192system.cpu.dtb.write_hits 0 # DTB write hits 193system.cpu.dtb.write_misses 0 # DTB write misses 194system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 195system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA --- 27 unchanged lines hidden (view full) --- 223system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 224system.cpu.itb.read_accesses 0 # DTB read accesses 225system.cpu.itb.write_accesses 0 # DTB write accesses 226system.cpu.itb.inst_accesses 0 # ITB inst accesses 227system.cpu.itb.hits 0 # DTB hits 228system.cpu.itb.misses 0 # DTB misses 229system.cpu.itb.accesses 0 # DTB accesses 230system.cpu.workload.num_syscalls 13 # Number of system calls |
231system.cpu.numCycles 26830 # number of cpu cycles simulated | 231system.cpu.numCycles 26743 # number of cpu cycles simulated |
232system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 233system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed | 232system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 233system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed |
234system.cpu.BPredUnit.lookups 2508 # Number of BP lookups 235system.cpu.BPredUnit.condPredicted 1799 # Number of conditional branches predicted 236system.cpu.BPredUnit.condIncorrect 498 # Number of conditional branches incorrect | 234system.cpu.BPredUnit.lookups 2505 # Number of BP lookups 235system.cpu.BPredUnit.condPredicted 1796 # Number of conditional branches predicted 236system.cpu.BPredUnit.condIncorrect 487 # Number of conditional branches incorrect |
237system.cpu.BPredUnit.BTBLookups 1974 # Number of BTB lookups | 237system.cpu.BPredUnit.BTBLookups 1974 # Number of BTB lookups |
238system.cpu.BPredUnit.BTBHits 704 # Number of BTB hits | 238system.cpu.BPredUnit.BTBHits 707 # Number of BTB hits |
239system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. | 239system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. |
240system.cpu.BPredUnit.usedRAS 266 # Number of times the RAS was used to get a target. 241system.cpu.BPredUnit.RASInCorrect 59 # Number of incorrect RAS predictions. 242system.cpu.fetch.icacheStallCycles 7071 # Number of cycles fetch is stalled on an Icache miss 243system.cpu.fetch.Insts 12196 # Number of instructions fetch has processed 244system.cpu.fetch.Branches 2508 # Number of branches that fetch encountered 245system.cpu.fetch.predictedBranches 970 # Number of branches that fetch has predicted taken 246system.cpu.fetch.Cycles 2652 # Number of cycles fetch has run and was not squashing or blocked 247system.cpu.fetch.SquashCycles 1649 # Number of cycles fetch has spent squashing 248system.cpu.fetch.BlockedCycles 2420 # Number of cycles fetch has spent blocked | 240system.cpu.BPredUnit.usedRAS 294 # Number of times the RAS was used to get a target. 241system.cpu.BPredUnit.RASInCorrect 71 # Number of incorrect RAS predictions. 242system.cpu.fetch.icacheStallCycles 6899 # Number of cycles fetch is stalled on an Icache miss 243system.cpu.fetch.Insts 12026 # Number of instructions fetch has processed 244system.cpu.fetch.Branches 2505 # Number of branches that fetch encountered 245system.cpu.fetch.predictedBranches 1001 # Number of branches that fetch has predicted taken 246system.cpu.fetch.Cycles 2655 # Number of cycles fetch has run and was not squashing or blocked 247system.cpu.fetch.SquashCycles 1629 # Number of cycles fetch has spent squashing 248system.cpu.fetch.BlockedCycles 2242 # Number of cycles fetch has spent blocked |
249system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs | 249system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs |
250system.cpu.fetch.PendingTrapStallCycles 7 # Number of stall cycles due to pending traps 251system.cpu.fetch.CacheLines 1943 # Number of cache lines fetched 252system.cpu.fetch.IcacheSquashes 295 # Number of outstanding Icache misses that were squashed 253system.cpu.fetch.rateDist::samples 13279 # Number of instructions fetched each cycle (Total) 254system.cpu.fetch.rateDist::mean 1.153249 # Number of instructions fetched each cycle (Total) 255system.cpu.fetch.rateDist::stdev 2.570575 # Number of instructions fetched each cycle (Total) | 250system.cpu.fetch.CacheLines 1960 # Number of cache lines fetched 251system.cpu.fetch.IcacheSquashes 284 # Number of outstanding Icache misses that were squashed 252system.cpu.fetch.rateDist::samples 12915 # Number of instructions fetched each cycle (Total) 253system.cpu.fetch.rateDist::mean 1.180488 # Number of instructions fetched each cycle (Total) 254system.cpu.fetch.rateDist::stdev 2.590506 # Number of instructions fetched each cycle (Total) |
256system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) | 255system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) |
257system.cpu.fetch.rateDist::0 10627 80.03% 80.03% # Number of instructions fetched each cycle (Total) 258system.cpu.fetch.rateDist::1 220 1.66% 81.69% # Number of instructions fetched each cycle (Total) 259system.cpu.fetch.rateDist::2 202 1.52% 83.21% # Number of instructions fetched each cycle (Total) 260system.cpu.fetch.rateDist::3 225 1.69% 84.90% # Number of instructions fetched each cycle (Total) 261system.cpu.fetch.rateDist::4 209 1.57% 86.47% # Number of instructions fetched each cycle (Total) 262system.cpu.fetch.rateDist::5 282 2.12% 88.60% # Number of instructions fetched each cycle (Total) 263system.cpu.fetch.rateDist::6 101 0.76% 89.36% # Number of instructions fetched each cycle (Total) 264system.cpu.fetch.rateDist::7 141 1.06% 90.42% # Number of instructions fetched each cycle (Total) 265system.cpu.fetch.rateDist::8 1272 9.58% 100.00% # Number of instructions fetched each cycle (Total) | 256system.cpu.fetch.rateDist::0 10260 79.44% 79.44% # Number of instructions fetched each cycle (Total) 257system.cpu.fetch.rateDist::1 225 1.74% 81.18% # Number of instructions fetched each cycle (Total) 258system.cpu.fetch.rateDist::2 205 1.59% 82.77% # Number of instructions fetched each cycle (Total) 259system.cpu.fetch.rateDist::3 227 1.76% 84.53% # Number of instructions fetched each cycle (Total) 260system.cpu.fetch.rateDist::4 222 1.72% 86.25% # Number of instructions fetched each cycle (Total) 261system.cpu.fetch.rateDist::5 276 2.14% 88.39% # Number of instructions fetched each cycle (Total) 262system.cpu.fetch.rateDist::6 95 0.74% 89.12% # Number of instructions fetched each cycle (Total) 263system.cpu.fetch.rateDist::7 148 1.15% 90.27% # Number of instructions fetched each cycle (Total) 264system.cpu.fetch.rateDist::8 1257 9.73% 100.00% # Number of instructions fetched each cycle (Total) |
266system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 267system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 268system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) | 265system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 266system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 267system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) |
269system.cpu.fetch.rateDist::total 13279 # Number of instructions fetched each cycle (Total) 270system.cpu.fetch.branchRate 0.093477 # Number of branch fetches per cycle 271system.cpu.fetch.rate 0.454566 # Number of inst fetches per cycle 272system.cpu.decode.IdleCycles 7059 # Number of cycles decode is idle 273system.cpu.decode.BlockedCycles 2739 # Number of cycles decode is blocked 274system.cpu.decode.RunCycles 2440 # Number of cycles decode is running 275system.cpu.decode.UnblockCycles 72 # Number of cycles decode is unblocking 276system.cpu.decode.SquashCycles 969 # Number of cycles decode is squashing 277system.cpu.decode.BranchResolved 383 # Number of times decode resolved a branch 278system.cpu.decode.BranchMispred 164 # Number of times decode detected a branch misprediction 279system.cpu.decode.DecodedInsts 13357 # Number of instructions handled by decode 280system.cpu.decode.SquashedInsts 554 # Number of squashed instructions handled by decode 281system.cpu.rename.SquashCycles 969 # Number of cycles rename is squashing 282system.cpu.rename.IdleCycles 7319 # Number of cycles rename is idle 283system.cpu.rename.BlockCycles 464 # Number of cycles rename is blocking 284system.cpu.rename.serializeStallCycles 2037 # count of cycles rename stalled for serializing inst 285system.cpu.rename.RunCycles 2245 # Number of cycles rename is running 286system.cpu.rename.UnblockCycles 245 # Number of cycles rename is unblocking 287system.cpu.rename.RenamedInsts 12559 # Number of instructions processed by rename 288system.cpu.rename.ROBFullEvents 5 # Number of times rename has blocked due to ROB full 289system.cpu.rename.IQFullEvents 21 # Number of times rename has blocked due to IQ full 290system.cpu.rename.LSQFullEvents 194 # Number of times rename has blocked due to LSQ full 291system.cpu.rename.RenamedOperands 12597 # Number of destination operands rename has renamed 292system.cpu.rename.RenameLookups 57182 # Number of register rename lookups that rename has made 293system.cpu.rename.int_rename_lookups 56886 # Number of integer rename lookups 294system.cpu.rename.fp_rename_lookups 296 # Number of floating rename lookups | 268system.cpu.fetch.rateDist::total 12915 # Number of instructions fetched each cycle (Total) 269system.cpu.fetch.branchRate 0.093669 # Number of branch fetches per cycle 270system.cpu.fetch.rate 0.449688 # Number of inst fetches per cycle 271system.cpu.decode.IdleCycles 6881 # Number of cycles decode is idle 272system.cpu.decode.BlockedCycles 2556 # Number of cycles decode is blocked 273system.cpu.decode.RunCycles 2446 # Number of cycles decode is running 274system.cpu.decode.UnblockCycles 69 # Number of cycles decode is unblocking 275system.cpu.decode.SquashCycles 963 # Number of cycles decode is squashing 276system.cpu.decode.BranchResolved 391 # Number of times decode resolved a branch 277system.cpu.decode.BranchMispred 160 # Number of times decode detected a branch misprediction 278system.cpu.decode.DecodedInsts 13341 # Number of instructions handled by decode 279system.cpu.decode.SquashedInsts 538 # Number of squashed instructions handled by decode 280system.cpu.rename.SquashCycles 963 # Number of cycles rename is squashing 281system.cpu.rename.IdleCycles 7146 # Number of cycles rename is idle 282system.cpu.rename.BlockCycles 329 # Number of cycles rename is blocking 283system.cpu.rename.serializeStallCycles 2019 # count of cycles rename stalled for serializing inst 284system.cpu.rename.RunCycles 2247 # Number of cycles rename is running 285system.cpu.rename.UnblockCycles 211 # Number of cycles rename is unblocking 286system.cpu.rename.RenamedInsts 12572 # Number of instructions processed by rename 287system.cpu.rename.ROBFullEvents 3 # Number of times rename has blocked due to ROB full 288system.cpu.rename.IQFullEvents 6 # Number of times rename has blocked due to IQ full 289system.cpu.rename.LSQFullEvents 170 # Number of times rename has blocked due to LSQ full 290system.cpu.rename.RenamedOperands 12584 # Number of destination operands rename has renamed 291system.cpu.rename.RenameLookups 57100 # Number of register rename lookups that rename has made 292system.cpu.rename.int_rename_lookups 56740 # Number of integer rename lookups 293system.cpu.rename.fp_rename_lookups 360 # Number of floating rename lookups |
295system.cpu.rename.CommittedMaps 5681 # Number of HB maps that are committed | 294system.cpu.rename.CommittedMaps 5681 # Number of HB maps that are committed |
296system.cpu.rename.UndoneMaps 6916 # Number of HB maps that are undone due to squashing 297system.cpu.rename.serializingInsts 49 # count of serializing insts renamed 298system.cpu.rename.tempSerializingInsts 46 # count of temporary serializing insts renamed 299system.cpu.rename.skidInsts 809 # count of insts added to the skid buffer 300system.cpu.memDep0.insertedLoads 2771 # Number of loads inserted to the mem dependence unit. 301system.cpu.memDep0.insertedStores 1606 # Number of stores inserted to the mem dependence unit. 302system.cpu.memDep0.conflictingLoads 40 # Number of conflicting loads. 303system.cpu.memDep0.conflictingStores 23 # Number of conflicting stores. 304system.cpu.iq.iqInstsAdded 11289 # Number of instructions added to the IQ (excludes non-spec) 305system.cpu.iq.iqNonSpecInstsAdded 54 # Number of non-speculative instructions added to the IQ 306system.cpu.iq.iqInstsIssued 8896 # Number of instructions issued 307system.cpu.iq.iqSquashedInstsIssued 98 # Number of squashed instructions issued 308system.cpu.iq.iqSquashedInstsExamined 5254 # Number of squashed instructions iterated over during squash; mainly for profiling 309system.cpu.iq.iqSquashedOperandsExamined 14761 # Number of squashed operands that are examined and possibly removed from graph 310system.cpu.iq.iqSquashedNonSpecRemoved 16 # Number of squashed non-spec instructions that were removed 311system.cpu.iq.issued_per_cycle::samples 13279 # Number of insts issued each cycle 312system.cpu.iq.issued_per_cycle::mean 0.669930 # Number of insts issued each cycle 313system.cpu.iq.issued_per_cycle::stdev 1.363134 # Number of insts issued each cycle | 295system.cpu.rename.UndoneMaps 6903 # Number of HB maps that are undone due to squashing 296system.cpu.rename.serializingInsts 44 # count of serializing insts renamed 297system.cpu.rename.tempSerializingInsts 41 # count of temporary serializing insts renamed 298system.cpu.rename.skidInsts 683 # count of insts added to the skid buffer 299system.cpu.memDep0.insertedLoads 2803 # Number of loads inserted to the mem dependence unit. 300system.cpu.memDep0.insertedStores 1586 # Number of stores inserted to the mem dependence unit. 301system.cpu.memDep0.conflictingLoads 36 # Number of conflicting loads. 302system.cpu.memDep0.conflictingStores 13 # Number of conflicting stores. 303system.cpu.iq.iqInstsAdded 11253 # Number of instructions added to the IQ (excludes non-spec) 304system.cpu.iq.iqNonSpecInstsAdded 53 # Number of non-speculative instructions added to the IQ 305system.cpu.iq.iqInstsIssued 8988 # Number of instructions issued 306system.cpu.iq.iqSquashedInstsIssued 116 # Number of squashed instructions issued 307system.cpu.iq.iqSquashedInstsExamined 5232 # Number of squashed instructions iterated over during squash; mainly for profiling 308system.cpu.iq.iqSquashedOperandsExamined 14387 # Number of squashed operands that are examined and possibly removed from graph 309system.cpu.iq.iqSquashedNonSpecRemoved 15 # Number of squashed non-spec instructions that were removed 310system.cpu.iq.issued_per_cycle::samples 12915 # Number of insts issued each cycle 311system.cpu.iq.issued_per_cycle::mean 0.695935 # Number of insts issued each cycle 312system.cpu.iq.issued_per_cycle::stdev 1.400594 # Number of insts issued each cycle |
314system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle | 313system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle |
315system.cpu.iq.issued_per_cycle::0 9645 72.63% 72.63% # Number of insts issued each cycle 316system.cpu.iq.issued_per_cycle::1 1397 10.52% 83.15% # Number of insts issued each cycle 317system.cpu.iq.issued_per_cycle::2 791 5.96% 89.11% # Number of insts issued each cycle 318system.cpu.iq.issued_per_cycle::3 553 4.16% 93.28% # Number of insts issued each cycle 319system.cpu.iq.issued_per_cycle::4 448 3.37% 96.65% # Number of insts issued each cycle 320system.cpu.iq.issued_per_cycle::5 269 2.03% 98.67% # Number of insts issued each cycle 321system.cpu.iq.issued_per_cycle::6 121 0.91% 99.59% # Number of insts issued each cycle 322system.cpu.iq.issued_per_cycle::7 45 0.34% 99.92% # Number of insts issued each cycle 323system.cpu.iq.issued_per_cycle::8 10 0.08% 100.00% # Number of insts issued each cycle | 314system.cpu.iq.issued_per_cycle::0 9326 72.21% 72.21% # Number of insts issued each cycle 315system.cpu.iq.issued_per_cycle::1 1316 10.19% 82.40% # Number of insts issued each cycle 316system.cpu.iq.issued_per_cycle::2 809 6.26% 88.66% # Number of insts issued each cycle 317system.cpu.iq.issued_per_cycle::3 539 4.17% 92.84% # Number of insts issued each cycle 318system.cpu.iq.issued_per_cycle::4 464 3.59% 96.43% # Number of insts issued each cycle 319system.cpu.iq.issued_per_cycle::5 270 2.09% 98.52% # Number of insts issued each cycle 320system.cpu.iq.issued_per_cycle::6 121 0.94% 99.46% # Number of insts issued each cycle 321system.cpu.iq.issued_per_cycle::7 55 0.43% 99.88% # Number of insts issued each cycle 322system.cpu.iq.issued_per_cycle::8 15 0.12% 100.00% # Number of insts issued each cycle |
324system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 325system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 326system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle | 323system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 324system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 325system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle |
327system.cpu.iq.issued_per_cycle::total 13279 # Number of insts issued each cycle | 326system.cpu.iq.issued_per_cycle::total 12915 # Number of insts issued each cycle |
328system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available | 327system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available |
329system.cpu.iq.fu_full::IntAlu 4 1.86% 1.86% # attempts to use FU when none available 330system.cpu.iq.fu_full::IntMult 0 0.00% 1.86% # attempts to use FU when none available 331system.cpu.iq.fu_full::IntDiv 0 0.00% 1.86% # attempts to use FU when none available 332system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.86% # attempts to use FU when none available 333system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.86% # attempts to use FU when none available 334system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.86% # attempts to use FU when none available 335system.cpu.iq.fu_full::FloatMult 0 0.00% 1.86% # attempts to use FU when none available 336system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.86% # attempts to use FU when none available 337system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.86% # attempts to use FU when none available 338system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.86% # attempts to use FU when none available 339system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.86% # attempts to use FU when none available 340system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.86% # attempts to use FU when none available 341system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.86% # attempts to use FU when none available 342system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.86% # attempts to use FU when none available 343system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.86% # attempts to use FU when none available 344system.cpu.iq.fu_full::SimdMult 0 0.00% 1.86% # attempts to use FU when none available 345system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.86% # attempts to use FU when none available 346system.cpu.iq.fu_full::SimdShift 0 0.00% 1.86% # attempts to use FU when none available 347system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.86% # attempts to use FU when none available 348system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.86% # attempts to use FU when none available 349system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.86% # attempts to use FU when none available 350system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.86% # attempts to use FU when none available 351system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.86% # attempts to use FU when none available 352system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.86% # attempts to use FU when none available 353system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.86% # attempts to use FU when none available 354system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.86% # attempts to use FU when none available 355system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.86% # attempts to use FU when none available 356system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.86% # attempts to use FU when none available 357system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.86% # attempts to use FU when none available 358system.cpu.iq.fu_full::MemRead 140 65.12% 66.98% # attempts to use FU when none available 359system.cpu.iq.fu_full::MemWrite 71 33.02% 100.00% # attempts to use FU when none available | 328system.cpu.iq.fu_full::IntAlu 6 2.63% 2.63% # attempts to use FU when none available 329system.cpu.iq.fu_full::IntMult 0 0.00% 2.63% # attempts to use FU when none available 330system.cpu.iq.fu_full::IntDiv 0 0.00% 2.63% # attempts to use FU when none available 331system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.63% # attempts to use FU when none available 332system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.63% # attempts to use FU when none available 333system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.63% # attempts to use FU when none available 334system.cpu.iq.fu_full::FloatMult 0 0.00% 2.63% # attempts to use FU when none available 335system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.63% # attempts to use FU when none available 336system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.63% # attempts to use FU when none available 337system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.63% # attempts to use FU when none available 338system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.63% # attempts to use FU when none available 339system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.63% # attempts to use FU when none available 340system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.63% # attempts to use FU when none available 341system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.63% # attempts to use FU when none available 342system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.63% # attempts to use FU when none available 343system.cpu.iq.fu_full::SimdMult 0 0.00% 2.63% # attempts to use FU when none available 344system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.63% # attempts to use FU when none available 345system.cpu.iq.fu_full::SimdShift 0 0.00% 2.63% # attempts to use FU when none available 346system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.63% # attempts to use FU when none available 347system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.63% # attempts to use FU when none available 348system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.63% # attempts to use FU when none available 349system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.63% # attempts to use FU when none available 350system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.63% # attempts to use FU when none available 351system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.63% # attempts to use FU when none available 352system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.63% # attempts to use FU when none available 353system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.63% # attempts to use FU when none available 354system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.63% # attempts to use FU when none available 355system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.63% # attempts to use FU when none available 356system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.63% # attempts to use FU when none available 357system.cpu.iq.fu_full::MemRead 144 63.16% 65.79% # attempts to use FU when none available 358system.cpu.iq.fu_full::MemWrite 78 34.21% 100.00% # attempts to use FU when none available |
360system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 361system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 362system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued | 359system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 360system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 361system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued |
363system.cpu.iq.FU_type_0::IntAlu 5371 60.38% 60.38% # Type of FU issued 364system.cpu.iq.FU_type_0::IntMult 7 0.08% 60.45% # Type of FU issued 365system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.45% # Type of FU issued 366system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.45% # Type of FU issued 367system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.45% # Type of FU issued 368system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.45% # Type of FU issued 369system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.45% # Type of FU issued 370system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.45% # Type of FU issued 371system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.45% # Type of FU issued 372system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.45% # Type of FU issued 373system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.45% # Type of FU issued 374system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.45% # Type of FU issued 375system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.45% # Type of FU issued 376system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.45% # Type of FU issued 377system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.45% # Type of FU issued 378system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.45% # Type of FU issued 379system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.45% # Type of FU issued 380system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.45% # Type of FU issued 381system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.45% # Type of FU issued 382system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.45% # Type of FU issued 383system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.45% # Type of FU issued 384system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.45% # Type of FU issued 385system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.45% # Type of FU issued 386system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.45% # Type of FU issued 387system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.45% # Type of FU issued 388system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.49% # Type of FU issued 389system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.49% # Type of FU issued 390system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.49% # Type of FU issued 391system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.49% # Type of FU issued 392system.cpu.iq.FU_type_0::MemRead 2303 25.89% 86.38% # Type of FU issued 393system.cpu.iq.FU_type_0::MemWrite 1212 13.62% 100.00% # Type of FU issued | 362system.cpu.iq.FU_type_0::IntAlu 5409 60.18% 60.18% # Type of FU issued 363system.cpu.iq.FU_type_0::IntMult 7 0.08% 60.26% # Type of FU issued 364system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.26% # Type of FU issued 365system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.26% # Type of FU issued 366system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.26% # Type of FU issued 367system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.26% # Type of FU issued 368system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.26% # Type of FU issued 369system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.26% # Type of FU issued 370system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.26% # Type of FU issued 371system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.26% # Type of FU issued 372system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.26% # Type of FU issued 373system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.26% # Type of FU issued 374system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.26% # Type of FU issued 375system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.26% # Type of FU issued 376system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.26% # Type of FU issued 377system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.26% # Type of FU issued 378system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.26% # Type of FU issued 379system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.26% # Type of FU issued 380system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.26% # Type of FU issued 381system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.26% # Type of FU issued 382system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.26% # Type of FU issued 383system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.26% # Type of FU issued 384system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.26% # Type of FU issued 385system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.26% # Type of FU issued 386system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.26% # Type of FU issued 387system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.29% # Type of FU issued 388system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.29% # Type of FU issued 389system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.29% # Type of FU issued 390system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.29% # Type of FU issued 391system.cpu.iq.FU_type_0::MemRead 2349 26.13% 86.43% # Type of FU issued 392system.cpu.iq.FU_type_0::MemWrite 1220 13.57% 100.00% # Type of FU issued |
394system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 395system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued | 393system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 394system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued |
396system.cpu.iq.FU_type_0::total 8896 # Type of FU issued 397system.cpu.iq.rate 0.331569 # Inst issue rate 398system.cpu.iq.fu_busy_cnt 215 # FU busy when requested 399system.cpu.iq.fu_busy_rate 0.024168 # FU busy rate (busy events/executed inst) 400system.cpu.iq.int_inst_queue_reads 31348 # Number of integer instruction queue reads 401system.cpu.iq.int_inst_queue_writes 16565 # Number of integer instruction queue writes 402system.cpu.iq.int_inst_queue_wakeup_accesses 8055 # Number of integer instruction queue wakeup accesses | 395system.cpu.iq.FU_type_0::total 8988 # Type of FU issued 396system.cpu.iq.rate 0.336088 # Inst issue rate 397system.cpu.iq.fu_busy_cnt 228 # FU busy when requested 398system.cpu.iq.fu_busy_rate 0.025367 # FU busy rate (busy events/executed inst) 399system.cpu.iq.int_inst_queue_reads 31199 # Number of integer instruction queue reads 400system.cpu.iq.int_inst_queue_writes 16508 # Number of integer instruction queue writes 401system.cpu.iq.int_inst_queue_wakeup_accesses 8093 # Number of integer instruction queue wakeup accesses |
403system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads 404system.cpu.iq.fp_inst_queue_writes 48 # Number of floating instruction queue writes 405system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses | 402system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads 403system.cpu.iq.fp_inst_queue_writes 48 # Number of floating instruction queue writes 404system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses |
406system.cpu.iq.int_alu_accesses 9091 # Number of integer alu accesses | 405system.cpu.iq.int_alu_accesses 9196 # Number of integer alu accesses |
407system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses | 406system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses |
408system.cpu.iew.lsq.thread0.forwLoads 59 # Number of loads that had data forwarded from stores | 407system.cpu.iew.lsq.thread0.forwLoads 57 # Number of loads that had data forwarded from stores |
409system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address | 408system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address |
410system.cpu.iew.lsq.thread0.squashedLoads 1570 # Number of loads squashed | 409system.cpu.iew.lsq.thread0.squashedLoads 1602 # Number of loads squashed |
411system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed | 410system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed |
412system.cpu.iew.lsq.thread0.memOrderViolation 19 # Number of memory ordering violations 413system.cpu.iew.lsq.thread0.squashedStores 667 # Number of stores squashed | 411system.cpu.iew.lsq.thread0.memOrderViolation 21 # Number of memory ordering violations 412system.cpu.iew.lsq.thread0.squashedStores 647 # Number of stores squashed |
414system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 415system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 416system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled | 413system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 414system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 415system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled |
417system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked | 416system.cpu.iew.lsq.thread0.cacheBlocked 3 # Number of times an access to memory failed due to the cache being blocked |
418system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle | 417system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle |
419system.cpu.iew.iewSquashCycles 969 # Number of cycles IEW is squashing 420system.cpu.iew.iewBlockCycles 273 # Number of cycles IEW is blocking 421system.cpu.iew.iewUnblockCycles 24 # Number of cycles IEW is unblocking 422system.cpu.iew.iewDispatchedInsts 11344 # Number of instructions dispatched to IQ 423system.cpu.iew.iewDispSquashedInsts 97 # Number of squashed instructions skipped by dispatch 424system.cpu.iew.iewDispLoadInsts 2771 # Number of dispatched load instructions 425system.cpu.iew.iewDispStoreInsts 1606 # Number of dispatched store instructions 426system.cpu.iew.iewDispNonSpecInsts 41 # Number of dispatched non-speculative instructions 427system.cpu.iew.iewIQFullEvents 15 # Number of times the IQ has become full, causing a stall | 418system.cpu.iew.iewSquashCycles 963 # Number of cycles IEW is squashing 419system.cpu.iew.iewBlockCycles 192 # Number of cycles IEW is blocking 420system.cpu.iew.iewUnblockCycles 17 # Number of cycles IEW is unblocking 421system.cpu.iew.iewDispatchedInsts 11306 # Number of instructions dispatched to IQ 422system.cpu.iew.iewDispSquashedInsts 103 # Number of squashed instructions skipped by dispatch 423system.cpu.iew.iewDispLoadInsts 2803 # Number of dispatched load instructions 424system.cpu.iew.iewDispStoreInsts 1586 # Number of dispatched store instructions 425system.cpu.iew.iewDispNonSpecInsts 40 # Number of dispatched non-speculative instructions 426system.cpu.iew.iewIQFullEvents 9 # Number of times the IQ has become full, causing a stall |
428system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall | 427system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall |
429system.cpu.iew.memOrderViolationEvents 19 # Number of memory order violations 430system.cpu.iew.predictedTakenIncorrect 101 # Number of branches that were predicted taken incorrectly 431system.cpu.iew.predictedNotTakenIncorrect 286 # Number of branches that were predicted not taken incorrectly 432system.cpu.iew.branchMispredicts 387 # Number of branch mispredicts detected at execute 433system.cpu.iew.iewExecutedInsts 8505 # Number of executed instructions 434system.cpu.iew.iewExecLoadInsts 2110 # Number of load instructions executed 435system.cpu.iew.iewExecSquashedInsts 391 # Number of squashed instructions skipped in execute | 428system.cpu.iew.memOrderViolationEvents 21 # Number of memory order violations 429system.cpu.iew.predictedTakenIncorrect 110 # Number of branches that were predicted taken incorrectly 430system.cpu.iew.predictedNotTakenIncorrect 276 # Number of branches that were predicted not taken incorrectly 431system.cpu.iew.branchMispredicts 386 # Number of branch mispredicts detected at execute 432system.cpu.iew.iewExecutedInsts 8564 # Number of executed instructions 433system.cpu.iew.iewExecLoadInsts 2136 # Number of load instructions executed 434system.cpu.iew.iewExecSquashedInsts 424 # Number of squashed instructions skipped in execute |
436system.cpu.iew.exec_swp 0 # number of swp insts executed | 435system.cpu.iew.exec_swp 0 # number of swp insts executed |
437system.cpu.iew.exec_nop 1 # number of nop insts executed 438system.cpu.iew.exec_refs 3284 # number of memory reference insts executed 439system.cpu.iew.exec_branches 1437 # Number of branches executed 440system.cpu.iew.exec_stores 1174 # Number of stores executed 441system.cpu.iew.exec_rate 0.316996 # Inst execution rate 442system.cpu.iew.wb_sent 8217 # cumulative count of insts sent to commit 443system.cpu.iew.wb_count 8071 # cumulative count of insts written-back 444system.cpu.iew.wb_producers 3897 # num instructions producing a value 445system.cpu.iew.wb_consumers 7827 # num instructions consuming a value | 436system.cpu.iew.exec_nop 0 # number of nop insts executed 437system.cpu.iew.exec_refs 3300 # number of memory reference insts executed 438system.cpu.iew.exec_branches 1446 # Number of branches executed 439system.cpu.iew.exec_stores 1164 # Number of stores executed 440system.cpu.iew.exec_rate 0.320233 # Inst execution rate 441system.cpu.iew.wb_sent 8265 # cumulative count of insts sent to commit 442system.cpu.iew.wb_count 8109 # cumulative count of insts written-back 443system.cpu.iew.wb_producers 3899 # num instructions producing a value 444system.cpu.iew.wb_consumers 7837 # num instructions consuming a value |
446system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ | 445system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ |
447system.cpu.iew.wb_rate 0.300820 # insts written-back per cycle 448system.cpu.iew.wb_fanout 0.497892 # average fanout of values written-back | 446system.cpu.iew.wb_rate 0.303220 # insts written-back per cycle 447system.cpu.iew.wb_fanout 0.497512 # average fanout of values written-back |
449system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ | 448system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ |
450system.cpu.commit.commitSquashedInsts 5615 # The number of squashed insts skipped by commit | 449system.cpu.commit.commitSquashedInsts 5577 # The number of squashed insts skipped by commit |
451system.cpu.commit.commitNonSpecStalls 38 # The number of times commit has been forced to stall to communicate backwards | 450system.cpu.commit.commitNonSpecStalls 38 # The number of times commit has been forced to stall to communicate backwards |
452system.cpu.commit.branchMispredicts 339 # The number of times a branch was mispredicted 453system.cpu.commit.committed_per_cycle::samples 12311 # Number of insts commited each cycle 454system.cpu.commit.committed_per_cycle::mean 0.465762 # Number of insts commited each cycle 455system.cpu.commit.committed_per_cycle::stdev 1.295726 # Number of insts commited each cycle | 451system.cpu.commit.branchMispredicts 332 # The number of times a branch was mispredicted 452system.cpu.commit.committed_per_cycle::samples 11953 # Number of insts commited each cycle 453system.cpu.commit.committed_per_cycle::mean 0.479712 # Number of insts commited each cycle 454system.cpu.commit.committed_per_cycle::stdev 1.312760 # Number of insts commited each cycle |
456system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle | 455system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle |
457system.cpu.commit.committed_per_cycle::0 10015 81.35% 81.35% # Number of insts commited each cycle 458system.cpu.commit.committed_per_cycle::1 1085 8.81% 90.16% # Number of insts commited each cycle 459system.cpu.commit.committed_per_cycle::2 395 3.21% 93.37% # Number of insts commited each cycle 460system.cpu.commit.committed_per_cycle::3 260 2.11% 95.48% # Number of insts commited each cycle 461system.cpu.commit.committed_per_cycle::4 181 1.47% 96.95% # Number of insts commited each cycle 462system.cpu.commit.committed_per_cycle::5 168 1.36% 98.32% # Number of insts commited each cycle 463system.cpu.commit.committed_per_cycle::6 52 0.42% 98.74% # Number of insts commited each cycle 464system.cpu.commit.committed_per_cycle::7 37 0.30% 99.04% # Number of insts commited each cycle 465system.cpu.commit.committed_per_cycle::8 118 0.96% 100.00% # Number of insts commited each cycle | 456system.cpu.commit.committed_per_cycle::0 9663 80.84% 80.84% # Number of insts commited each cycle 457system.cpu.commit.committed_per_cycle::1 1075 8.99% 89.84% # Number of insts commited each cycle 458system.cpu.commit.committed_per_cycle::2 398 3.33% 93.16% # Number of insts commited each cycle 459system.cpu.commit.committed_per_cycle::3 258 2.16% 95.32% # Number of insts commited each cycle 460system.cpu.commit.committed_per_cycle::4 183 1.53% 96.85% # Number of insts commited each cycle 461system.cpu.commit.committed_per_cycle::5 172 1.44% 98.29% # Number of insts commited each cycle 462system.cpu.commit.committed_per_cycle::6 50 0.42% 98.71% # Number of insts commited each cycle 463system.cpu.commit.committed_per_cycle::7 35 0.29% 99.00% # Number of insts commited each cycle 464system.cpu.commit.committed_per_cycle::8 119 1.00% 100.00% # Number of insts commited each cycle |
466system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 467system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 468system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle | 465system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 466system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 467system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle |
469system.cpu.commit.committed_per_cycle::total 12311 # Number of insts commited each cycle | 468system.cpu.commit.committed_per_cycle::total 11953 # Number of insts commited each cycle |
470system.cpu.commit.committedInsts 4596 # Number of instructions committed 471system.cpu.commit.committedOps 5734 # Number of ops (including micro ops) committed 472system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 473system.cpu.commit.refs 2140 # Number of memory references committed 474system.cpu.commit.loads 1201 # Number of loads committed 475system.cpu.commit.membars 12 # Number of memory barriers committed 476system.cpu.commit.branches 1008 # Number of branches committed 477system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. 478system.cpu.commit.int_insts 4980 # Number of committed integer instructions. 479system.cpu.commit.function_calls 82 # Number of function calls committed. | 469system.cpu.commit.committedInsts 4596 # Number of instructions committed 470system.cpu.commit.committedOps 5734 # Number of ops (including micro ops) committed 471system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 472system.cpu.commit.refs 2140 # Number of memory references committed 473system.cpu.commit.loads 1201 # Number of loads committed 474system.cpu.commit.membars 12 # Number of memory barriers committed 475system.cpu.commit.branches 1008 # Number of branches committed 476system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. 477system.cpu.commit.int_insts 4980 # Number of committed integer instructions. 478system.cpu.commit.function_calls 82 # Number of function calls committed. |
480system.cpu.commit.bw_lim_events 118 # number cycles where commit BW limit reached | 479system.cpu.commit.bw_lim_events 119 # number cycles where commit BW limit reached |
481system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits | 480system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits |
482system.cpu.rob.rob_reads 23385 # The number of ROB reads 483system.cpu.rob.rob_writes 23680 # The number of ROB writes 484system.cpu.timesIdled 222 # Number of times that the entire CPU went into an idle state and unscheduled itself 485system.cpu.idleCycles 13551 # Total number of cycles that the CPU has spent unscheduled due to idling | 481system.cpu.rob.rob_reads 22988 # The number of ROB reads 482system.cpu.rob.rob_writes 23599 # The number of ROB writes 483system.cpu.timesIdled 223 # Number of times that the entire CPU went into an idle state and unscheduled itself 484system.cpu.idleCycles 13828 # Total number of cycles that the CPU has spent unscheduled due to idling |
486system.cpu.committedInsts 4596 # Number of Instructions Simulated 487system.cpu.committedOps 5734 # Number of Ops (including micro ops) Simulated 488system.cpu.committedInsts_total 4596 # Number of Instructions Simulated | 485system.cpu.committedInsts 4596 # Number of Instructions Simulated 486system.cpu.committedOps 5734 # Number of Ops (including micro ops) Simulated 487system.cpu.committedInsts_total 4596 # Number of Instructions Simulated |
489system.cpu.cpi 5.837685 # CPI: Cycles Per Instruction 490system.cpu.cpi_total 5.837685 # CPI: Total CPI of All Threads 491system.cpu.ipc 0.171301 # IPC: Instructions Per Cycle 492system.cpu.ipc_total 0.171301 # IPC: Total IPC of All Threads 493system.cpu.int_regfile_reads 39120 # number of integer regfile reads 494system.cpu.int_regfile_writes 7969 # number of integer regfile writes | 488system.cpu.cpi 5.818755 # CPI: Cycles Per Instruction 489system.cpu.cpi_total 5.818755 # CPI: Total CPI of All Threads 490system.cpu.ipc 0.171858 # IPC: Instructions Per Cycle 491system.cpu.ipc_total 0.171858 # IPC: Total IPC of All Threads 492system.cpu.int_regfile_reads 39369 # number of integer regfile reads 493system.cpu.int_regfile_writes 8027 # number of integer regfile writes |
495system.cpu.fp_regfile_reads 16 # number of floating regfile reads | 494system.cpu.fp_regfile_reads 16 # number of floating regfile reads |
496system.cpu.misc_regfile_reads 15172 # number of misc regfile reads | 495system.cpu.misc_regfile_reads 15007 # number of misc regfile reads |
497system.cpu.misc_regfile_writes 26 # number of misc regfile writes 498system.cpu.icache.replacements 4 # number of replacements | 496system.cpu.misc_regfile_writes 26 # number of misc regfile writes 497system.cpu.icache.replacements 4 # number of replacements |
499system.cpu.icache.tagsinuse 148.334500 # Cycle average of tags in use 500system.cpu.icache.total_refs 1570 # Total number of references to valid blocks. 501system.cpu.icache.sampled_refs 298 # Sample count of references to valid blocks. 502system.cpu.icache.avg_refs 5.268456 # Average number of references to valid blocks. | 498system.cpu.icache.tagsinuse 147.796211 # Cycle average of tags in use 499system.cpu.icache.total_refs 1601 # Total number of references to valid blocks. 500system.cpu.icache.sampled_refs 292 # Sample count of references to valid blocks. 501system.cpu.icache.avg_refs 5.482877 # Average number of references to valid blocks. |
503system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 502system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
504system.cpu.icache.occ_blocks::cpu.inst 148.334500 # Average occupied blocks per requestor 505system.cpu.icache.occ_percent::cpu.inst 0.072429 # Average percentage of cache occupancy 506system.cpu.icache.occ_percent::total 0.072429 # Average percentage of cache occupancy 507system.cpu.icache.ReadReq_hits::cpu.inst 1570 # number of ReadReq hits 508system.cpu.icache.ReadReq_hits::total 1570 # number of ReadReq hits 509system.cpu.icache.demand_hits::cpu.inst 1570 # number of demand (read+write) hits 510system.cpu.icache.demand_hits::total 1570 # number of demand (read+write) hits 511system.cpu.icache.overall_hits::cpu.inst 1570 # number of overall hits 512system.cpu.icache.overall_hits::total 1570 # number of overall hits 513system.cpu.icache.ReadReq_misses::cpu.inst 373 # number of ReadReq misses 514system.cpu.icache.ReadReq_misses::total 373 # number of ReadReq misses 515system.cpu.icache.demand_misses::cpu.inst 373 # number of demand (read+write) misses 516system.cpu.icache.demand_misses::total 373 # number of demand (read+write) misses 517system.cpu.icache.overall_misses::cpu.inst 373 # number of overall misses 518system.cpu.icache.overall_misses::total 373 # number of overall misses 519system.cpu.icache.ReadReq_miss_latency::cpu.inst 17664000 # number of ReadReq miss cycles 520system.cpu.icache.ReadReq_miss_latency::total 17664000 # number of ReadReq miss cycles 521system.cpu.icache.demand_miss_latency::cpu.inst 17664000 # number of demand (read+write) miss cycles 522system.cpu.icache.demand_miss_latency::total 17664000 # number of demand (read+write) miss cycles 523system.cpu.icache.overall_miss_latency::cpu.inst 17664000 # number of overall miss cycles 524system.cpu.icache.overall_miss_latency::total 17664000 # number of overall miss cycles 525system.cpu.icache.ReadReq_accesses::cpu.inst 1943 # number of ReadReq accesses(hits+misses) 526system.cpu.icache.ReadReq_accesses::total 1943 # number of ReadReq accesses(hits+misses) 527system.cpu.icache.demand_accesses::cpu.inst 1943 # number of demand (read+write) accesses 528system.cpu.icache.demand_accesses::total 1943 # number of demand (read+write) accesses 529system.cpu.icache.overall_accesses::cpu.inst 1943 # number of overall (read+write) accesses 530system.cpu.icache.overall_accesses::total 1943 # number of overall (read+write) accesses 531system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.191971 # miss rate for ReadReq accesses 532system.cpu.icache.ReadReq_miss_rate::total 0.191971 # miss rate for ReadReq accesses 533system.cpu.icache.demand_miss_rate::cpu.inst 0.191971 # miss rate for demand accesses 534system.cpu.icache.demand_miss_rate::total 0.191971 # miss rate for demand accesses 535system.cpu.icache.overall_miss_rate::cpu.inst 0.191971 # miss rate for overall accesses 536system.cpu.icache.overall_miss_rate::total 0.191971 # miss rate for overall accesses 537system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 47356.568365 # average ReadReq miss latency 538system.cpu.icache.ReadReq_avg_miss_latency::total 47356.568365 # average ReadReq miss latency 539system.cpu.icache.demand_avg_miss_latency::cpu.inst 47356.568365 # average overall miss latency 540system.cpu.icache.demand_avg_miss_latency::total 47356.568365 # average overall miss latency 541system.cpu.icache.overall_avg_miss_latency::cpu.inst 47356.568365 # average overall miss latency 542system.cpu.icache.overall_avg_miss_latency::total 47356.568365 # average overall miss latency | 503system.cpu.icache.occ_blocks::cpu.inst 147.796211 # Average occupied blocks per requestor 504system.cpu.icache.occ_percent::cpu.inst 0.072166 # Average percentage of cache occupancy 505system.cpu.icache.occ_percent::total 0.072166 # Average percentage of cache occupancy 506system.cpu.icache.ReadReq_hits::cpu.inst 1601 # number of ReadReq hits 507system.cpu.icache.ReadReq_hits::total 1601 # number of ReadReq hits 508system.cpu.icache.demand_hits::cpu.inst 1601 # number of demand (read+write) hits 509system.cpu.icache.demand_hits::total 1601 # number of demand (read+write) hits 510system.cpu.icache.overall_hits::cpu.inst 1601 # number of overall hits 511system.cpu.icache.overall_hits::total 1601 # number of overall hits 512system.cpu.icache.ReadReq_misses::cpu.inst 359 # number of ReadReq misses 513system.cpu.icache.ReadReq_misses::total 359 # number of ReadReq misses 514system.cpu.icache.demand_misses::cpu.inst 359 # number of demand (read+write) misses 515system.cpu.icache.demand_misses::total 359 # number of demand (read+write) misses 516system.cpu.icache.overall_misses::cpu.inst 359 # number of overall misses 517system.cpu.icache.overall_misses::total 359 # number of overall misses 518system.cpu.icache.ReadReq_miss_latency::cpu.inst 17228000 # number of ReadReq miss cycles 519system.cpu.icache.ReadReq_miss_latency::total 17228000 # number of ReadReq miss cycles 520system.cpu.icache.demand_miss_latency::cpu.inst 17228000 # number of demand (read+write) miss cycles 521system.cpu.icache.demand_miss_latency::total 17228000 # number of demand (read+write) miss cycles 522system.cpu.icache.overall_miss_latency::cpu.inst 17228000 # number of overall miss cycles 523system.cpu.icache.overall_miss_latency::total 17228000 # number of overall miss cycles 524system.cpu.icache.ReadReq_accesses::cpu.inst 1960 # number of ReadReq accesses(hits+misses) 525system.cpu.icache.ReadReq_accesses::total 1960 # number of ReadReq accesses(hits+misses) 526system.cpu.icache.demand_accesses::cpu.inst 1960 # number of demand (read+write) accesses 527system.cpu.icache.demand_accesses::total 1960 # number of demand (read+write) accesses 528system.cpu.icache.overall_accesses::cpu.inst 1960 # number of overall (read+write) accesses 529system.cpu.icache.overall_accesses::total 1960 # number of overall (read+write) accesses 530system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.183163 # miss rate for ReadReq accesses 531system.cpu.icache.ReadReq_miss_rate::total 0.183163 # miss rate for ReadReq accesses 532system.cpu.icache.demand_miss_rate::cpu.inst 0.183163 # miss rate for demand accesses 533system.cpu.icache.demand_miss_rate::total 0.183163 # miss rate for demand accesses 534system.cpu.icache.overall_miss_rate::cpu.inst 0.183163 # miss rate for overall accesses 535system.cpu.icache.overall_miss_rate::total 0.183163 # miss rate for overall accesses 536system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 47988.857939 # average ReadReq miss latency 537system.cpu.icache.ReadReq_avg_miss_latency::total 47988.857939 # average ReadReq miss latency 538system.cpu.icache.demand_avg_miss_latency::cpu.inst 47988.857939 # average overall miss latency 539system.cpu.icache.demand_avg_miss_latency::total 47988.857939 # average overall miss latency 540system.cpu.icache.overall_avg_miss_latency::cpu.inst 47988.857939 # average overall miss latency 541system.cpu.icache.overall_avg_miss_latency::total 47988.857939 # average overall miss latency |
543system.cpu.icache.blocked_cycles::no_mshrs 120 # number of cycles access was blocked 544system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 545system.cpu.icache.blocked::no_mshrs 2 # number of cycles access was blocked 546system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 547system.cpu.icache.avg_blocked_cycles::no_mshrs 60 # average number of cycles each access was blocked 548system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 549system.cpu.icache.fast_writes 0 # number of fast writes performed 550system.cpu.icache.cache_copies 0 # number of cache copies performed | 542system.cpu.icache.blocked_cycles::no_mshrs 120 # number of cycles access was blocked 543system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 544system.cpu.icache.blocked::no_mshrs 2 # number of cycles access was blocked 545system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 546system.cpu.icache.avg_blocked_cycles::no_mshrs 60 # average number of cycles each access was blocked 547system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 548system.cpu.icache.fast_writes 0 # number of fast writes performed 549system.cpu.icache.cache_copies 0 # number of cache copies performed |
551system.cpu.icache.ReadReq_mshr_hits::cpu.inst 75 # number of ReadReq MSHR hits 552system.cpu.icache.ReadReq_mshr_hits::total 75 # number of ReadReq MSHR hits 553system.cpu.icache.demand_mshr_hits::cpu.inst 75 # number of demand (read+write) MSHR hits 554system.cpu.icache.demand_mshr_hits::total 75 # number of demand (read+write) MSHR hits 555system.cpu.icache.overall_mshr_hits::cpu.inst 75 # number of overall MSHR hits 556system.cpu.icache.overall_mshr_hits::total 75 # number of overall MSHR hits 557system.cpu.icache.ReadReq_mshr_misses::cpu.inst 298 # number of ReadReq MSHR misses 558system.cpu.icache.ReadReq_mshr_misses::total 298 # number of ReadReq MSHR misses 559system.cpu.icache.demand_mshr_misses::cpu.inst 298 # number of demand (read+write) MSHR misses 560system.cpu.icache.demand_mshr_misses::total 298 # number of demand (read+write) MSHR misses 561system.cpu.icache.overall_mshr_misses::cpu.inst 298 # number of overall MSHR misses 562system.cpu.icache.overall_mshr_misses::total 298 # number of overall MSHR misses 563system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 14464500 # number of ReadReq MSHR miss cycles 564system.cpu.icache.ReadReq_mshr_miss_latency::total 14464500 # number of ReadReq MSHR miss cycles 565system.cpu.icache.demand_mshr_miss_latency::cpu.inst 14464500 # number of demand (read+write) MSHR miss cycles 566system.cpu.icache.demand_mshr_miss_latency::total 14464500 # number of demand (read+write) MSHR miss cycles 567system.cpu.icache.overall_mshr_miss_latency::cpu.inst 14464500 # number of overall MSHR miss cycles 568system.cpu.icache.overall_mshr_miss_latency::total 14464500 # number of overall MSHR miss cycles 569system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.153371 # mshr miss rate for ReadReq accesses 570system.cpu.icache.ReadReq_mshr_miss_rate::total 0.153371 # mshr miss rate for ReadReq accesses 571system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.153371 # mshr miss rate for demand accesses 572system.cpu.icache.demand_mshr_miss_rate::total 0.153371 # mshr miss rate for demand accesses 573system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.153371 # mshr miss rate for overall accesses 574system.cpu.icache.overall_mshr_miss_rate::total 0.153371 # mshr miss rate for overall accesses 575system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 48538.590604 # average ReadReq mshr miss latency 576system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 48538.590604 # average ReadReq mshr miss latency 577system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 48538.590604 # average overall mshr miss latency 578system.cpu.icache.demand_avg_mshr_miss_latency::total 48538.590604 # average overall mshr miss latency 579system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 48538.590604 # average overall mshr miss latency 580system.cpu.icache.overall_avg_mshr_miss_latency::total 48538.590604 # average overall mshr miss latency | 550system.cpu.icache.ReadReq_mshr_hits::cpu.inst 67 # number of ReadReq MSHR hits 551system.cpu.icache.ReadReq_mshr_hits::total 67 # number of ReadReq MSHR hits 552system.cpu.icache.demand_mshr_hits::cpu.inst 67 # number of demand (read+write) MSHR hits 553system.cpu.icache.demand_mshr_hits::total 67 # number of demand (read+write) MSHR hits 554system.cpu.icache.overall_mshr_hits::cpu.inst 67 # number of overall MSHR hits 555system.cpu.icache.overall_mshr_hits::total 67 # number of overall MSHR hits 556system.cpu.icache.ReadReq_mshr_misses::cpu.inst 292 # number of ReadReq MSHR misses 557system.cpu.icache.ReadReq_mshr_misses::total 292 # number of ReadReq MSHR misses 558system.cpu.icache.demand_mshr_misses::cpu.inst 292 # number of demand (read+write) MSHR misses 559system.cpu.icache.demand_mshr_misses::total 292 # number of demand (read+write) MSHR misses 560system.cpu.icache.overall_mshr_misses::cpu.inst 292 # number of overall MSHR misses 561system.cpu.icache.overall_mshr_misses::total 292 # number of overall MSHR misses 562system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 14228000 # number of ReadReq MSHR miss cycles 563system.cpu.icache.ReadReq_mshr_miss_latency::total 14228000 # number of ReadReq MSHR miss cycles 564system.cpu.icache.demand_mshr_miss_latency::cpu.inst 14228000 # number of demand (read+write) MSHR miss cycles 565system.cpu.icache.demand_mshr_miss_latency::total 14228000 # number of demand (read+write) MSHR miss cycles 566system.cpu.icache.overall_mshr_miss_latency::cpu.inst 14228000 # number of overall MSHR miss cycles 567system.cpu.icache.overall_mshr_miss_latency::total 14228000 # number of overall MSHR miss cycles 568system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.148980 # mshr miss rate for ReadReq accesses 569system.cpu.icache.ReadReq_mshr_miss_rate::total 0.148980 # mshr miss rate for ReadReq accesses 570system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.148980 # mshr miss rate for demand accesses 571system.cpu.icache.demand_mshr_miss_rate::total 0.148980 # mshr miss rate for demand accesses 572system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.148980 # mshr miss rate for overall accesses 573system.cpu.icache.overall_mshr_miss_rate::total 0.148980 # mshr miss rate for overall accesses 574system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 48726.027397 # average ReadReq mshr miss latency 575system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 48726.027397 # average ReadReq mshr miss latency 576system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 48726.027397 # average overall mshr miss latency 577system.cpu.icache.demand_avg_mshr_miss_latency::total 48726.027397 # average overall mshr miss latency 578system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 48726.027397 # average overall mshr miss latency 579system.cpu.icache.overall_avg_mshr_miss_latency::total 48726.027397 # average overall mshr miss latency |
581system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate | 580system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate |
581system.cpu.l2cache.replacements 0 # number of replacements 582system.cpu.l2cache.tagsinuse 186.102289 # Cycle average of tags in use 583system.cpu.l2cache.total_refs 40 # Total number of references to valid blocks. 584system.cpu.l2cache.sampled_refs 353 # Sample count of references to valid blocks. 585system.cpu.l2cache.avg_refs 0.113314 # Average number of references to valid blocks. 586system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 587system.cpu.l2cache.occ_blocks::cpu.inst 139.205724 # Average occupied blocks per requestor 588system.cpu.l2cache.occ_blocks::cpu.data 46.896565 # Average occupied blocks per requestor 589system.cpu.l2cache.occ_percent::cpu.inst 0.004248 # Average percentage of cache occupancy 590system.cpu.l2cache.occ_percent::cpu.data 0.001431 # Average percentage of cache occupancy 591system.cpu.l2cache.occ_percent::total 0.005679 # Average percentage of cache occupancy 592system.cpu.l2cache.ReadReq_hits::cpu.inst 20 # number of ReadReq hits 593system.cpu.l2cache.ReadReq_hits::cpu.data 20 # number of ReadReq hits 594system.cpu.l2cache.ReadReq_hits::total 40 # number of ReadReq hits 595system.cpu.l2cache.demand_hits::cpu.inst 20 # number of demand (read+write) hits 596system.cpu.l2cache.demand_hits::cpu.data 20 # number of demand (read+write) hits 597system.cpu.l2cache.demand_hits::total 40 # number of demand (read+write) hits 598system.cpu.l2cache.overall_hits::cpu.inst 20 # number of overall hits 599system.cpu.l2cache.overall_hits::cpu.data 20 # number of overall hits 600system.cpu.l2cache.overall_hits::total 40 # number of overall hits 601system.cpu.l2cache.ReadReq_misses::cpu.inst 272 # number of ReadReq misses 602system.cpu.l2cache.ReadReq_misses::cpu.data 86 # number of ReadReq misses 603system.cpu.l2cache.ReadReq_misses::total 358 # number of ReadReq misses 604system.cpu.l2cache.ReadExReq_misses::cpu.data 41 # number of ReadExReq misses 605system.cpu.l2cache.ReadExReq_misses::total 41 # number of ReadExReq misses 606system.cpu.l2cache.demand_misses::cpu.inst 272 # number of demand (read+write) misses 607system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses 608system.cpu.l2cache.demand_misses::total 399 # number of demand (read+write) misses 609system.cpu.l2cache.overall_misses::cpu.inst 272 # number of overall misses 610system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses 611system.cpu.l2cache.overall_misses::total 399 # number of overall misses 612system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 13735000 # number of ReadReq miss cycles 613system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4675000 # number of ReadReq miss cycles 614system.cpu.l2cache.ReadReq_miss_latency::total 18410000 # number of ReadReq miss cycles 615system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2271500 # number of ReadExReq miss cycles 616system.cpu.l2cache.ReadExReq_miss_latency::total 2271500 # number of ReadExReq miss cycles 617system.cpu.l2cache.demand_miss_latency::cpu.inst 13735000 # number of demand (read+write) miss cycles 618system.cpu.l2cache.demand_miss_latency::cpu.data 6946500 # number of demand (read+write) miss cycles 619system.cpu.l2cache.demand_miss_latency::total 20681500 # number of demand (read+write) miss cycles 620system.cpu.l2cache.overall_miss_latency::cpu.inst 13735000 # number of overall miss cycles 621system.cpu.l2cache.overall_miss_latency::cpu.data 6946500 # number of overall miss cycles 622system.cpu.l2cache.overall_miss_latency::total 20681500 # number of overall miss cycles 623system.cpu.l2cache.ReadReq_accesses::cpu.inst 292 # number of ReadReq accesses(hits+misses) 624system.cpu.l2cache.ReadReq_accesses::cpu.data 106 # number of ReadReq accesses(hits+misses) 625system.cpu.l2cache.ReadReq_accesses::total 398 # number of ReadReq accesses(hits+misses) 626system.cpu.l2cache.ReadExReq_accesses::cpu.data 41 # number of ReadExReq accesses(hits+misses) 627system.cpu.l2cache.ReadExReq_accesses::total 41 # number of ReadExReq accesses(hits+misses) 628system.cpu.l2cache.demand_accesses::cpu.inst 292 # number of demand (read+write) accesses 629system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses 630system.cpu.l2cache.demand_accesses::total 439 # number of demand (read+write) accesses 631system.cpu.l2cache.overall_accesses::cpu.inst 292 # number of overall (read+write) accesses 632system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses 633system.cpu.l2cache.overall_accesses::total 439 # number of overall (read+write) accesses 634system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.931507 # miss rate for ReadReq accesses 635system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.811321 # miss rate for ReadReq accesses 636system.cpu.l2cache.ReadReq_miss_rate::total 0.899497 # miss rate for ReadReq accesses 637system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 638system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 639system.cpu.l2cache.demand_miss_rate::cpu.inst 0.931507 # miss rate for demand accesses 640system.cpu.l2cache.demand_miss_rate::cpu.data 0.863946 # miss rate for demand accesses 641system.cpu.l2cache.demand_miss_rate::total 0.908884 # miss rate for demand accesses 642system.cpu.l2cache.overall_miss_rate::cpu.inst 0.931507 # miss rate for overall accesses 643system.cpu.l2cache.overall_miss_rate::cpu.data 0.863946 # miss rate for overall accesses 644system.cpu.l2cache.overall_miss_rate::total 0.908884 # miss rate for overall accesses 645system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 50496.323529 # average ReadReq miss latency 646system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 54360.465116 # average ReadReq miss latency 647system.cpu.l2cache.ReadReq_avg_miss_latency::total 51424.581006 # average ReadReq miss latency 648system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 55402.439024 # average ReadExReq miss latency 649system.cpu.l2cache.ReadExReq_avg_miss_latency::total 55402.439024 # average ReadExReq miss latency 650system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 50496.323529 # average overall miss latency 651system.cpu.l2cache.demand_avg_miss_latency::cpu.data 54696.850394 # average overall miss latency 652system.cpu.l2cache.demand_avg_miss_latency::total 51833.333333 # average overall miss latency 653system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 50496.323529 # average overall miss latency 654system.cpu.l2cache.overall_avg_miss_latency::cpu.data 54696.850394 # average overall miss latency 655system.cpu.l2cache.overall_avg_miss_latency::total 51833.333333 # average overall miss latency 656system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 657system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 658system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 659system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 660system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 661system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 662system.cpu.l2cache.fast_writes 0 # number of fast writes performed 663system.cpu.l2cache.cache_copies 0 # number of cache copies performed 664system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 5 # number of ReadReq MSHR hits 665system.cpu.l2cache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits 666system.cpu.l2cache.demand_mshr_hits::cpu.data 5 # number of demand (read+write) MSHR hits 667system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits 668system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits 669system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits 670system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 272 # number of ReadReq MSHR misses 671system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 81 # number of ReadReq MSHR misses 672system.cpu.l2cache.ReadReq_mshr_misses::total 353 # number of ReadReq MSHR misses 673system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 41 # number of ReadExReq MSHR misses 674system.cpu.l2cache.ReadExReq_mshr_misses::total 41 # number of ReadExReq MSHR misses 675system.cpu.l2cache.demand_mshr_misses::cpu.inst 272 # number of demand (read+write) MSHR misses 676system.cpu.l2cache.demand_mshr_misses::cpu.data 122 # number of demand (read+write) MSHR misses 677system.cpu.l2cache.demand_mshr_misses::total 394 # number of demand (read+write) MSHR misses 678system.cpu.l2cache.overall_mshr_misses::cpu.inst 272 # number of overall MSHR misses 679system.cpu.l2cache.overall_mshr_misses::cpu.data 122 # number of overall MSHR misses 680system.cpu.l2cache.overall_mshr_misses::total 394 # number of overall MSHR misses 681system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10319402 # number of ReadReq MSHR miss cycles 682system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3455064 # number of ReadReq MSHR miss cycles 683system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13774466 # number of ReadReq MSHR miss cycles 684system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1764540 # number of ReadExReq MSHR miss cycles 685system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1764540 # number of ReadExReq MSHR miss cycles 686system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10319402 # number of demand (read+write) MSHR miss cycles 687system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5219604 # number of demand (read+write) MSHR miss cycles 688system.cpu.l2cache.demand_mshr_miss_latency::total 15539006 # number of demand (read+write) MSHR miss cycles 689system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10319402 # number of overall MSHR miss cycles 690system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5219604 # number of overall MSHR miss cycles 691system.cpu.l2cache.overall_mshr_miss_latency::total 15539006 # number of overall MSHR miss cycles 692system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.931507 # mshr miss rate for ReadReq accesses 693system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.764151 # mshr miss rate for ReadReq accesses 694system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.886935 # mshr miss rate for ReadReq accesses 695system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 696system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 697system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.931507 # mshr miss rate for demand accesses 698system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for demand accesses 699system.cpu.l2cache.demand_mshr_miss_rate::total 0.897494 # mshr miss rate for demand accesses 700system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.931507 # mshr miss rate for overall accesses 701system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for overall accesses 702system.cpu.l2cache.overall_mshr_miss_rate::total 0.897494 # mshr miss rate for overall accesses 703system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37938.977941 # average ReadReq mshr miss latency 704system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42655.111111 # average ReadReq mshr miss latency 705system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 39021.150142 # average ReadReq mshr miss latency 706system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 43037.560976 # average ReadExReq mshr miss latency 707system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 43037.560976 # average ReadExReq mshr miss latency 708system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37938.977941 # average overall mshr miss latency 709system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42783.639344 # average overall mshr miss latency 710system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39439.101523 # average overall mshr miss latency 711system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37938.977941 # average overall mshr miss latency 712system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42783.639344 # average overall mshr miss latency 713system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39439.101523 # average overall mshr miss latency 714system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate |
|
582system.cpu.dcache.replacements 0 # number of replacements | 715system.cpu.dcache.replacements 0 # number of replacements |
583system.cpu.dcache.tagsinuse 86.306986 # Cycle average of tags in use 584system.cpu.dcache.total_refs 2349 # Total number of references to valid blocks. 585system.cpu.dcache.sampled_refs 147 # Sample count of references to valid blocks. 586system.cpu.dcache.avg_refs 15.979592 # Average number of references to valid blocks. | 716system.cpu.dcache.tagsinuse 86.861870 # Cycle average of tags in use 717system.cpu.dcache.total_refs 2396 # Total number of references to valid blocks. 718system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks. 719system.cpu.dcache.avg_refs 16.410959 # Average number of references to valid blocks. |
587system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 720system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
588system.cpu.dcache.occ_blocks::cpu.data 86.306986 # Average occupied blocks per requestor 589system.cpu.dcache.occ_percent::cpu.data 0.021071 # Average percentage of cache occupancy 590system.cpu.dcache.occ_percent::total 0.021071 # Average percentage of cache occupancy 591system.cpu.dcache.ReadReq_hits::cpu.data 1728 # number of ReadReq hits 592system.cpu.dcache.ReadReq_hits::total 1728 # number of ReadReq hits 593system.cpu.dcache.WriteReq_hits::cpu.data 596 # number of WriteReq hits 594system.cpu.dcache.WriteReq_hits::total 596 # number of WriteReq hits | 721system.cpu.dcache.occ_blocks::cpu.data 86.861870 # Average occupied blocks per requestor 722system.cpu.dcache.occ_percent::cpu.data 0.021207 # Average percentage of cache occupancy 723system.cpu.dcache.occ_percent::total 0.021207 # Average percentage of cache occupancy 724system.cpu.dcache.ReadReq_hits::cpu.data 1765 # number of ReadReq hits 725system.cpu.dcache.ReadReq_hits::total 1765 # number of ReadReq hits 726system.cpu.dcache.WriteReq_hits::cpu.data 606 # number of WriteReq hits 727system.cpu.dcache.WriteReq_hits::total 606 # number of WriteReq hits |
595system.cpu.dcache.LoadLockedReq_hits::cpu.data 13 # number of LoadLockedReq hits 596system.cpu.dcache.LoadLockedReq_hits::total 13 # number of LoadLockedReq hits 597system.cpu.dcache.StoreCondReq_hits::cpu.data 12 # number of StoreCondReq hits 598system.cpu.dcache.StoreCondReq_hits::total 12 # number of StoreCondReq hits | 728system.cpu.dcache.LoadLockedReq_hits::cpu.data 13 # number of LoadLockedReq hits 729system.cpu.dcache.LoadLockedReq_hits::total 13 # number of LoadLockedReq hits 730system.cpu.dcache.StoreCondReq_hits::cpu.data 12 # number of StoreCondReq hits 731system.cpu.dcache.StoreCondReq_hits::total 12 # number of StoreCondReq hits |
599system.cpu.dcache.demand_hits::cpu.data 2324 # number of demand (read+write) hits 600system.cpu.dcache.demand_hits::total 2324 # number of demand (read+write) hits 601system.cpu.dcache.overall_hits::cpu.data 2324 # number of overall hits 602system.cpu.dcache.overall_hits::total 2324 # number of overall hits 603system.cpu.dcache.ReadReq_misses::cpu.data 201 # number of ReadReq misses 604system.cpu.dcache.ReadReq_misses::total 201 # number of ReadReq misses 605system.cpu.dcache.WriteReq_misses::cpu.data 317 # number of WriteReq misses 606system.cpu.dcache.WriteReq_misses::total 317 # number of WriteReq misses | 732system.cpu.dcache.demand_hits::cpu.data 2371 # number of demand (read+write) hits 733system.cpu.dcache.demand_hits::total 2371 # number of demand (read+write) hits 734system.cpu.dcache.overall_hits::cpu.data 2371 # number of overall hits 735system.cpu.dcache.overall_hits::total 2371 # number of overall hits 736system.cpu.dcache.ReadReq_misses::cpu.data 191 # number of ReadReq misses 737system.cpu.dcache.ReadReq_misses::total 191 # number of ReadReq misses 738system.cpu.dcache.WriteReq_misses::cpu.data 307 # number of WriteReq misses 739system.cpu.dcache.WriteReq_misses::total 307 # number of WriteReq misses |
607system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 608system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses | 740system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 741system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses |
609system.cpu.dcache.demand_misses::cpu.data 518 # number of demand (read+write) misses 610system.cpu.dcache.demand_misses::total 518 # number of demand (read+write) misses 611system.cpu.dcache.overall_misses::cpu.data 518 # number of overall misses 612system.cpu.dcache.overall_misses::total 518 # number of overall misses 613system.cpu.dcache.ReadReq_miss_latency::cpu.data 8747500 # number of ReadReq miss cycles 614system.cpu.dcache.ReadReq_miss_latency::total 8747500 # number of ReadReq miss cycles 615system.cpu.dcache.WriteReq_miss_latency::cpu.data 15091000 # number of WriteReq miss cycles 616system.cpu.dcache.WriteReq_miss_latency::total 15091000 # number of WriteReq miss cycles | 742system.cpu.dcache.demand_misses::cpu.data 498 # number of demand (read+write) misses 743system.cpu.dcache.demand_misses::total 498 # number of demand (read+write) misses 744system.cpu.dcache.overall_misses::cpu.data 498 # number of overall misses 745system.cpu.dcache.overall_misses::total 498 # number of overall misses 746system.cpu.dcache.ReadReq_miss_latency::cpu.data 8138000 # number of ReadReq miss cycles 747system.cpu.dcache.ReadReq_miss_latency::total 8138000 # number of ReadReq miss cycles 748system.cpu.dcache.WriteReq_miss_latency::cpu.data 14907500 # number of WriteReq miss cycles 749system.cpu.dcache.WriteReq_miss_latency::total 14907500 # number of WriteReq miss cycles |
617system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 87500 # number of LoadLockedReq miss cycles 618system.cpu.dcache.LoadLockedReq_miss_latency::total 87500 # number of LoadLockedReq miss cycles | 750system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 87500 # number of LoadLockedReq miss cycles 751system.cpu.dcache.LoadLockedReq_miss_latency::total 87500 # number of LoadLockedReq miss cycles |
619system.cpu.dcache.demand_miss_latency::cpu.data 23838500 # number of demand (read+write) miss cycles 620system.cpu.dcache.demand_miss_latency::total 23838500 # number of demand (read+write) miss cycles 621system.cpu.dcache.overall_miss_latency::cpu.data 23838500 # number of overall miss cycles 622system.cpu.dcache.overall_miss_latency::total 23838500 # number of overall miss cycles 623system.cpu.dcache.ReadReq_accesses::cpu.data 1929 # number of ReadReq accesses(hits+misses) 624system.cpu.dcache.ReadReq_accesses::total 1929 # number of ReadReq accesses(hits+misses) | 752system.cpu.dcache.demand_miss_latency::cpu.data 23045500 # number of demand (read+write) miss cycles 753system.cpu.dcache.demand_miss_latency::total 23045500 # number of demand (read+write) miss cycles 754system.cpu.dcache.overall_miss_latency::cpu.data 23045500 # number of overall miss cycles 755system.cpu.dcache.overall_miss_latency::total 23045500 # number of overall miss cycles 756system.cpu.dcache.ReadReq_accesses::cpu.data 1956 # number of ReadReq accesses(hits+misses) 757system.cpu.dcache.ReadReq_accesses::total 1956 # number of ReadReq accesses(hits+misses) |
625system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses) 626system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses) 627system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15 # number of LoadLockedReq accesses(hits+misses) 628system.cpu.dcache.LoadLockedReq_accesses::total 15 # number of LoadLockedReq accesses(hits+misses) 629system.cpu.dcache.StoreCondReq_accesses::cpu.data 12 # number of StoreCondReq accesses(hits+misses) 630system.cpu.dcache.StoreCondReq_accesses::total 12 # number of StoreCondReq accesses(hits+misses) | 758system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses) 759system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses) 760system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15 # number of LoadLockedReq accesses(hits+misses) 761system.cpu.dcache.LoadLockedReq_accesses::total 15 # number of LoadLockedReq accesses(hits+misses) 762system.cpu.dcache.StoreCondReq_accesses::cpu.data 12 # number of StoreCondReq accesses(hits+misses) 763system.cpu.dcache.StoreCondReq_accesses::total 12 # number of StoreCondReq accesses(hits+misses) |
631system.cpu.dcache.demand_accesses::cpu.data 2842 # number of demand (read+write) accesses 632system.cpu.dcache.demand_accesses::total 2842 # number of demand (read+write) accesses 633system.cpu.dcache.overall_accesses::cpu.data 2842 # number of overall (read+write) accesses 634system.cpu.dcache.overall_accesses::total 2842 # number of overall (read+write) accesses 635system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.104199 # miss rate for ReadReq accesses 636system.cpu.dcache.ReadReq_miss_rate::total 0.104199 # miss rate for ReadReq accesses 637system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.347207 # miss rate for WriteReq accesses 638system.cpu.dcache.WriteReq_miss_rate::total 0.347207 # miss rate for WriteReq accesses | 764system.cpu.dcache.demand_accesses::cpu.data 2869 # number of demand (read+write) accesses 765system.cpu.dcache.demand_accesses::total 2869 # number of demand (read+write) accesses 766system.cpu.dcache.overall_accesses::cpu.data 2869 # number of overall (read+write) accesses 767system.cpu.dcache.overall_accesses::total 2869 # number of overall (read+write) accesses 768system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.097648 # miss rate for ReadReq accesses 769system.cpu.dcache.ReadReq_miss_rate::total 0.097648 # miss rate for ReadReq accesses 770system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.336254 # miss rate for WriteReq accesses 771system.cpu.dcache.WriteReq_miss_rate::total 0.336254 # miss rate for WriteReq accesses |
639system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.133333 # miss rate for LoadLockedReq accesses 640system.cpu.dcache.LoadLockedReq_miss_rate::total 0.133333 # miss rate for LoadLockedReq accesses | 772system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.133333 # miss rate for LoadLockedReq accesses 773system.cpu.dcache.LoadLockedReq_miss_rate::total 0.133333 # miss rate for LoadLockedReq accesses |
641system.cpu.dcache.demand_miss_rate::cpu.data 0.182266 # miss rate for demand accesses 642system.cpu.dcache.demand_miss_rate::total 0.182266 # miss rate for demand accesses 643system.cpu.dcache.overall_miss_rate::cpu.data 0.182266 # miss rate for overall accesses 644system.cpu.dcache.overall_miss_rate::total 0.182266 # miss rate for overall accesses 645system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 43519.900498 # average ReadReq miss latency 646system.cpu.dcache.ReadReq_avg_miss_latency::total 43519.900498 # average ReadReq miss latency 647system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 47605.678233 # average WriteReq miss latency 648system.cpu.dcache.WriteReq_avg_miss_latency::total 47605.678233 # average WriteReq miss latency | 774system.cpu.dcache.demand_miss_rate::cpu.data 0.173580 # miss rate for demand accesses 775system.cpu.dcache.demand_miss_rate::total 0.173580 # miss rate for demand accesses 776system.cpu.dcache.overall_miss_rate::cpu.data 0.173580 # miss rate for overall accesses 777system.cpu.dcache.overall_miss_rate::total 0.173580 # miss rate for overall accesses 778system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 42607.329843 # average ReadReq miss latency 779system.cpu.dcache.ReadReq_avg_miss_latency::total 42607.329843 # average ReadReq miss latency 780system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48558.631922 # average WriteReq miss latency 781system.cpu.dcache.WriteReq_avg_miss_latency::total 48558.631922 # average WriteReq miss latency |
649system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 43750 # average LoadLockedReq miss latency 650system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 43750 # average LoadLockedReq miss latency | 782system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 43750 # average LoadLockedReq miss latency 783system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 43750 # average LoadLockedReq miss latency |
651system.cpu.dcache.demand_avg_miss_latency::cpu.data 46020.270270 # average overall miss latency 652system.cpu.dcache.demand_avg_miss_latency::total 46020.270270 # average overall miss latency 653system.cpu.dcache.overall_avg_miss_latency::cpu.data 46020.270270 # average overall miss latency 654system.cpu.dcache.overall_avg_miss_latency::total 46020.270270 # average overall miss latency 655system.cpu.dcache.blocked_cycles::no_mshrs 7 # number of cycles access was blocked | 784system.cpu.dcache.demand_avg_miss_latency::cpu.data 46276.104418 # average overall miss latency 785system.cpu.dcache.demand_avg_miss_latency::total 46276.104418 # average overall miss latency 786system.cpu.dcache.overall_avg_miss_latency::cpu.data 46276.104418 # average overall miss latency 787system.cpu.dcache.overall_avg_miss_latency::total 46276.104418 # average overall miss latency 788system.cpu.dcache.blocked_cycles::no_mshrs 63 # number of cycles access was blocked |
656system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked | 789system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked |
657system.cpu.dcache.blocked::no_mshrs 1 # number of cycles access was blocked | 790system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked |
658system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked | 791system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked |
659system.cpu.dcache.avg_blocked_cycles::no_mshrs 7 # average number of cycles each access was blocked | 792system.cpu.dcache.avg_blocked_cycles::no_mshrs 21 # average number of cycles each access was blocked |
660system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 661system.cpu.dcache.fast_writes 0 # number of fast writes performed 662system.cpu.dcache.cache_copies 0 # number of cache copies performed | 793system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 794system.cpu.dcache.fast_writes 0 # number of fast writes performed 795system.cpu.dcache.cache_copies 0 # number of cache copies performed |
663system.cpu.dcache.ReadReq_mshr_hits::cpu.data 95 # number of ReadReq MSHR hits 664system.cpu.dcache.ReadReq_mshr_hits::total 95 # number of ReadReq MSHR hits 665system.cpu.dcache.WriteReq_mshr_hits::cpu.data 275 # number of WriteReq MSHR hits 666system.cpu.dcache.WriteReq_mshr_hits::total 275 # number of WriteReq MSHR hits | 796system.cpu.dcache.ReadReq_mshr_hits::cpu.data 85 # number of ReadReq MSHR hits 797system.cpu.dcache.ReadReq_mshr_hits::total 85 # number of ReadReq MSHR hits 798system.cpu.dcache.WriteReq_mshr_hits::cpu.data 266 # number of WriteReq MSHR hits 799system.cpu.dcache.WriteReq_mshr_hits::total 266 # number of WriteReq MSHR hits |
667system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 668system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits | 800system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 801system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits |
669system.cpu.dcache.demand_mshr_hits::cpu.data 370 # number of demand (read+write) MSHR hits 670system.cpu.dcache.demand_mshr_hits::total 370 # number of demand (read+write) MSHR hits 671system.cpu.dcache.overall_mshr_hits::cpu.data 370 # number of overall MSHR hits 672system.cpu.dcache.overall_mshr_hits::total 370 # number of overall MSHR hits | 802system.cpu.dcache.demand_mshr_hits::cpu.data 351 # number of demand (read+write) MSHR hits 803system.cpu.dcache.demand_mshr_hits::total 351 # number of demand (read+write) MSHR hits 804system.cpu.dcache.overall_mshr_hits::cpu.data 351 # number of overall MSHR hits 805system.cpu.dcache.overall_mshr_hits::total 351 # number of overall MSHR hits |
673system.cpu.dcache.ReadReq_mshr_misses::cpu.data 106 # number of ReadReq MSHR misses 674system.cpu.dcache.ReadReq_mshr_misses::total 106 # number of ReadReq MSHR misses | 806system.cpu.dcache.ReadReq_mshr_misses::cpu.data 106 # number of ReadReq MSHR misses 807system.cpu.dcache.ReadReq_mshr_misses::total 106 # number of ReadReq MSHR misses |
675system.cpu.dcache.WriteReq_mshr_misses::cpu.data 42 # number of WriteReq MSHR misses 676system.cpu.dcache.WriteReq_mshr_misses::total 42 # number of WriteReq MSHR misses 677system.cpu.dcache.demand_mshr_misses::cpu.data 148 # number of demand (read+write) MSHR misses 678system.cpu.dcache.demand_mshr_misses::total 148 # number of demand (read+write) MSHR misses 679system.cpu.dcache.overall_mshr_misses::cpu.data 148 # number of overall MSHR misses 680system.cpu.dcache.overall_mshr_misses::total 148 # number of overall MSHR misses 681system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4906000 # number of ReadReq MSHR miss cycles 682system.cpu.dcache.ReadReq_mshr_miss_latency::total 4906000 # number of ReadReq MSHR miss cycles 683system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2418500 # number of WriteReq MSHR miss cycles 684system.cpu.dcache.WriteReq_mshr_miss_latency::total 2418500 # number of WriteReq MSHR miss cycles 685system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7324500 # number of demand (read+write) MSHR miss cycles 686system.cpu.dcache.demand_mshr_miss_latency::total 7324500 # number of demand (read+write) MSHR miss cycles 687system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7324500 # number of overall MSHR miss cycles 688system.cpu.dcache.overall_mshr_miss_latency::total 7324500 # number of overall MSHR miss cycles 689system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054951 # mshr miss rate for ReadReq accesses 690system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054951 # mshr miss rate for ReadReq accesses 691system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046002 # mshr miss rate for WriteReq accesses 692system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046002 # mshr miss rate for WriteReq accesses 693system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.052076 # mshr miss rate for demand accesses 694system.cpu.dcache.demand_mshr_miss_rate::total 0.052076 # mshr miss rate for demand accesses 695system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.052076 # mshr miss rate for overall accesses 696system.cpu.dcache.overall_mshr_miss_rate::total 0.052076 # mshr miss rate for overall accesses 697system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 46283.018868 # average ReadReq mshr miss latency 698system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 46283.018868 # average ReadReq mshr miss latency 699system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 57583.333333 # average WriteReq mshr miss latency 700system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 57583.333333 # average WriteReq mshr miss latency 701system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 49489.864865 # average overall mshr miss latency 702system.cpu.dcache.demand_avg_mshr_miss_latency::total 49489.864865 # average overall mshr miss latency 703system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 49489.864865 # average overall mshr miss latency 704system.cpu.dcache.overall_avg_mshr_miss_latency::total 49489.864865 # average overall mshr miss latency | 808system.cpu.dcache.WriteReq_mshr_misses::cpu.data 41 # number of WriteReq MSHR misses 809system.cpu.dcache.WriteReq_mshr_misses::total 41 # number of WriteReq MSHR misses 810system.cpu.dcache.demand_mshr_misses::cpu.data 147 # number of demand (read+write) MSHR misses 811system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses 812system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses 813system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses 814system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4925000 # number of ReadReq MSHR miss cycles 815system.cpu.dcache.ReadReq_mshr_miss_latency::total 4925000 # number of ReadReq MSHR miss cycles 816system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2313500 # number of WriteReq MSHR miss cycles 817system.cpu.dcache.WriteReq_mshr_miss_latency::total 2313500 # number of WriteReq MSHR miss cycles 818system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7238500 # number of demand (read+write) MSHR miss cycles 819system.cpu.dcache.demand_mshr_miss_latency::total 7238500 # number of demand (read+write) MSHR miss cycles 820system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7238500 # number of overall MSHR miss cycles 821system.cpu.dcache.overall_mshr_miss_latency::total 7238500 # number of overall MSHR miss cycles 822system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054192 # mshr miss rate for ReadReq accesses 823system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054192 # mshr miss rate for ReadReq accesses 824system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.044907 # mshr miss rate for WriteReq accesses 825system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.044907 # mshr miss rate for WriteReq accesses 826system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.051237 # mshr miss rate for demand accesses 827system.cpu.dcache.demand_mshr_miss_rate::total 0.051237 # mshr miss rate for demand accesses 828system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.051237 # mshr miss rate for overall accesses 829system.cpu.dcache.overall_mshr_miss_rate::total 0.051237 # mshr miss rate for overall accesses 830system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 46462.264151 # average ReadReq mshr miss latency 831system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 46462.264151 # average ReadReq mshr miss latency 832system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 56426.829268 # average WriteReq mshr miss latency 833system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 56426.829268 # average WriteReq mshr miss latency 834system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 49241.496599 # average overall mshr miss latency 835system.cpu.dcache.demand_avg_mshr_miss_latency::total 49241.496599 # average overall mshr miss latency 836system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 49241.496599 # average overall mshr miss latency 837system.cpu.dcache.overall_avg_mshr_miss_latency::total 49241.496599 # average overall mshr miss latency |
705system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate | 838system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate |
706system.cpu.l2cache.replacements 0 # number of replacements 707system.cpu.l2cache.tagsinuse 186.094427 # Cycle average of tags in use 708system.cpu.l2cache.total_refs 41 # Total number of references to valid blocks. 709system.cpu.l2cache.sampled_refs 358 # Sample count of references to valid blocks. 710system.cpu.l2cache.avg_refs 0.114525 # Average number of references to valid blocks. 711system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 712system.cpu.l2cache.occ_blocks::cpu.inst 140.048248 # Average occupied blocks per requestor 713system.cpu.l2cache.occ_blocks::cpu.data 46.046179 # Average occupied blocks per requestor 714system.cpu.l2cache.occ_percent::cpu.inst 0.004274 # Average percentage of cache occupancy 715system.cpu.l2cache.occ_percent::cpu.data 0.001405 # Average percentage of cache occupancy 716system.cpu.l2cache.occ_percent::total 0.005679 # Average percentage of cache occupancy 717system.cpu.l2cache.ReadReq_hits::cpu.inst 20 # number of ReadReq hits 718system.cpu.l2cache.ReadReq_hits::cpu.data 21 # number of ReadReq hits 719system.cpu.l2cache.ReadReq_hits::total 41 # number of ReadReq hits 720system.cpu.l2cache.demand_hits::cpu.inst 20 # number of demand (read+write) hits 721system.cpu.l2cache.demand_hits::cpu.data 21 # number of demand (read+write) hits 722system.cpu.l2cache.demand_hits::total 41 # number of demand (read+write) hits 723system.cpu.l2cache.overall_hits::cpu.inst 20 # number of overall hits 724system.cpu.l2cache.overall_hits::cpu.data 21 # number of overall hits 725system.cpu.l2cache.overall_hits::total 41 # number of overall hits 726system.cpu.l2cache.ReadReq_misses::cpu.inst 278 # number of ReadReq misses 727system.cpu.l2cache.ReadReq_misses::cpu.data 85 # number of ReadReq misses 728system.cpu.l2cache.ReadReq_misses::total 363 # number of ReadReq misses 729system.cpu.l2cache.ReadExReq_misses::cpu.data 42 # number of ReadExReq misses 730system.cpu.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses 731system.cpu.l2cache.demand_misses::cpu.inst 278 # number of demand (read+write) misses 732system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses 733system.cpu.l2cache.demand_misses::total 405 # number of demand (read+write) misses 734system.cpu.l2cache.overall_misses::cpu.inst 278 # number of overall misses 735system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses 736system.cpu.l2cache.overall_misses::total 405 # number of overall misses 737system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 13965500 # number of ReadReq miss cycles 738system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4578500 # number of ReadReq miss cycles 739system.cpu.l2cache.ReadReq_miss_latency::total 18544000 # number of ReadReq miss cycles 740system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2375500 # number of ReadExReq miss cycles 741system.cpu.l2cache.ReadExReq_miss_latency::total 2375500 # number of ReadExReq miss cycles 742system.cpu.l2cache.demand_miss_latency::cpu.inst 13965500 # number of demand (read+write) miss cycles 743system.cpu.l2cache.demand_miss_latency::cpu.data 6954000 # number of demand (read+write) miss cycles 744system.cpu.l2cache.demand_miss_latency::total 20919500 # number of demand (read+write) miss cycles 745system.cpu.l2cache.overall_miss_latency::cpu.inst 13965500 # number of overall miss cycles 746system.cpu.l2cache.overall_miss_latency::cpu.data 6954000 # number of overall miss cycles 747system.cpu.l2cache.overall_miss_latency::total 20919500 # number of overall miss cycles 748system.cpu.l2cache.ReadReq_accesses::cpu.inst 298 # number of ReadReq accesses(hits+misses) 749system.cpu.l2cache.ReadReq_accesses::cpu.data 106 # number of ReadReq accesses(hits+misses) 750system.cpu.l2cache.ReadReq_accesses::total 404 # number of ReadReq accesses(hits+misses) 751system.cpu.l2cache.ReadExReq_accesses::cpu.data 42 # number of ReadExReq accesses(hits+misses) 752system.cpu.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses) 753system.cpu.l2cache.demand_accesses::cpu.inst 298 # number of demand (read+write) accesses 754system.cpu.l2cache.demand_accesses::cpu.data 148 # number of demand (read+write) accesses 755system.cpu.l2cache.demand_accesses::total 446 # number of demand (read+write) accesses 756system.cpu.l2cache.overall_accesses::cpu.inst 298 # number of overall (read+write) accesses 757system.cpu.l2cache.overall_accesses::cpu.data 148 # number of overall (read+write) accesses 758system.cpu.l2cache.overall_accesses::total 446 # number of overall (read+write) accesses 759system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.932886 # miss rate for ReadReq accesses 760system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.801887 # miss rate for ReadReq accesses 761system.cpu.l2cache.ReadReq_miss_rate::total 0.898515 # miss rate for ReadReq accesses 762system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 763system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 764system.cpu.l2cache.demand_miss_rate::cpu.inst 0.932886 # miss rate for demand accesses 765system.cpu.l2cache.demand_miss_rate::cpu.data 0.858108 # miss rate for demand accesses 766system.cpu.l2cache.demand_miss_rate::total 0.908072 # miss rate for demand accesses 767system.cpu.l2cache.overall_miss_rate::cpu.inst 0.932886 # miss rate for overall accesses 768system.cpu.l2cache.overall_miss_rate::cpu.data 0.858108 # miss rate for overall accesses 769system.cpu.l2cache.overall_miss_rate::total 0.908072 # miss rate for overall accesses 770system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 50235.611511 # average ReadReq miss latency 771system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 53864.705882 # average ReadReq miss latency 772system.cpu.l2cache.ReadReq_avg_miss_latency::total 51085.399449 # average ReadReq miss latency 773system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 56559.523810 # average ReadExReq miss latency 774system.cpu.l2cache.ReadExReq_avg_miss_latency::total 56559.523810 # average ReadExReq miss latency 775system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 50235.611511 # average overall miss latency 776system.cpu.l2cache.demand_avg_miss_latency::cpu.data 54755.905512 # average overall miss latency 777system.cpu.l2cache.demand_avg_miss_latency::total 51653.086420 # average overall miss latency 778system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 50235.611511 # average overall miss latency 779system.cpu.l2cache.overall_avg_miss_latency::cpu.data 54755.905512 # average overall miss latency 780system.cpu.l2cache.overall_avg_miss_latency::total 51653.086420 # average overall miss latency 781system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 782system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 783system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 784system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 785system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 786system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 787system.cpu.l2cache.fast_writes 0 # number of fast writes performed 788system.cpu.l2cache.cache_copies 0 # number of cache copies performed 789system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 4 # number of ReadReq MSHR hits 790system.cpu.l2cache.ReadReq_mshr_hits::total 4 # number of ReadReq MSHR hits 791system.cpu.l2cache.demand_mshr_hits::cpu.data 4 # number of demand (read+write) MSHR hits 792system.cpu.l2cache.demand_mshr_hits::total 4 # number of demand (read+write) MSHR hits 793system.cpu.l2cache.overall_mshr_hits::cpu.data 4 # number of overall MSHR hits 794system.cpu.l2cache.overall_mshr_hits::total 4 # number of overall MSHR hits 795system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 278 # number of ReadReq MSHR misses 796system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 81 # number of ReadReq MSHR misses 797system.cpu.l2cache.ReadReq_mshr_misses::total 359 # number of ReadReq MSHR misses 798system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 42 # number of ReadExReq MSHR misses 799system.cpu.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses 800system.cpu.l2cache.demand_mshr_misses::cpu.inst 278 # number of demand (read+write) MSHR misses 801system.cpu.l2cache.demand_mshr_misses::cpu.data 123 # number of demand (read+write) MSHR misses 802system.cpu.l2cache.demand_mshr_misses::total 401 # number of demand (read+write) MSHR misses 803system.cpu.l2cache.overall_mshr_misses::cpu.inst 278 # number of overall MSHR misses 804system.cpu.l2cache.overall_mshr_misses::cpu.data 123 # number of overall MSHR misses 805system.cpu.l2cache.overall_mshr_misses::total 401 # number of overall MSHR misses 806system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10474409 # number of ReadReq MSHR miss cycles 807system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3438066 # number of ReadReq MSHR miss cycles 808system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13912475 # number of ReadReq MSHR miss cycles 809system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1855540 # number of ReadExReq MSHR miss cycles 810system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1855540 # number of ReadExReq MSHR miss cycles 811system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10474409 # number of demand (read+write) MSHR miss cycles 812system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5293606 # number of demand (read+write) MSHR miss cycles 813system.cpu.l2cache.demand_mshr_miss_latency::total 15768015 # number of demand (read+write) MSHR miss cycles 814system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10474409 # number of overall MSHR miss cycles 815system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5293606 # number of overall MSHR miss cycles 816system.cpu.l2cache.overall_mshr_miss_latency::total 15768015 # number of overall MSHR miss cycles 817system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.932886 # mshr miss rate for ReadReq accesses 818system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.764151 # mshr miss rate for ReadReq accesses 819system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.888614 # mshr miss rate for ReadReq accesses 820system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 821system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 822system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.932886 # mshr miss rate for demand accesses 823system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.831081 # mshr miss rate for demand accesses 824system.cpu.l2cache.demand_mshr_miss_rate::total 0.899103 # mshr miss rate for demand accesses 825system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.932886 # mshr miss rate for overall accesses 826system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.831081 # mshr miss rate for overall accesses 827system.cpu.l2cache.overall_mshr_miss_rate::total 0.899103 # mshr miss rate for overall accesses 828system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37677.730216 # average ReadReq mshr miss latency 829system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42445.259259 # average ReadReq mshr miss latency 830system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 38753.412256 # average ReadReq mshr miss latency 831system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 44179.523810 # average ReadExReq mshr miss latency 832system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 44179.523810 # average ReadExReq mshr miss latency 833system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37677.730216 # average overall mshr miss latency 834system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 43037.447154 # average overall mshr miss latency 835system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39321.733167 # average overall mshr miss latency 836system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37677.730216 # average overall mshr miss latency 837system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 43037.447154 # average overall mshr miss latency 838system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39321.733167 # average overall mshr miss latency 839system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate | |
840 841---------- End Simulation Statistics ---------- | 839 840---------- End Simulation Statistics ---------- |