stats.txt (9620:89aa34e10625) stats.txt (9729:e2fafd224f43)
1
2---------- Begin Simulation Statistics ----------
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000014 # Number of seconds simulated
4sim_ticks 13706000 # Number of ticks simulated
5final_tick 13706000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
3sim_seconds 0.000016 # Number of seconds simulated
4sim_ticks 16387000 # Number of ticks simulated
5final_tick 16387000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 599 # Simulator instruction rate (inst/s)
8host_op_rate 748 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 1788642 # Simulator tick rate (ticks/s)
10host_mem_usage 284080 # Number of bytes of host memory used
11host_seconds 7.66 # Real time elapsed on the host
7host_inst_rate 31359 # Simulator instruction rate (inst/s)
8host_op_rate 39125 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 111893890 # Simulator tick rate (ticks/s)
10host_mem_usage 244352 # Number of bytes of host memory used
11host_seconds 0.15 # Real time elapsed on the host
12sim_insts 4591 # Number of instructions simulated
13sim_ops 5729 # Number of ops (including micro ops) simulated
12sim_insts 4591 # Number of instructions simulated
13sim_ops 5729 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 17408 # Number of bytes read from this memory
14system.physmem.bytes_read::cpu.inst 17344 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory
16system.physmem.bytes_read::total 25216 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 17408 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 17408 # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst 272 # Number of read requests responded to by this memory
16system.physmem.bytes_read::total 25152 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 17344 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 17344 # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst 271 # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory
21system.physmem.num_reads::total 394 # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst 1270100686 # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data 569677513 # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total 1839778199 # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst 1270100686 # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total 1270100686 # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst 1270100686 # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data 569677513 # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total 1839778199 # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs 394 # Total number of read requests seen
21system.physmem.num_reads::total 393 # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst 1058399951 # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data 476475255 # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total 1534875206 # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst 1058399951 # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total 1058399951 # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst 1058399951 # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data 476475255 # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total 1534875206 # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs 393 # Total number of read requests seen
31system.physmem.writeReqs 0 # Total number of write requests seen
31system.physmem.writeReqs 0 # Total number of write requests seen
32system.physmem.cpureqs 394 # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead 25216 # Total number of bytes read from memory
32system.physmem.cpureqs 393 # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead 25152 # Total number of bytes read from memory
34system.physmem.bytesWritten 0 # Total number of bytes written to memory
34system.physmem.bytesWritten 0 # Total number of bytes written to memory
35system.physmem.bytesConsumedRd 25216 # bytesRead derated as per pkt->getSize()
35system.physmem.bytesConsumedRd 25152 # bytesRead derated as per pkt->getSize()
36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
39system.physmem.perBankRdReqs::0 26 # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1 32 # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2 29 # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3 29 # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4 31 # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5 40 # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6 12 # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7 12 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8 36 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9 22 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10 18 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11 7 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12 43 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13 33 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14 9 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15 15 # Track reads on a per bank basis
39system.physmem.perBankRdReqs::0 86 # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1 46 # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2 20 # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3 42 # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4 17 # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5 34 # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6 35 # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7 10 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8 4 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9 8 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10 28 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11 42 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12 9 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13 6 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15 6 # Track reads on a per bank basis
55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
73system.physmem.totGap 13648500 # Total gap between requests
73system.physmem.totGap 16329500 # Total gap between requests
74system.physmem.readPktSize::0 0 # Categorize read packet sizes
75system.physmem.readPktSize::1 0 # Categorize read packet sizes
76system.physmem.readPktSize::2 0 # Categorize read packet sizes
77system.physmem.readPktSize::3 0 # Categorize read packet sizes
78system.physmem.readPktSize::4 0 # Categorize read packet sizes
79system.physmem.readPktSize::5 0 # Categorize read packet sizes
74system.physmem.readPktSize::0 0 # Categorize read packet sizes
75system.physmem.readPktSize::1 0 # Categorize read packet sizes
76system.physmem.readPktSize::2 0 # Categorize read packet sizes
77system.physmem.readPktSize::3 0 # Categorize read packet sizes
78system.physmem.readPktSize::4 0 # Categorize read packet sizes
79system.physmem.readPktSize::5 0 # Categorize read packet sizes
80system.physmem.readPktSize::6 394 # Categorize read packet sizes
80system.physmem.readPktSize::6 393 # Categorize read packet sizes
81system.physmem.writePktSize::0 0 # Categorize write packet sizes
82system.physmem.writePktSize::1 0 # Categorize write packet sizes
83system.physmem.writePktSize::2 0 # Categorize write packet sizes
84system.physmem.writePktSize::3 0 # Categorize write packet sizes
85system.physmem.writePktSize::4 0 # Categorize write packet sizes
86system.physmem.writePktSize::5 0 # Categorize write packet sizes
87system.physmem.writePktSize::6 0 # Categorize write packet sizes
81system.physmem.writePktSize::0 0 # Categorize write packet sizes
82system.physmem.writePktSize::1 0 # Categorize write packet sizes
83system.physmem.writePktSize::2 0 # Categorize write packet sizes
84system.physmem.writePktSize::3 0 # Categorize write packet sizes
85system.physmem.writePktSize::4 0 # Categorize write packet sizes
86system.physmem.writePktSize::5 0 # Categorize write packet sizes
87system.physmem.writePktSize::6 0 # Categorize write packet sizes
88system.physmem.rdQLenPdf::0 194 # What read queue length does an incoming req see
89system.physmem.rdQLenPdf::1 127 # What read queue length does an incoming req see
90system.physmem.rdQLenPdf::2 45 # What read queue length does an incoming req see
91system.physmem.rdQLenPdf::3 19 # What read queue length does an incoming req see
92system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
88system.physmem.rdQLenPdf::0 213 # What read queue length does an incoming req see
89system.physmem.rdQLenPdf::1 118 # What read queue length does an incoming req see
90system.physmem.rdQLenPdf::2 42 # What read queue length does an incoming req see
91system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see
92system.physmem.rdQLenPdf::4 2 # What read queue length does an incoming req see
93system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
94system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see

--- 43 unchanged lines hidden (view full) ---

144system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
93system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
94system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see

--- 43 unchanged lines hidden (view full) ---

144system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
152system.physmem.totQLat 2507750 # Total cycles spent in queuing delays
153system.physmem.totMemAccLat 11751500 # Sum of mem lat for all requests
154system.physmem.totBusLat 1970000 # Total cycles spent in databus access
155system.physmem.totBankLat 7273750 # Total cycles spent in bank access
156system.physmem.avgQLat 6364.85 # Average queueing delay per request
157system.physmem.avgBankLat 18461.29 # Average bank access latency per request
152system.physmem.bytesPerActivate::samples 45 # Bytes accessed per row activation
153system.physmem.bytesPerActivate::mean 335.644444 # Bytes accessed per row activation
154system.physmem.bytesPerActivate::gmean 165.301810 # Bytes accessed per row activation
155system.physmem.bytesPerActivate::stdev 465.758285 # Bytes accessed per row activation
156system.physmem.bytesPerActivate::64 21 46.67% 46.67% # Bytes accessed per row activation
157system.physmem.bytesPerActivate::128 5 11.11% 57.78% # Bytes accessed per row activation
158system.physmem.bytesPerActivate::192 4 8.89% 66.67% # Bytes accessed per row activation
159system.physmem.bytesPerActivate::256 3 6.67% 73.33% # Bytes accessed per row activation
160system.physmem.bytesPerActivate::320 2 4.44% 77.78% # Bytes accessed per row activation
161system.physmem.bytesPerActivate::448 1 2.22% 80.00% # Bytes accessed per row activation
162system.physmem.bytesPerActivate::512 1 2.22% 82.22% # Bytes accessed per row activation
163system.physmem.bytesPerActivate::704 1 2.22% 84.44% # Bytes accessed per row activation
164system.physmem.bytesPerActivate::960 1 2.22% 86.67% # Bytes accessed per row activation
165system.physmem.bytesPerActivate::1024 1 2.22% 88.89% # Bytes accessed per row activation
166system.physmem.bytesPerActivate::1152 1 2.22% 91.11% # Bytes accessed per row activation
167system.physmem.bytesPerActivate::1216 1 2.22% 93.33% # Bytes accessed per row activation
168system.physmem.bytesPerActivate::1536 2 4.44% 97.78% # Bytes accessed per row activation
169system.physmem.bytesPerActivate::1856 1 2.22% 100.00% # Bytes accessed per row activation
170system.physmem.bytesPerActivate::total 45 # Bytes accessed per row activation
171system.physmem.totQLat 2029000 # Total cycles spent in queuing delays
172system.physmem.totMemAccLat 9466500 # Sum of mem lat for all requests
173system.physmem.totBusLat 1965000 # Total cycles spent in databus access
174system.physmem.totBankLat 5472500 # Total cycles spent in bank access
175system.physmem.avgQLat 5162.85 # Average queueing delay per request
176system.physmem.avgBankLat 13924.94 # Average bank access latency per request
158system.physmem.avgBusLat 5000.00 # Average bus latency per request
177system.physmem.avgBusLat 5000.00 # Average bus latency per request
159system.physmem.avgMemAccLat 29826.14 # Average memory access latency
160system.physmem.avgRdBW 1839.78 # Average achieved read bandwidth in MB/s
178system.physmem.avgMemAccLat 24087.79 # Average memory access latency
179system.physmem.avgRdBW 1534.88 # Average achieved read bandwidth in MB/s
161system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
180system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
162system.physmem.avgConsumedRdBW 1839.78 # Average consumed read bandwidth in MB/s
181system.physmem.avgConsumedRdBW 1534.88 # Average consumed read bandwidth in MB/s
163system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
164system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
182system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
183system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
165system.physmem.busUtil 14.37 # Data bus utilization in percentage
166system.physmem.avgRdQLen 0.86 # Average read queue length over time
184system.physmem.busUtil 11.99 # Data bus utilization in percentage
185system.physmem.avgRdQLen 0.58 # Average read queue length over time
167system.physmem.avgWrQLen 0.00 # Average write queue length over time
186system.physmem.avgWrQLen 0.00 # Average write queue length over time
168system.physmem.readRowHits 294 # Number of row buffer hits during reads
187system.physmem.readRowHits 348 # Number of row buffer hits during reads
169system.physmem.writeRowHits 0 # Number of row buffer hits during writes
188system.physmem.writeRowHits 0 # Number of row buffer hits during writes
170system.physmem.readRowHitRate 74.62 # Row buffer hit rate for reads
189system.physmem.readRowHitRate 88.55 # Row buffer hit rate for reads
171system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
190system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
172system.physmem.avgGap 34640.86 # Average gap between requests
173system.cpu.branchPred.lookups 2491 # Number of BP lookups
174system.cpu.branchPred.condPredicted 1787 # Number of conditional branches predicted
191system.physmem.avgGap 41550.89 # Average gap between requests
192system.membus.throughput 1534875206 # Throughput (bytes/s)
193system.membus.trans_dist::ReadReq 352 # Transaction distribution
194system.membus.trans_dist::ReadResp 352 # Transaction distribution
195system.membus.trans_dist::ReadExReq 41 # Transaction distribution
196system.membus.trans_dist::ReadExResp 41 # Transaction distribution
197system.membus.pkt_count_system.cpu.l2cache.mem_side 786 # Packet count per connected master and slave (bytes)
198system.membus.pkt_count 786 # Packet count per connected master and slave (bytes)
199system.membus.tot_pkt_size_system.cpu.l2cache.mem_side 25152 # Cumulative packet size per connected master and slave (bytes)
200system.membus.tot_pkt_size 25152 # Cumulative packet size per connected master and slave (bytes)
201system.membus.data_through_bus 25152 # Total data (bytes)
202system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
203system.membus.reqLayer0.occupancy 480500 # Layer occupancy (ticks)
204system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
205system.membus.respLayer1.occupancy 3664000 # Layer occupancy (ticks)
206system.membus.respLayer1.utilization 22.4 # Layer utilization (%)
207system.cpu.branchPred.lookups 2471 # Number of BP lookups
208system.cpu.branchPred.condPredicted 1774 # Number of conditional branches predicted
175system.cpu.branchPred.condIncorrect 482 # Number of conditional branches incorrect
209system.cpu.branchPred.condIncorrect 482 # Number of conditional branches incorrect
176system.cpu.branchPred.BTBLookups 1976 # Number of BTB lookups
177system.cpu.branchPred.BTBHits 700 # Number of BTB hits
210system.cpu.branchPred.BTBLookups 1960 # Number of BTB lookups
211system.cpu.branchPred.BTBHits 695 # Number of BTB hits
178system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
212system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
179system.cpu.branchPred.BTBHitPct 35.425101 # BTB Hit Percentage
213system.cpu.branchPred.BTBHitPct 35.459184 # BTB Hit Percentage
180system.cpu.branchPred.usedRAS 292 # Number of times the RAS was used to get a target.
181system.cpu.branchPred.RASInCorrect 71 # Number of incorrect RAS predictions.
182system.cpu.checker.dtb.inst_hits 0 # ITB inst hits
183system.cpu.checker.dtb.inst_misses 0 # ITB inst misses
184system.cpu.checker.dtb.read_hits 0 # DTB read hits
185system.cpu.checker.dtb.read_misses 0 # DTB read misses
186system.cpu.checker.dtb.write_hits 0 # DTB write hits
187system.cpu.checker.dtb.write_misses 0 # DTB write misses

--- 74 unchanged lines hidden (view full) ---

262system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
263system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
264system.cpu.itb.read_accesses 0 # DTB read accesses
265system.cpu.itb.write_accesses 0 # DTB write accesses
266system.cpu.itb.inst_accesses 0 # ITB inst accesses
267system.cpu.itb.hits 0 # DTB hits
268system.cpu.itb.misses 0 # DTB misses
269system.cpu.itb.accesses 0 # DTB accesses
214system.cpu.branchPred.usedRAS 292 # Number of times the RAS was used to get a target.
215system.cpu.branchPred.RASInCorrect 71 # Number of incorrect RAS predictions.
216system.cpu.checker.dtb.inst_hits 0 # ITB inst hits
217system.cpu.checker.dtb.inst_misses 0 # ITB inst misses
218system.cpu.checker.dtb.read_hits 0 # DTB read hits
219system.cpu.checker.dtb.read_misses 0 # DTB read misses
220system.cpu.checker.dtb.write_hits 0 # DTB write hits
221system.cpu.checker.dtb.write_misses 0 # DTB write misses

--- 74 unchanged lines hidden (view full) ---

296system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
297system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
298system.cpu.itb.read_accesses 0 # DTB read accesses
299system.cpu.itb.write_accesses 0 # DTB write accesses
300system.cpu.itb.inst_accesses 0 # ITB inst accesses
301system.cpu.itb.hits 0 # DTB hits
302system.cpu.itb.misses 0 # DTB misses
303system.cpu.itb.accesses 0 # DTB accesses
270system.cpu.numCycles 27413 # number of cpu cycles simulated
304system.cpu.numCycles 32775 # number of cpu cycles simulated
271system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
272system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
305system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
306system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
273system.cpu.fetch.icacheStallCycles 6976 # Number of cycles fetch is stalled on an Icache miss
274system.cpu.fetch.Insts 11965 # Number of instructions fetch has processed
275system.cpu.fetch.Branches 2491 # Number of branches that fetch encountered
276system.cpu.fetch.predictedBranches 992 # Number of branches that fetch has predicted taken
277system.cpu.fetch.Cycles 2644 # Number of cycles fetch has run and was not squashing or blocked
278system.cpu.fetch.SquashCycles 1618 # Number of cycles fetch has spent squashing
279system.cpu.fetch.BlockedCycles 2255 # Number of cycles fetch has spent blocked
280system.cpu.fetch.CacheLines 1950 # Number of cache lines fetched
281system.cpu.fetch.IcacheSquashes 282 # Number of outstanding Icache misses that were squashed
282system.cpu.fetch.rateDist::samples 12987 # Number of instructions fetched each cycle (Total)
283system.cpu.fetch.rateDist::mean 1.170247 # Number of instructions fetched each cycle (Total)
284system.cpu.fetch.rateDist::stdev 2.582932 # Number of instructions fetched each cycle (Total)
307system.cpu.fetch.icacheStallCycles 6975 # Number of cycles fetch is stalled on an Icache miss
308system.cpu.fetch.Insts 11884 # Number of instructions fetch has processed
309system.cpu.fetch.Branches 2471 # Number of branches that fetch encountered
310system.cpu.fetch.predictedBranches 987 # Number of branches that fetch has predicted taken
311system.cpu.fetch.Cycles 2620 # Number of cycles fetch has run and was not squashing or blocked
312system.cpu.fetch.SquashCycles 1611 # Number of cycles fetch has spent squashing
313system.cpu.fetch.BlockedCycles 2625 # Number of cycles fetch has spent blocked
314system.cpu.fetch.CacheLines 1942 # Number of cache lines fetched
315system.cpu.fetch.IcacheSquashes 283 # Number of outstanding Icache misses that were squashed
316system.cpu.fetch.rateDist::samples 13325 # Number of instructions fetched each cycle (Total)
317system.cpu.fetch.rateDist::mean 1.128105 # Number of instructions fetched each cycle (Total)
318system.cpu.fetch.rateDist::stdev 2.544240 # Number of instructions fetched each cycle (Total)
285system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
319system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
286system.cpu.fetch.rateDist::0 10343 79.64% 79.64% # Number of instructions fetched each cycle (Total)
287system.cpu.fetch.rateDist::1 225 1.73% 81.37% # Number of instructions fetched each cycle (Total)
288system.cpu.fetch.rateDist::2 203 1.56% 82.94% # Number of instructions fetched each cycle (Total)
289system.cpu.fetch.rateDist::3 225 1.73% 84.67% # Number of instructions fetched each cycle (Total)
290system.cpu.fetch.rateDist::4 221 1.70% 86.37% # Number of instructions fetched each cycle (Total)
291system.cpu.fetch.rateDist::5 273 2.10% 88.47% # Number of instructions fetched each cycle (Total)
292system.cpu.fetch.rateDist::6 93 0.72% 89.19% # Number of instructions fetched each cycle (Total)
293system.cpu.fetch.rateDist::7 147 1.13% 90.32% # Number of instructions fetched each cycle (Total)
294system.cpu.fetch.rateDist::8 1257 9.68% 100.00% # Number of instructions fetched each cycle (Total)
320system.cpu.fetch.rateDist::0 10705 80.34% 80.34% # Number of instructions fetched each cycle (Total)
321system.cpu.fetch.rateDist::1 226 1.70% 82.03% # Number of instructions fetched each cycle (Total)
322system.cpu.fetch.rateDist::2 201 1.51% 83.54% # Number of instructions fetched each cycle (Total)
323system.cpu.fetch.rateDist::3 224 1.68% 85.22% # Number of instructions fetched each cycle (Total)
324system.cpu.fetch.rateDist::4 220 1.65% 86.87% # Number of instructions fetched each cycle (Total)
325system.cpu.fetch.rateDist::5 270 2.03% 88.90% # Number of instructions fetched each cycle (Total)
326system.cpu.fetch.rateDist::6 92 0.69% 89.59% # Number of instructions fetched each cycle (Total)
327system.cpu.fetch.rateDist::7 146 1.10% 90.69% # Number of instructions fetched each cycle (Total)
328system.cpu.fetch.rateDist::8 1241 9.31% 100.00% # Number of instructions fetched each cycle (Total)
295system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
296system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
297system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
329system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
330system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
331system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
298system.cpu.fetch.rateDist::total 12987 # Number of instructions fetched each cycle (Total)
299system.cpu.fetch.branchRate 0.090869 # Number of branch fetches per cycle
300system.cpu.fetch.rate 0.436472 # Number of inst fetches per cycle
301system.cpu.decode.IdleCycles 6960 # Number of cycles decode is idle
302system.cpu.decode.BlockedCycles 2563 # Number of cycles decode is blocked
303system.cpu.decode.RunCycles 2438 # Number of cycles decode is running
304system.cpu.decode.UnblockCycles 69 # Number of cycles decode is unblocking
305system.cpu.decode.SquashCycles 957 # Number of cycles decode is squashing
306system.cpu.decode.BranchResolved 388 # Number of times decode resolved a branch
307system.cpu.decode.BranchMispred 160 # Number of times decode detected a branch misprediction
308system.cpu.decode.DecodedInsts 13303 # Number of instructions handled by decode
332system.cpu.fetch.rateDist::total 13325 # Number of instructions fetched each cycle (Total)
333system.cpu.fetch.branchRate 0.075393 # Number of branch fetches per cycle
334system.cpu.fetch.rate 0.362593 # Number of inst fetches per cycle
335system.cpu.decode.IdleCycles 6989 # Number of cycles decode is idle
336system.cpu.decode.BlockedCycles 2898 # Number of cycles decode is blocked
337system.cpu.decode.RunCycles 2415 # Number of cycles decode is running
338system.cpu.decode.UnblockCycles 73 # Number of cycles decode is unblocking
339system.cpu.decode.SquashCycles 950 # Number of cycles decode is squashing
340system.cpu.decode.BranchResolved 382 # Number of times decode resolved a branch
341system.cpu.decode.BranchMispred 159 # Number of times decode detected a branch misprediction
342system.cpu.decode.DecodedInsts 13178 # Number of instructions handled by decode
309system.cpu.decode.SquashedInsts 538 # Number of squashed instructions handled by decode
343system.cpu.decode.SquashedInsts 538 # Number of squashed instructions handled by decode
310system.cpu.rename.SquashCycles 957 # Number of cycles rename is squashing
311system.cpu.rename.IdleCycles 7226 # Number of cycles rename is idle
312system.cpu.rename.BlockCycles 330 # Number of cycles rename is blocking
313system.cpu.rename.serializeStallCycles 2025 # count of cycles rename stalled for serializing inst
314system.cpu.rename.RunCycles 2238 # Number of cycles rename is running
315system.cpu.rename.UnblockCycles 211 # Number of cycles rename is unblocking
316system.cpu.rename.RenamedInsts 12535 # Number of instructions processed by rename
317system.cpu.rename.ROBFullEvents 3 # Number of times rename has blocked due to ROB full
318system.cpu.rename.IQFullEvents 7 # Number of times rename has blocked due to IQ full
319system.cpu.rename.LSQFullEvents 170 # Number of times rename has blocked due to LSQ full
320system.cpu.rename.RenamedOperands 12533 # Number of destination operands rename has renamed
321system.cpu.rename.RenameLookups 56960 # Number of register rename lookups that rename has made
322system.cpu.rename.int_rename_lookups 56600 # Number of integer rename lookups
323system.cpu.rename.fp_rename_lookups 360 # Number of floating rename lookups
344system.cpu.rename.SquashCycles 950 # Number of cycles rename is squashing
345system.cpu.rename.IdleCycles 7255 # Number of cycles rename is idle
346system.cpu.rename.BlockCycles 368 # Number of cycles rename is blocking
347system.cpu.rename.serializeStallCycles 2315 # count of cycles rename stalled for serializing inst
348system.cpu.rename.RunCycles 2217 # Number of cycles rename is running
349system.cpu.rename.UnblockCycles 220 # Number of cycles rename is unblocking
350system.cpu.rename.RenamedInsts 12419 # Number of instructions processed by rename
351system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full
352system.cpu.rename.IQFullEvents 9 # Number of times rename has blocked due to IQ full
353system.cpu.rename.LSQFullEvents 174 # Number of times rename has blocked due to LSQ full
354system.cpu.rename.RenamedOperands 12443 # Number of destination operands rename has renamed
355system.cpu.rename.RenameLookups 56366 # Number of register rename lookups that rename has made
356system.cpu.rename.int_rename_lookups 56110 # Number of integer rename lookups
357system.cpu.rename.fp_rename_lookups 256 # Number of floating rename lookups
324system.cpu.rename.CommittedMaps 5673 # Number of HB maps that are committed
358system.cpu.rename.CommittedMaps 5673 # Number of HB maps that are committed
325system.cpu.rename.UndoneMaps 6860 # Number of HB maps that are undone due to squashing
359system.cpu.rename.UndoneMaps 6770 # Number of HB maps that are undone due to squashing
326system.cpu.rename.serializingInsts 41 # count of serializing insts renamed
327system.cpu.rename.tempSerializingInsts 38 # count of temporary serializing insts renamed
360system.cpu.rename.serializingInsts 41 # count of serializing insts renamed
361system.cpu.rename.tempSerializingInsts 38 # count of temporary serializing insts renamed
328system.cpu.rename.skidInsts 677 # count of insts added to the skid buffer
329system.cpu.memDep0.insertedLoads 2799 # Number of loads inserted to the mem dependence unit.
330system.cpu.memDep0.insertedStores 1592 # Number of stores inserted to the mem dependence unit.
362system.cpu.rename.skidInsts 688 # count of insts added to the skid buffer
363system.cpu.memDep0.insertedLoads 2784 # Number of loads inserted to the mem dependence unit.
364system.cpu.memDep0.insertedStores 1569 # Number of stores inserted to the mem dependence unit.
331system.cpu.memDep0.conflictingLoads 37 # Number of conflicting loads.
365system.cpu.memDep0.conflictingLoads 37 # Number of conflicting loads.
332system.cpu.memDep0.conflictingStores 13 # Number of conflicting stores.
333system.cpu.iq.iqInstsAdded 11241 # Number of instructions added to the IQ (excludes non-spec)
366system.cpu.memDep0.conflictingStores 14 # Number of conflicting stores.
367system.cpu.iq.iqInstsAdded 11162 # Number of instructions added to the IQ (excludes non-spec)
334system.cpu.iq.iqNonSpecInstsAdded 49 # Number of non-speculative instructions added to the IQ
368system.cpu.iq.iqNonSpecInstsAdded 49 # Number of non-speculative instructions added to the IQ
335system.cpu.iq.iqInstsIssued 8967 # Number of instructions issued
336system.cpu.iq.iqSquashedInstsIssued 119 # Number of squashed instructions issued
337system.cpu.iq.iqSquashedInstsExamined 5221 # Number of squashed instructions iterated over during squash; mainly for profiling
338system.cpu.iq.iqSquashedOperandsExamined 14417 # Number of squashed operands that are examined and possibly removed from graph
369system.cpu.iq.iqInstsIssued 8921 # Number of instructions issued
370system.cpu.iq.iqSquashedInstsIssued 111 # Number of squashed instructions issued
371system.cpu.iq.iqSquashedInstsExamined 5126 # Number of squashed instructions iterated over during squash; mainly for profiling
372system.cpu.iq.iqSquashedOperandsExamined 14148 # Number of squashed operands that are examined and possibly removed from graph
339system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
373system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
340system.cpu.iq.issued_per_cycle::samples 12987 # Number of insts issued each cycle
341system.cpu.iq.issued_per_cycle::mean 0.690460 # Number of insts issued each cycle
342system.cpu.iq.issued_per_cycle::stdev 1.397167 # Number of insts issued each cycle
374system.cpu.iq.issued_per_cycle::samples 13325 # Number of insts issued each cycle
375system.cpu.iq.issued_per_cycle::mean 0.669493 # Number of insts issued each cycle
376system.cpu.iq.issued_per_cycle::stdev 1.373683 # Number of insts issued each cycle
343system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
377system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
344system.cpu.iq.issued_per_cycle::0 9407 72.43% 72.43% # Number of insts issued each cycle
345system.cpu.iq.issued_per_cycle::1 1316 10.13% 82.57% # Number of insts issued each cycle
346system.cpu.iq.issued_per_cycle::2 806 6.21% 88.77% # Number of insts issued each cycle
347system.cpu.iq.issued_per_cycle::3 531 4.09% 92.86% # Number of insts issued each cycle
348system.cpu.iq.issued_per_cycle::4 466 3.59% 96.45% # Number of insts issued each cycle
349system.cpu.iq.issued_per_cycle::5 267 2.06% 98.51% # Number of insts issued each cycle
350system.cpu.iq.issued_per_cycle::6 125 0.96% 99.47% # Number of insts issued each cycle
351system.cpu.iq.issued_per_cycle::7 55 0.42% 99.89% # Number of insts issued each cycle
352system.cpu.iq.issued_per_cycle::8 14 0.11% 100.00% # Number of insts issued each cycle
378system.cpu.iq.issued_per_cycle::0 9737 73.07% 73.07% # Number of insts issued each cycle
379system.cpu.iq.issued_per_cycle::1 1330 9.98% 83.05% # Number of insts issued each cycle
380system.cpu.iq.issued_per_cycle::2 808 6.06% 89.12% # Number of insts issued each cycle
381system.cpu.iq.issued_per_cycle::3 537 4.03% 93.15% # Number of insts issued each cycle
382system.cpu.iq.issued_per_cycle::4 465 3.49% 96.64% # Number of insts issued each cycle
383system.cpu.iq.issued_per_cycle::5 260 1.95% 98.59% # Number of insts issued each cycle
384system.cpu.iq.issued_per_cycle::6 124 0.93% 99.52% # Number of insts issued each cycle
385system.cpu.iq.issued_per_cycle::7 52 0.39% 99.91% # Number of insts issued each cycle
386system.cpu.iq.issued_per_cycle::8 12 0.09% 100.00% # Number of insts issued each cycle
353system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
354system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
355system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
387system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
388system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
389system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
356system.cpu.iq.issued_per_cycle::total 12987 # Number of insts issued each cycle
390system.cpu.iq.issued_per_cycle::total 13325 # Number of insts issued each cycle
357system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
391system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
358system.cpu.iq.fu_full::IntAlu 8 3.48% 3.48% # attempts to use FU when none available
359system.cpu.iq.fu_full::IntMult 0 0.00% 3.48% # attempts to use FU when none available
360system.cpu.iq.fu_full::IntDiv 0 0.00% 3.48% # attempts to use FU when none available
361system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.48% # attempts to use FU when none available
362system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.48% # attempts to use FU when none available
363system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.48% # attempts to use FU when none available
364system.cpu.iq.fu_full::FloatMult 0 0.00% 3.48% # attempts to use FU when none available
365system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.48% # attempts to use FU when none available
366system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.48% # attempts to use FU when none available
367system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.48% # attempts to use FU when none available
368system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.48% # attempts to use FU when none available
369system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.48% # attempts to use FU when none available
370system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.48% # attempts to use FU when none available
371system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.48% # attempts to use FU when none available
372system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.48% # attempts to use FU when none available
373system.cpu.iq.fu_full::SimdMult 0 0.00% 3.48% # attempts to use FU when none available
374system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.48% # attempts to use FU when none available
375system.cpu.iq.fu_full::SimdShift 0 0.00% 3.48% # attempts to use FU when none available
376system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.48% # attempts to use FU when none available
377system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.48% # attempts to use FU when none available
378system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.48% # attempts to use FU when none available
379system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.48% # attempts to use FU when none available
380system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.48% # attempts to use FU when none available
381system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.48% # attempts to use FU when none available
382system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.48% # attempts to use FU when none available
383system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.48% # attempts to use FU when none available
384system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.48% # attempts to use FU when none available
385system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.48% # attempts to use FU when none available
386system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.48% # attempts to use FU when none available
387system.cpu.iq.fu_full::MemRead 144 62.61% 66.09% # attempts to use FU when none available
388system.cpu.iq.fu_full::MemWrite 78 33.91% 100.00% # attempts to use FU when none available
392system.cpu.iq.fu_full::IntAlu 6 2.69% 2.69% # attempts to use FU when none available
393system.cpu.iq.fu_full::IntMult 0 0.00% 2.69% # attempts to use FU when none available
394system.cpu.iq.fu_full::IntDiv 0 0.00% 2.69% # attempts to use FU when none available
395system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.69% # attempts to use FU when none available
396system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.69% # attempts to use FU when none available
397system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.69% # attempts to use FU when none available
398system.cpu.iq.fu_full::FloatMult 0 0.00% 2.69% # attempts to use FU when none available
399system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.69% # attempts to use FU when none available
400system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.69% # attempts to use FU when none available
401system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.69% # attempts to use FU when none available
402system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.69% # attempts to use FU when none available
403system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.69% # attempts to use FU when none available
404system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.69% # attempts to use FU when none available
405system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.69% # attempts to use FU when none available
406system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.69% # attempts to use FU when none available
407system.cpu.iq.fu_full::SimdMult 0 0.00% 2.69% # attempts to use FU when none available
408system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.69% # attempts to use FU when none available
409system.cpu.iq.fu_full::SimdShift 0 0.00% 2.69% # attempts to use FU when none available
410system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.69% # attempts to use FU when none available
411system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.69% # attempts to use FU when none available
412system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.69% # attempts to use FU when none available
413system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.69% # attempts to use FU when none available
414system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.69% # attempts to use FU when none available
415system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.69% # attempts to use FU when none available
416system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.69% # attempts to use FU when none available
417system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.69% # attempts to use FU when none available
418system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.69% # attempts to use FU when none available
419system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.69% # attempts to use FU when none available
420system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.69% # attempts to use FU when none available
421system.cpu.iq.fu_full::MemRead 139 62.33% 65.02% # attempts to use FU when none available
422system.cpu.iq.fu_full::MemWrite 78 34.98% 100.00% # attempts to use FU when none available
389system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
390system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
391system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
423system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
424system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
425system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
392system.cpu.iq.FU_type_0::IntAlu 5390 60.11% 60.11% # Type of FU issued
393system.cpu.iq.FU_type_0::IntMult 7 0.08% 60.19% # Type of FU issued
394system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.19% # Type of FU issued
395system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.19% # Type of FU issued
396system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.19% # Type of FU issued
397system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.19% # Type of FU issued
398system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.19% # Type of FU issued
399system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.19% # Type of FU issued
400system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.19% # Type of FU issued
401system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.19% # Type of FU issued
402system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.19% # Type of FU issued
403system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.19% # Type of FU issued
404system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.19% # Type of FU issued
405system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.19% # Type of FU issued
406system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.19% # Type of FU issued
407system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.19% # Type of FU issued
408system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.19% # Type of FU issued
409system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.19% # Type of FU issued
410system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.19% # Type of FU issued
411system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.19% # Type of FU issued
412system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.19% # Type of FU issued
413system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.19% # Type of FU issued
414system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.19% # Type of FU issued
415system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.19% # Type of FU issued
416system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.19% # Type of FU issued
417system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.22% # Type of FU issued
418system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.22% # Type of FU issued
419system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.22% # Type of FU issued
420system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.22% # Type of FU issued
421system.cpu.iq.FU_type_0::MemRead 2344 26.14% 86.36% # Type of FU issued
422system.cpu.iq.FU_type_0::MemWrite 1223 13.64% 100.00% # Type of FU issued
426system.cpu.iq.FU_type_0::IntAlu 5362 60.11% 60.11% # Type of FU issued
427system.cpu.iq.FU_type_0::IntMult 9 0.10% 60.21% # Type of FU issued
428system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.21% # Type of FU issued
429system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.21% # Type of FU issued
430system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.21% # Type of FU issued
431system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.21% # Type of FU issued
432system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.21% # Type of FU issued
433system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.21% # Type of FU issued
434system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.21% # Type of FU issued
435system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.21% # Type of FU issued
436system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.21% # Type of FU issued
437system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.21% # Type of FU issued
438system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.21% # Type of FU issued
439system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.21% # Type of FU issued
440system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.21% # Type of FU issued
441system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.21% # Type of FU issued
442system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.21% # Type of FU issued
443system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.21% # Type of FU issued
444system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.21% # Type of FU issued
445system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.21% # Type of FU issued
446system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.21% # Type of FU issued
447system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.21% # Type of FU issued
448system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.21% # Type of FU issued
449system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.21% # Type of FU issued
450system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.21% # Type of FU issued
451system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.24% # Type of FU issued
452system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.24% # Type of FU issued
453system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.24% # Type of FU issued
454system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.24% # Type of FU issued
455system.cpu.iq.FU_type_0::MemRead 2334 26.16% 86.40% # Type of FU issued
456system.cpu.iq.FU_type_0::MemWrite 1213 13.60% 100.00% # Type of FU issued
423system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
424system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
457system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
458system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
425system.cpu.iq.FU_type_0::total 8967 # Type of FU issued
426system.cpu.iq.rate 0.327108 # Inst issue rate
427system.cpu.iq.fu_busy_cnt 230 # FU busy when requested
428system.cpu.iq.fu_busy_rate 0.025650 # FU busy rate (busy events/executed inst)
429system.cpu.iq.int_inst_queue_reads 31234 # Number of integer instruction queue reads
430system.cpu.iq.int_inst_queue_writes 16481 # Number of integer instruction queue writes
431system.cpu.iq.int_inst_queue_wakeup_accesses 8073 # Number of integer instruction queue wakeup accesses
459system.cpu.iq.FU_type_0::total 8921 # Type of FU issued
460system.cpu.iq.rate 0.272189 # Inst issue rate
461system.cpu.iq.fu_busy_cnt 223 # FU busy when requested
462system.cpu.iq.fu_busy_rate 0.024997 # FU busy rate (busy events/executed inst)
463system.cpu.iq.int_inst_queue_reads 31465 # Number of integer instruction queue reads
464system.cpu.iq.int_inst_queue_writes 16306 # Number of integer instruction queue writes
465system.cpu.iq.int_inst_queue_wakeup_accesses 8052 # Number of integer instruction queue wakeup accesses
432system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads
433system.cpu.iq.fp_inst_queue_writes 48 # Number of floating instruction queue writes
434system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses
466system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads
467system.cpu.iq.fp_inst_queue_writes 48 # Number of floating instruction queue writes
468system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses
435system.cpu.iq.int_alu_accesses 9177 # Number of integer alu accesses
469system.cpu.iq.int_alu_accesses 9124 # Number of integer alu accesses
436system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses
470system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses
437system.cpu.iew.lsq.thread0.forwLoads 57 # Number of loads that had data forwarded from stores
471system.cpu.iew.lsq.thread0.forwLoads 60 # Number of loads that had data forwarded from stores
438system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
472system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
439system.cpu.iew.lsq.thread0.squashedLoads 1599 # Number of loads squashed
473system.cpu.iew.lsq.thread0.squashedLoads 1584 # Number of loads squashed
440system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
474system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
441system.cpu.iew.lsq.thread0.memOrderViolation 22 # Number of memory ordering violations
442system.cpu.iew.lsq.thread0.squashedStores 654 # Number of stores squashed
475system.cpu.iew.lsq.thread0.memOrderViolation 21 # Number of memory ordering violations
476system.cpu.iew.lsq.thread0.squashedStores 631 # Number of stores squashed
443system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
444system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
445system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
446system.cpu.iew.lsq.thread0.cacheBlocked 3 # Number of times an access to memory failed due to the cache being blocked
447system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
477system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
478system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
479system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
480system.cpu.iew.lsq.thread0.cacheBlocked 3 # Number of times an access to memory failed due to the cache being blocked
481system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
448system.cpu.iew.iewSquashCycles 957 # Number of cycles IEW is squashing
449system.cpu.iew.iewBlockCycles 192 # Number of cycles IEW is blocking
450system.cpu.iew.iewUnblockCycles 17 # Number of cycles IEW is unblocking
451system.cpu.iew.iewDispatchedInsts 11290 # Number of instructions dispatched to IQ
452system.cpu.iew.iewDispSquashedInsts 108 # Number of squashed instructions skipped by dispatch
453system.cpu.iew.iewDispLoadInsts 2799 # Number of dispatched load instructions
454system.cpu.iew.iewDispStoreInsts 1592 # Number of dispatched store instructions
482system.cpu.iew.iewSquashCycles 950 # Number of cycles IEW is squashing
483system.cpu.iew.iewBlockCycles 232 # Number of cycles IEW is blocking
484system.cpu.iew.iewUnblockCycles 18 # Number of cycles IEW is unblocking
485system.cpu.iew.iewDispatchedInsts 11211 # Number of instructions dispatched to IQ
486system.cpu.iew.iewDispSquashedInsts 120 # Number of squashed instructions skipped by dispatch
487system.cpu.iew.iewDispLoadInsts 2784 # Number of dispatched load instructions
488system.cpu.iew.iewDispStoreInsts 1569 # Number of dispatched store instructions
455system.cpu.iew.iewDispNonSpecInsts 37 # Number of dispatched non-speculative instructions
489system.cpu.iew.iewDispNonSpecInsts 37 # Number of dispatched non-speculative instructions
456system.cpu.iew.iewIQFullEvents 9 # Number of times the IQ has become full, causing a stall
490system.cpu.iew.iewIQFullEvents 10 # Number of times the IQ has become full, causing a stall
457system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
491system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
458system.cpu.iew.memOrderViolationEvents 22 # Number of memory order violations
492system.cpu.iew.memOrderViolationEvents 21 # Number of memory order violations
459system.cpu.iew.predictedTakenIncorrect 108 # Number of branches that were predicted taken incorrectly
493system.cpu.iew.predictedTakenIncorrect 108 # Number of branches that were predicted taken incorrectly
460system.cpu.iew.predictedNotTakenIncorrect 271 # Number of branches that were predicted not taken incorrectly
461system.cpu.iew.branchMispredicts 379 # Number of branch mispredicts detected at execute
462system.cpu.iew.iewExecutedInsts 8545 # Number of executed instructions
494system.cpu.iew.predictedNotTakenIncorrect 269 # Number of branches that were predicted not taken incorrectly
495system.cpu.iew.branchMispredicts 377 # Number of branch mispredicts detected at execute
496system.cpu.iew.iewExecutedInsts 8517 # Number of executed instructions
463system.cpu.iew.iewExecLoadInsts 2134 # Number of load instructions executed
497system.cpu.iew.iewExecLoadInsts 2134 # Number of load instructions executed
464system.cpu.iew.iewExecSquashedInsts 422 # Number of squashed instructions skipped in execute
498system.cpu.iew.iewExecSquashedInsts 404 # Number of squashed instructions skipped in execute
465system.cpu.iew.exec_swp 0 # number of swp insts executed
466system.cpu.iew.exec_nop 0 # number of nop insts executed
499system.cpu.iew.exec_swp 0 # number of swp insts executed
500system.cpu.iew.exec_nop 0 # number of nop insts executed
467system.cpu.iew.exec_refs 3301 # number of memory reference insts executed
468system.cpu.iew.exec_branches 1438 # Number of branches executed
469system.cpu.iew.exec_stores 1167 # Number of stores executed
470system.cpu.iew.exec_rate 0.311713 # Inst execution rate
471system.cpu.iew.wb_sent 8247 # cumulative count of insts sent to commit
472system.cpu.iew.wb_count 8089 # cumulative count of insts written-back
473system.cpu.iew.wb_producers 3894 # num instructions producing a value
474system.cpu.iew.wb_consumers 7825 # num instructions consuming a value
501system.cpu.iew.exec_refs 3294 # number of memory reference insts executed
502system.cpu.iew.exec_branches 1436 # Number of branches executed
503system.cpu.iew.exec_stores 1160 # Number of stores executed
504system.cpu.iew.exec_rate 0.259863 # Inst execution rate
505system.cpu.iew.wb_sent 8224 # cumulative count of insts sent to commit
506system.cpu.iew.wb_count 8068 # cumulative count of insts written-back
507system.cpu.iew.wb_producers 3885 # num instructions producing a value
508system.cpu.iew.wb_consumers 7780 # num instructions consuming a value
475system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
509system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
476system.cpu.iew.wb_rate 0.295079 # insts written-back per cycle
477system.cpu.iew.wb_fanout 0.497636 # average fanout of values written-back
510system.cpu.iew.wb_rate 0.246163 # insts written-back per cycle
511system.cpu.iew.wb_fanout 0.499357 # average fanout of values written-back
478system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
512system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
479system.cpu.commit.commitSquashedInsts 5566 # The number of squashed insts skipped by commit
513system.cpu.commit.commitSquashedInsts 5487 # The number of squashed insts skipped by commit
480system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
481system.cpu.commit.branchMispredicts 327 # The number of times a branch was mispredicted
514system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
515system.cpu.commit.branchMispredicts 327 # The number of times a branch was mispredicted
482system.cpu.commit.committed_per_cycle::samples 12030 # Number of insts commited each cycle
483system.cpu.commit.committed_per_cycle::mean 0.476226 # Number of insts commited each cycle
484system.cpu.commit.committed_per_cycle::stdev 1.310563 # Number of insts commited each cycle
516system.cpu.commit.committed_per_cycle::samples 12375 # Number of insts commited each cycle
517system.cpu.commit.committed_per_cycle::mean 0.462949 # Number of insts commited each cycle
518system.cpu.commit.committed_per_cycle::stdev 1.295788 # Number of insts commited each cycle
485system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
519system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
486system.cpu.commit.committed_per_cycle::0 9744 81.00% 81.00% # Number of insts commited each cycle
487system.cpu.commit.committed_per_cycle::1 1074 8.93% 89.93% # Number of insts commited each cycle
488system.cpu.commit.committed_per_cycle::2 398 3.31% 93.23% # Number of insts commited each cycle
489system.cpu.commit.committed_per_cycle::3 256 2.13% 95.36% # Number of insts commited each cycle
490system.cpu.commit.committed_per_cycle::4 181 1.50% 96.87% # Number of insts commited each cycle
491system.cpu.commit.committed_per_cycle::5 172 1.43% 98.30% # Number of insts commited each cycle
492system.cpu.commit.committed_per_cycle::6 49 0.41% 98.70% # Number of insts commited each cycle
493system.cpu.commit.committed_per_cycle::7 35 0.29% 98.99% # Number of insts commited each cycle
494system.cpu.commit.committed_per_cycle::8 121 1.01% 100.00% # Number of insts commited each cycle
520system.cpu.commit.committed_per_cycle::0 10091 81.54% 81.54% # Number of insts commited each cycle
521system.cpu.commit.committed_per_cycle::1 1074 8.68% 90.22% # Number of insts commited each cycle
522system.cpu.commit.committed_per_cycle::2 396 3.20% 93.42% # Number of insts commited each cycle
523system.cpu.commit.committed_per_cycle::3 256 2.07% 95.49% # Number of insts commited each cycle
524system.cpu.commit.committed_per_cycle::4 180 1.45% 96.95% # Number of insts commited each cycle
525system.cpu.commit.committed_per_cycle::5 172 1.39% 98.34% # Number of insts commited each cycle
526system.cpu.commit.committed_per_cycle::6 49 0.40% 98.73% # Number of insts commited each cycle
527system.cpu.commit.committed_per_cycle::7 35 0.28% 99.01% # Number of insts commited each cycle
528system.cpu.commit.committed_per_cycle::8 122 0.99% 100.00% # Number of insts commited each cycle
495system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
496system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
497system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
529system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
530system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
531system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
498system.cpu.commit.committed_per_cycle::total 12030 # Number of insts commited each cycle
532system.cpu.commit.committed_per_cycle::total 12375 # Number of insts commited each cycle
499system.cpu.commit.committedInsts 4591 # Number of instructions committed
500system.cpu.commit.committedOps 5729 # Number of ops (including micro ops) committed
501system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
502system.cpu.commit.refs 2138 # Number of memory references committed
503system.cpu.commit.loads 1200 # Number of loads committed
504system.cpu.commit.membars 12 # Number of memory barriers committed
505system.cpu.commit.branches 1007 # Number of branches committed
506system.cpu.commit.fp_insts 16 # Number of committed floating point instructions.
507system.cpu.commit.int_insts 4976 # Number of committed integer instructions.
508system.cpu.commit.function_calls 82 # Number of function calls committed.
533system.cpu.commit.committedInsts 4591 # Number of instructions committed
534system.cpu.commit.committedOps 5729 # Number of ops (including micro ops) committed
535system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
536system.cpu.commit.refs 2138 # Number of memory references committed
537system.cpu.commit.loads 1200 # Number of loads committed
538system.cpu.commit.membars 12 # Number of memory barriers committed
539system.cpu.commit.branches 1007 # Number of branches committed
540system.cpu.commit.fp_insts 16 # Number of committed floating point instructions.
541system.cpu.commit.int_insts 4976 # Number of committed integer instructions.
542system.cpu.commit.function_calls 82 # Number of function calls committed.
509system.cpu.commit.bw_lim_events 121 # number cycles where commit BW limit reached
543system.cpu.commit.bw_lim_events 122 # number cycles where commit BW limit reached
510system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
544system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
511system.cpu.rob.rob_reads 23047 # The number of ROB reads
512system.cpu.rob.rob_writes 23560 # The number of ROB writes
545system.cpu.rob.rob_reads 23312 # The number of ROB reads
546system.cpu.rob.rob_writes 23396 # The number of ROB writes
513system.cpu.timesIdled 224 # Number of times that the entire CPU went into an idle state and unscheduled itself
547system.cpu.timesIdled 224 # Number of times that the entire CPU went into an idle state and unscheduled itself
514system.cpu.idleCycles 14426 # Total number of cycles that the CPU has spent unscheduled due to idling
548system.cpu.idleCycles 19450 # Total number of cycles that the CPU has spent unscheduled due to idling
515system.cpu.committedInsts 4591 # Number of Instructions Simulated
516system.cpu.committedOps 5729 # Number of Ops (including micro ops) Simulated
517system.cpu.committedInsts_total 4591 # Number of Instructions Simulated
549system.cpu.committedInsts 4591 # Number of Instructions Simulated
550system.cpu.committedOps 5729 # Number of Ops (including micro ops) Simulated
551system.cpu.committedInsts_total 4591 # Number of Instructions Simulated
518system.cpu.cpi 5.971030 # CPI: Cycles Per Instruction
519system.cpu.cpi_total 5.971030 # CPI: Total CPI of All Threads
520system.cpu.ipc 0.167475 # IPC: Instructions Per Cycle
521system.cpu.ipc_total 0.167475 # IPC: Total IPC of All Threads
522system.cpu.int_regfile_reads 39296 # number of integer regfile reads
523system.cpu.int_regfile_writes 8001 # number of integer regfile writes
552system.cpu.cpi 7.138968 # CPI: Cycles Per Instruction
553system.cpu.cpi_total 7.138968 # CPI: Total CPI of All Threads
554system.cpu.ipc 0.140076 # IPC: Instructions Per Cycle
555system.cpu.ipc_total 0.140076 # IPC: Total IPC of All Threads
556system.cpu.int_regfile_reads 39187 # number of integer regfile reads
557system.cpu.int_regfile_writes 7985 # number of integer regfile writes
524system.cpu.fp_regfile_reads 16 # number of floating regfile reads
558system.cpu.fp_regfile_reads 16 # number of floating regfile reads
525system.cpu.misc_regfile_reads 2981 # number of misc regfile reads
559system.cpu.misc_regfile_reads 2976 # number of misc regfile reads
526system.cpu.misc_regfile_writes 24 # number of misc regfile writes
560system.cpu.misc_regfile_writes 24 # number of misc regfile writes
527system.cpu.icache.replacements 3 # number of replacements
528system.cpu.icache.tagsinuse 146.948464 # Cycle average of tags in use
529system.cpu.icache.total_refs 1590 # Total number of references to valid blocks.
561system.cpu.toL2Bus.throughput 1706718740 # Throughput (bytes/s)
562system.cpu.toL2Bus.trans_dist::ReadReq 397 # Transaction distribution
563system.cpu.toL2Bus.trans_dist::ReadResp 396 # Transaction distribution
564system.cpu.toL2Bus.trans_dist::ReadExReq 41 # Transaction distribution
565system.cpu.toL2Bus.trans_dist::ReadExResp 41 # Transaction distribution
566system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 582 # Packet count per connected master and slave (bytes)
567system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 293 # Packet count per connected master and slave (bytes)
568system.cpu.toL2Bus.pkt_count 875 # Packet count per connected master and slave (bytes)
569system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 18624 # Cumulative packet size per connected master and slave (bytes)
570system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 9344 # Cumulative packet size per connected master and slave (bytes)
571system.cpu.toL2Bus.tot_pkt_size 27968 # Cumulative packet size per connected master and slave (bytes)
572system.cpu.toL2Bus.data_through_bus 27968 # Total data (bytes)
573system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
574system.cpu.toL2Bus.reqLayer0.occupancy 219000 # Layer occupancy (ticks)
575system.cpu.toL2Bus.reqLayer0.utilization 1.3 # Layer utilization (%)
576system.cpu.toL2Bus.respLayer0.occupancy 436500 # Layer occupancy (ticks)
577system.cpu.toL2Bus.respLayer0.utilization 2.7 # Layer utilization (%)
578system.cpu.toL2Bus.respLayer1.occupancy 221495 # Layer occupancy (ticks)
579system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
580system.cpu.icache.replacements 4 # number of replacements
581system.cpu.icache.tagsinuse 145.578272 # Cycle average of tags in use
582system.cpu.icache.total_refs 1578 # Total number of references to valid blocks.
530system.cpu.icache.sampled_refs 291 # Sample count of references to valid blocks.
583system.cpu.icache.sampled_refs 291 # Sample count of references to valid blocks.
531system.cpu.icache.avg_refs 5.463918 # Average number of references to valid blocks.
584system.cpu.icache.avg_refs 5.422680 # Average number of references to valid blocks.
532system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
585system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
533system.cpu.icache.occ_blocks::cpu.inst 146.948464 # Average occupied blocks per requestor
534system.cpu.icache.occ_percent::cpu.inst 0.071752 # Average percentage of cache occupancy
535system.cpu.icache.occ_percent::total 0.071752 # Average percentage of cache occupancy
536system.cpu.icache.ReadReq_hits::cpu.inst 1590 # number of ReadReq hits
537system.cpu.icache.ReadReq_hits::total 1590 # number of ReadReq hits
538system.cpu.icache.demand_hits::cpu.inst 1590 # number of demand (read+write) hits
539system.cpu.icache.demand_hits::total 1590 # number of demand (read+write) hits
540system.cpu.icache.overall_hits::cpu.inst 1590 # number of overall hits
541system.cpu.icache.overall_hits::total 1590 # number of overall hits
542system.cpu.icache.ReadReq_misses::cpu.inst 360 # number of ReadReq misses
543system.cpu.icache.ReadReq_misses::total 360 # number of ReadReq misses
544system.cpu.icache.demand_misses::cpu.inst 360 # number of demand (read+write) misses
545system.cpu.icache.demand_misses::total 360 # number of demand (read+write) misses
546system.cpu.icache.overall_misses::cpu.inst 360 # number of overall misses
547system.cpu.icache.overall_misses::total 360 # number of overall misses
548system.cpu.icache.ReadReq_miss_latency::cpu.inst 17732500 # number of ReadReq miss cycles
549system.cpu.icache.ReadReq_miss_latency::total 17732500 # number of ReadReq miss cycles
550system.cpu.icache.demand_miss_latency::cpu.inst 17732500 # number of demand (read+write) miss cycles
551system.cpu.icache.demand_miss_latency::total 17732500 # number of demand (read+write) miss cycles
552system.cpu.icache.overall_miss_latency::cpu.inst 17732500 # number of overall miss cycles
553system.cpu.icache.overall_miss_latency::total 17732500 # number of overall miss cycles
554system.cpu.icache.ReadReq_accesses::cpu.inst 1950 # number of ReadReq accesses(hits+misses)
555system.cpu.icache.ReadReq_accesses::total 1950 # number of ReadReq accesses(hits+misses)
556system.cpu.icache.demand_accesses::cpu.inst 1950 # number of demand (read+write) accesses
557system.cpu.icache.demand_accesses::total 1950 # number of demand (read+write) accesses
558system.cpu.icache.overall_accesses::cpu.inst 1950 # number of overall (read+write) accesses
559system.cpu.icache.overall_accesses::total 1950 # number of overall (read+write) accesses
560system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.184615 # miss rate for ReadReq accesses
561system.cpu.icache.ReadReq_miss_rate::total 0.184615 # miss rate for ReadReq accesses
562system.cpu.icache.demand_miss_rate::cpu.inst 0.184615 # miss rate for demand accesses
563system.cpu.icache.demand_miss_rate::total 0.184615 # miss rate for demand accesses
564system.cpu.icache.overall_miss_rate::cpu.inst 0.184615 # miss rate for overall accesses
565system.cpu.icache.overall_miss_rate::total 0.184615 # miss rate for overall accesses
566system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 49256.944444 # average ReadReq miss latency
567system.cpu.icache.ReadReq_avg_miss_latency::total 49256.944444 # average ReadReq miss latency
568system.cpu.icache.demand_avg_miss_latency::cpu.inst 49256.944444 # average overall miss latency
569system.cpu.icache.demand_avg_miss_latency::total 49256.944444 # average overall miss latency
570system.cpu.icache.overall_avg_miss_latency::cpu.inst 49256.944444 # average overall miss latency
571system.cpu.icache.overall_avg_miss_latency::total 49256.944444 # average overall miss latency
572system.cpu.icache.blocked_cycles::no_mshrs 126 # number of cycles access was blocked
586system.cpu.icache.occ_blocks::cpu.inst 145.578272 # Average occupied blocks per requestor
587system.cpu.icache.occ_percent::cpu.inst 0.071083 # Average percentage of cache occupancy
588system.cpu.icache.occ_percent::total 0.071083 # Average percentage of cache occupancy
589system.cpu.icache.ReadReq_hits::cpu.inst 1578 # number of ReadReq hits
590system.cpu.icache.ReadReq_hits::total 1578 # number of ReadReq hits
591system.cpu.icache.demand_hits::cpu.inst 1578 # number of demand (read+write) hits
592system.cpu.icache.demand_hits::total 1578 # number of demand (read+write) hits
593system.cpu.icache.overall_hits::cpu.inst 1578 # number of overall hits
594system.cpu.icache.overall_hits::total 1578 # number of overall hits
595system.cpu.icache.ReadReq_misses::cpu.inst 364 # number of ReadReq misses
596system.cpu.icache.ReadReq_misses::total 364 # number of ReadReq misses
597system.cpu.icache.demand_misses::cpu.inst 364 # number of demand (read+write) misses
598system.cpu.icache.demand_misses::total 364 # number of demand (read+write) misses
599system.cpu.icache.overall_misses::cpu.inst 364 # number of overall misses
600system.cpu.icache.overall_misses::total 364 # number of overall misses
601system.cpu.icache.ReadReq_miss_latency::cpu.inst 22955000 # number of ReadReq miss cycles
602system.cpu.icache.ReadReq_miss_latency::total 22955000 # number of ReadReq miss cycles
603system.cpu.icache.demand_miss_latency::cpu.inst 22955000 # number of demand (read+write) miss cycles
604system.cpu.icache.demand_miss_latency::total 22955000 # number of demand (read+write) miss cycles
605system.cpu.icache.overall_miss_latency::cpu.inst 22955000 # number of overall miss cycles
606system.cpu.icache.overall_miss_latency::total 22955000 # number of overall miss cycles
607system.cpu.icache.ReadReq_accesses::cpu.inst 1942 # number of ReadReq accesses(hits+misses)
608system.cpu.icache.ReadReq_accesses::total 1942 # number of ReadReq accesses(hits+misses)
609system.cpu.icache.demand_accesses::cpu.inst 1942 # number of demand (read+write) accesses
610system.cpu.icache.demand_accesses::total 1942 # number of demand (read+write) accesses
611system.cpu.icache.overall_accesses::cpu.inst 1942 # number of overall (read+write) accesses
612system.cpu.icache.overall_accesses::total 1942 # number of overall (read+write) accesses
613system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.187436 # miss rate for ReadReq accesses
614system.cpu.icache.ReadReq_miss_rate::total 0.187436 # miss rate for ReadReq accesses
615system.cpu.icache.demand_miss_rate::cpu.inst 0.187436 # miss rate for demand accesses
616system.cpu.icache.demand_miss_rate::total 0.187436 # miss rate for demand accesses
617system.cpu.icache.overall_miss_rate::cpu.inst 0.187436 # miss rate for overall accesses
618system.cpu.icache.overall_miss_rate::total 0.187436 # miss rate for overall accesses
619system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 63063.186813 # average ReadReq miss latency
620system.cpu.icache.ReadReq_avg_miss_latency::total 63063.186813 # average ReadReq miss latency
621system.cpu.icache.demand_avg_miss_latency::cpu.inst 63063.186813 # average overall miss latency
622system.cpu.icache.demand_avg_miss_latency::total 63063.186813 # average overall miss latency
623system.cpu.icache.overall_avg_miss_latency::cpu.inst 63063.186813 # average overall miss latency
624system.cpu.icache.overall_avg_miss_latency::total 63063.186813 # average overall miss latency
625system.cpu.icache.blocked_cycles::no_mshrs 121 # number of cycles access was blocked
573system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
626system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
574system.cpu.icache.blocked::no_mshrs 2 # number of cycles access was blocked
627system.cpu.icache.blocked::no_mshrs 3 # number of cycles access was blocked
575system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
628system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
576system.cpu.icache.avg_blocked_cycles::no_mshrs 63 # average number of cycles each access was blocked
629system.cpu.icache.avg_blocked_cycles::no_mshrs 40.333333 # average number of cycles each access was blocked
577system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
578system.cpu.icache.fast_writes 0 # number of fast writes performed
579system.cpu.icache.cache_copies 0 # number of cache copies performed
630system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
631system.cpu.icache.fast_writes 0 # number of fast writes performed
632system.cpu.icache.cache_copies 0 # number of cache copies performed
580system.cpu.icache.ReadReq_mshr_hits::cpu.inst 69 # number of ReadReq MSHR hits
581system.cpu.icache.ReadReq_mshr_hits::total 69 # number of ReadReq MSHR hits
582system.cpu.icache.demand_mshr_hits::cpu.inst 69 # number of demand (read+write) MSHR hits
583system.cpu.icache.demand_mshr_hits::total 69 # number of demand (read+write) MSHR hits
584system.cpu.icache.overall_mshr_hits::cpu.inst 69 # number of overall MSHR hits
585system.cpu.icache.overall_mshr_hits::total 69 # number of overall MSHR hits
633system.cpu.icache.ReadReq_mshr_hits::cpu.inst 73 # number of ReadReq MSHR hits
634system.cpu.icache.ReadReq_mshr_hits::total 73 # number of ReadReq MSHR hits
635system.cpu.icache.demand_mshr_hits::cpu.inst 73 # number of demand (read+write) MSHR hits
636system.cpu.icache.demand_mshr_hits::total 73 # number of demand (read+write) MSHR hits
637system.cpu.icache.overall_mshr_hits::cpu.inst 73 # number of overall MSHR hits
638system.cpu.icache.overall_mshr_hits::total 73 # number of overall MSHR hits
586system.cpu.icache.ReadReq_mshr_misses::cpu.inst 291 # number of ReadReq MSHR misses
587system.cpu.icache.ReadReq_mshr_misses::total 291 # number of ReadReq MSHR misses
588system.cpu.icache.demand_mshr_misses::cpu.inst 291 # number of demand (read+write) MSHR misses
589system.cpu.icache.demand_mshr_misses::total 291 # number of demand (read+write) MSHR misses
590system.cpu.icache.overall_mshr_misses::cpu.inst 291 # number of overall MSHR misses
591system.cpu.icache.overall_mshr_misses::total 291 # number of overall MSHR misses
639system.cpu.icache.ReadReq_mshr_misses::cpu.inst 291 # number of ReadReq MSHR misses
640system.cpu.icache.ReadReq_mshr_misses::total 291 # number of ReadReq MSHR misses
641system.cpu.icache.demand_mshr_misses::cpu.inst 291 # number of demand (read+write) MSHR misses
642system.cpu.icache.demand_mshr_misses::total 291 # number of demand (read+write) MSHR misses
643system.cpu.icache.overall_mshr_misses::cpu.inst 291 # number of overall MSHR misses
644system.cpu.icache.overall_mshr_misses::total 291 # number of overall MSHR misses
592system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 14598500 # number of ReadReq MSHR miss cycles
593system.cpu.icache.ReadReq_mshr_miss_latency::total 14598500 # number of ReadReq MSHR miss cycles
594system.cpu.icache.demand_mshr_miss_latency::cpu.inst 14598500 # number of demand (read+write) MSHR miss cycles
595system.cpu.icache.demand_mshr_miss_latency::total 14598500 # number of demand (read+write) MSHR miss cycles
596system.cpu.icache.overall_mshr_miss_latency::cpu.inst 14598500 # number of overall MSHR miss cycles
597system.cpu.icache.overall_mshr_miss_latency::total 14598500 # number of overall MSHR miss cycles
598system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.149231 # mshr miss rate for ReadReq accesses
599system.cpu.icache.ReadReq_mshr_miss_rate::total 0.149231 # mshr miss rate for ReadReq accesses
600system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.149231 # mshr miss rate for demand accesses
601system.cpu.icache.demand_mshr_miss_rate::total 0.149231 # mshr miss rate for demand accesses
602system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.149231 # mshr miss rate for overall accesses
603system.cpu.icache.overall_mshr_miss_rate::total 0.149231 # mshr miss rate for overall accesses
604system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50166.666667 # average ReadReq mshr miss latency
605system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50166.666667 # average ReadReq mshr miss latency
606system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50166.666667 # average overall mshr miss latency
607system.cpu.icache.demand_avg_mshr_miss_latency::total 50166.666667 # average overall mshr miss latency
608system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50166.666667 # average overall mshr miss latency
609system.cpu.icache.overall_avg_mshr_miss_latency::total 50166.666667 # average overall mshr miss latency
645system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 18642000 # number of ReadReq MSHR miss cycles
646system.cpu.icache.ReadReq_mshr_miss_latency::total 18642000 # number of ReadReq MSHR miss cycles
647system.cpu.icache.demand_mshr_miss_latency::cpu.inst 18642000 # number of demand (read+write) MSHR miss cycles
648system.cpu.icache.demand_mshr_miss_latency::total 18642000 # number of demand (read+write) MSHR miss cycles
649system.cpu.icache.overall_mshr_miss_latency::cpu.inst 18642000 # number of overall MSHR miss cycles
650system.cpu.icache.overall_mshr_miss_latency::total 18642000 # number of overall MSHR miss cycles
651system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.149846 # mshr miss rate for ReadReq accesses
652system.cpu.icache.ReadReq_mshr_miss_rate::total 0.149846 # mshr miss rate for ReadReq accesses
653system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.149846 # mshr miss rate for demand accesses
654system.cpu.icache.demand_mshr_miss_rate::total 0.149846 # mshr miss rate for demand accesses
655system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.149846 # mshr miss rate for overall accesses
656system.cpu.icache.overall_mshr_miss_rate::total 0.149846 # mshr miss rate for overall accesses
657system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 64061.855670 # average ReadReq mshr miss latency
658system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 64061.855670 # average ReadReq mshr miss latency
659system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 64061.855670 # average overall mshr miss latency
660system.cpu.icache.demand_avg_mshr_miss_latency::total 64061.855670 # average overall mshr miss latency
661system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 64061.855670 # average overall mshr miss latency
662system.cpu.icache.overall_avg_mshr_miss_latency::total 64061.855670 # average overall mshr miss latency
610system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
611system.cpu.l2cache.replacements 0 # number of replacements
663system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
664system.cpu.l2cache.replacements 0 # number of replacements
612system.cpu.l2cache.tagsinuse 185.107247 # Cycle average of tags in use
613system.cpu.l2cache.total_refs 39 # Total number of references to valid blocks.
614system.cpu.l2cache.sampled_refs 353 # Sample count of references to valid blocks.
615system.cpu.l2cache.avg_refs 0.110482 # Average number of references to valid blocks.
665system.cpu.l2cache.tagsinuse 183.439490 # Cycle average of tags in use
666system.cpu.l2cache.total_refs 40 # Total number of references to valid blocks.
667system.cpu.l2cache.sampled_refs 352 # Sample count of references to valid blocks.
668system.cpu.l2cache.avg_refs 0.113636 # Average number of references to valid blocks.
616system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
669system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
617system.cpu.l2cache.occ_blocks::cpu.inst 138.394475 # Average occupied blocks per requestor
618system.cpu.l2cache.occ_blocks::cpu.data 46.712772 # Average occupied blocks per requestor
619system.cpu.l2cache.occ_percent::cpu.inst 0.004223 # Average percentage of cache occupancy
620system.cpu.l2cache.occ_percent::cpu.data 0.001426 # Average percentage of cache occupancy
621system.cpu.l2cache.occ_percent::total 0.005649 # Average percentage of cache occupancy
622system.cpu.l2cache.ReadReq_hits::cpu.inst 19 # number of ReadReq hits
670system.cpu.l2cache.occ_blocks::cpu.inst 137.046036 # Average occupied blocks per requestor
671system.cpu.l2cache.occ_blocks::cpu.data 46.393454 # Average occupied blocks per requestor
672system.cpu.l2cache.occ_percent::cpu.inst 0.004182 # Average percentage of cache occupancy
673system.cpu.l2cache.occ_percent::cpu.data 0.001416 # Average percentage of cache occupancy
674system.cpu.l2cache.occ_percent::total 0.005598 # Average percentage of cache occupancy
675system.cpu.l2cache.ReadReq_hits::cpu.inst 20 # number of ReadReq hits
623system.cpu.l2cache.ReadReq_hits::cpu.data 20 # number of ReadReq hits
676system.cpu.l2cache.ReadReq_hits::cpu.data 20 # number of ReadReq hits
624system.cpu.l2cache.ReadReq_hits::total 39 # number of ReadReq hits
625system.cpu.l2cache.demand_hits::cpu.inst 19 # number of demand (read+write) hits
677system.cpu.l2cache.ReadReq_hits::total 40 # number of ReadReq hits
678system.cpu.l2cache.demand_hits::cpu.inst 20 # number of demand (read+write) hits
626system.cpu.l2cache.demand_hits::cpu.data 20 # number of demand (read+write) hits
679system.cpu.l2cache.demand_hits::cpu.data 20 # number of demand (read+write) hits
627system.cpu.l2cache.demand_hits::total 39 # number of demand (read+write) hits
628system.cpu.l2cache.overall_hits::cpu.inst 19 # number of overall hits
680system.cpu.l2cache.demand_hits::total 40 # number of demand (read+write) hits
681system.cpu.l2cache.overall_hits::cpu.inst 20 # number of overall hits
629system.cpu.l2cache.overall_hits::cpu.data 20 # number of overall hits
682system.cpu.l2cache.overall_hits::cpu.data 20 # number of overall hits
630system.cpu.l2cache.overall_hits::total 39 # number of overall hits
631system.cpu.l2cache.ReadReq_misses::cpu.inst 272 # number of ReadReq misses
683system.cpu.l2cache.overall_hits::total 40 # number of overall hits
684system.cpu.l2cache.ReadReq_misses::cpu.inst 271 # number of ReadReq misses
632system.cpu.l2cache.ReadReq_misses::cpu.data 86 # number of ReadReq misses
685system.cpu.l2cache.ReadReq_misses::cpu.data 86 # number of ReadReq misses
633system.cpu.l2cache.ReadReq_misses::total 358 # number of ReadReq misses
686system.cpu.l2cache.ReadReq_misses::total 357 # number of ReadReq misses
634system.cpu.l2cache.ReadExReq_misses::cpu.data 41 # number of ReadExReq misses
635system.cpu.l2cache.ReadExReq_misses::total 41 # number of ReadExReq misses
687system.cpu.l2cache.ReadExReq_misses::cpu.data 41 # number of ReadExReq misses
688system.cpu.l2cache.ReadExReq_misses::total 41 # number of ReadExReq misses
636system.cpu.l2cache.demand_misses::cpu.inst 272 # number of demand (read+write) misses
689system.cpu.l2cache.demand_misses::cpu.inst 271 # number of demand (read+write) misses
637system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses
690system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses
638system.cpu.l2cache.demand_misses::total 399 # number of demand (read+write) misses
639system.cpu.l2cache.overall_misses::cpu.inst 272 # number of overall misses
691system.cpu.l2cache.demand_misses::total 398 # number of demand (read+write) misses
692system.cpu.l2cache.overall_misses::cpu.inst 271 # number of overall misses
640system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses
693system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses
641system.cpu.l2cache.overall_misses::total 399 # number of overall misses
642system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 14110000 # number of ReadReq miss cycles
643system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4968000 # number of ReadReq miss cycles
644system.cpu.l2cache.ReadReq_miss_latency::total 19078000 # number of ReadReq miss cycles
645system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2402500 # number of ReadExReq miss cycles
646system.cpu.l2cache.ReadExReq_miss_latency::total 2402500 # number of ReadExReq miss cycles
647system.cpu.l2cache.demand_miss_latency::cpu.inst 14110000 # number of demand (read+write) miss cycles
648system.cpu.l2cache.demand_miss_latency::cpu.data 7370500 # number of demand (read+write) miss cycles
649system.cpu.l2cache.demand_miss_latency::total 21480500 # number of demand (read+write) miss cycles
650system.cpu.l2cache.overall_miss_latency::cpu.inst 14110000 # number of overall miss cycles
651system.cpu.l2cache.overall_miss_latency::cpu.data 7370500 # number of overall miss cycles
652system.cpu.l2cache.overall_miss_latency::total 21480500 # number of overall miss cycles
694system.cpu.l2cache.overall_misses::total 398 # number of overall misses
695system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 18145000 # number of ReadReq miss cycles
696system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6188500 # number of ReadReq miss cycles
697system.cpu.l2cache.ReadReq_miss_latency::total 24333500 # number of ReadReq miss cycles
698system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2992500 # number of ReadExReq miss cycles
699system.cpu.l2cache.ReadExReq_miss_latency::total 2992500 # number of ReadExReq miss cycles
700system.cpu.l2cache.demand_miss_latency::cpu.inst 18145000 # number of demand (read+write) miss cycles
701system.cpu.l2cache.demand_miss_latency::cpu.data 9181000 # number of demand (read+write) miss cycles
702system.cpu.l2cache.demand_miss_latency::total 27326000 # number of demand (read+write) miss cycles
703system.cpu.l2cache.overall_miss_latency::cpu.inst 18145000 # number of overall miss cycles
704system.cpu.l2cache.overall_miss_latency::cpu.data 9181000 # number of overall miss cycles
705system.cpu.l2cache.overall_miss_latency::total 27326000 # number of overall miss cycles
653system.cpu.l2cache.ReadReq_accesses::cpu.inst 291 # number of ReadReq accesses(hits+misses)
654system.cpu.l2cache.ReadReq_accesses::cpu.data 106 # number of ReadReq accesses(hits+misses)
655system.cpu.l2cache.ReadReq_accesses::total 397 # number of ReadReq accesses(hits+misses)
656system.cpu.l2cache.ReadExReq_accesses::cpu.data 41 # number of ReadExReq accesses(hits+misses)
657system.cpu.l2cache.ReadExReq_accesses::total 41 # number of ReadExReq accesses(hits+misses)
658system.cpu.l2cache.demand_accesses::cpu.inst 291 # number of demand (read+write) accesses
659system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses
660system.cpu.l2cache.demand_accesses::total 438 # number of demand (read+write) accesses
661system.cpu.l2cache.overall_accesses::cpu.inst 291 # number of overall (read+write) accesses
662system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses
663system.cpu.l2cache.overall_accesses::total 438 # number of overall (read+write) accesses
706system.cpu.l2cache.ReadReq_accesses::cpu.inst 291 # number of ReadReq accesses(hits+misses)
707system.cpu.l2cache.ReadReq_accesses::cpu.data 106 # number of ReadReq accesses(hits+misses)
708system.cpu.l2cache.ReadReq_accesses::total 397 # number of ReadReq accesses(hits+misses)
709system.cpu.l2cache.ReadExReq_accesses::cpu.data 41 # number of ReadExReq accesses(hits+misses)
710system.cpu.l2cache.ReadExReq_accesses::total 41 # number of ReadExReq accesses(hits+misses)
711system.cpu.l2cache.demand_accesses::cpu.inst 291 # number of demand (read+write) accesses
712system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses
713system.cpu.l2cache.demand_accesses::total 438 # number of demand (read+write) accesses
714system.cpu.l2cache.overall_accesses::cpu.inst 291 # number of overall (read+write) accesses
715system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses
716system.cpu.l2cache.overall_accesses::total 438 # number of overall (read+write) accesses
664system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.934708 # miss rate for ReadReq accesses
717system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.931271 # miss rate for ReadReq accesses
665system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.811321 # miss rate for ReadReq accesses
718system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.811321 # miss rate for ReadReq accesses
666system.cpu.l2cache.ReadReq_miss_rate::total 0.901763 # miss rate for ReadReq accesses
719system.cpu.l2cache.ReadReq_miss_rate::total 0.899244 # miss rate for ReadReq accesses
667system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
668system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
720system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
721system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
669system.cpu.l2cache.demand_miss_rate::cpu.inst 0.934708 # miss rate for demand accesses
722system.cpu.l2cache.demand_miss_rate::cpu.inst 0.931271 # miss rate for demand accesses
670system.cpu.l2cache.demand_miss_rate::cpu.data 0.863946 # miss rate for demand accesses
723system.cpu.l2cache.demand_miss_rate::cpu.data 0.863946 # miss rate for demand accesses
671system.cpu.l2cache.demand_miss_rate::total 0.910959 # miss rate for demand accesses
672system.cpu.l2cache.overall_miss_rate::cpu.inst 0.934708 # miss rate for overall accesses
724system.cpu.l2cache.demand_miss_rate::total 0.908676 # miss rate for demand accesses
725system.cpu.l2cache.overall_miss_rate::cpu.inst 0.931271 # miss rate for overall accesses
673system.cpu.l2cache.overall_miss_rate::cpu.data 0.863946 # miss rate for overall accesses
726system.cpu.l2cache.overall_miss_rate::cpu.data 0.863946 # miss rate for overall accesses
674system.cpu.l2cache.overall_miss_rate::total 0.910959 # miss rate for overall accesses
675system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 51875 # average ReadReq miss latency
676system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 57767.441860 # average ReadReq miss latency
677system.cpu.l2cache.ReadReq_avg_miss_latency::total 53290.502793 # average ReadReq miss latency
678system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 58597.560976 # average ReadExReq miss latency
679system.cpu.l2cache.ReadExReq_avg_miss_latency::total 58597.560976 # average ReadExReq miss latency
680system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 51875 # average overall miss latency
681system.cpu.l2cache.demand_avg_miss_latency::cpu.data 58035.433071 # average overall miss latency
682system.cpu.l2cache.demand_avg_miss_latency::total 53835.839599 # average overall miss latency
683system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 51875 # average overall miss latency
684system.cpu.l2cache.overall_avg_miss_latency::cpu.data 58035.433071 # average overall miss latency
685system.cpu.l2cache.overall_avg_miss_latency::total 53835.839599 # average overall miss latency
727system.cpu.l2cache.overall_miss_rate::total 0.908676 # miss rate for overall accesses
728system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 66955.719557 # average ReadReq miss latency
729system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 71959.302326 # average ReadReq miss latency
730system.cpu.l2cache.ReadReq_avg_miss_latency::total 68161.064426 # average ReadReq miss latency
731system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72987.804878 # average ReadExReq miss latency
732system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72987.804878 # average ReadExReq miss latency
733system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 66955.719557 # average overall miss latency
734system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72291.338583 # average overall miss latency
735system.cpu.l2cache.demand_avg_miss_latency::total 68658.291457 # average overall miss latency
736system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 66955.719557 # average overall miss latency
737system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72291.338583 # average overall miss latency
738system.cpu.l2cache.overall_avg_miss_latency::total 68658.291457 # average overall miss latency
686system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
687system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
688system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
689system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
690system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
691system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
692system.cpu.l2cache.fast_writes 0 # number of fast writes performed
693system.cpu.l2cache.cache_copies 0 # number of cache copies performed
694system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 5 # number of ReadReq MSHR hits
695system.cpu.l2cache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits
696system.cpu.l2cache.demand_mshr_hits::cpu.data 5 # number of demand (read+write) MSHR hits
697system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
698system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits
699system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
739system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
740system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
741system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
742system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
743system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
744system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
745system.cpu.l2cache.fast_writes 0 # number of fast writes performed
746system.cpu.l2cache.cache_copies 0 # number of cache copies performed
747system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 5 # number of ReadReq MSHR hits
748system.cpu.l2cache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits
749system.cpu.l2cache.demand_mshr_hits::cpu.data 5 # number of demand (read+write) MSHR hits
750system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
751system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits
752system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
700system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 272 # number of ReadReq MSHR misses
753system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 271 # number of ReadReq MSHR misses
701system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 81 # number of ReadReq MSHR misses
754system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 81 # number of ReadReq MSHR misses
702system.cpu.l2cache.ReadReq_mshr_misses::total 353 # number of ReadReq MSHR misses
755system.cpu.l2cache.ReadReq_mshr_misses::total 352 # number of ReadReq MSHR misses
703system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 41 # number of ReadExReq MSHR misses
704system.cpu.l2cache.ReadExReq_mshr_misses::total 41 # number of ReadExReq MSHR misses
756system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 41 # number of ReadExReq MSHR misses
757system.cpu.l2cache.ReadExReq_mshr_misses::total 41 # number of ReadExReq MSHR misses
705system.cpu.l2cache.demand_mshr_misses::cpu.inst 272 # number of demand (read+write) MSHR misses
758system.cpu.l2cache.demand_mshr_misses::cpu.inst 271 # number of demand (read+write) MSHR misses
706system.cpu.l2cache.demand_mshr_misses::cpu.data 122 # number of demand (read+write) MSHR misses
759system.cpu.l2cache.demand_mshr_misses::cpu.data 122 # number of demand (read+write) MSHR misses
707system.cpu.l2cache.demand_mshr_misses::total 394 # number of demand (read+write) MSHR misses
708system.cpu.l2cache.overall_mshr_misses::cpu.inst 272 # number of overall MSHR misses
760system.cpu.l2cache.demand_mshr_misses::total 393 # number of demand (read+write) MSHR misses
761system.cpu.l2cache.overall_mshr_misses::cpu.inst 271 # number of overall MSHR misses
709system.cpu.l2cache.overall_mshr_misses::cpu.data 122 # number of overall MSHR misses
762system.cpu.l2cache.overall_mshr_misses::cpu.data 122 # number of overall MSHR misses
710system.cpu.l2cache.overall_mshr_misses::total 394 # number of overall MSHR misses
711system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10735459 # number of ReadReq MSHR miss cycles
712system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3756284 # number of ReadReq MSHR miss cycles
713system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14491743 # number of ReadReq MSHR miss cycles
714system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1896771 # number of ReadExReq MSHR miss cycles
715system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1896771 # number of ReadExReq MSHR miss cycles
716system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10735459 # number of demand (read+write) MSHR miss cycles
717system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5653055 # number of demand (read+write) MSHR miss cycles
718system.cpu.l2cache.demand_mshr_miss_latency::total 16388514 # number of demand (read+write) MSHR miss cycles
719system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10735459 # number of overall MSHR miss cycles
720system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5653055 # number of overall MSHR miss cycles
721system.cpu.l2cache.overall_mshr_miss_latency::total 16388514 # number of overall MSHR miss cycles
722system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.934708 # mshr miss rate for ReadReq accesses
763system.cpu.l2cache.overall_mshr_misses::total 393 # number of overall MSHR misses
764system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 14791750 # number of ReadReq MSHR miss cycles
765system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4905500 # number of ReadReq MSHR miss cycles
766system.cpu.l2cache.ReadReq_mshr_miss_latency::total 19697250 # number of ReadReq MSHR miss cycles
767system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2490250 # number of ReadExReq MSHR miss cycles
768system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2490250 # number of ReadExReq MSHR miss cycles
769system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 14791750 # number of demand (read+write) MSHR miss cycles
770system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7395750 # number of demand (read+write) MSHR miss cycles
771system.cpu.l2cache.demand_mshr_miss_latency::total 22187500 # number of demand (read+write) MSHR miss cycles
772system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 14791750 # number of overall MSHR miss cycles
773system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7395750 # number of overall MSHR miss cycles
774system.cpu.l2cache.overall_mshr_miss_latency::total 22187500 # number of overall MSHR miss cycles
775system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.931271 # mshr miss rate for ReadReq accesses
723system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.764151 # mshr miss rate for ReadReq accesses
776system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.764151 # mshr miss rate for ReadReq accesses
724system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.889169 # mshr miss rate for ReadReq accesses
777system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.886650 # mshr miss rate for ReadReq accesses
725system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
726system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
778system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
779system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
727system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.934708 # mshr miss rate for demand accesses
780system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.931271 # mshr miss rate for demand accesses
728system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for demand accesses
781system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for demand accesses
729system.cpu.l2cache.demand_mshr_miss_rate::total 0.899543 # mshr miss rate for demand accesses
730system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.934708 # mshr miss rate for overall accesses
782system.cpu.l2cache.demand_mshr_miss_rate::total 0.897260 # mshr miss rate for demand accesses
783system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.931271 # mshr miss rate for overall accesses
731system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for overall accesses
784system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for overall accesses
732system.cpu.l2cache.overall_mshr_miss_rate::total 0.899543 # mshr miss rate for overall accesses
733system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39468.599265 # average ReadReq mshr miss latency
734system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 46373.876543 # average ReadReq mshr miss latency
735system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 41053.096317 # average ReadReq mshr miss latency
736system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 46262.707317 # average ReadExReq mshr miss latency
737system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 46262.707317 # average ReadExReq mshr miss latency
738system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39468.599265 # average overall mshr miss latency
739system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 46336.516393 # average overall mshr miss latency
740system.cpu.l2cache.demand_avg_mshr_miss_latency::total 41595.213198 # average overall mshr miss latency
741system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39468.599265 # average overall mshr miss latency
742system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 46336.516393 # average overall mshr miss latency
743system.cpu.l2cache.overall_avg_mshr_miss_latency::total 41595.213198 # average overall mshr miss latency
785system.cpu.l2cache.overall_mshr_miss_rate::total 0.897260 # mshr miss rate for overall accesses
786system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 54582.103321 # average ReadReq mshr miss latency
787system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60561.728395 # average ReadReq mshr miss latency
788system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55958.096591 # average ReadReq mshr miss latency
789system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60737.804878 # average ReadExReq mshr miss latency
790system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60737.804878 # average ReadExReq mshr miss latency
791system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 54582.103321 # average overall mshr miss latency
792system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60620.901639 # average overall mshr miss latency
793system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56456.743003 # average overall mshr miss latency
794system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 54582.103321 # average overall mshr miss latency
795system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60620.901639 # average overall mshr miss latency
796system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56456.743003 # average overall mshr miss latency
744system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
745system.cpu.dcache.replacements 0 # number of replacements
797system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
798system.cpu.dcache.replacements 0 # number of replacements
746system.cpu.dcache.tagsinuse 86.521929 # Cycle average of tags in use
747system.cpu.dcache.total_refs 2391 # Total number of references to valid blocks.
799system.cpu.dcache.tagsinuse 85.937637 # Cycle average of tags in use
800system.cpu.dcache.total_refs 2388 # Total number of references to valid blocks.
748system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks.
801system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks.
749system.cpu.dcache.avg_refs 16.376712 # Average number of references to valid blocks.
802system.cpu.dcache.avg_refs 16.356164 # Average number of references to valid blocks.
750system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
803system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
751system.cpu.dcache.occ_blocks::cpu.data 86.521929 # Average occupied blocks per requestor
752system.cpu.dcache.occ_percent::cpu.data 0.021124 # Average percentage of cache occupancy
753system.cpu.dcache.occ_percent::total 0.021124 # Average percentage of cache occupancy
754system.cpu.dcache.ReadReq_hits::cpu.data 1763 # number of ReadReq hits
755system.cpu.dcache.ReadReq_hits::total 1763 # number of ReadReq hits
804system.cpu.dcache.occ_blocks::cpu.data 85.937637 # Average occupied blocks per requestor
805system.cpu.dcache.occ_percent::cpu.data 0.020981 # Average percentage of cache occupancy
806system.cpu.dcache.occ_percent::total 0.020981 # Average percentage of cache occupancy
807system.cpu.dcache.ReadReq_hits::cpu.data 1760 # number of ReadReq hits
808system.cpu.dcache.ReadReq_hits::total 1760 # number of ReadReq hits
756system.cpu.dcache.WriteReq_hits::cpu.data 606 # number of WriteReq hits
757system.cpu.dcache.WriteReq_hits::total 606 # number of WriteReq hits
758system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits
759system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
760system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits
761system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
809system.cpu.dcache.WriteReq_hits::cpu.data 606 # number of WriteReq hits
810system.cpu.dcache.WriteReq_hits::total 606 # number of WriteReq hits
811system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits
812system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
813system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits
814system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
762system.cpu.dcache.demand_hits::cpu.data 2369 # number of demand (read+write) hits
763system.cpu.dcache.demand_hits::total 2369 # number of demand (read+write) hits
764system.cpu.dcache.overall_hits::cpu.data 2369 # number of overall hits
765system.cpu.dcache.overall_hits::total 2369 # number of overall hits
766system.cpu.dcache.ReadReq_misses::cpu.data 193 # number of ReadReq misses
767system.cpu.dcache.ReadReq_misses::total 193 # number of ReadReq misses
815system.cpu.dcache.demand_hits::cpu.data 2366 # number of demand (read+write) hits
816system.cpu.dcache.demand_hits::total 2366 # number of demand (read+write) hits
817system.cpu.dcache.overall_hits::cpu.data 2366 # number of overall hits
818system.cpu.dcache.overall_hits::total 2366 # number of overall hits
819system.cpu.dcache.ReadReq_misses::cpu.data 190 # number of ReadReq misses
820system.cpu.dcache.ReadReq_misses::total 190 # number of ReadReq misses
768system.cpu.dcache.WriteReq_misses::cpu.data 307 # number of WriteReq misses
769system.cpu.dcache.WriteReq_misses::total 307 # number of WriteReq misses
770system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
771system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
821system.cpu.dcache.WriteReq_misses::cpu.data 307 # number of WriteReq misses
822system.cpu.dcache.WriteReq_misses::total 307 # number of WriteReq misses
823system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
824system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
772system.cpu.dcache.demand_misses::cpu.data 500 # number of demand (read+write) misses
773system.cpu.dcache.demand_misses::total 500 # number of demand (read+write) misses
774system.cpu.dcache.overall_misses::cpu.data 500 # number of overall misses
775system.cpu.dcache.overall_misses::total 500 # number of overall misses
776system.cpu.dcache.ReadReq_miss_latency::cpu.data 8675500 # number of ReadReq miss cycles
777system.cpu.dcache.ReadReq_miss_latency::total 8675500 # number of ReadReq miss cycles
778system.cpu.dcache.WriteReq_miss_latency::cpu.data 14874500 # number of WriteReq miss cycles
779system.cpu.dcache.WriteReq_miss_latency::total 14874500 # number of WriteReq miss cycles
780system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 87500 # number of LoadLockedReq miss cycles
781system.cpu.dcache.LoadLockedReq_miss_latency::total 87500 # number of LoadLockedReq miss cycles
782system.cpu.dcache.demand_miss_latency::cpu.data 23550000 # number of demand (read+write) miss cycles
783system.cpu.dcache.demand_miss_latency::total 23550000 # number of demand (read+write) miss cycles
784system.cpu.dcache.overall_miss_latency::cpu.data 23550000 # number of overall miss cycles
785system.cpu.dcache.overall_miss_latency::total 23550000 # number of overall miss cycles
786system.cpu.dcache.ReadReq_accesses::cpu.data 1956 # number of ReadReq accesses(hits+misses)
787system.cpu.dcache.ReadReq_accesses::total 1956 # number of ReadReq accesses(hits+misses)
825system.cpu.dcache.demand_misses::cpu.data 497 # number of demand (read+write) misses
826system.cpu.dcache.demand_misses::total 497 # number of demand (read+write) misses
827system.cpu.dcache.overall_misses::cpu.data 497 # number of overall misses
828system.cpu.dcache.overall_misses::total 497 # number of overall misses
829system.cpu.dcache.ReadReq_miss_latency::cpu.data 10638500 # number of ReadReq miss cycles
830system.cpu.dcache.ReadReq_miss_latency::total 10638500 # number of ReadReq miss cycles
831system.cpu.dcache.WriteReq_miss_latency::cpu.data 19663000 # number of WriteReq miss cycles
832system.cpu.dcache.WriteReq_miss_latency::total 19663000 # number of WriteReq miss cycles
833system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 127500 # number of LoadLockedReq miss cycles
834system.cpu.dcache.LoadLockedReq_miss_latency::total 127500 # number of LoadLockedReq miss cycles
835system.cpu.dcache.demand_miss_latency::cpu.data 30301500 # number of demand (read+write) miss cycles
836system.cpu.dcache.demand_miss_latency::total 30301500 # number of demand (read+write) miss cycles
837system.cpu.dcache.overall_miss_latency::cpu.data 30301500 # number of overall miss cycles
838system.cpu.dcache.overall_miss_latency::total 30301500 # number of overall miss cycles
839system.cpu.dcache.ReadReq_accesses::cpu.data 1950 # number of ReadReq accesses(hits+misses)
840system.cpu.dcache.ReadReq_accesses::total 1950 # number of ReadReq accesses(hits+misses)
788system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses)
789system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
790system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13 # number of LoadLockedReq accesses(hits+misses)
791system.cpu.dcache.LoadLockedReq_accesses::total 13 # number of LoadLockedReq accesses(hits+misses)
792system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses)
793system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
841system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses)
842system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
843system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13 # number of LoadLockedReq accesses(hits+misses)
844system.cpu.dcache.LoadLockedReq_accesses::total 13 # number of LoadLockedReq accesses(hits+misses)
845system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses)
846system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
794system.cpu.dcache.demand_accesses::cpu.data 2869 # number of demand (read+write) accesses
795system.cpu.dcache.demand_accesses::total 2869 # number of demand (read+write) accesses
796system.cpu.dcache.overall_accesses::cpu.data 2869 # number of overall (read+write) accesses
797system.cpu.dcache.overall_accesses::total 2869 # number of overall (read+write) accesses
798system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.098671 # miss rate for ReadReq accesses
799system.cpu.dcache.ReadReq_miss_rate::total 0.098671 # miss rate for ReadReq accesses
847system.cpu.dcache.demand_accesses::cpu.data 2863 # number of demand (read+write) accesses
848system.cpu.dcache.demand_accesses::total 2863 # number of demand (read+write) accesses
849system.cpu.dcache.overall_accesses::cpu.data 2863 # number of overall (read+write) accesses
850system.cpu.dcache.overall_accesses::total 2863 # number of overall (read+write) accesses
851system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.097436 # miss rate for ReadReq accesses
852system.cpu.dcache.ReadReq_miss_rate::total 0.097436 # miss rate for ReadReq accesses
800system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.336254 # miss rate for WriteReq accesses
801system.cpu.dcache.WriteReq_miss_rate::total 0.336254 # miss rate for WriteReq accesses
802system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.153846 # miss rate for LoadLockedReq accesses
803system.cpu.dcache.LoadLockedReq_miss_rate::total 0.153846 # miss rate for LoadLockedReq accesses
853system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.336254 # miss rate for WriteReq accesses
854system.cpu.dcache.WriteReq_miss_rate::total 0.336254 # miss rate for WriteReq accesses
855system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.153846 # miss rate for LoadLockedReq accesses
856system.cpu.dcache.LoadLockedReq_miss_rate::total 0.153846 # miss rate for LoadLockedReq accesses
804system.cpu.dcache.demand_miss_rate::cpu.data 0.174277 # miss rate for demand accesses
805system.cpu.dcache.demand_miss_rate::total 0.174277 # miss rate for demand accesses
806system.cpu.dcache.overall_miss_rate::cpu.data 0.174277 # miss rate for overall accesses
807system.cpu.dcache.overall_miss_rate::total 0.174277 # miss rate for overall accesses
808system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 44950.777202 # average ReadReq miss latency
809system.cpu.dcache.ReadReq_avg_miss_latency::total 44950.777202 # average ReadReq miss latency
810system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48451.140065 # average WriteReq miss latency
811system.cpu.dcache.WriteReq_avg_miss_latency::total 48451.140065 # average WriteReq miss latency
812system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 43750 # average LoadLockedReq miss latency
813system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 43750 # average LoadLockedReq miss latency
814system.cpu.dcache.demand_avg_miss_latency::cpu.data 47100 # average overall miss latency
815system.cpu.dcache.demand_avg_miss_latency::total 47100 # average overall miss latency
816system.cpu.dcache.overall_avg_miss_latency::cpu.data 47100 # average overall miss latency
817system.cpu.dcache.overall_avg_miss_latency::total 47100 # average overall miss latency
818system.cpu.dcache.blocked_cycles::no_mshrs 107 # number of cycles access was blocked
857system.cpu.dcache.demand_miss_rate::cpu.data 0.173594 # miss rate for demand accesses
858system.cpu.dcache.demand_miss_rate::total 0.173594 # miss rate for demand accesses
859system.cpu.dcache.overall_miss_rate::cpu.data 0.173594 # miss rate for overall accesses
860system.cpu.dcache.overall_miss_rate::total 0.173594 # miss rate for overall accesses
861system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55992.105263 # average ReadReq miss latency
862system.cpu.dcache.ReadReq_avg_miss_latency::total 55992.105263 # average ReadReq miss latency
863system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64048.859935 # average WriteReq miss latency
864system.cpu.dcache.WriteReq_avg_miss_latency::total 64048.859935 # average WriteReq miss latency
865system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 63750 # average LoadLockedReq miss latency
866system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 63750 # average LoadLockedReq miss latency
867system.cpu.dcache.demand_avg_miss_latency::cpu.data 60968.812877 # average overall miss latency
868system.cpu.dcache.demand_avg_miss_latency::total 60968.812877 # average overall miss latency
869system.cpu.dcache.overall_avg_miss_latency::cpu.data 60968.812877 # average overall miss latency
870system.cpu.dcache.overall_avg_miss_latency::total 60968.812877 # average overall miss latency
871system.cpu.dcache.blocked_cycles::no_mshrs 103 # number of cycles access was blocked
819system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
820system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked
821system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
872system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
873system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked
874system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
822system.cpu.dcache.avg_blocked_cycles::no_mshrs 35.666667 # average number of cycles each access was blocked
875system.cpu.dcache.avg_blocked_cycles::no_mshrs 34.333333 # average number of cycles each access was blocked
823system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
824system.cpu.dcache.fast_writes 0 # number of fast writes performed
825system.cpu.dcache.cache_copies 0 # number of cache copies performed
876system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
877system.cpu.dcache.fast_writes 0 # number of fast writes performed
878system.cpu.dcache.cache_copies 0 # number of cache copies performed
826system.cpu.dcache.ReadReq_mshr_hits::cpu.data 87 # number of ReadReq MSHR hits
827system.cpu.dcache.ReadReq_mshr_hits::total 87 # number of ReadReq MSHR hits
879system.cpu.dcache.ReadReq_mshr_hits::cpu.data 84 # number of ReadReq MSHR hits
880system.cpu.dcache.ReadReq_mshr_hits::total 84 # number of ReadReq MSHR hits
828system.cpu.dcache.WriteReq_mshr_hits::cpu.data 266 # number of WriteReq MSHR hits
829system.cpu.dcache.WriteReq_mshr_hits::total 266 # number of WriteReq MSHR hits
830system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
831system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
881system.cpu.dcache.WriteReq_mshr_hits::cpu.data 266 # number of WriteReq MSHR hits
882system.cpu.dcache.WriteReq_mshr_hits::total 266 # number of WriteReq MSHR hits
883system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
884system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
832system.cpu.dcache.demand_mshr_hits::cpu.data 353 # number of demand (read+write) MSHR hits
833system.cpu.dcache.demand_mshr_hits::total 353 # number of demand (read+write) MSHR hits
834system.cpu.dcache.overall_mshr_hits::cpu.data 353 # number of overall MSHR hits
835system.cpu.dcache.overall_mshr_hits::total 353 # number of overall MSHR hits
885system.cpu.dcache.demand_mshr_hits::cpu.data 350 # number of demand (read+write) MSHR hits
886system.cpu.dcache.demand_mshr_hits::total 350 # number of demand (read+write) MSHR hits
887system.cpu.dcache.overall_mshr_hits::cpu.data 350 # number of overall MSHR hits
888system.cpu.dcache.overall_mshr_hits::total 350 # number of overall MSHR hits
836system.cpu.dcache.ReadReq_mshr_misses::cpu.data 106 # number of ReadReq MSHR misses
837system.cpu.dcache.ReadReq_mshr_misses::total 106 # number of ReadReq MSHR misses
838system.cpu.dcache.WriteReq_mshr_misses::cpu.data 41 # number of WriteReq MSHR misses
839system.cpu.dcache.WriteReq_mshr_misses::total 41 # number of WriteReq MSHR misses
840system.cpu.dcache.demand_mshr_misses::cpu.data 147 # number of demand (read+write) MSHR misses
841system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses
842system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses
843system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses
889system.cpu.dcache.ReadReq_mshr_misses::cpu.data 106 # number of ReadReq MSHR misses
890system.cpu.dcache.ReadReq_mshr_misses::total 106 # number of ReadReq MSHR misses
891system.cpu.dcache.WriteReq_mshr_misses::cpu.data 41 # number of WriteReq MSHR misses
892system.cpu.dcache.WriteReq_mshr_misses::total 41 # number of WriteReq MSHR misses
893system.cpu.dcache.demand_mshr_misses::cpu.data 147 # number of demand (read+write) MSHR misses
894system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses
895system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses
896system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses
844system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5218000 # number of ReadReq MSHR miss cycles
845system.cpu.dcache.ReadReq_mshr_miss_latency::total 5218000 # number of ReadReq MSHR miss cycles
846system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2444500 # number of WriteReq MSHR miss cycles
847system.cpu.dcache.WriteReq_mshr_miss_latency::total 2444500 # number of WriteReq MSHR miss cycles
848system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7662500 # number of demand (read+write) MSHR miss cycles
849system.cpu.dcache.demand_mshr_miss_latency::total 7662500 # number of demand (read+write) MSHR miss cycles
850system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7662500 # number of overall MSHR miss cycles
851system.cpu.dcache.overall_mshr_miss_latency::total 7662500 # number of overall MSHR miss cycles
852system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054192 # mshr miss rate for ReadReq accesses
853system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054192 # mshr miss rate for ReadReq accesses
897system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6438005 # number of ReadReq MSHR miss cycles
898system.cpu.dcache.ReadReq_mshr_miss_latency::total 6438005 # number of ReadReq MSHR miss cycles
899system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3034500 # number of WriteReq MSHR miss cycles
900system.cpu.dcache.WriteReq_mshr_miss_latency::total 3034500 # number of WriteReq MSHR miss cycles
901system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9472505 # number of demand (read+write) MSHR miss cycles
902system.cpu.dcache.demand_mshr_miss_latency::total 9472505 # number of demand (read+write) MSHR miss cycles
903system.cpu.dcache.overall_mshr_miss_latency::cpu.data 9472505 # number of overall MSHR miss cycles
904system.cpu.dcache.overall_mshr_miss_latency::total 9472505 # number of overall MSHR miss cycles
905system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054359 # mshr miss rate for ReadReq accesses
906system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054359 # mshr miss rate for ReadReq accesses
854system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.044907 # mshr miss rate for WriteReq accesses
855system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.044907 # mshr miss rate for WriteReq accesses
907system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.044907 # mshr miss rate for WriteReq accesses
908system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.044907 # mshr miss rate for WriteReq accesses
856system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.051237 # mshr miss rate for demand accesses
857system.cpu.dcache.demand_mshr_miss_rate::total 0.051237 # mshr miss rate for demand accesses
858system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.051237 # mshr miss rate for overall accesses
859system.cpu.dcache.overall_mshr_miss_rate::total 0.051237 # mshr miss rate for overall accesses
860system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 49226.415094 # average ReadReq mshr miss latency
861system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 49226.415094 # average ReadReq mshr miss latency
862system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 59621.951220 # average WriteReq mshr miss latency
863system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 59621.951220 # average WriteReq mshr miss latency
864system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 52125.850340 # average overall mshr miss latency
865system.cpu.dcache.demand_avg_mshr_miss_latency::total 52125.850340 # average overall mshr miss latency
866system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 52125.850340 # average overall mshr miss latency
867system.cpu.dcache.overall_avg_mshr_miss_latency::total 52125.850340 # average overall mshr miss latency
909system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.051345 # mshr miss rate for demand accesses
910system.cpu.dcache.demand_mshr_miss_rate::total 0.051345 # mshr miss rate for demand accesses
911system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.051345 # mshr miss rate for overall accesses
912system.cpu.dcache.overall_mshr_miss_rate::total 0.051345 # mshr miss rate for overall accesses
913system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 60735.896226 # average ReadReq mshr miss latency
914system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 60735.896226 # average ReadReq mshr miss latency
915system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 74012.195122 # average WriteReq mshr miss latency
916system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 74012.195122 # average WriteReq mshr miss latency
917system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 64438.809524 # average overall mshr miss latency
918system.cpu.dcache.demand_avg_mshr_miss_latency::total 64438.809524 # average overall mshr miss latency
919system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 64438.809524 # average overall mshr miss latency
920system.cpu.dcache.overall_avg_mshr_miss_latency::total 64438.809524 # average overall mshr miss latency
868system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
869
870---------- End Simulation Statistics ----------
921system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
922
923---------- End Simulation Statistics ----------