1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000028 # Number of seconds simulated |
4sim_ticks 27981000 # Number of ticks simulated 5final_tick 27981000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) |
6sim_freq 1000000000000 # Frequency of simulated ticks |
7host_inst_rate 65720 # Simulator instruction rate (inst/s) 8host_op_rate 76928 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 399296424 # Simulator tick rate (ticks/s) 10host_mem_usage 250660 # Number of bytes of host memory used 11host_seconds 0.07 # Real time elapsed on the host |
12sim_insts 4604 # Number of instructions simulated 13sim_ops 5390 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks |
16system.physmem.bytes_read::cpu.inst 26944 # Number of bytes read from this memory 17system.physmem.bytes_read::total 26944 # Number of bytes read from this memory 18system.physmem.bytes_inst_read::cpu.inst 19520 # Number of instructions bytes read from this memory 19system.physmem.bytes_inst_read::total 19520 # Number of instructions bytes read from this memory 20system.physmem.num_reads::cpu.inst 421 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 421 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 962939137 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::total 962939137 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_inst_read::cpu.inst 697616240 # Instruction read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::total 697616240 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_total::cpu.inst 962939137 # Total bandwidth to/from this memory (bytes/s) 27system.physmem.bw_total::total 962939137 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.readReqs 421 # Number of read requests accepted |
29system.physmem.writeReqs 0 # Number of write requests accepted |
30system.physmem.readBursts 421 # Number of DRAM read bursts, including those serviced by the write queue |
31system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue |
32system.physmem.bytesReadDRAM 26944 # Total number of bytes read from DRAM |
33system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 34system.physmem.bytesWritten 0 # Total number of bytes written to DRAM |
35system.physmem.bytesReadSys 26944 # Total read bytes from the system interface side |
36system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 37system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 38system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 39system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 40system.physmem.perBankRdBursts::0 91 # Per bank write bursts |
41system.physmem.perBankRdBursts::1 52 # Per bank write bursts |
42system.physmem.perBankRdBursts::2 20 # Per bank write bursts |
43system.physmem.perBankRdBursts::3 43 # Per bank write bursts 44system.physmem.perBankRdBursts::4 22 # Per bank write bursts |
45system.physmem.perBankRdBursts::5 41 # Per bank write bursts 46system.physmem.perBankRdBursts::6 36 # Per bank write bursts 47system.physmem.perBankRdBursts::7 12 # Per bank write bursts 48system.physmem.perBankRdBursts::8 5 # Per bank write bursts 49system.physmem.perBankRdBursts::9 6 # Per bank write bursts 50system.physmem.perBankRdBursts::10 27 # Per bank write bursts 51system.physmem.perBankRdBursts::11 42 # Per bank write bursts 52system.physmem.perBankRdBursts::12 9 # Per bank write bursts --- 13 unchanged lines hidden (view full) --- 66system.physmem.perBankWrBursts::10 0 # Per bank write bursts 67system.physmem.perBankWrBursts::11 0 # Per bank write bursts 68system.physmem.perBankWrBursts::12 0 # Per bank write bursts 69system.physmem.perBankWrBursts::13 0 # Per bank write bursts 70system.physmem.perBankWrBursts::14 0 # Per bank write bursts 71system.physmem.perBankWrBursts::15 0 # Per bank write bursts 72system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 73system.physmem.numWrRetry 0 # Number of times write queue was full causing retry |
74system.physmem.totGap 27895500 # Total gap between requests |
75system.physmem.readPktSize::0 0 # Read request sizes (log2) 76system.physmem.readPktSize::1 0 # Read request sizes (log2) 77system.physmem.readPktSize::2 0 # Read request sizes (log2) 78system.physmem.readPktSize::3 0 # Read request sizes (log2) 79system.physmem.readPktSize::4 0 # Read request sizes (log2) 80system.physmem.readPktSize::5 0 # Read request sizes (log2) |
81system.physmem.readPktSize::6 421 # Read request sizes (log2) |
82system.physmem.writePktSize::0 0 # Write request sizes (log2) 83system.physmem.writePktSize::1 0 # Write request sizes (log2) 84system.physmem.writePktSize::2 0 # Write request sizes (log2) 85system.physmem.writePktSize::3 0 # Write request sizes (log2) 86system.physmem.writePktSize::4 0 # Write request sizes (log2) 87system.physmem.writePktSize::5 0 # Write request sizes (log2) 88system.physmem.writePktSize::6 0 # Write request sizes (log2) 89system.physmem.rdQLenPdf::0 345 # What read queue length does an incoming req see |
90system.physmem.rdQLenPdf::1 68 # What read queue length does an incoming req see |
91system.physmem.rdQLenPdf::2 8 # What read queue length does an incoming req see 92system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see 93system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see --- 78 unchanged lines hidden (view full) --- 177system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see |
185system.physmem.bytesPerActivate::samples 63 # Bytes accessed per row activation 186system.physmem.bytesPerActivate::mean 403.301587 # Bytes accessed per row activation 187system.physmem.bytesPerActivate::gmean 282.308639 # Bytes accessed per row activation 188system.physmem.bytesPerActivate::stdev 327.677686 # Bytes accessed per row activation 189system.physmem.bytesPerActivate::0-127 9 14.29% 14.29% # Bytes accessed per row activation 190system.physmem.bytesPerActivate::128-255 16 25.40% 39.68% # Bytes accessed per row activation 191system.physmem.bytesPerActivate::256-383 13 20.63% 60.32% # Bytes accessed per row activation 192system.physmem.bytesPerActivate::384-511 7 11.11% 71.43% # Bytes accessed per row activation 193system.physmem.bytesPerActivate::512-639 3 4.76% 76.19% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::640-767 2 3.17% 79.37% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::768-895 3 4.76% 84.13% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::1024-1151 10 15.87% 100.00% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::total 63 # Bytes accessed per row activation 198system.physmem.totQLat 2478000 # Total ticks spent queuing 199system.physmem.totMemAccLat 10371750 # Total ticks spent from burst creation until serviced by the DRAM 200system.physmem.totBusLat 2105000 # Total ticks spent in databus transfers 201system.physmem.avgQLat 5885.99 # Average queueing delay per DRAM burst |
202system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst |
203system.physmem.avgMemAccLat 24635.99 # Average memory access latency per DRAM burst 204system.physmem.avgRdBW 962.94 # Average DRAM read bandwidth in MiByte/s |
205system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s |
206system.physmem.avgRdBWSys 962.94 # Average system read bandwidth in MiByte/s |
207system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 208system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 209system.physmem.busUtil 7.52 # Data bus utilization in percentage 210system.physmem.busUtilRead 7.52 # Data bus utilization in percentage for reads 211system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 212system.physmem.avgRdQLen 1.22 # Average read queue length when enqueuing 213system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing |
214system.physmem.readRowHits 350 # Number of row buffer hits during reads |
215system.physmem.writeRowHits 0 # Number of row buffer hits during writes |
216system.physmem.readRowHitRate 83.14 # Row buffer hit rate for reads |
217system.physmem.writeRowHitRate nan # Row buffer hit rate for writes |
218system.physmem.avgGap 66260.10 # Average gap between requests 219system.physmem.pageHitRate 83.14 # Row buffer hit rate, read and write combined |
220system.physmem.memoryStateTime::IDLE 12000 # Time in different power states 221system.physmem.memoryStateTime::REF 780000 # Time in different power states 222system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 223system.physmem.memoryStateTime::ACT 22840500 # Time in different power states 224system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states |
225system.physmem.actEnergy::0 294840 # Energy for activate commands per rank (pJ) |
226system.physmem.actEnergy::1 136080 # Energy for activate commands per rank (pJ) |
227system.physmem.preEnergy::0 160875 # Energy for precharge commands per rank (pJ) |
228system.physmem.preEnergy::1 74250 # Energy for precharge commands per rank (pJ) 229system.physmem.readEnergy::0 2090400 # Energy for read commands per rank (pJ) 230system.physmem.readEnergy::1 702000 # Energy for read commands per rank (pJ) 231system.physmem.writeEnergy::0 0 # Energy for write commands per rank (pJ) 232system.physmem.writeEnergy::1 0 # Energy for write commands per rank (pJ) 233system.physmem.refreshEnergy::0 1525680 # Energy for refresh commands per rank (pJ) 234system.physmem.refreshEnergy::1 1525680 # Energy for refresh commands per rank (pJ) |
235system.physmem.actBackEnergy::0 16099650 # Energy for active background per rank (pJ) 236system.physmem.actBackEnergy::1 15972255 # Energy for active background per rank (pJ) 237system.physmem.preBackEnergy::0 48750 # Energy for precharge background per rank (pJ) 238system.physmem.preBackEnergy::1 160500 # Energy for precharge background per rank (pJ) 239system.physmem.totalEnergy::0 20220195 # Total energy per rank (pJ) 240system.physmem.totalEnergy::1 18570765 # Total energy per rank (pJ) 241system.physmem.averagePower::0 856.107753 # Core power per rank (mW) 242system.physmem.averagePower::1 786.272135 # Core power per rank (mW) 243system.cpu.branchPred.lookups 1926 # Number of BP lookups 244system.cpu.branchPred.condPredicted 1154 # Number of conditional branches predicted |
245system.cpu.branchPred.condIncorrect 341 # Number of conditional branches incorrect |
246system.cpu.branchPred.BTBLookups 1596 # Number of BTB lookups 247system.cpu.branchPred.BTBHits 326 # Number of BTB hits |
248system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. |
249system.cpu.branchPred.BTBHitPct 20.426065 # BTB Hit Percentage |
250system.cpu.branchPred.usedRAS 222 # Number of times the RAS was used to get a target. 251system.cpu.branchPred.RASInCorrect 16 # Number of incorrect RAS predictions. |
252system.cpu_clk_domain.clock 500 # Clock period in ticks |
253system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 254system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 255system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 256system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 257system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 258system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 259system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 260system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA --- 69 unchanged lines hidden (view full) --- 330system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 331system.cpu.itb.read_accesses 0 # DTB read accesses 332system.cpu.itb.write_accesses 0 # DTB write accesses 333system.cpu.itb.inst_accesses 0 # ITB inst accesses 334system.cpu.itb.hits 0 # DTB hits 335system.cpu.itb.misses 0 # DTB misses 336system.cpu.itb.accesses 0 # DTB accesses 337system.cpu.workload.num_syscalls 13 # Number of system calls |
338system.cpu.numCycles 55962 # number of cpu cycles simulated |
339system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 340system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 341system.cpu.committedInsts 4604 # Number of instructions committed 342system.cpu.committedOps 5390 # Number of ops (including micro ops) committed |
343system.cpu.discardedOps 1118 # Number of ops (including micro ops) which were discarded before commit |
344system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching |
345system.cpu.cpi 12.155083 # CPI: cycles per instruction 346system.cpu.ipc 0.082270 # IPC: instructions per cycle 347system.cpu.tickCycles 10640 # Number of cycles that the object actually ticked 348system.cpu.idleCycles 45322 # Total number of cycles that the object has spent stopped |
349system.cpu.dcache.tags.replacements 0 # number of replacements |
350system.cpu.dcache.tags.tagsinuse 86.669090 # Cycle average of tags in use 351system.cpu.dcache.tags.total_refs 1922 # Total number of references to valid blocks. |
352system.cpu.dcache.tags.sampled_refs 146 # Sample count of references to valid blocks. |
353system.cpu.dcache.tags.avg_refs 13.164384 # Average number of references to valid blocks. |
354system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
355system.cpu.dcache.tags.occ_blocks::cpu.inst 86.669090 # Average occupied blocks per requestor |
356system.cpu.dcache.tags.occ_percent::cpu.inst 0.021159 # Average percentage of cache occupancy 357system.cpu.dcache.tags.occ_percent::total 0.021159 # Average percentage of cache occupancy 358system.cpu.dcache.tags.occ_task_id_blocks::1024 146 # Occupied blocks per task id |
359system.cpu.dcache.tags.age_task_id_blocks_1024::0 39 # Occupied blocks per task id 360system.cpu.dcache.tags.age_task_id_blocks_1024::1 107 # Occupied blocks per task id |
361system.cpu.dcache.tags.occ_task_id_percent::1024 0.035645 # Percentage of cache occupancy per task id |
362system.cpu.dcache.tags.tag_accesses 4354 # Number of tag accesses 363system.cpu.dcache.tags.data_accesses 4354 # Number of data accesses 364system.cpu.dcache.ReadReq_hits::cpu.inst 1054 # number of ReadReq hits 365system.cpu.dcache.ReadReq_hits::total 1054 # number of ReadReq hits |
366system.cpu.dcache.WriteReq_hits::cpu.inst 846 # number of WriteReq hits 367system.cpu.dcache.WriteReq_hits::total 846 # number of WriteReq hits 368system.cpu.dcache.LoadLockedReq_hits::cpu.inst 11 # number of LoadLockedReq hits 369system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits 370system.cpu.dcache.StoreCondReq_hits::cpu.inst 11 # number of StoreCondReq hits 371system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits |
372system.cpu.dcache.demand_hits::cpu.inst 1900 # number of demand (read+write) hits 373system.cpu.dcache.demand_hits::total 1900 # number of demand (read+write) hits 374system.cpu.dcache.overall_hits::cpu.inst 1900 # number of overall hits 375system.cpu.dcache.overall_hits::total 1900 # number of overall hits |
376system.cpu.dcache.ReadReq_misses::cpu.inst 115 # number of ReadReq misses 377system.cpu.dcache.ReadReq_misses::total 115 # number of ReadReq misses 378system.cpu.dcache.WriteReq_misses::cpu.inst 67 # number of WriteReq misses 379system.cpu.dcache.WriteReq_misses::total 67 # number of WriteReq misses 380system.cpu.dcache.demand_misses::cpu.inst 182 # number of demand (read+write) misses 381system.cpu.dcache.demand_misses::total 182 # number of demand (read+write) misses 382system.cpu.dcache.overall_misses::cpu.inst 182 # number of overall misses 383system.cpu.dcache.overall_misses::total 182 # number of overall misses |
384system.cpu.dcache.ReadReq_miss_latency::cpu.inst 6708741 # number of ReadReq miss cycles 385system.cpu.dcache.ReadReq_miss_latency::total 6708741 # number of ReadReq miss cycles 386system.cpu.dcache.WriteReq_miss_latency::cpu.inst 4576500 # number of WriteReq miss cycles 387system.cpu.dcache.WriteReq_miss_latency::total 4576500 # number of WriteReq miss cycles 388system.cpu.dcache.demand_miss_latency::cpu.inst 11285241 # number of demand (read+write) miss cycles 389system.cpu.dcache.demand_miss_latency::total 11285241 # number of demand (read+write) miss cycles 390system.cpu.dcache.overall_miss_latency::cpu.inst 11285241 # number of overall miss cycles 391system.cpu.dcache.overall_miss_latency::total 11285241 # number of overall miss cycles 392system.cpu.dcache.ReadReq_accesses::cpu.inst 1169 # number of ReadReq accesses(hits+misses) 393system.cpu.dcache.ReadReq_accesses::total 1169 # number of ReadReq accesses(hits+misses) |
394system.cpu.dcache.WriteReq_accesses::cpu.inst 913 # number of WriteReq accesses(hits+misses) 395system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses) 396system.cpu.dcache.LoadLockedReq_accesses::cpu.inst 11 # number of LoadLockedReq accesses(hits+misses) 397system.cpu.dcache.LoadLockedReq_accesses::total 11 # number of LoadLockedReq accesses(hits+misses) 398system.cpu.dcache.StoreCondReq_accesses::cpu.inst 11 # number of StoreCondReq accesses(hits+misses) 399system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses) |
400system.cpu.dcache.demand_accesses::cpu.inst 2082 # number of demand (read+write) accesses 401system.cpu.dcache.demand_accesses::total 2082 # number of demand (read+write) accesses 402system.cpu.dcache.overall_accesses::cpu.inst 2082 # number of overall (read+write) accesses 403system.cpu.dcache.overall_accesses::total 2082 # number of overall (read+write) accesses 404system.cpu.dcache.ReadReq_miss_rate::cpu.inst 0.098375 # miss rate for ReadReq accesses 405system.cpu.dcache.ReadReq_miss_rate::total 0.098375 # miss rate for ReadReq accesses |
406system.cpu.dcache.WriteReq_miss_rate::cpu.inst 0.073384 # miss rate for WriteReq accesses 407system.cpu.dcache.WriteReq_miss_rate::total 0.073384 # miss rate for WriteReq accesses |
408system.cpu.dcache.demand_miss_rate::cpu.inst 0.087416 # miss rate for demand accesses 409system.cpu.dcache.demand_miss_rate::total 0.087416 # miss rate for demand accesses 410system.cpu.dcache.overall_miss_rate::cpu.inst 0.087416 # miss rate for overall accesses 411system.cpu.dcache.overall_miss_rate::total 0.087416 # miss rate for overall accesses 412system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 58336.878261 # average ReadReq miss latency 413system.cpu.dcache.ReadReq_avg_miss_latency::total 58336.878261 # average ReadReq miss latency 414system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 68305.970149 # average WriteReq miss latency 415system.cpu.dcache.WriteReq_avg_miss_latency::total 68305.970149 # average WriteReq miss latency 416system.cpu.dcache.demand_avg_miss_latency::cpu.inst 62006.818681 # average overall miss latency 417system.cpu.dcache.demand_avg_miss_latency::total 62006.818681 # average overall miss latency 418system.cpu.dcache.overall_avg_miss_latency::cpu.inst 62006.818681 # average overall miss latency 419system.cpu.dcache.overall_avg_miss_latency::total 62006.818681 # average overall miss latency |
420system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 421system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 422system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 423system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 424system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 425system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 426system.cpu.dcache.fast_writes 0 # number of fast writes performed 427system.cpu.dcache.cache_copies 0 # number of cache copies performed --- 8 unchanged lines hidden (view full) --- 436system.cpu.dcache.ReadReq_mshr_misses::cpu.inst 103 # number of ReadReq MSHR misses 437system.cpu.dcache.ReadReq_mshr_misses::total 103 # number of ReadReq MSHR misses 438system.cpu.dcache.WriteReq_mshr_misses::cpu.inst 43 # number of WriteReq MSHR misses 439system.cpu.dcache.WriteReq_mshr_misses::total 43 # number of WriteReq MSHR misses 440system.cpu.dcache.demand_mshr_misses::cpu.inst 146 # number of demand (read+write) MSHR misses 441system.cpu.dcache.demand_mshr_misses::total 146 # number of demand (read+write) MSHR misses 442system.cpu.dcache.overall_mshr_misses::cpu.inst 146 # number of overall MSHR misses 443system.cpu.dcache.overall_mshr_misses::total 146 # number of overall MSHR misses |
444system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 6015258 # number of ReadReq MSHR miss cycles 445system.cpu.dcache.ReadReq_mshr_miss_latency::total 6015258 # number of ReadReq MSHR miss cycles 446system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 2857500 # number of WriteReq MSHR miss cycles 447system.cpu.dcache.WriteReq_mshr_miss_latency::total 2857500 # number of WriteReq MSHR miss cycles 448system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 8872758 # number of demand (read+write) MSHR miss cycles 449system.cpu.dcache.demand_mshr_miss_latency::total 8872758 # number of demand (read+write) MSHR miss cycles 450system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 8872758 # number of overall MSHR miss cycles 451system.cpu.dcache.overall_mshr_miss_latency::total 8872758 # number of overall MSHR miss cycles 452system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.088109 # mshr miss rate for ReadReq accesses 453system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.088109 # mshr miss rate for ReadReq accesses |
454system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.047097 # mshr miss rate for WriteReq accesses 455system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047097 # mshr miss rate for WriteReq accesses |
456system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.070125 # mshr miss rate for demand accesses 457system.cpu.dcache.demand_mshr_miss_rate::total 0.070125 # mshr miss rate for demand accesses 458system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.070125 # mshr miss rate for overall accesses 459system.cpu.dcache.overall_mshr_miss_rate::total 0.070125 # mshr miss rate for overall accesses 460system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 58400.563107 # average ReadReq mshr miss latency 461system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 58400.563107 # average ReadReq mshr miss latency 462system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 66453.488372 # average WriteReq mshr miss latency 463system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66453.488372 # average WriteReq mshr miss latency 464system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 60772.315068 # average overall mshr miss latency 465system.cpu.dcache.demand_avg_mshr_miss_latency::total 60772.315068 # average overall mshr miss latency 466system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 60772.315068 # average overall mshr miss latency 467system.cpu.dcache.overall_avg_mshr_miss_latency::total 60772.315068 # average overall mshr miss latency |
468system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate |
469system.cpu.icache.tags.replacements 3 # number of replacements 470system.cpu.icache.tags.tagsinuse 162.236148 # Cycle average of tags in use 471system.cpu.icache.tags.total_refs 1919 # Total number of references to valid blocks. 472system.cpu.icache.tags.sampled_refs 322 # Sample count of references to valid blocks. 473system.cpu.icache.tags.avg_refs 5.959627 # Average number of references to valid blocks. 474system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 475system.cpu.icache.tags.occ_blocks::cpu.inst 162.236148 # Average occupied blocks per requestor 476system.cpu.icache.tags.occ_percent::cpu.inst 0.079217 # Average percentage of cache occupancy 477system.cpu.icache.tags.occ_percent::total 0.079217 # Average percentage of cache occupancy 478system.cpu.icache.tags.occ_task_id_blocks::1024 319 # Occupied blocks per task id 479system.cpu.icache.tags.age_task_id_blocks_1024::0 116 # Occupied blocks per task id 480system.cpu.icache.tags.age_task_id_blocks_1024::1 203 # Occupied blocks per task id 481system.cpu.icache.tags.occ_task_id_percent::1024 0.155762 # Percentage of cache occupancy per task id 482system.cpu.icache.tags.tag_accesses 4804 # Number of tag accesses 483system.cpu.icache.tags.data_accesses 4804 # Number of data accesses 484system.cpu.icache.ReadReq_hits::cpu.inst 1919 # number of ReadReq hits 485system.cpu.icache.ReadReq_hits::total 1919 # number of ReadReq hits 486system.cpu.icache.demand_hits::cpu.inst 1919 # number of demand (read+write) hits 487system.cpu.icache.demand_hits::total 1919 # number of demand (read+write) hits 488system.cpu.icache.overall_hits::cpu.inst 1919 # number of overall hits 489system.cpu.icache.overall_hits::total 1919 # number of overall hits 490system.cpu.icache.ReadReq_misses::cpu.inst 322 # number of ReadReq misses 491system.cpu.icache.ReadReq_misses::total 322 # number of ReadReq misses 492system.cpu.icache.demand_misses::cpu.inst 322 # number of demand (read+write) misses 493system.cpu.icache.demand_misses::total 322 # number of demand (read+write) misses 494system.cpu.icache.overall_misses::cpu.inst 322 # number of overall misses 495system.cpu.icache.overall_misses::total 322 # number of overall misses 496system.cpu.icache.ReadReq_miss_latency::cpu.inst 21729250 # number of ReadReq miss cycles 497system.cpu.icache.ReadReq_miss_latency::total 21729250 # number of ReadReq miss cycles 498system.cpu.icache.demand_miss_latency::cpu.inst 21729250 # number of demand (read+write) miss cycles 499system.cpu.icache.demand_miss_latency::total 21729250 # number of demand (read+write) miss cycles 500system.cpu.icache.overall_miss_latency::cpu.inst 21729250 # number of overall miss cycles 501system.cpu.icache.overall_miss_latency::total 21729250 # number of overall miss cycles 502system.cpu.icache.ReadReq_accesses::cpu.inst 2241 # number of ReadReq accesses(hits+misses) 503system.cpu.icache.ReadReq_accesses::total 2241 # number of ReadReq accesses(hits+misses) 504system.cpu.icache.demand_accesses::cpu.inst 2241 # number of demand (read+write) accesses 505system.cpu.icache.demand_accesses::total 2241 # number of demand (read+write) accesses 506system.cpu.icache.overall_accesses::cpu.inst 2241 # number of overall (read+write) accesses 507system.cpu.icache.overall_accesses::total 2241 # number of overall (read+write) accesses 508system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.143686 # miss rate for ReadReq accesses 509system.cpu.icache.ReadReq_miss_rate::total 0.143686 # miss rate for ReadReq accesses 510system.cpu.icache.demand_miss_rate::cpu.inst 0.143686 # miss rate for demand accesses 511system.cpu.icache.demand_miss_rate::total 0.143686 # miss rate for demand accesses 512system.cpu.icache.overall_miss_rate::cpu.inst 0.143686 # miss rate for overall accesses 513system.cpu.icache.overall_miss_rate::total 0.143686 # miss rate for overall accesses 514system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67482.142857 # average ReadReq miss latency 515system.cpu.icache.ReadReq_avg_miss_latency::total 67482.142857 # average ReadReq miss latency 516system.cpu.icache.demand_avg_miss_latency::cpu.inst 67482.142857 # average overall miss latency 517system.cpu.icache.demand_avg_miss_latency::total 67482.142857 # average overall miss latency 518system.cpu.icache.overall_avg_miss_latency::cpu.inst 67482.142857 # average overall miss latency 519system.cpu.icache.overall_avg_miss_latency::total 67482.142857 # average overall miss latency 520system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 521system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 522system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 523system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 524system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 525system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 526system.cpu.icache.fast_writes 0 # number of fast writes performed 527system.cpu.icache.cache_copies 0 # number of cache copies performed 528system.cpu.icache.ReadReq_mshr_misses::cpu.inst 322 # number of ReadReq MSHR misses 529system.cpu.icache.ReadReq_mshr_misses::total 322 # number of ReadReq MSHR misses 530system.cpu.icache.demand_mshr_misses::cpu.inst 322 # number of demand (read+write) MSHR misses 531system.cpu.icache.demand_mshr_misses::total 322 # number of demand (read+write) MSHR misses 532system.cpu.icache.overall_mshr_misses::cpu.inst 322 # number of overall MSHR misses 533system.cpu.icache.overall_mshr_misses::total 322 # number of overall MSHR misses 534system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 20954750 # number of ReadReq MSHR miss cycles 535system.cpu.icache.ReadReq_mshr_miss_latency::total 20954750 # number of ReadReq MSHR miss cycles 536system.cpu.icache.demand_mshr_miss_latency::cpu.inst 20954750 # number of demand (read+write) MSHR miss cycles 537system.cpu.icache.demand_mshr_miss_latency::total 20954750 # number of demand (read+write) MSHR miss cycles 538system.cpu.icache.overall_mshr_miss_latency::cpu.inst 20954750 # number of overall MSHR miss cycles 539system.cpu.icache.overall_mshr_miss_latency::total 20954750 # number of overall MSHR miss cycles 540system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.143686 # mshr miss rate for ReadReq accesses 541system.cpu.icache.ReadReq_mshr_miss_rate::total 0.143686 # mshr miss rate for ReadReq accesses 542system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.143686 # mshr miss rate for demand accesses 543system.cpu.icache.demand_mshr_miss_rate::total 0.143686 # mshr miss rate for demand accesses 544system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.143686 # mshr miss rate for overall accesses 545system.cpu.icache.overall_mshr_miss_rate::total 0.143686 # mshr miss rate for overall accesses 546system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 65076.863354 # average ReadReq mshr miss latency 547system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 65076.863354 # average ReadReq mshr miss latency 548system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 65076.863354 # average overall mshr miss latency 549system.cpu.icache.demand_avg_mshr_miss_latency::total 65076.863354 # average overall mshr miss latency 550system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 65076.863354 # average overall mshr miss latency 551system.cpu.icache.overall_avg_mshr_miss_latency::total 65076.863354 # average overall mshr miss latency 552system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 553system.cpu.l2cache.tags.replacements 0 # number of replacements 554system.cpu.l2cache.tags.tagsinuse 195.981905 # Cycle average of tags in use 555system.cpu.l2cache.tags.total_refs 39 # Total number of references to valid blocks. 556system.cpu.l2cache.tags.sampled_refs 378 # Sample count of references to valid blocks. 557system.cpu.l2cache.tags.avg_refs 0.103175 # Average number of references to valid blocks. 558system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 559system.cpu.l2cache.tags.occ_blocks::cpu.inst 195.981905 # Average occupied blocks per requestor 560system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005981 # Average percentage of cache occupancy 561system.cpu.l2cache.tags.occ_percent::total 0.005981 # Average percentage of cache occupancy 562system.cpu.l2cache.tags.occ_task_id_blocks::1024 378 # Occupied blocks per task id 563system.cpu.l2cache.tags.age_task_id_blocks_1024::0 134 # Occupied blocks per task id 564system.cpu.l2cache.tags.age_task_id_blocks_1024::1 244 # Occupied blocks per task id 565system.cpu.l2cache.tags.occ_task_id_percent::1024 0.011536 # Percentage of cache occupancy per task id 566system.cpu.l2cache.tags.tag_accesses 4165 # Number of tag accesses 567system.cpu.l2cache.tags.data_accesses 4165 # Number of data accesses 568system.cpu.l2cache.ReadReq_hits::cpu.inst 39 # number of ReadReq hits 569system.cpu.l2cache.ReadReq_hits::total 39 # number of ReadReq hits 570system.cpu.l2cache.demand_hits::cpu.inst 39 # number of demand (read+write) hits 571system.cpu.l2cache.demand_hits::total 39 # number of demand (read+write) hits 572system.cpu.l2cache.overall_hits::cpu.inst 39 # number of overall hits 573system.cpu.l2cache.overall_hits::total 39 # number of overall hits 574system.cpu.l2cache.ReadReq_misses::cpu.inst 386 # number of ReadReq misses 575system.cpu.l2cache.ReadReq_misses::total 386 # number of ReadReq misses 576system.cpu.l2cache.ReadExReq_misses::cpu.inst 43 # number of ReadExReq misses 577system.cpu.l2cache.ReadExReq_misses::total 43 # number of ReadExReq misses 578system.cpu.l2cache.demand_misses::cpu.inst 429 # number of demand (read+write) misses 579system.cpu.l2cache.demand_misses::total 429 # number of demand (read+write) misses 580system.cpu.l2cache.overall_misses::cpu.inst 429 # number of overall misses 581system.cpu.l2cache.overall_misses::total 429 # number of overall misses 582system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26149000 # number of ReadReq miss cycles 583system.cpu.l2cache.ReadReq_miss_latency::total 26149000 # number of ReadReq miss cycles 584system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 2814500 # number of ReadExReq miss cycles 585system.cpu.l2cache.ReadExReq_miss_latency::total 2814500 # number of ReadExReq miss cycles 586system.cpu.l2cache.demand_miss_latency::cpu.inst 28963500 # number of demand (read+write) miss cycles 587system.cpu.l2cache.demand_miss_latency::total 28963500 # number of demand (read+write) miss cycles 588system.cpu.l2cache.overall_miss_latency::cpu.inst 28963500 # number of overall miss cycles 589system.cpu.l2cache.overall_miss_latency::total 28963500 # number of overall miss cycles 590system.cpu.l2cache.ReadReq_accesses::cpu.inst 425 # number of ReadReq accesses(hits+misses) 591system.cpu.l2cache.ReadReq_accesses::total 425 # number of ReadReq accesses(hits+misses) 592system.cpu.l2cache.ReadExReq_accesses::cpu.inst 43 # number of ReadExReq accesses(hits+misses) 593system.cpu.l2cache.ReadExReq_accesses::total 43 # number of ReadExReq accesses(hits+misses) 594system.cpu.l2cache.demand_accesses::cpu.inst 468 # number of demand (read+write) accesses 595system.cpu.l2cache.demand_accesses::total 468 # number of demand (read+write) accesses 596system.cpu.l2cache.overall_accesses::cpu.inst 468 # number of overall (read+write) accesses 597system.cpu.l2cache.overall_accesses::total 468 # number of overall (read+write) accesses 598system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.908235 # miss rate for ReadReq accesses 599system.cpu.l2cache.ReadReq_miss_rate::total 0.908235 # miss rate for ReadReq accesses 600system.cpu.l2cache.ReadExReq_miss_rate::cpu.inst 1 # miss rate for ReadExReq accesses 601system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 602system.cpu.l2cache.demand_miss_rate::cpu.inst 0.916667 # miss rate for demand accesses 603system.cpu.l2cache.demand_miss_rate::total 0.916667 # miss rate for demand accesses 604system.cpu.l2cache.overall_miss_rate::cpu.inst 0.916667 # miss rate for overall accesses 605system.cpu.l2cache.overall_miss_rate::total 0.916667 # miss rate for overall accesses 606system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67743.523316 # average ReadReq miss latency 607system.cpu.l2cache.ReadReq_avg_miss_latency::total 67743.523316 # average ReadReq miss latency 608system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 65453.488372 # average ReadExReq miss latency 609system.cpu.l2cache.ReadExReq_avg_miss_latency::total 65453.488372 # average ReadExReq miss latency 610system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67513.986014 # average overall miss latency 611system.cpu.l2cache.demand_avg_miss_latency::total 67513.986014 # average overall miss latency 612system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67513.986014 # average overall miss latency 613system.cpu.l2cache.overall_avg_miss_latency::total 67513.986014 # average overall miss latency 614system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 615system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 616system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 617system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 618system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 619system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 620system.cpu.l2cache.fast_writes 0 # number of fast writes performed 621system.cpu.l2cache.cache_copies 0 # number of cache copies performed 622system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 8 # number of ReadReq MSHR hits 623system.cpu.l2cache.ReadReq_mshr_hits::total 8 # number of ReadReq MSHR hits 624system.cpu.l2cache.demand_mshr_hits::cpu.inst 8 # number of demand (read+write) MSHR hits 625system.cpu.l2cache.demand_mshr_hits::total 8 # number of demand (read+write) MSHR hits 626system.cpu.l2cache.overall_mshr_hits::cpu.inst 8 # number of overall MSHR hits 627system.cpu.l2cache.overall_mshr_hits::total 8 # number of overall MSHR hits 628system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 378 # number of ReadReq MSHR misses 629system.cpu.l2cache.ReadReq_mshr_misses::total 378 # number of ReadReq MSHR misses 630system.cpu.l2cache.ReadExReq_mshr_misses::cpu.inst 43 # number of ReadExReq MSHR misses 631system.cpu.l2cache.ReadExReq_mshr_misses::total 43 # number of ReadExReq MSHR misses 632system.cpu.l2cache.demand_mshr_misses::cpu.inst 421 # number of demand (read+write) MSHR misses 633system.cpu.l2cache.demand_mshr_misses::total 421 # number of demand (read+write) MSHR misses 634system.cpu.l2cache.overall_mshr_misses::cpu.inst 421 # number of overall MSHR misses 635system.cpu.l2cache.overall_mshr_misses::total 421 # number of overall MSHR misses 636system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 20940500 # number of ReadReq MSHR miss cycles 637system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20940500 # number of ReadReq MSHR miss cycles 638system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 2273500 # number of ReadExReq MSHR miss cycles 639system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2273500 # number of ReadExReq MSHR miss cycles 640system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 23214000 # number of demand (read+write) MSHR miss cycles 641system.cpu.l2cache.demand_mshr_miss_latency::total 23214000 # number of demand (read+write) MSHR miss cycles 642system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 23214000 # number of overall MSHR miss cycles 643system.cpu.l2cache.overall_mshr_miss_latency::total 23214000 # number of overall MSHR miss cycles 644system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.889412 # mshr miss rate for ReadReq accesses 645system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.889412 # mshr miss rate for ReadReq accesses 646system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadExReq accesses 647system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 648system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.899573 # mshr miss rate for demand accesses 649system.cpu.l2cache.demand_mshr_miss_rate::total 0.899573 # mshr miss rate for demand accesses 650system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.899573 # mshr miss rate for overall accesses 651system.cpu.l2cache.overall_mshr_miss_rate::total 0.899573 # mshr miss rate for overall accesses 652system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55398.148148 # average ReadReq mshr miss latency 653system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55398.148148 # average ReadReq mshr miss latency 654system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 52872.093023 # average ReadExReq mshr miss latency 655system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 52872.093023 # average ReadExReq mshr miss latency 656system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55140.142518 # average overall mshr miss latency 657system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55140.142518 # average overall mshr miss latency 658system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55140.142518 # average overall mshr miss latency 659system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55140.142518 # average overall mshr miss latency 660system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 661system.cpu.toL2Bus.trans_dist::ReadReq 425 # Transaction distribution 662system.cpu.toL2Bus.trans_dist::ReadResp 425 # Transaction distribution 663system.cpu.toL2Bus.trans_dist::ReadExReq 43 # Transaction distribution 664system.cpu.toL2Bus.trans_dist::ReadExResp 43 # Transaction distribution 665system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 644 # Packet count per connected master and slave (bytes) 666system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 292 # Packet count per connected master and slave (bytes) 667system.cpu.toL2Bus.pkt_count::total 936 # Packet count per connected master and slave (bytes) 668system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20608 # Cumulative packet size per connected master and slave (bytes) 669system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9344 # Cumulative packet size per connected master and slave (bytes) 670system.cpu.toL2Bus.pkt_size::total 29952 # Cumulative packet size per connected master and slave (bytes) 671system.cpu.toL2Bus.snoops 0 # Total snoops (count) 672system.cpu.toL2Bus.snoop_fanout::samples 468 # Request fanout histogram 673system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram 674system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 675system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 676system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 677system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram 678system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram 679system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram 680system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram 681system.cpu.toL2Bus.snoop_fanout::5 468 100.00% 100.00% # Request fanout histogram 682system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram 683system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 684system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram 685system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram 686system.cpu.toL2Bus.snoop_fanout::total 468 # Request fanout histogram 687system.cpu.toL2Bus.reqLayer0.occupancy 234000 # Layer occupancy (ticks) 688system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%) 689system.cpu.toL2Bus.respLayer0.occupancy 548250 # Layer occupancy (ticks) 690system.cpu.toL2Bus.respLayer0.utilization 2.0 # Layer utilization (%) 691system.cpu.toL2Bus.respLayer1.occupancy 234242 # Layer occupancy (ticks) 692system.cpu.toL2Bus.respLayer1.utilization 0.8 # Layer utilization (%) 693system.membus.trans_dist::ReadReq 378 # Transaction distribution 694system.membus.trans_dist::ReadResp 378 # Transaction distribution 695system.membus.trans_dist::ReadExReq 43 # Transaction distribution 696system.membus.trans_dist::ReadExResp 43 # Transaction distribution 697system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 842 # Packet count per connected master and slave (bytes) 698system.membus.pkt_count::total 842 # Packet count per connected master and slave (bytes) 699system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 26944 # Cumulative packet size per connected master and slave (bytes) 700system.membus.pkt_size::total 26944 # Cumulative packet size per connected master and slave (bytes) 701system.membus.snoops 0 # Total snoops (count) 702system.membus.snoop_fanout::samples 421 # Request fanout histogram 703system.membus.snoop_fanout::mean 0 # Request fanout histogram 704system.membus.snoop_fanout::stdev 0 # Request fanout histogram 705system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 706system.membus.snoop_fanout::0 421 100.00% 100.00% # Request fanout histogram 707system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 708system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 709system.membus.snoop_fanout::min_value 0 # Request fanout histogram 710system.membus.snoop_fanout::max_value 0 # Request fanout histogram 711system.membus.snoop_fanout::total 421 # Request fanout histogram 712system.membus.reqLayer0.occupancy 490000 # Layer occupancy (ticks) 713system.membus.reqLayer0.utilization 1.8 # Layer utilization (%) 714system.membus.respLayer1.occupancy 3936000 # Layer occupancy (ticks) 715system.membus.respLayer1.utilization 14.1 # Layer utilization (%) |
716 717---------- End Simulation Statistics ---------- |