3,5c3,5
< sim_seconds 2.909583 # Number of seconds simulated
< sim_ticks 2909582799500 # Number of ticks simulated
< final_tick 2909582799500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 2.903737 # Number of seconds simulated
> sim_ticks 2903736790500 # Number of ticks simulated
> final_tick 2903736790500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 722784 # Simulator instruction rate (inst/s)
< host_op_rate 871447 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 18699971433 # Simulator tick rate (ticks/s)
< host_mem_usage 573692 # Number of bytes of host memory used
< host_seconds 155.59 # Real time elapsed on the host
< sim_insts 112460013 # Number of instructions simulated
< sim_ops 135590937 # Number of ops (including micro ops) simulated
---
> host_inst_rate 515424 # Simulator instruction rate (inst/s)
> host_op_rate 621448 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 13306386787 # Simulator tick rate (ticks/s)
> host_mem_usage 582748 # Number of bytes of host memory used
> host_seconds 218.22 # Real time elapsed on the host
> sim_insts 112476413 # Number of instructions simulated
> sim_ops 135613231 # Number of ops (including micro ops) simulated
16,17c16,17
< system.physmem.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.dtb.walker 448 # Number of bytes read from this memory
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.dtb.walker 512 # Number of bytes read from this memory
19,20c19,20
< system.physmem.bytes_read::cpu.inst 1186404 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 8901988 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu.inst 1188964 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 9028260 # Number of bytes read from this memory
22,25c22,25
< system.physmem.bytes_read::total 10089928 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 1186404 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 1186404 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 7511936 # Number of bytes written to this memory
---
> system.physmem.bytes_read::total 10218824 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 1188964 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 1188964 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 7618752 # Number of bytes written to this memory
27,28c27,28
< system.physmem.bytes_written::total 7529460 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.dtb.walker 7 # Number of read requests responded to by this memory
---
> system.physmem.bytes_written::total 7636276 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.dtb.walker 8 # Number of read requests responded to by this memory
30,31c30,31
< system.physmem.num_reads::cpu.inst 26991 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 139613 # Number of read requests responded to by this memory
---
> system.physmem.num_reads::cpu.inst 27031 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 141586 # Number of read requests responded to by this memory
33,34c33,34
< system.physmem.num_reads::total 166628 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 117374 # Number of write requests responded to by this memory
---
> system.physmem.num_reads::total 168642 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 119043 # Number of write requests responded to by this memory
36,37c36,37
< system.physmem.num_writes::total 121755 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.dtb.walker 154 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.num_writes::total 123424 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.dtb.walker 176 # Total read bandwidth from this memory (bytes/s)
39,49c39,49
< system.physmem.bw_read::cpu.inst 407757 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 3059541 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::realview.ide 330 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 3467826 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 407757 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 407757 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 2581791 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::cpu.data 6023 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 2587814 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 2581791 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.dtb.walker 154 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.bw_read::cpu.inst 409460 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 3109187 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::realview.ide 331 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 3519198 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 409460 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 409460 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 2623775 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::cpu.data 6035 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 2629810 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 2623775 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.dtb.walker 176 # Total bandwidth to/from this memory (bytes/s)
51,64c51,64
< system.physmem.bw_total::cpu.inst 407757 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 3065564 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::realview.ide 330 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 6055641 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 166628 # Number of read requests accepted
< system.physmem.writeReqs 121755 # Number of write requests accepted
< system.physmem.readBursts 166628 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 121755 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 10656448 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 7744 # Total number of bytes read from write queue
< system.physmem.bytesWritten 7542016 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 10089928 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 7529460 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 121 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.bw_total::cpu.inst 409460 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 3115222 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::realview.ide 331 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 6149008 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 168642 # Number of read requests accepted
> system.physmem.writeReqs 123424 # Number of write requests accepted
> system.physmem.readBursts 168642 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 123424 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 10783744 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 9344 # Total number of bytes read from write queue
> system.physmem.bytesWritten 7648256 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 10218824 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 7636276 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 146 # Number of DRAM read bursts serviced by the write queue
67,98c67,98
< system.physmem.perBankRdBursts::0 10077 # Per bank write bursts
< system.physmem.perBankRdBursts::1 9979 # Per bank write bursts
< system.physmem.perBankRdBursts::2 10695 # Per bank write bursts
< system.physmem.perBankRdBursts::3 10660 # Per bank write bursts
< system.physmem.perBankRdBursts::4 18797 # Per bank write bursts
< system.physmem.perBankRdBursts::5 9659 # Per bank write bursts
< system.physmem.perBankRdBursts::6 9664 # Per bank write bursts
< system.physmem.perBankRdBursts::7 10481 # Per bank write bursts
< system.physmem.perBankRdBursts::8 9276 # Per bank write bursts
< system.physmem.perBankRdBursts::9 9973 # Per bank write bursts
< system.physmem.perBankRdBursts::10 9234 # Per bank write bursts
< system.physmem.perBankRdBursts::11 8678 # Per bank write bursts
< system.physmem.perBankRdBursts::12 9820 # Per bank write bursts
< system.physmem.perBankRdBursts::13 10379 # Per bank write bursts
< system.physmem.perBankRdBursts::14 9723 # Per bank write bursts
< system.physmem.perBankRdBursts::15 9412 # Per bank write bursts
< system.physmem.perBankWrBursts::0 7393 # Per bank write bursts
< system.physmem.perBankWrBursts::1 7263 # Per bank write bursts
< system.physmem.perBankWrBursts::2 8282 # Per bank write bursts
< system.physmem.perBankWrBursts::3 8171 # Per bank write bursts
< system.physmem.perBankWrBursts::4 7489 # Per bank write bursts
< system.physmem.perBankWrBursts::5 7265 # Per bank write bursts
< system.physmem.perBankWrBursts::6 7108 # Per bank write bursts
< system.physmem.perBankWrBursts::7 7659 # Per bank write bursts
< system.physmem.perBankWrBursts::8 7080 # Per bank write bursts
< system.physmem.perBankWrBursts::9 7523 # Per bank write bursts
< system.physmem.perBankWrBursts::10 6697 # Per bank write bursts
< system.physmem.perBankWrBursts::11 6470 # Per bank write bursts
< system.physmem.perBankWrBursts::12 7534 # Per bank write bursts
< system.physmem.perBankWrBursts::13 7859 # Per bank write bursts
< system.physmem.perBankWrBursts::14 7263 # Per bank write bursts
< system.physmem.perBankWrBursts::15 6788 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 9943 # Per bank write bursts
> system.physmem.perBankRdBursts::1 9648 # Per bank write bursts
> system.physmem.perBankRdBursts::2 10560 # Per bank write bursts
> system.physmem.perBankRdBursts::3 10245 # Per bank write bursts
> system.physmem.perBankRdBursts::4 18706 # Per bank write bursts
> system.physmem.perBankRdBursts::5 9867 # Per bank write bursts
> system.physmem.perBankRdBursts::6 9999 # Per bank write bursts
> system.physmem.perBankRdBursts::7 10271 # Per bank write bursts
> system.physmem.perBankRdBursts::8 9694 # Per bank write bursts
> system.physmem.perBankRdBursts::9 10419 # Per bank write bursts
> system.physmem.perBankRdBursts::10 9828 # Per bank write bursts
> system.physmem.perBankRdBursts::11 9028 # Per bank write bursts
> system.physmem.perBankRdBursts::12 10140 # Per bank write bursts
> system.physmem.perBankRdBursts::13 10489 # Per bank write bursts
> system.physmem.perBankRdBursts::14 10151 # Per bank write bursts
> system.physmem.perBankRdBursts::15 9508 # Per bank write bursts
> system.physmem.perBankWrBursts::0 7397 # Per bank write bursts
> system.physmem.perBankWrBursts::1 7199 # Per bank write bursts
> system.physmem.perBankWrBursts::2 8385 # Per bank write bursts
> system.physmem.perBankWrBursts::3 7801 # Per bank write bursts
> system.physmem.perBankWrBursts::4 7213 # Per bank write bursts
> system.physmem.perBankWrBursts::5 7134 # Per bank write bursts
> system.physmem.perBankWrBursts::6 7314 # Per bank write bursts
> system.physmem.perBankWrBursts::7 7590 # Per bank write bursts
> system.physmem.perBankWrBursts::8 7388 # Per bank write bursts
> system.physmem.perBankWrBursts::9 8015 # Per bank write bursts
> system.physmem.perBankWrBursts::10 7407 # Per bank write bursts
> system.physmem.perBankWrBursts::11 6899 # Per bank write bursts
> system.physmem.perBankWrBursts::12 7622 # Per bank write bursts
> system.physmem.perBankWrBursts::13 7751 # Per bank write bursts
> system.physmem.perBankWrBursts::14 7507 # Per bank write bursts
> system.physmem.perBankWrBursts::15 6882 # Per bank write bursts
100,101c100,101
< system.physmem.numWrRetry 6 # Number of times write queue was full causing retry
< system.physmem.totGap 2909582442500 # Total gap between requests
---
> system.physmem.numWrRetry 9 # Number of times write queue was full causing retry
> system.physmem.totGap 2903736355000 # Total gap between requests
108c108
< system.physmem.readPktSize::6 157056 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 159070 # Read request sizes (log2)
115,118c115,118
< system.physmem.writePktSize::6 117374 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 165625 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 614 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 256 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 119043 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 167708 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 529 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 247 # What read queue length does an incoming req see
163,229c163,229
< system.physmem.wrQLenPdf::15 1953 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 3088 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 7024 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 5908 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 6787 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 6069 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 5921 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 6073 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 6713 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 6435 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 7005 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 7785 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 6798 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 7061 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 8461 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 6953 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 6736 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 6741 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 1266 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 290 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 222 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 190 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 147 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 134 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 126 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 106 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 151 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 116 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 109 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 135 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 128 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 161 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 103 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 77 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 116 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 122 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 66 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 93 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 81 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 54 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 46 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 77 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 42 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 31 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 31 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 45 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 46 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 15 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 15 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 58757 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 309.723097 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 182.771096 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 329.648637 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 21456 36.52% 36.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 14672 24.97% 61.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 6129 10.43% 71.92% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 3189 5.43% 77.35% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 2542 4.33% 81.67% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 1474 2.51% 84.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 1037 1.76% 85.95% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1065 1.81% 87.76% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 7193 12.24% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 58757 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 5617 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 29.641446 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 597.657190 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-2047 5616 99.98% 99.98% # Reads before turning the bus around for writes
---
> system.physmem.wrQLenPdf::15 2046 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 2984 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 6117 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 6096 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 6314 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 6034 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 6526 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 6858 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 7526 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 7572 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 8704 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 8960 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 7233 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 6955 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 6927 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 6384 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 6223 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 6226 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 280 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 300 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 244 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 148 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 166 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 141 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 174 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 137 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 114 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 139 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 106 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 146 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 105 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 171 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 158 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 138 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 168 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 139 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 108 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 106 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 130 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 97 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 89 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 60 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 68 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 43 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 51 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 39 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 30 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 14 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 27 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 58618 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 314.441571 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 184.322128 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 334.751512 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 21316 36.36% 36.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 14773 25.20% 61.57% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 5607 9.57% 71.13% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 3267 5.57% 76.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 2505 4.27% 80.98% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 1471 2.51% 83.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 1045 1.78% 85.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1040 1.77% 87.04% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 7594 12.96% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 58618 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 5878 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 28.661279 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 584.674226 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-2047 5877 99.98% 99.98% # Reads before turning the bus around for writes
231,269c231,272
< system.physmem.rdPerTurnAround::total 5617 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 5617 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 20.979882 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 18.786754 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 15.023739 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-19 4951 88.14% 88.14% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20-23 84 1.50% 89.64% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24-27 32 0.57% 90.21% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::28-31 37 0.66% 90.87% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-35 25 0.45% 91.31% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::36-39 16 0.28% 91.60% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::40-43 42 0.75% 92.34% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::44-47 8 0.14% 92.49% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-51 154 2.74% 95.23% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::52-55 13 0.23% 95.46% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::56-59 5 0.09% 95.55% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::60-63 19 0.34% 95.89% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::64-67 65 1.16% 97.04% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::68-71 4 0.07% 97.12% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::72-75 6 0.11% 97.22% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::76-79 28 0.50% 97.72% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-83 101 1.80% 99.52% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::88-91 1 0.02% 99.54% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::112-115 1 0.02% 99.55% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::120-123 1 0.02% 99.57% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-131 8 0.14% 99.72% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::132-135 1 0.02% 99.73% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::136-139 1 0.02% 99.75% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::140-143 2 0.04% 99.79% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::144-147 7 0.12% 99.91% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::148-151 2 0.04% 99.95% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::156-159 1 0.02% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::160-163 1 0.02% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::188-191 1 0.02% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 5617 # Writes before turning the bus around for reads
< system.physmem.totQLat 1616687750 # Total ticks spent queuing
< system.physmem.totMemAccLat 4738694000 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 832535000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 9709.43 # Average queueing delay per DRAM burst
---
> system.physmem.rdPerTurnAround::total 5878 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 5878 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 20.330725 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.604611 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 13.460490 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-19 5095 86.68% 86.68% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20-23 41 0.70% 87.38% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24-27 85 1.45% 88.82% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::28-31 37 0.63% 89.45% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-35 285 4.85% 94.30% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::36-39 59 1.00% 95.30% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::40-43 13 0.22% 95.53% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::44-47 14 0.24% 95.76% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-51 9 0.15% 95.92% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::52-55 4 0.07% 95.99% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::56-59 6 0.10% 96.09% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::60-63 8 0.14% 96.22% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::64-67 168 2.86% 99.08% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::68-71 3 0.05% 99.13% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::72-75 2 0.03% 99.17% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::76-79 6 0.10% 99.27% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-83 7 0.12% 99.39% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::84-87 1 0.02% 99.40% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::88-91 1 0.02% 99.42% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::92-95 2 0.03% 99.46% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::96-99 2 0.03% 99.49% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::108-111 5 0.09% 99.57% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::124-127 1 0.02% 99.59% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-131 11 0.19% 99.78% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::136-139 1 0.02% 99.80% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::140-143 1 0.02% 99.81% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::148-151 1 0.02% 99.83% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::156-159 1 0.02% 99.85% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::160-163 6 0.10% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::172-175 1 0.02% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::180-183 1 0.02% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::252-255 1 0.02% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 5878 # Writes before turning the bus around for reads
> system.physmem.totQLat 1493636250 # Total ticks spent queuing
> system.physmem.totMemAccLat 4652936250 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 842480000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 8864.52 # Average queueing delay per DRAM burst
271,275c274,278
< system.physmem.avgMemAccLat 28459.43 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 3.66 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 2.59 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 3.47 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 2.59 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 27614.52 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 3.71 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 2.63 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 3.52 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 2.63 # Average system write bandwidth in MiByte/s
281,298c284,301
< system.physmem.avgWrQLen 27.98 # Average write queue length when enqueuing
< system.physmem.readRowHits 136114 # Number of row buffer hits during reads
< system.physmem.writeRowHits 89479 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 81.75 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 75.92 # Row buffer hit rate for writes
< system.physmem.avgGap 10089299.45 # Average gap between requests
< system.physmem.pageHitRate 79.33 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 230655600 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 125853750 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 702093600 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 392882400 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 190039717920 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 90278415450 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 1666557438750 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 1948327057470 # Total energy per rank (pJ)
< system.physmem_0.averagePower 669.624450 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 2772287034500 # Time in different power states
< system.physmem_0.memoryStateTime::REF 97157320000 # Time in different power states
---
> system.physmem.avgWrQLen 25.41 # Average write queue length when enqueuing
> system.physmem.readRowHits 138583 # Number of row buffer hits during reads
> system.physmem.writeRowHits 90798 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 82.25 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 75.96 # Row buffer hit rate for writes
> system.physmem.avgGap 9942055.41 # Average gap between requests
> system.physmem.pageHitRate 79.64 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 226187640 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 123415875 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 696064200 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 389013840 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 189657789360 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 86978464290 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 1665943648500 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 1944014583705 # Total energy per rank (pJ)
> system.physmem_0.averagePower 669.487777 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 2771286006000 # Time in different power states
> system.physmem_0.memoryStateTime::REF 96962060000 # Time in different power states
300c303
< system.physmem_0.memoryStateTime::ACT 40137378000 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 35486192750 # Time in different power states
302,312c305,315
< system.physmem_1.actEnergy 213547320 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 116518875 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 596653200 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 370746720 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 190039717920 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 88164027810 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 1668412164750 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 1947913376595 # Total energy per rank (pJ)
< system.physmem_1.averagePower 669.482271 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 2775395780750 # Time in different power states
< system.physmem_1.memoryStateTime::REF 97157320000 # Time in different power states
---
> system.physmem_1.actEnergy 216964440 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 118383375 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 618196800 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 385372080 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 189657789360 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 85605070095 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 1667148388500 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 1943750164650 # Total energy per rank (pJ)
> system.physmem_1.averagePower 669.396712 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 2773305848750 # Time in different power states
> system.physmem_1.memoryStateTime::REF 96962060000 # Time in different power states
314c317
< system.physmem_1.memoryStateTime::ACT 37029550750 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 33468782750 # Time in different power states
316c319
< system.realview.nvmem.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.realview.nvmem.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
329,331c332,334
< system.realview.vram.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.bridge.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.realview.vram.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.bridge.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
339c342
< system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
369,391c372,395
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.dtb.walker.walks 9546 # Table walker walks requested
< system.cpu.dtb.walker.walksShort 9546 # Table walker walks initiated with short descriptors
< system.cpu.dtb.walker.walksShortTerminationLevel::Level1 1255 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walksShortTerminationLevel::Level2 8291 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walkWaitTime::samples 9546 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::0 9546 100.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::total 9546 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkCompletionTime::samples 7382 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::mean 13159.103224 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::gmean 10921.089481 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::stdev 8511.779920 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::0-32767 7377 99.93% 99.93% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::131072-163839 4 0.05% 99.99% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::262144-294911 1 0.01% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::total 7382 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walksPending::samples 1638910500 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::0 1638910500 100.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::total 1638910500 # Table walker pending requests distribution
< system.cpu.dtb.walker.walkPageSizes::4K 6174 83.64% 83.64% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::1M 1208 16.36% 100.00% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::total 7382 # Table walker page sizes translated
< system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 9546 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.dtb.walker.walks 9520 # Table walker walks requested
> system.cpu.dtb.walker.walksShort 9520 # Table walker walks initiated with short descriptors
> system.cpu.dtb.walker.walksShortTerminationLevel::Level1 1252 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walksShortTerminationLevel::Level2 8268 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walkWaitTime::samples 9520 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::0 9520 100.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::total 9520 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkCompletionTime::samples 7356 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::mean 10060.290919 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::gmean 8514.979061 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::stdev 6541.334463 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::0-16383 6558 89.15% 89.15% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::16384-32767 793 10.78% 99.93% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::81920-98303 4 0.05% 99.99% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::180224-196607 1 0.01% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::total 7356 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walksPending::samples 941563500 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::0 941563500 100.00% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::total 941563500 # Table walker pending requests distribution
> system.cpu.dtb.walker.walkPageSizes::4K 6151 83.62% 83.62% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::1M 1205 16.38% 100.00% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::total 7356 # Table walker page sizes translated
> system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 9520 # Table walker requests started/completed, data/inst
393,394c397,398
< system.cpu.dtb.walker.walkRequestOrigin_Requested::total 9546 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7382 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Requested::total 9520 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7356 # Table walker requests started/completed, data/inst
396,397c400,401
< system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7382 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin::total 16928 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7356 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin::total 16876 # Table walker requests started/completed, data/inst
400,403c404,407
< system.cpu.dtb.read_hits 24520634 # DTB read hits
< system.cpu.dtb.read_misses 8124 # DTB read misses
< system.cpu.dtb.write_hits 19606945 # DTB write hits
< system.cpu.dtb.write_misses 1422 # DTB write misses
---
> system.cpu.dtb.read_hits 24525489 # DTB read hits
> system.cpu.dtb.read_misses 8109 # DTB read misses
> system.cpu.dtb.write_hits 19608938 # DTB write hits
> system.cpu.dtb.write_misses 1411 # DTB write misses
408c412
< system.cpu.dtb.flush_entries 4208 # Number of entries that have been flushed from TLB
---
> system.cpu.dtb.flush_entries 4199 # Number of entries that have been flushed from TLB
410c414
< system.cpu.dtb.prefetch_faults 1649 # Number of TLB faults due to prefetch
---
> system.cpu.dtb.prefetch_faults 1636 # Number of TLB faults due to prefetch
413,414c417,418
< system.cpu.dtb.read_accesses 24528758 # DTB read accesses
< system.cpu.dtb.write_accesses 19608367 # DTB write accesses
---
> system.cpu.dtb.read_accesses 24533598 # DTB read accesses
> system.cpu.dtb.write_accesses 19610349 # DTB write accesses
416,419c420,423
< system.cpu.dtb.hits 44127579 # DTB hits
< system.cpu.dtb.misses 9546 # DTB misses
< system.cpu.dtb.accesses 44137125 # DTB accesses
< system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.hits 44134427 # DTB hits
> system.cpu.dtb.misses 9520 # DTB misses
> system.cpu.dtb.accesses 44143947 # DTB accesses
> system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
449,452c453,456
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.itb.walker.walks 4763 # Table walker walks requested
< system.cpu.itb.walker.walksShort 4763 # Table walker walks initiated with short descriptors
< system.cpu.itb.walker.walksShortTerminationLevel::Level1 310 # Level at which table walker walks with short descriptors terminate
---
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.itb.walker.walks 4762 # Table walker walks requested
> system.cpu.itb.walker.walksShort 4762 # Table walker walks initiated with short descriptors
> system.cpu.itb.walker.walksShortTerminationLevel::Level1 309 # Level at which table walker walks with short descriptors terminate
454,470c458,476
< system.cpu.itb.walker.walkWaitTime::samples 4763 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::0 4763 100.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::total 4763 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkCompletionTime::samples 3108 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::mean 12722.007722 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::gmean 10527.196882 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::stdev 7865.701982 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::0-16383 2410 77.54% 77.54% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::16384-32767 696 22.39% 99.94% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::131072-147455 2 0.06% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::total 3108 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walksPending::samples 1638383000 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::0 1638383000 100.00% 100.00% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::total 1638383000 # Table walker pending requests distribution
< system.cpu.itb.walker.walkPageSizes::4K 2798 90.03% 90.03% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::1M 310 9.97% 100.00% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::total 3108 # Table walker page sizes translated
---
> system.cpu.itb.walker.walkWaitTime::samples 4762 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::0 4762 100.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::total 4762 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkCompletionTime::samples 3107 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::mean 10273.897650 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::gmean 8288.299297 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::stdev 7346.561217 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::0-8191 1812 58.32% 58.32% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::8192-16383 745 23.98% 82.30% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::16384-24575 548 17.64% 99.94% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::81920-90111 1 0.03% 99.97% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::90112-98303 1 0.03% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::total 3107 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walksPending::samples 941232000 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::0 941232000 100.00% 100.00% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::total 941232000 # Table walker pending requests distribution
> system.cpu.itb.walker.walkPageSizes::4K 2798 90.05% 90.05% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::1M 309 9.95% 100.00% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::total 3107 # Table walker page sizes translated
472,473c478,479
< system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 4763 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Requested::total 4763 # Table walker requests started/completed, data/inst
---
> system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 4762 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Requested::total 4762 # Table walker requests started/completed, data/inst
475,479c481,485
< system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3108 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Completed::total 3108 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin::total 7871 # Table walker requests started/completed, data/inst
< system.cpu.itb.inst_hits 115557255 # ITB inst hits
< system.cpu.itb.inst_misses 4763 # ITB inst misses
---
> system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3107 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Completed::total 3107 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin::total 7869 # Table walker requests started/completed, data/inst
> system.cpu.itb.inst_hits 115574516 # ITB inst hits
> system.cpu.itb.inst_misses 4762 # ITB inst misses
495,504c501,510
< system.cpu.itb.inst_accesses 115562018 # ITB inst accesses
< system.cpu.itb.hits 115557255 # DTB hits
< system.cpu.itb.misses 4763 # DTB misses
< system.cpu.itb.accesses 115562018 # DTB accesses
< system.cpu.numPwrStateTransitions 6066 # Number of power state transitions
< system.cpu.pwrStateClkGateDist::samples 3033 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::mean 886755819.088361 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::stdev 17463725487.376945 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::underflows 2967 97.82% 97.82% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::1000-5e+10 60 1.98% 99.80% # Distribution of time spent in the clock gated state
---
> system.cpu.itb.inst_accesses 115579278 # ITB inst accesses
> system.cpu.itb.hits 115574516 # DTB hits
> system.cpu.itb.misses 4762 # DTB misses
> system.cpu.itb.accesses 115579278 # DTB accesses
> system.cpu.numPwrStateTransitions 6062 # Number of power state transitions
> system.cpu.pwrStateClkGateDist::samples 3031 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::mean 888232478.174860 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::stdev 17469824950.226959 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::underflows 2968 97.92% 97.92% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::1000-5e+10 57 1.88% 99.80% # Distribution of time spent in the clock gated state
510,514c516,520
< system.cpu.pwrStateClkGateDist::max_value 499963874372 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::total 3033 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateResidencyTicks::ON 220052400205 # Cumulative time (in ticks) in various power states
< system.cpu.pwrStateResidencyTicks::CLK_GATED 2689530399295 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 5819165599 # number of cpu cycles simulated
---
> system.cpu.pwrStateClkGateDist::max_value 499964073052 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::total 3031 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateResidencyTicks::ON 211504149152 # Cumulative time (in ticks) in various power states
> system.cpu.pwrStateResidencyTicks::CLK_GATED 2692232641348 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 5807473581 # number of cpu cycles simulated
518,521c524,527
< system.cpu.kern.inst.quiesce 3033 # number of quiesce instructions executed
< system.cpu.committedInsts 112460013 # Number of instructions committed
< system.cpu.committedOps 135590937 # Number of ops (including micro ops) committed
< system.cpu.num_int_alu_accesses 119896152 # Number of integer alu accesses
---
> system.cpu.kern.inst.quiesce 3031 # number of quiesce instructions executed
> system.cpu.committedInsts 112476413 # Number of instructions committed
> system.cpu.committedOps 135613231 # Number of ops (including micro ops) committed
> system.cpu.num_int_alu_accesses 119916333 # Number of integer alu accesses
523,525c529,531
< system.cpu.num_func_calls 9892206 # number of times a function call or return occured
< system.cpu.num_conditional_control_insts 15230739 # number of instructions that are conditional controls
< system.cpu.num_int_insts 119896152 # number of integer instructions
---
> system.cpu.num_func_calls 9896179 # number of times a function call or return occured
> system.cpu.num_conditional_control_insts 15232917 # number of instructions that are conditional controls
> system.cpu.num_int_insts 119916333 # number of integer instructions
527,528c533,534
< system.cpu.num_int_register_reads 218055319 # number of times the integer registers were read
< system.cpu.num_int_register_writes 82647707 # number of times the integer registers were written
---
> system.cpu.num_int_register_reads 218092554 # number of times the integer registers were read
> system.cpu.num_int_register_writes 82663252 # number of times the integer registers were written
531,540c537,546
< system.cpu.num_cc_register_reads 489751912 # number of times the CC registers were read
< system.cpu.num_cc_register_writes 51896592 # number of times the CC registers were written
< system.cpu.num_mem_refs 45408087 # number of memory refs
< system.cpu.num_load_insts 24843122 # Number of load instructions
< system.cpu.num_store_insts 20564965 # Number of store instructions
< system.cpu.num_idle_cycles 5379060798.588152 # Number of idle cycles
< system.cpu.num_busy_cycles 440104800.411849 # Number of busy cycles
< system.cpu.not_idle_fraction 0.075630 # Percentage of non-idle cycles
< system.cpu.idle_fraction 0.924370 # Percentage of idle cycles
< system.cpu.Branches 25916957 # Number of branches fetched
---
> system.cpu.num_cc_register_reads 489835813 # number of times the CC registers were read
> system.cpu.num_cc_register_writes 51902110 # number of times the CC registers were written
> system.cpu.num_mem_refs 45414800 # number of memory refs
> system.cpu.num_load_insts 24847736 # Number of load instructions
> system.cpu.num_store_insts 20567064 # Number of store instructions
> system.cpu.num_idle_cycles 5384465282.694146 # Number of idle cycles
> system.cpu.num_busy_cycles 423008298.305854 # Number of busy cycles
> system.cpu.not_idle_fraction 0.072839 # Percentage of non-idle cycles
> system.cpu.idle_fraction 0.927161 # Percentage of idle cycles
> system.cpu.Branches 25923023 # Number of branches fetched
542,543c548,549
< system.cpu.op_class::IntAlu 93177665 67.17% 67.18% # Class of executed instruction
< system.cpu.op_class::IntMult 114484 0.08% 67.26% # Class of executed instruction
---
> system.cpu.op_class::IntAlu 93194210 67.17% 67.18% # Class of executed instruction
> system.cpu.op_class::IntMult 114540 0.08% 67.26% # Class of executed instruction
571,572c577,578
< system.cpu.op_class::MemRead 24843122 17.91% 85.17% # Class of executed instruction
< system.cpu.op_class::MemWrite 20564965 14.83% 100.00% # Class of executed instruction
---
> system.cpu.op_class::MemRead 24847736 17.91% 85.18% # Class of executed instruction
> system.cpu.op_class::MemWrite 20567064 14.82% 100.00% # Class of executed instruction
575,585c581,591
< system.cpu.op_class::total 138711026 # Class of executed instruction
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 819269 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.702333 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 43236296 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 819781 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 52.741276 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 1736147500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.702333 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999419 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999419 # Average percentage of cache occupancy
---
> system.cpu.op_class::total 138734340 # Class of executed instruction
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 819770 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.827215 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 43243016 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 820282 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 52.717256 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 1013099500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.827215 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999663 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999663 # Average percentage of cache occupancy
588,590c594,596
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 344 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 107 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 366 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 86 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
592,616c598,622
< system.cpu.dcache.tags.tag_accesses 177113149 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 177113149 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 23112931 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 23112931 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 18824347 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 18824347 # number of WriteReq hits
< system.cpu.dcache.SoftPFReq_hits::cpu.data 392800 # number of SoftPFReq hits
< system.cpu.dcache.SoftPFReq_hits::total 392800 # number of SoftPFReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 443238 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 443238 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 460213 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 460213 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 41937278 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 41937278 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 42330078 # number of overall hits
< system.cpu.dcache.overall_hits::total 42330078 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 399955 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 399955 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 298727 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 298727 # number of WriteReq misses
< system.cpu.dcache.SoftPFReq_misses::cpu.data 118365 # number of SoftPFReq misses
< system.cpu.dcache.SoftPFReq_misses::total 118365 # number of SoftPFReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 22758 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 22758 # number of LoadLockedReq misses
---
> system.cpu.dcache.tags.tag_accesses 177141047 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 177141047 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 23117557 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 23117557 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 18826251 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 18826251 # number of WriteReq hits
> system.cpu.dcache.SoftPFReq_hits::cpu.data 392764 # number of SoftPFReq hits
> system.cpu.dcache.SoftPFReq_hits::total 392764 # number of SoftPFReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 443415 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 443415 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 460277 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 460277 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 41943808 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 41943808 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 42336572 # number of overall hits
> system.cpu.dcache.overall_hits::total 42336572 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 400061 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 400061 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 298752 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 298752 # number of WriteReq misses
> system.cpu.dcache.SoftPFReq_misses::cpu.data 118460 # number of SoftPFReq misses
> system.cpu.dcache.SoftPFReq_misses::total 118460 # number of SoftPFReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 22645 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 22645 # number of LoadLockedReq misses
619,650c625,656
< system.cpu.dcache.demand_misses::cpu.data 698682 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 698682 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 817047 # number of overall misses
< system.cpu.dcache.overall_misses::total 817047 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 6484100500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 6484100500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 19100782000 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 19100782000 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 294212000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 294212000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 164000 # number of StoreCondReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::total 164000 # number of StoreCondReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 25584882500 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 25584882500 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 25584882500 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 25584882500 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 23512886 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 23512886 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 19123074 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 19123074 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::cpu.data 511165 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::total 511165 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 465996 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 465996 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 460215 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 460215 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 42635960 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 42635960 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 43147125 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 43147125 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.017010 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.017010 # miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_misses::cpu.data 698813 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 698813 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 817273 # number of overall misses
> system.cpu.dcache.overall_misses::total 817273 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 5967732500 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 5967732500 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 12596392000 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 12596392000 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 280149500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 280149500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 166000 # number of StoreCondReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::total 166000 # number of StoreCondReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 18564124500 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 18564124500 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 18564124500 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 18564124500 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 23517618 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 23517618 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 19125003 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 19125003 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::cpu.data 511224 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::total 511224 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 466060 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 466060 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 460279 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 460279 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 42642621 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 42642621 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 43153845 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 43153845 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.017011 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.017011 # miss rate for ReadReq accesses
653,656c659,662
< system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.231559 # miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::total 0.231559 # miss rate for SoftPFReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.048837 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.048837 # miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.231718 # miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::total 0.231718 # miss rate for SoftPFReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.048588 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.048588 # miss rate for LoadLockedReq accesses
659,675c665,681
< system.cpu.dcache.demand_miss_rate::cpu.data 0.016387 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.016387 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.018936 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.018936 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16212.075108 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 16212.075108 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 63940.594590 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 63940.594590 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 12927.849547 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 12927.849547 # average LoadLockedReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 82000 # average StoreCondReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::total 82000 # average StoreCondReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 36618.780074 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 36618.780074 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 31313.844246 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 31313.844246 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 100 # number of cycles access was blocked
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.016388 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.016388 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.018939 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.018939 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14917.056399 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 14917.056399 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42163.372965 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 42163.372965 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 12371.362332 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 12371.362332 # average LoadLockedReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 83000 # average StoreCondReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::total 83000 # average StoreCondReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 26565.224888 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 26565.224888 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 22714.716502 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 22714.716502 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 76 # number of cycles access was blocked
677c683
< system.cpu.dcache.blocked::no_mshrs 20 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 19 # number of cycles access was blocked
679c685
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 5 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 4 # average number of cycles each access was blocked
681,698c687,704
< system.cpu.dcache.writebacks::writebacks 683888 # number of writebacks
< system.cpu.dcache.writebacks::total 683888 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 929 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 929 # number of ReadReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 14248 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 14248 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 929 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 929 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 929 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 929 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 399026 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 399026 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 298727 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 298727 # number of WriteReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 116307 # number of SoftPFReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::total 116307 # number of SoftPFReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8510 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 8510 # number of LoadLockedReq MSHR misses
---
> system.cpu.dcache.writebacks::writebacks 683946 # number of writebacks
> system.cpu.dcache.writebacks::total 683946 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 680 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 680 # number of ReadReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 14146 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 14146 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 680 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 680 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 680 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 680 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 399381 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 399381 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 298752 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 298752 # number of WriteReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 116429 # number of SoftPFReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::total 116429 # number of SoftPFReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8499 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 8499 # number of LoadLockedReq MSHR misses
701,704c707,710
< system.cpu.dcache.demand_mshr_misses::cpu.data 697753 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 697753 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 814060 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 814060 # number of overall MSHR misses
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 698133 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 698133 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 814562 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 814562 # number of overall MSHR misses
711,730c717,736
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6054899500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 6054899500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 18802055000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 18802055000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1615129000 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1615129000 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 115315500 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 115315500 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 162000 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 162000 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 24856954500 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 24856954500 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 26472083500 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 26472083500 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6278142000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6278142000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 6278142000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 6278142000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016971 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016971 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5555392000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 5555392000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 12297640000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 12297640000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1530002500 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1530002500 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 108858500 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 108858500 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 164000 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 164000 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 17853032000 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 17853032000 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 19383034500 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 19383034500 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6281205500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6281205500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 6281205500 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 6281205500 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016982 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016982 # mshr miss rate for ReadReq accesses
733,736c739,742
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.227533 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.227533 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.018262 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.018262 # mshr miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.227746 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.227746 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.018236 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.018236 # mshr miss rate for LoadLockedReq accesses
739,770c745,776
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016365 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.016365 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.018867 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.018867 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15174.197922 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15174.197922 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 62940.594590 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 62940.594590 # average WriteReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 13886.773797 # average SoftPFReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 13886.773797 # average SoftPFReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13550.587544 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13550.587544 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 81000 # average StoreCondReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 81000 # average StoreCondReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35624.288968 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 35624.288968 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 32518.590153 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 32518.590153 # average overall mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 201623.161410 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 201623.161410 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 106903.843207 # average overall mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 106903.843207 # average overall mshr uncacheable latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 1695563 # number of replacements
< system.cpu.icache.tags.tagsinuse 510.436859 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 113861174 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1696075 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 67.132157 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 29070355500 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 510.436859 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.996947 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.996947 # Average percentage of cache occupancy
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016372 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.016372 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.018876 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.018876 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13910.005734 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13910.005734 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 41163.372965 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 41163.372965 # average WriteReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 13141.077395 # average SoftPFReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 13141.077395 # average SoftPFReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 12808.389222 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 12808.389222 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 82000 # average StoreCondReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 82000 # average StoreCondReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 25572.537038 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 25572.537038 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 23795.652756 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 23795.652756 # average overall mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 201721.546021 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 201721.546021 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 106956.008310 # average overall mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 106956.008310 # average overall mshr uncacheable latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 1698000 # number of replacements
> system.cpu.icache.tags.tagsinuse 510.728664 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 113875998 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1698512 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 67.044565 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 25832791500 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 510.728664 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.997517 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.997517 # Average percentage of cache occupancy
774,775c780,781
< system.cpu.icache.tags.age_task_id_blocks_1024::2 262 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::3 7 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::2 264 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::3 5 # Occupied blocks per task id
777,815c783,821
< system.cpu.icache.tags.tag_accesses 117253336 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 117253336 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 113861174 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 113861174 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 113861174 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 113861174 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 113861174 # number of overall hits
< system.cpu.icache.overall_hits::total 113861174 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1696081 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1696081 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1696081 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1696081 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1696081 # number of overall misses
< system.cpu.icache.overall_misses::total 1696081 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 24265706000 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 24265706000 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 24265706000 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 24265706000 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 24265706000 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 24265706000 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 115557255 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 115557255 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 115557255 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 115557255 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 115557255 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 115557255 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.014677 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.014677 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.014677 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.014677 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.014677 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.014677 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14306.926379 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 14306.926379 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 14306.926379 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 14306.926379 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 14306.926379 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 14306.926379 # average overall miss latency
---
> system.cpu.icache.tags.tag_accesses 117273034 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 117273034 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 113875998 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 113875998 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 113875998 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 113875998 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 113875998 # number of overall hits
> system.cpu.icache.overall_hits::total 113875998 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1698518 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1698518 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1698518 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1698518 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1698518 # number of overall misses
> system.cpu.icache.overall_misses::total 1698518 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 23414403500 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 23414403500 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 23414403500 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 23414403500 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 23414403500 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 23414403500 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 115574516 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 115574516 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 115574516 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 115574516 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 115574516 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 115574516 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.014696 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.014696 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.014696 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.014696 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.014696 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.014696 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13785.195977 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13785.195977 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13785.195977 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13785.195977 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13785.195977 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13785.195977 # average overall miss latency
822,829c828,835
< system.cpu.icache.writebacks::writebacks 1695563 # number of writebacks
< system.cpu.icache.writebacks::total 1695563 # number of writebacks
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1696081 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1696081 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1696081 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1696081 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1696081 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1696081 # number of overall MSHR misses
---
> system.cpu.icache.writebacks::writebacks 1698000 # number of writebacks
> system.cpu.icache.writebacks::total 1698000 # number of writebacks
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1698518 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1698518 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1698518 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1698518 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1698518 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1698518 # number of overall MSHR misses
834,916c840,919
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 22569625000 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 22569625000 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 22569625000 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 22569625000 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 22569625000 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 22569625000 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 1142541000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 1142541000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 1142541000 # number of overall MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::total 1142541000 # number of overall MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.014677 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.014677 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.014677 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.014677 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.014677 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.014677 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 13306.926379 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 13306.926379 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 13306.926379 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 13306.926379 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 13306.926379 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 13306.926379 # average overall mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 126639.436932 # average ReadReq mshr uncacheable latency
< system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 126639.436932 # average ReadReq mshr uncacheable latency
< system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 126639.436932 # average overall mshr uncacheable latency
< system.cpu.icache.overall_avg_mshr_uncacheable_latency::total 126639.436932 # average overall mshr uncacheable latency
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.tags.replacements 87565 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 64865.266824 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 4544306 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 152800 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 29.740223 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 50196.788245 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 3.799337 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.012648 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 9701.702812 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 4962.963782 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.765942 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000058 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.148036 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.075729 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.989765 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1023 5 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 65230 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1023::4 5 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 13 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 38 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2129 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6849 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 56201 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000076 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.995331 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 40510666 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 40510666 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 7807 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 4039 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 11846 # number of ReadReq hits
< system.cpu.l2cache.WritebackDirty_hits::writebacks 683888 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 683888 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 1664800 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 1664800 # number of WritebackClean hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 23 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 23 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 167046 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 167046 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1678073 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 1678073 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 511671 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 511671 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.dtb.walker 7807 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.itb.walker 4039 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.inst 1678073 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 678717 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2368636 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.dtb.walker 7807 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.itb.walker 4039 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.inst 1678073 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 678717 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2368636 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 7 # number of ReadReq misses
---
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 21715885500 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 21715885500 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 21715885500 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 21715885500 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 21715885500 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 21715885500 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 687287000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 687287000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 687287000 # number of overall MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::total 687287000 # number of overall MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.014696 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.014696 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.014696 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.014696 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.014696 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.014696 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12785.195977 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12785.195977 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12785.195977 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 12785.195977 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12785.195977 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 12785.195977 # average overall mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 76179.006872 # average ReadReq mshr uncacheable latency
> system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 76179.006872 # average ReadReq mshr uncacheable latency
> system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 76179.006872 # average overall mshr uncacheable latency
> system.cpu.icache.overall_avg_mshr_uncacheable_latency::total 76179.006872 # average overall mshr uncacheable latency
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.tags.replacements 89464 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65017.694965 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 4847707 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 154877 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 31.300367 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 144041988000 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 3.877834 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.040783 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 9524.120186 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 55489.656162 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000059 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000001 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.145327 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.846705 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.992091 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1023 6 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 65407 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1023::4 6 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 2 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 7 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 4600 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 60798 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000092 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.998032 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 40230644 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 40230644 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 5114 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 2743 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 7857 # number of ReadReq hits
> system.cpu.l2cache.WritebackDirty_hits::writebacks 683946 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 683946 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 1666952 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 1666952 # number of WritebackClean hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 2730 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 2730 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 166687 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 166687 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1680478 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 1680478 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 512210 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 512210 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.dtb.walker 5114 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.itb.walker 2743 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.inst 1680478 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 678897 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2367232 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.dtb.walker 5114 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.itb.walker 2743 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.inst 1680478 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 678897 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2367232 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 8 # number of ReadReq misses
918,920c921,923
< system.cpu.l2cache.ReadReq_misses::total 9 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 2742 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 2742 # number of UpgradeReq misses
---
> system.cpu.l2cache.ReadReq_misses::total 10 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 20 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 20 # number of UpgradeReq misses
923,929c926,932
< system.cpu.l2cache.ReadExReq_misses::cpu.data 128916 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 128916 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 17976 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 17976 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 12172 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 12172 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.dtb.walker 7 # number of demand (read+write) misses
---
> system.cpu.l2cache.ReadExReq_misses::cpu.data 129315 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 129315 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 18016 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 18016 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 12099 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 12099 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.dtb.walker 8 # number of demand (read+write) misses
931,934c934,937
< system.cpu.l2cache.demand_misses::cpu.inst 17976 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 141088 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 159073 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.dtb.walker 7 # number of overall misses
---
> system.cpu.l2cache.demand_misses::cpu.inst 18016 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 141414 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 159440 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.dtb.walker 8 # number of overall misses
936,970c939,973
< system.cpu.l2cache.overall_misses::cpu.inst 17976 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 141088 # number of overall misses
< system.cpu.l2cache.overall_misses::total 159073 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 957500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 266000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 1223500 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 1793500 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 1793500 # number of UpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 159000 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::total 159000 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16382163500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 16382163500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2346906500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 2346906500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1609809500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 1609809500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 957500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 266000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 2346906500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 17991973000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 20340103000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 957500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 266000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 2346906500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 17991973000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 20340103000 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 7814 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 4041 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 11855 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 683888 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 683888 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 1664800 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 1664800 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2765 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 2765 # number of UpgradeReq accesses(hits+misses)
---
> system.cpu.l2cache.overall_misses::cpu.inst 18016 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 141414 # number of overall misses
> system.cpu.l2cache.overall_misses::total 159440 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 829500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 168000 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 997500 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 581000 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 581000 # number of UpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 161000 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::total 161000 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10066469000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 10066469000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 1464060500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 1464060500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1012302000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 1012302000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 829500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 168000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 1464060500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 11078771000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 12543829000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 829500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 168000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 1464060500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 11078771000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 12543829000 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 5122 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 2745 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 7867 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 683946 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 683946 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 1666952 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 1666952 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2750 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 2750 # number of UpgradeReq accesses(hits+misses)
973,993c976,996
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 295962 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 295962 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1696049 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 1696049 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 523843 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 523843 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.dtb.walker 7814 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.itb.walker 4041 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.inst 1696049 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 819805 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2527709 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.dtb.walker 7814 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.itb.walker 4041 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1696049 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 819805 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2527709 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000896 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000495 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.000759 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991682 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991682 # miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 296002 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 296002 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1698494 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 1698494 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 524309 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 524309 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.dtb.walker 5122 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.itb.walker 2745 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.inst 1698494 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 820311 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2526672 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.dtb.walker 5122 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.itb.walker 2745 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1698494 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 820311 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2526672 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.001562 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000729 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.001271 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.007273 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.007273 # miss rate for UpgradeReq accesses
996,1034c999,1037
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.435583 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.435583 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.010599 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.010599 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.023236 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.023236 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000896 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000495 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.010599 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.172099 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.062932 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000896 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000495 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.010599 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.172099 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.062932 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 136785.714286 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 133000 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 135944.444444 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 654.084610 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 654.084610 # average UpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 79500 # average SCUpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 79500 # average SCUpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 127076.262838 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 127076.262838 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 130557.771473 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 130557.771473 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 132255.134735 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 132255.134735 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 136785.714286 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 133000 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 130557.771473 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 127523.056532 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 127866.470111 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 136785.714286 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 133000 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 130557.771473 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 127523.056532 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 127866.470111 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.436872 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.436872 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.010607 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.010607 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.023076 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.023076 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.001562 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000729 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.010607 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.172391 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.063103 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.001562 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000729 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.010607 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.172391 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.063103 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 103687.500000 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 84000 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 99750 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 29050 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 29050 # average UpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 80500 # average SCUpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 80500 # average SCUpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77844.557863 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77844.557863 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 81264.459369 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 81264.459369 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 83668.237044 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 83668.237044 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 103687.500000 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 84000 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 81264.459369 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78342.816129 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 78674.291269 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 103687.500000 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 84000 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 81264.459369 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78342.816129 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 78674.291269 # average overall miss latency
1041,1043c1044,1046
< system.cpu.l2cache.writebacks::writebacks 81184 # number of writebacks
< system.cpu.l2cache.writebacks::total 81184 # number of writebacks
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 7 # number of ReadReq MSHR misses
---
> system.cpu.l2cache.writebacks::writebacks 82853 # number of writebacks
> system.cpu.l2cache.writebacks::total 82853 # number of writebacks
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 8 # number of ReadReq MSHR misses
1045,1047c1048,1050
< system.cpu.l2cache.ReadReq_mshr_misses::total 9 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2742 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 2742 # number of UpgradeReq MSHR misses
---
> system.cpu.l2cache.ReadReq_mshr_misses::total 10 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 20 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 20 # number of UpgradeReq MSHR misses
1050,1056c1053,1059
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 128916 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 128916 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 17976 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 17976 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 12172 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 12172 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 7 # number of demand (read+write) MSHR misses
---
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 129315 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 129315 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 18016 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 18016 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 12099 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 12099 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 8 # number of demand (read+write) MSHR misses
1058,1061c1061,1064
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 17976 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 141088 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 159073 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 7 # number of overall MSHR misses
---
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 18016 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 141414 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 159440 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 8 # number of overall MSHR misses
1063,1065c1066,1068
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 17976 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 141088 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 159073 # number of overall MSHR misses
---
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 18016 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 141414 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 159440 # number of overall MSHR misses
1074,1107c1077,1110
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 887500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 246000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1133500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 186569500 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 186569500 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 139000 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 139000 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 15093003500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 15093003500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2167146500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2167146500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1488089500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1488089500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 887500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 246000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2167146500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 16581093000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 18749373000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 887500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 246000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2167146500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 16581093000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 18749373000 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 1029766000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5888796500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 6918562500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 1029766000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 5888796500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 6918562500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000896 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000495 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000759 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.991682 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.991682 # mshr miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 749500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 148000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 897500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 381000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 381000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 141000 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 141000 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8773319000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8773319000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 1283900500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 1283900500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 891312000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 891312000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 749500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 148000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1283900500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9664631000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 10949429000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 749500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 148000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1283900500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9664631000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 10949429000 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 574512000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5891860500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 6466372500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 574512000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 5891860500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 6466372500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.001562 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000729 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001271 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.007273 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.007273 # mshr miss rate for UpgradeReq accesses
1110,1159c1113,1162
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.435583 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.435583 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.010599 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.010599 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.023236 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.023236 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000896 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000495 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.010599 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.172099 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.062932 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000896 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000495 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.010599 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.172099 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.062932 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 126785.714286 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 123000 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 125944.444444 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 68041.393144 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 68041.393144 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 69500 # average SCUpgradeReq mshr miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 69500 # average SCUpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 117076.262838 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 117076.262838 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 120557.771473 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 120557.771473 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 122255.134735 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 122255.134735 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 126785.714286 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 123000 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 120557.771473 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 117523.056532 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 117866.470111 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 126785.714286 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 123000 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 120557.771473 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 117523.056532 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 117866.470111 # average overall mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 114139.436932 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 189119.291541 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 172274.962649 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 114139.436932 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 100274.090282 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 102120.511004 # average overall mshr uncacheable latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 5052639 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 2536775 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 38121 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 581 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 581 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.436872 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.436872 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.010607 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.010607 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.023076 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.023076 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.001562 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000729 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.010607 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.172391 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.063103 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.001562 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000729 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.010607 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.172391 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.063103 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 93687.500000 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 74000 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 89750 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 19050 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 19050 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 70500 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 70500 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67844.557863 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67844.557863 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 71264.459369 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 71264.459369 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 73668.237044 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 73668.237044 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 93687.500000 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 74000 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 71264.459369 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68342.816129 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68674.291269 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 93687.500000 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 74000 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 71264.459369 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68342.816129 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68674.291269 # average overall mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 63679.006872 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 189217.692209 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 161015.251494 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 63679.006872 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 100326.263899 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 95446.021343 # average overall mshr uncacheable latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 5058492 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 2539687 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 38280 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 250 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 250 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1161,1163c1164,1166
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadReq 67213 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 2287350 # Transaction distribution
---
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadReq 67163 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 2290209 # Transaction distribution
1166,1169c1169,1172
< system.cpu.toL2Bus.trans_dist::WritebackDirty 801268 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 1695563 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 141990 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 2765 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::WritebackDirty 766799 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 1698000 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 142435 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 2750 # Transaction distribution
1171,1191c1174,1194
< system.cpu.toL2Bus.trans_dist::UpgradeResp 2767 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 295962 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 295962 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 1696081 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 524071 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::InvalidateReq 36224 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5105737 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2582080 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 13257 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 25651 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 7726725 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 217099256 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 96433117 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 16164 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 31256 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 313579793 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 175884 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 7588792 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 2773896 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.020865 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.142933 # Request fanout histogram
---
> system.cpu.toL2Bus.trans_dist::UpgradeResp 2752 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 296002 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 296002 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 1698518 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 524530 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::InvalidateReq 4455 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5113056 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2583569 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 11960 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 22910 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 7731495 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 217411704 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 96469597 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 10980 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 20488 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 313912769 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 113519 # Total snoops (count)
> system.cpu.toL2Bus.snoopTraffic 5394688 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 2710473 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.021286 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.144336 # Request fanout histogram
1193,1194c1196,1197
< system.cpu.toL2Bus.snoop_fanout::0 2716018 97.91% 97.91% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 57878 2.09% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 2652778 97.87% 97.87% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 57695 2.13% 100.00% # Request fanout histogram
1199,1200c1202,1203
< system.cpu.toL2Bus.snoop_fanout::total 2773896 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 4957389000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 2710473 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 4962792000 # Layer occupancy (ticks)
1202c1205
< system.cpu.toL2Bus.snoopLayer0.occupancy 380377 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoopLayer0.occupancy 389377 # Layer occupancy (ticks)
1204c1207
< system.cpu.toL2Bus.respLayer0.occupancy 2553143500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 2556799000 # Layer occupancy (ticks)
1206c1209
< system.cpu.toL2Bus.respLayer1.occupancy 1276023999 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 1276777495 # Layer occupancy (ticks)
1208c1211
< system.cpu.toL2Bus.respLayer2.occupancy 9216000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer2.occupancy 9215000 # Layer occupancy (ticks)
1210c1213
< system.cpu.toL2Bus.respLayer3.occupancy 17837000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer3.occupancy 17788000 # Layer occupancy (ticks)
1212,1214c1215,1217
< system.iobus.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.iobus.trans_dist::ReadReq 30177 # Transaction distribution
< system.iobus.trans_dist::ReadResp 30177 # Transaction distribution
---
> system.iobus.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.iobus.trans_dist::ReadReq 30183 # Transaction distribution
> system.iobus.trans_dist::ReadResp 30183 # Transaction distribution
1237,1239c1240,1242
< system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72904 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count_system.realview.ide.dma::total 72904 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count::total 178382 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72916 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count_system.realview.ide.dma::total 72916 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count::total 178394 # Packet count per connected master and slave (bytes)
1260,1263c1263,1266
< system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321056 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.pkt_size_system.realview.ide.dma::total 2321056 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.pkt_size::total 2480181 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.reqLayer0.occupancy 46336000 # Layer occupancy (ticks)
---
> system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321104 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.realview.ide.dma::total 2321104 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size::total 2480229 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.reqLayer0.occupancy 46334000 # Layer occupancy (ticks)
1267c1270
< system.iobus.reqLayer2.occupancy 338000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer2.occupancy 338500 # Layer occupancy (ticks)
1275c1278
< system.iobus.reqLayer8.occupancy 643000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer8.occupancy 642000 # Layer occupancy (ticks)
1297c1300
< system.iobus.reqLayer23.occupancy 6279500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer23.occupancy 6273000 # Layer occupancy (ticks)
1301c1304
< system.iobus.reqLayer25.occupancy 187079512 # Layer occupancy (ticks)
---
> system.iobus.reqLayer25.occupancy 187671849 # Layer occupancy (ticks)
1305c1308
< system.iobus.respLayer3.occupancy 36728000 # Layer occupancy (ticks)
---
> system.iobus.respLayer3.occupancy 36740000 # Layer occupancy (ticks)
1307,1309c1310,1312
< system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.iocache.tags.replacements 36418 # number of replacements
< system.iocache.tags.tagsinuse 1.084047 # Cycle average of tags in use
---
> system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.iocache.tags.replacements 36424 # number of replacements
> system.iocache.tags.tagsinuse 1.078594 # Cycle average of tags in use
1311c1314
< system.iocache.tags.sampled_refs 36434 # Sample count of references to valid blocks.
---
> system.iocache.tags.sampled_refs 36440 # Sample count of references to valid blocks.
1313,1316c1316,1319
< system.iocache.tags.warmup_cycle 313815669000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::realview.ide 1.084047 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::realview.ide 0.067753 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.067753 # Average percentage of cache occupancy
---
> system.iocache.tags.warmup_cycle 309373303000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::realview.ide 1.078594 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::realview.ide 0.067412 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.067412 # Average percentage of cache occupancy
1320,1324c1323,1327
< system.iocache.tags.tag_accesses 328068 # Number of tag accesses
< system.iocache.tags.data_accesses 328068 # Number of data accesses
< system.iocache.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.iocache.ReadReq_misses::realview.ide 228 # number of ReadReq misses
< system.iocache.ReadReq_misses::total 228 # number of ReadReq misses
---
> system.iocache.tags.tag_accesses 328122 # Number of tag accesses
> system.iocache.tags.data_accesses 328122 # Number of data accesses
> system.iocache.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.iocache.ReadReq_misses::realview.ide 234 # number of ReadReq misses
> system.iocache.ReadReq_misses::total 234 # number of ReadReq misses
1327,1340c1330,1343
< system.iocache.demand_misses::realview.ide 36452 # number of demand (read+write) misses
< system.iocache.demand_misses::total 36452 # number of demand (read+write) misses
< system.iocache.overall_misses::realview.ide 36452 # number of overall misses
< system.iocache.overall_misses::total 36452 # number of overall misses
< system.iocache.ReadReq_miss_latency::realview.ide 30010377 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 30010377 # number of ReadReq miss cycles
< system.iocache.WriteLineReq_miss_latency::realview.ide 4549130135 # number of WriteLineReq miss cycles
< system.iocache.WriteLineReq_miss_latency::total 4549130135 # number of WriteLineReq miss cycles
< system.iocache.demand_miss_latency::realview.ide 4579140512 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 4579140512 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::realview.ide 4579140512 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 4579140512 # number of overall miss cycles
< system.iocache.ReadReq_accesses::realview.ide 228 # number of ReadReq accesses(hits+misses)
< system.iocache.ReadReq_accesses::total 228 # number of ReadReq accesses(hits+misses)
---
> system.iocache.demand_misses::realview.ide 36458 # number of demand (read+write) misses
> system.iocache.demand_misses::total 36458 # number of demand (read+write) misses
> system.iocache.overall_misses::realview.ide 36458 # number of overall misses
> system.iocache.overall_misses::total 36458 # number of overall misses
> system.iocache.ReadReq_miss_latency::realview.ide 28897377 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 28897377 # number of ReadReq miss cycles
> system.iocache.WriteLineReq_miss_latency::realview.ide 4278807472 # number of WriteLineReq miss cycles
> system.iocache.WriteLineReq_miss_latency::total 4278807472 # number of WriteLineReq miss cycles
> system.iocache.demand_miss_latency::realview.ide 4307704849 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 4307704849 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::realview.ide 4307704849 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 4307704849 # number of overall miss cycles
> system.iocache.ReadReq_accesses::realview.ide 234 # number of ReadReq accesses(hits+misses)
> system.iocache.ReadReq_accesses::total 234 # number of ReadReq accesses(hits+misses)
1343,1346c1346,1349
< system.iocache.demand_accesses::realview.ide 36452 # number of demand (read+write) accesses
< system.iocache.demand_accesses::total 36452 # number of demand (read+write) accesses
< system.iocache.overall_accesses::realview.ide 36452 # number of overall (read+write) accesses
< system.iocache.overall_accesses::total 36452 # number of overall (read+write) accesses
---
> system.iocache.demand_accesses::realview.ide 36458 # number of demand (read+write) accesses
> system.iocache.demand_accesses::total 36458 # number of demand (read+write) accesses
> system.iocache.overall_accesses::realview.ide 36458 # number of overall (read+write) accesses
> system.iocache.overall_accesses::total 36458 # number of overall (read+write) accesses
1355,1362c1358,1365
< system.iocache.ReadReq_avg_miss_latency::realview.ide 131624.460526 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 131624.460526 # average ReadReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::realview.ide 125583.318656 # average WriteLineReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::total 125583.318656 # average WriteLineReq miss latency
< system.iocache.demand_avg_miss_latency::realview.ide 125621.104795 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 125621.104795 # average overall miss latency
< system.iocache.overall_avg_miss_latency::realview.ide 125621.104795 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 125621.104795 # average overall miss latency
---
> system.iocache.ReadReq_avg_miss_latency::realview.ide 123493.064103 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 123493.064103 # average ReadReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::realview.ide 118120.789311 # average WriteLineReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::total 118120.789311 # average WriteLineReq miss latency
> system.iocache.demand_avg_miss_latency::realview.ide 118155.270421 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 118155.270421 # average overall miss latency
> system.iocache.overall_avg_miss_latency::realview.ide 118155.270421 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 118155.270421 # average overall miss latency
1371,1372c1374,1375
< system.iocache.ReadReq_mshr_misses::realview.ide 228 # number of ReadReq MSHR misses
< system.iocache.ReadReq_mshr_misses::total 228 # number of ReadReq MSHR misses
---
> system.iocache.ReadReq_mshr_misses::realview.ide 234 # number of ReadReq MSHR misses
> system.iocache.ReadReq_mshr_misses::total 234 # number of ReadReq MSHR misses
1375,1386c1378,1389
< system.iocache.demand_mshr_misses::realview.ide 36452 # number of demand (read+write) MSHR misses
< system.iocache.demand_mshr_misses::total 36452 # number of demand (read+write) MSHR misses
< system.iocache.overall_mshr_misses::realview.ide 36452 # number of overall MSHR misses
< system.iocache.overall_mshr_misses::total 36452 # number of overall MSHR misses
< system.iocache.ReadReq_mshr_miss_latency::realview.ide 18610377 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 18610377 # number of ReadReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2736516617 # number of WriteLineReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::total 2736516617 # number of WriteLineReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::realview.ide 2755126994 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 2755126994 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::realview.ide 2755126994 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 2755126994 # number of overall MSHR miss cycles
---
> system.iocache.demand_mshr_misses::realview.ide 36458 # number of demand (read+write) MSHR misses
> system.iocache.demand_mshr_misses::total 36458 # number of demand (read+write) MSHR misses
> system.iocache.overall_mshr_misses::realview.ide 36458 # number of overall MSHR misses
> system.iocache.overall_mshr_misses::total 36458 # number of overall MSHR misses
> system.iocache.ReadReq_mshr_miss_latency::realview.ide 17197377 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 17197377 # number of ReadReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2465502723 # number of WriteLineReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::total 2465502723 # number of WriteLineReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::realview.ide 2482700100 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 2482700100 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::realview.ide 2482700100 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 2482700100 # number of overall MSHR miss cycles
1395,1403c1398,1412
< system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 81624.460526 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 81624.460526 # average ReadReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 75544.297068 # average WriteLineReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::total 75544.297068 # average WriteLineReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::realview.ide 75582.327280 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 75582.327280 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::realview.ide 75582.327280 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 75582.327280 # average overall mshr miss latency
< system.membus.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 73493.064103 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 73493.064103 # average ReadReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 68062.685595 # average WriteLineReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::total 68062.685595 # average WriteLineReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::realview.ide 68097.539635 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 68097.539635 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::realview.ide 68097.539635 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 68097.539635 # average overall mshr miss latency
> system.membus.snoop_filter.tot_requests 321817 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 130498 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_requests 482 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
> system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.membus.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
1405c1414
< system.membus.trans_dist::ReadResp 70545 # Transaction distribution
---
> system.membus.trans_dist::ReadResp 70519 # Transaction distribution
1408,1410c1417,1419
< system.membus.trans_dist::WritebackDirty 117374 # Transaction distribution
< system.membus.trans_dist::CleanEvict 6609 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 4497 # Transaction distribution
---
> system.membus.trans_dist::WritebackDirty 119043 # Transaction distribution
> system.membus.trans_dist::CleanEvict 6845 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 128 # Transaction distribution
1413,1415c1422,1424
< system.membus.trans_dist::ReadExReq 127161 # Transaction distribution
< system.membus.trans_dist::ReadExResp 127161 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 30385 # Transaction distribution
---
> system.membus.trans_dist::ReadExReq 129207 # Transaction distribution
> system.membus.trans_dist::ReadExResp 129207 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 30359 # Transaction distribution
1420,1424c1429,1433
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 434329 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 541921 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72885 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::total 72885 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 614806 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 435887 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 543479 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72897 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::total 72897 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 616376 # Packet count per connected master and slave (bytes)
1428,1429c1437,1438
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15302268 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 15465621 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15537980 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 15701333 # Cumulative packet size per connected master and slave (bytes)
1432,1437c1441,1446
< system.membus.pkt_size::total 17782741 # Cumulative packet size per connected master and slave (bytes)
< system.membus.snoops 492 # Total snoops (count)
< system.membus.snoopTraffic 31360 # Total snoop traffic (bytes)
< system.membus.snoop_fanout::samples 390007 # Request fanout histogram
< system.membus.snoop_fanout::mean 1 # Request fanout histogram
< system.membus.snoop_fanout::stdev 0 # Request fanout histogram
---
> system.membus.pkt_size::total 18018453 # Cumulative packet size per connected master and slave (bytes)
> system.membus.snoops 498 # Total snoops (count)
> system.membus.snoopTraffic 31744 # Total snoop traffic (bytes)
> system.membus.snoop_fanout::samples 263669 # Request fanout histogram
> system.membus.snoop_fanout::mean 0.018793 # Request fanout histogram
> system.membus.snoop_fanout::stdev 0.135792 # Request fanout histogram
1439,1440c1448,1449
< system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
< system.membus.snoop_fanout::1 390007 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 258714 98.12% 98.12% # Request fanout histogram
> system.membus.snoop_fanout::1 4955 1.88% 100.00% # Request fanout histogram
1443c1452
< system.membus.snoop_fanout::min_value 1 # Request fanout histogram
---
> system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1445,1446c1454,1455
< system.membus.snoop_fanout::total 390007 # Request fanout histogram
< system.membus.reqLayer0.occupancy 90458000 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 263669 # Request fanout histogram
> system.membus.reqLayer0.occupancy 90449000 # Layer occupancy (ticks)
1450c1459
< system.membus.reqLayer2.occupancy 1730000 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 1734500 # Layer occupancy (ticks)
1452c1461
< system.membus.reqLayer5.occupancy 823140613 # Layer occupancy (ticks)
---
> system.membus.reqLayer5.occupancy 828323280 # Layer occupancy (ticks)
1454c1463
< system.membus.respLayer2.occupancy 943221250 # Layer occupancy (ticks)
---
> system.membus.respLayer2.occupancy 954014500 # Layer occupancy (ticks)
1456c1465
< system.membus.respLayer3.occupancy 1186373 # Layer occupancy (ticks)
---
> system.membus.respLayer3.occupancy 1219623 # Layer occupancy (ticks)
1458,1464c1467,1473
< system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.aaci_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.pci_host.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.cf_ctrl.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.gic.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.clcd.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.realview_io.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.aaci_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.pci_host.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.cf_ctrl.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.gic.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.clcd.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.realview_io.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
1471,1472c1480,1481
< system.realview.energy_ctrl.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.ethernet.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.realview.energy_ctrl.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.ethernet.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
1504,1510c1513,1519
< system.realview.hdlcd.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.ide.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.kmi0.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.kmi1.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.l2x0_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.lan_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.local_cpu_timer.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.realview.hdlcd.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.ide.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.kmi0.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.kmi1.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.l2x0_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.lan_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.local_cpu_timer.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
1515,1526c1524,1535
< system.realview.mmc_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.rtc.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.sp810_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.timer0.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.timer1.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.uart.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.uart1_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.uart2_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.uart3_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.usb_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.vgic.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
< system.realview.watchdog_fake.pwrStateResidencyTicks::UNDEFINED 2909582799500 # Cumulative time (in ticks) in various power states
---
> system.realview.mmc_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.rtc.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.sp810_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.timer0.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.timer1.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.uart.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.uart1_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.uart2_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.uart3_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.usb_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.vgic.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states
> system.realview.watchdog_fake.pwrStateResidencyTicks::UNDEFINED 2903736790500 # Cumulative time (in ticks) in various power states