stats.txt (10628:c9b7e0c69f88) | stats.txt (10726:8a20e2a1562d) |
---|---|
1 2---------- Begin Simulation Statistics ---------- | 1 2---------- Begin Simulation Statistics ---------- |
3sim_seconds 0.148652 # Number of seconds simulated 4sim_ticks 148652306000 # Number of ticks simulated 5final_tick 148652306000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) | 3sim_seconds 0.148669 # Number of seconds simulated 4sim_ticks 148668850500 # Number of ticks simulated 5final_tick 148668850500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) |
6sim_freq 1000000000000 # Frequency of simulated ticks | 6sim_freq 1000000000000 # Frequency of simulated ticks |
7host_inst_rate 83185 # Simulator instruction rate (inst/s) 8host_op_rate 139426 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 93628996 # Simulator tick rate (ticks/s) 10host_mem_usage 346568 # Number of bytes of host memory used 11host_seconds 1587.67 # Real time elapsed on the host | 7host_inst_rate 82634 # Simulator instruction rate (inst/s) 8host_op_rate 138502 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 93018548 # Simulator tick rate (ticks/s) 10host_mem_usage 346916 # Number of bytes of host memory used 11host_seconds 1598.27 # Real time elapsed on the host |
12sim_insts 132071192 # Number of instructions simulated 13sim_ops 221363384 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks | 12sim_insts 132071192 # Number of instructions simulated 13sim_ops 221363384 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks |
16system.physmem.bytes_read::cpu.inst 224768 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 125696 # Number of bytes read from this memory 18system.physmem.bytes_read::total 350464 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 224768 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 224768 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 3512 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 1964 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 5476 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 1512038 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 845570 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 2357609 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 1512038 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 1512038 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 1512038 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 845570 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 2357609 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 5476 # Number of read requests accepted | 16system.physmem.bytes_read::cpu.inst 225344 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 125504 # Number of bytes read from this memory 18system.physmem.bytes_read::total 350848 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 225344 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 225344 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 3521 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 1961 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 5482 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 1515745 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 844185 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 2359929 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 1515745 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 1515745 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 1515745 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 844185 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 2359929 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 5482 # Number of read requests accepted |
33system.physmem.writeReqs 0 # Number of write requests accepted | 33system.physmem.writeReqs 0 # Number of write requests accepted |
34system.physmem.readBursts 5476 # Number of DRAM read bursts, including those serviced by the write queue | 34system.physmem.readBursts 5482 # Number of DRAM read bursts, including those serviced by the write queue |
35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue | 35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue |
36system.physmem.bytesReadDRAM 350464 # Total number of bytes read from DRAM | 36system.physmem.bytesReadDRAM 350848 # Total number of bytes read from DRAM |
37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM | 37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM |
39system.physmem.bytesReadSys 350464 # Total read bytes from the system interface side | 39system.physmem.bytesReadSys 350848 # Total read bytes from the system interface side |
40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one | 40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one |
43system.physmem.neitherReadNorWriteReqs 324 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 295 # Per bank write bursts 45system.physmem.perBankRdBursts::1 363 # Per bank write bursts 46system.physmem.perBankRdBursts::2 461 # Per bank write bursts 47system.physmem.perBankRdBursts::3 370 # Per bank write bursts 48system.physmem.perBankRdBursts::4 335 # Per bank write bursts 49system.physmem.perBankRdBursts::5 334 # Per bank write bursts 50system.physmem.perBankRdBursts::6 400 # Per bank write bursts | 43system.physmem.neitherReadNorWriteReqs 345 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 294 # Per bank write bursts 45system.physmem.perBankRdBursts::1 364 # Per bank write bursts 46system.physmem.perBankRdBursts::2 457 # Per bank write bursts 47system.physmem.perBankRdBursts::3 371 # Per bank write bursts 48system.physmem.perBankRdBursts::4 339 # Per bank write bursts 49system.physmem.perBankRdBursts::5 333 # Per bank write bursts 50system.physmem.perBankRdBursts::6 398 # Per bank write bursts |
51system.physmem.perBankRdBursts::7 383 # Per bank write bursts | 51system.physmem.perBankRdBursts::7 383 # Per bank write bursts |
52system.physmem.perBankRdBursts::8 340 # Per bank write bursts 53system.physmem.perBankRdBursts::9 286 # Per bank write bursts 54system.physmem.perBankRdBursts::10 236 # Per bank write bursts 55system.physmem.perBankRdBursts::11 261 # Per bank write bursts 56system.physmem.perBankRdBursts::12 219 # Per bank write bursts 57system.physmem.perBankRdBursts::13 509 # Per bank write bursts 58system.physmem.perBankRdBursts::14 392 # Per bank write bursts 59system.physmem.perBankRdBursts::15 292 # Per bank write bursts | 52system.physmem.perBankRdBursts::8 344 # Per bank write bursts 53system.physmem.perBankRdBursts::9 280 # Per bank write bursts 54system.physmem.perBankRdBursts::10 239 # Per bank write bursts 55system.physmem.perBankRdBursts::11 268 # Per bank write bursts 56system.physmem.perBankRdBursts::12 225 # Per bank write bursts 57system.physmem.perBankRdBursts::13 502 # Per bank write bursts 58system.physmem.perBankRdBursts::14 395 # Per bank write bursts 59system.physmem.perBankRdBursts::15 290 # Per bank write bursts |
60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry | 60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry |
78system.physmem.totGap 148652208500 # Total gap between requests | 78system.physmem.totGap 148668756000 # Total gap between requests |
79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) | 79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) |
85system.physmem.readPktSize::6 5476 # Read request sizes (log2) | 85system.physmem.readPktSize::6 5482 # Read request sizes (log2) |
86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) | 86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) |
93system.physmem.rdQLenPdf::0 4366 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 909 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 176 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 23 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 2 # What read queue length does an incoming req see | 93system.physmem.rdQLenPdf::0 4368 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 913 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 173 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 24 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see |
98system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see --- 75 unchanged lines hidden (view full) --- 181system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see | 98system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see --- 75 unchanged lines hidden (view full) --- 181system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see |
189system.physmem.bytesPerActivate::samples 1147 # Bytes accessed per row activation 190system.physmem.bytesPerActivate::mean 304.265039 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::gmean 175.960981 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::stdev 326.625541 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::0-127 464 40.45% 40.45% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::128-255 245 21.36% 61.81% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::256-383 104 9.07% 70.88% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::384-511 57 4.97% 75.85% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::512-639 54 4.71% 80.56% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::640-767 57 4.97% 85.53% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::768-895 24 2.09% 87.62% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::896-1023 15 1.31% 88.93% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::1024-1151 127 11.07% 100.00% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::total 1147 # Bytes accessed per row activation 203system.physmem.totQLat 37377750 # Total ticks spent queuing 204system.physmem.totMemAccLat 140052750 # Total ticks spent from burst creation until serviced by the DRAM 205system.physmem.totBusLat 27380000 # Total ticks spent in databus transfers 206system.physmem.avgQLat 6825.74 # Average queueing delay per DRAM burst | 189system.physmem.bytesPerActivate::samples 1140 # Bytes accessed per row activation 190system.physmem.bytesPerActivate::mean 306.470175 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::gmean 178.641766 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::stdev 326.557853 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::0-127 448 39.30% 39.30% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::128-255 255 22.37% 61.67% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::256-383 105 9.21% 70.88% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::384-511 70 6.14% 77.02% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::512-639 38 3.33% 80.35% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::640-767 59 5.18% 85.53% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::768-895 19 1.67% 87.19% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::896-1023 18 1.58% 88.77% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::1024-1151 128 11.23% 100.00% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::total 1140 # Bytes accessed per row activation 203system.physmem.totQLat 40930250 # Total ticks spent queuing 204system.physmem.totMemAccLat 143717750 # Total ticks spent from burst creation until serviced by the DRAM 205system.physmem.totBusLat 27410000 # Total ticks spent in databus transfers 206system.physmem.avgQLat 7466.30 # Average queueing delay per DRAM burst |
207system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst | 207system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst |
208system.physmem.avgMemAccLat 25575.74 # Average memory access latency per DRAM burst | 208system.physmem.avgMemAccLat 26216.30 # Average memory access latency per DRAM burst |
209system.physmem.avgRdBW 2.36 # Average DRAM read bandwidth in MiByte/s 210system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 211system.physmem.avgRdBWSys 2.36 # Average system read bandwidth in MiByte/s 212system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 213system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 214system.physmem.busUtil 0.02 # Data bus utilization in percentage 215system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads 216system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes | 209system.physmem.avgRdBW 2.36 # Average DRAM read bandwidth in MiByte/s 210system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 211system.physmem.avgRdBWSys 2.36 # Average system read bandwidth in MiByte/s 212system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 213system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 214system.physmem.busUtil 0.02 # Data bus utilization in percentage 215system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads 216system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes |
217system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing | 217system.physmem.avgRdQLen 1.10 # Average read queue length when enqueuing |
218system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing | 218system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing |
219system.physmem.readRowHits 4321 # Number of row buffer hits during reads | 219system.physmem.readRowHits 4334 # Number of row buffer hits during reads |
220system.physmem.writeRowHits 0 # Number of row buffer hits during writes | 220system.physmem.writeRowHits 0 # Number of row buffer hits during writes |
221system.physmem.readRowHitRate 78.91 # Row buffer hit rate for reads | 221system.physmem.readRowHitRate 79.06 # Row buffer hit rate for reads |
222system.physmem.writeRowHitRate nan # Row buffer hit rate for writes | 222system.physmem.writeRowHitRate nan # Row buffer hit rate for writes |
223system.physmem.avgGap 27146130.11 # Average gap between requests 224system.physmem.pageHitRate 78.91 # Row buffer hit rate, read and write combined 225system.physmem_0.actEnergy 5072760 # Energy for activate commands per rank (pJ) 226system.physmem_0.preEnergy 2767875 # Energy for precharge commands per rank (pJ) 227system.physmem_0.readEnergy 22791600 # Energy for read commands per rank (pJ) | 223system.physmem.avgGap 27119437.43 # Average gap between requests 224system.physmem.pageHitRate 79.06 # Row buffer hit rate, read and write combined 225system.physmem_0.actEnergy 5027400 # Energy for activate commands per rank (pJ) 226system.physmem_0.preEnergy 2743125 # Energy for precharge commands per rank (pJ) 227system.physmem_0.readEnergy 22776000 # Energy for read commands per rank (pJ) |
228system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) | 228system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) |
229system.physmem_0.refreshEnergy 9708918960 # Energy for refresh commands per rank (pJ) 230system.physmem_0.actBackEnergy 4015280925 # Energy for active background per rank (pJ) 231system.physmem_0.preBackEnergy 85666359000 # Energy for precharge background per rank (pJ) 232system.physmem_0.totalEnergy 99421191120 # Total energy per rank (pJ) 233system.physmem_0.averagePower 668.838371 # Core power per rank (mW) 234system.physmem_0.memoryStateTime::IDLE 142511183750 # Time in different power states 235system.physmem_0.memoryStateTime::REF 4963660000 # Time in different power states | 229system.physmem_0.refreshEnergy 9709936080 # Energy for refresh commands per rank (pJ) 230system.physmem_0.actBackEnergy 4021675470 # Energy for active background per rank (pJ) 231system.physmem_0.preBackEnergy 85670093250 # Energy for precharge background per rank (pJ) 232system.physmem_0.totalEnergy 99432251325 # Total energy per rank (pJ) 233system.physmem_0.averagePower 668.842708 # Core power per rank (mW) 234system.physmem_0.memoryStateTime::IDLE 142518159000 # Time in different power states 235system.physmem_0.memoryStateTime::REF 4964180000 # Time in different power states |
236system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states | 236system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states |
237system.physmem_0.memoryStateTime::ACT 1172773250 # Time in different power states | 237system.physmem_0.memoryStateTime::ACT 1181750000 # Time in different power states |
238system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states | 238system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states |
239system.physmem_1.actEnergy 3575880 # Energy for activate commands per rank (pJ) 240system.physmem_1.preEnergy 1951125 # Energy for precharge commands per rank (pJ) 241system.physmem_1.readEnergy 19585800 # Energy for read commands per rank (pJ) | 239system.physmem_1.actEnergy 3568320 # Energy for activate commands per rank (pJ) 240system.physmem_1.preEnergy 1947000 # Energy for precharge commands per rank (pJ) 241system.physmem_1.readEnergy 19648200 # Energy for read commands per rank (pJ) |
242system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) | 242system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) |
243system.physmem_1.refreshEnergy 9708918960 # Energy for refresh commands per rank (pJ) 244system.physmem_1.actBackEnergy 3861811845 # Energy for active background per rank (pJ) 245system.physmem_1.preBackEnergy 85800972750 # Energy for precharge background per rank (pJ) 246system.physmem_1.totalEnergy 99396816360 # Total energy per rank (pJ) 247system.physmem_1.averagePower 668.674456 # Core power per rank (mW) 248system.physmem_1.memoryStateTime::IDLE 142739163750 # Time in different power states 249system.physmem_1.memoryStateTime::REF 4963660000 # Time in different power states | 243system.physmem_1.refreshEnergy 9709936080 # Energy for refresh commands per rank (pJ) 244system.physmem_1.actBackEnergy 3821631120 # Energy for active background per rank (pJ) 245system.physmem_1.preBackEnergy 85845562500 # Energy for precharge background per rank (pJ) 246system.physmem_1.totalEnergy 99402293220 # Total energy per rank (pJ) 247system.physmem_1.averagePower 668.641253 # Core power per rank (mW) 248system.physmem_1.memoryStateTime::IDLE 142814554750 # Time in different power states 249system.physmem_1.memoryStateTime::REF 4964180000 # Time in different power states |
250system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states | 250system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states |
251system.physmem_1.memoryStateTime::ACT 947728750 # Time in different power states | 251system.physmem_1.memoryStateTime::ACT 888260750 # Time in different power states |
252system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states | 252system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states |
253system.cpu.branchPred.lookups 22375930 # Number of BP lookups 254system.cpu.branchPred.condPredicted 22375930 # Number of conditional branches predicted 255system.cpu.branchPred.condIncorrect 1550820 # Number of conditional branches incorrect 256system.cpu.branchPred.BTBLookups 14142904 # Number of BTB lookups 257system.cpu.branchPred.BTBHits 13245564 # Number of BTB hits | 253system.cpu.branchPred.lookups 22385702 # Number of BP lookups 254system.cpu.branchPred.condPredicted 22385702 # Number of conditional branches predicted 255system.cpu.branchPred.condIncorrect 1554139 # Number of conditional branches incorrect 256system.cpu.branchPred.BTBLookups 14132286 # Number of BTB lookups 257system.cpu.branchPred.BTBHits 13246709 # Number of BTB hits |
258system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. | 258system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. |
259system.cpu.branchPred.BTBHitPct 93.655193 # BTB Hit Percentage 260system.cpu.branchPred.usedRAS 1524021 # Number of times the RAS was used to get a target. 261system.cpu.branchPred.RASInCorrect 21798 # Number of incorrect RAS predictions. | 259system.cpu.branchPred.BTBHitPct 93.733661 # BTB Hit Percentage 260system.cpu.branchPred.usedRAS 1526841 # Number of times the RAS was used to get a target. 261system.cpu.branchPred.RASInCorrect 22095 # Number of incorrect RAS predictions. |
262system.cpu_clk_domain.clock 500 # Clock period in ticks 263system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks 264system.cpu.workload.num_syscalls 400 # Number of system calls | 262system.cpu_clk_domain.clock 500 # Clock period in ticks 263system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks 264system.cpu.workload.num_syscalls 400 # Number of system calls |
265system.cpu.numCycles 297304620 # number of cpu cycles simulated | 265system.cpu.numCycles 297337717 # number of cpu cycles simulated |
266system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 267system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed | 266system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 267system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed |
268system.cpu.fetch.icacheStallCycles 27866919 # Number of cycles fetch is stalled on an Icache miss 269system.cpu.fetch.Insts 248846814 # Number of instructions fetch has processed 270system.cpu.fetch.Branches 22375930 # Number of branches that fetch encountered 271system.cpu.fetch.predictedBranches 14769585 # Number of branches that fetch has predicted taken 272system.cpu.fetch.Cycles 267364531 # Number of cycles fetch has run and was not squashing or blocked 273system.cpu.fetch.SquashCycles 3698749 # Number of cycles fetch has spent squashing 274system.cpu.fetch.TlbCycles 56 # Number of cycles fetch has spent waiting for tlb 275system.cpu.fetch.MiscStallCycles 4550 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 276system.cpu.fetch.PendingTrapStallCycles 42690 # Number of stall cycles due to pending traps | 268system.cpu.fetch.icacheStallCycles 27888104 # Number of cycles fetch is stalled on an Icache miss 269system.cpu.fetch.Insts 249064218 # Number of instructions fetch has processed 270system.cpu.fetch.Branches 22385702 # Number of branches that fetch encountered 271system.cpu.fetch.predictedBranches 14773550 # Number of branches that fetch has predicted taken 272system.cpu.fetch.Cycles 267343346 # Number of cycles fetch has run and was not squashing or blocked 273system.cpu.fetch.SquashCycles 3703385 # Number of cycles fetch has spent squashing 274system.cpu.fetch.TlbCycles 34 # Number of cycles fetch has spent waiting for tlb 275system.cpu.fetch.MiscStallCycles 5713 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 276system.cpu.fetch.PendingTrapStallCycles 48972 # Number of stall cycles due to pending traps |
277system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions | 277system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions |
278system.cpu.fetch.IcacheWaitRetryStallCycles 111 # Number of stall cycles due to full MSHR 279system.cpu.fetch.CacheLines 26638460 # Number of cache lines fetched 280system.cpu.fetch.IcacheSquashes 257102 # Number of outstanding Icache misses that were squashed 281system.cpu.fetch.ItlbSquashes 2 # Number of outstanding ITLB misses that were squashed 282system.cpu.fetch.rateDist::samples 297128244 # Number of instructions fetched each cycle (Total) 283system.cpu.fetch.rateDist::mean 1.381645 # Number of instructions fetched each cycle (Total) 284system.cpu.fetch.rateDist::stdev 2.790124 # Number of instructions fetched each cycle (Total) | 278system.cpu.fetch.IcacheWaitRetryStallCycles 83 # Number of stall cycles due to full MSHR 279system.cpu.fetch.CacheLines 26656558 # Number of cache lines fetched 280system.cpu.fetch.IcacheSquashes 259176 # Number of outstanding Icache misses that were squashed 281system.cpu.fetch.rateDist::samples 297137957 # Number of instructions fetched each cycle (Total) 282system.cpu.fetch.rateDist::mean 1.382061 # Number of instructions fetched each cycle (Total) 283system.cpu.fetch.rateDist::stdev 2.790607 # Number of instructions fetched each cycle (Total) |
285system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) | 284system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) |
286system.cpu.fetch.rateDist::0 229068376 77.09% 77.09% # Number of instructions fetched each cycle (Total) 287system.cpu.fetch.rateDist::1 5099613 1.72% 78.81% # Number of instructions fetched each cycle (Total) 288system.cpu.fetch.rateDist::2 4127262 1.39% 80.20% # Number of instructions fetched each cycle (Total) 289system.cpu.fetch.rateDist::3 4784384 1.61% 81.81% # Number of instructions fetched each cycle (Total) 290system.cpu.fetch.rateDist::4 4893969 1.65% 83.46% # Number of instructions fetched each cycle (Total) 291system.cpu.fetch.rateDist::5 5110538 1.72% 85.18% # Number of instructions fetched each cycle (Total) 292system.cpu.fetch.rateDist::6 5334476 1.80% 86.97% # Number of instructions fetched each cycle (Total) 293system.cpu.fetch.rateDist::7 3994023 1.34% 88.32% # Number of instructions fetched each cycle (Total) 294system.cpu.fetch.rateDist::8 34715603 11.68% 100.00% # Number of instructions fetched each cycle (Total) | 285system.cpu.fetch.rateDist::0 229077480 77.09% 77.09% # Number of instructions fetched each cycle (Total) 286system.cpu.fetch.rateDist::1 5080600 1.71% 78.80% # Number of instructions fetched each cycle (Total) 287system.cpu.fetch.rateDist::2 4128062 1.39% 80.19% # Number of instructions fetched each cycle (Total) 288system.cpu.fetch.rateDist::3 4791015 1.61% 81.81% # Number of instructions fetched each cycle (Total) 289system.cpu.fetch.rateDist::4 4884919 1.64% 83.45% # Number of instructions fetched each cycle (Total) 290system.cpu.fetch.rateDist::5 5103681 1.72% 85.17% # Number of instructions fetched each cycle (Total) 291system.cpu.fetch.rateDist::6 5337561 1.80% 86.96% # Number of instructions fetched each cycle (Total) 292system.cpu.fetch.rateDist::7 4007445 1.35% 88.31% # Number of instructions fetched each cycle (Total) 293system.cpu.fetch.rateDist::8 34727194 11.69% 100.00% # Number of instructions fetched each cycle (Total) |
295system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 296system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 297system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) | 294system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 295system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 296system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) |
298system.cpu.fetch.rateDist::total 297128244 # Number of instructions fetched each cycle (Total) 299system.cpu.fetch.branchRate 0.075263 # Number of branch fetches per cycle 300system.cpu.fetch.rate 0.837010 # Number of inst fetches per cycle 301system.cpu.decode.IdleCycles 16329336 # Number of cycles decode is idle 302system.cpu.decode.BlockedCycles 230975824 # Number of cycles decode is blocked 303system.cpu.decode.RunCycles 26113582 # Number of cycles decode is running 304system.cpu.decode.UnblockCycles 21860128 # Number of cycles decode is unblocking 305system.cpu.decode.SquashCycles 1849374 # Number of cycles decode is squashing 306system.cpu.decode.DecodedInsts 359242894 # Number of instructions handled by decode 307system.cpu.rename.SquashCycles 1849374 # Number of cycles rename is squashing 308system.cpu.rename.IdleCycles 24118008 # Number of cycles rename is idle 309system.cpu.rename.BlockCycles 162656356 # Number of cycles rename is blocking 310system.cpu.rename.serializeStallCycles 38273 # count of cycles rename stalled for serializing inst 311system.cpu.rename.RunCycles 38263619 # Number of cycles rename is running 312system.cpu.rename.UnblockCycles 70202614 # Number of cycles rename is unblocking 313system.cpu.rename.RenamedInsts 350538626 # Number of instructions processed by rename 314system.cpu.rename.ROBFullEvents 41453 # Number of times rename has blocked due to ROB full 315system.cpu.rename.IQFullEvents 61947521 # Number of times rename has blocked due to IQ full 316system.cpu.rename.LQFullEvents 7945702 # Number of times rename has blocked due to LQ full 317system.cpu.rename.SQFullEvents 153558 # Number of times rename has blocked due to SQ full 318system.cpu.rename.RenamedOperands 405817730 # Number of destination operands rename has renamed 319system.cpu.rename.RenameLookups 972424276 # Number of register rename lookups that rename has made 320system.cpu.rename.int_rename_lookups 641996744 # Number of integer rename lookups 321system.cpu.rename.fp_rename_lookups 4657501 # Number of floating rename lookups | 297system.cpu.fetch.rateDist::total 297137957 # Number of instructions fetched each cycle (Total) 298system.cpu.fetch.branchRate 0.075287 # Number of branch fetches per cycle 299system.cpu.fetch.rate 0.837648 # Number of inst fetches per cycle 300system.cpu.decode.IdleCycles 16350382 # Number of cycles decode is idle 301system.cpu.decode.BlockedCycles 230944995 # Number of cycles decode is blocked 302system.cpu.decode.RunCycles 26142980 # Number of cycles decode is running 303system.cpu.decode.UnblockCycles 21847908 # Number of cycles decode is unblocking 304system.cpu.decode.SquashCycles 1851692 # Number of cycles decode is squashing 305system.cpu.decode.DecodedInsts 359376016 # Number of instructions handled by decode 306system.cpu.rename.SquashCycles 1851692 # Number of cycles rename is squashing 307system.cpu.rename.IdleCycles 24144395 # Number of cycles rename is idle 308system.cpu.rename.BlockCycles 162574126 # Number of cycles rename is blocking 309system.cpu.rename.serializeStallCycles 34810 # count of cycles rename stalled for serializing inst 310system.cpu.rename.RunCycles 38280834 # Number of cycles rename is running 311system.cpu.rename.UnblockCycles 70252100 # Number of cycles rename is unblocking 312system.cpu.rename.RenamedInsts 350628030 # Number of instructions processed by rename 313system.cpu.rename.ROBFullEvents 42505 # Number of times rename has blocked due to ROB full 314system.cpu.rename.IQFullEvents 62013521 # Number of times rename has blocked due to IQ full 315system.cpu.rename.LQFullEvents 7956456 # Number of times rename has blocked due to LQ full 316system.cpu.rename.SQFullEvents 170486 # Number of times rename has blocked due to SQ full 317system.cpu.rename.RenamedOperands 405834886 # Number of destination operands rename has renamed 318system.cpu.rename.RenameLookups 972854229 # Number of register rename lookups that rename has made 319system.cpu.rename.int_rename_lookups 642281329 # Number of integer rename lookups 320system.cpu.rename.fp_rename_lookups 4678301 # Number of floating rename lookups |
322system.cpu.rename.CommittedMaps 259429450 # Number of HB maps that are committed | 321system.cpu.rename.CommittedMaps 259429450 # Number of HB maps that are committed |
323system.cpu.rename.UndoneMaps 146388280 # Number of HB maps that are undone due to squashing 324system.cpu.rename.serializingInsts 2397 # count of serializing insts renamed 325system.cpu.rename.tempSerializingInsts 2322 # count of temporary serializing insts renamed 326system.cpu.rename.skidInsts 128546417 # count of insts added to the skid buffer 327system.cpu.memDep0.insertedLoads 89512895 # Number of loads inserted to the mem dependence unit. 328system.cpu.memDep0.insertedStores 32023027 # Number of stores inserted to the mem dependence unit. 329system.cpu.memDep0.conflictingLoads 63891013 # Number of conflicting loads. 330system.cpu.memDep0.conflictingStores 21581901 # Number of conflicting stores. 331system.cpu.iq.iqInstsAdded 341300793 # Number of instructions added to the IQ (excludes non-spec) 332system.cpu.iq.iqNonSpecInstsAdded 5145 # Number of non-speculative instructions added to the IQ 333system.cpu.iq.iqInstsIssued 266928835 # Number of instructions issued 334system.cpu.iq.iqSquashedInstsIssued 76764 # Number of squashed instructions issued 335system.cpu.iq.iqSquashedInstsExamined 119543073 # Number of squashed instructions iterated over during squash; mainly for profiling 336system.cpu.iq.iqSquashedOperandsExamined 250225997 # Number of squashed operands that are examined and possibly removed from graph 337system.cpu.iq.iqSquashedNonSpecRemoved 3900 # Number of squashed non-spec instructions that were removed 338system.cpu.iq.issued_per_cycle::samples 297128244 # Number of insts issued each cycle 339system.cpu.iq.issued_per_cycle::mean 0.898362 # Number of insts issued each cycle 340system.cpu.iq.issued_per_cycle::stdev 1.364631 # Number of insts issued each cycle | 322system.cpu.rename.UndoneMaps 146405436 # Number of HB maps that are undone due to squashing 323system.cpu.rename.serializingInsts 2386 # count of serializing insts renamed 324system.cpu.rename.tempSerializingInsts 2313 # count of temporary serializing insts renamed 325system.cpu.rename.skidInsts 128573116 # count of insts added to the skid buffer 326system.cpu.memDep0.insertedLoads 89639956 # Number of loads inserted to the mem dependence unit. 327system.cpu.memDep0.insertedStores 32032649 # Number of stores inserted to the mem dependence unit. 328system.cpu.memDep0.conflictingLoads 63973866 # Number of conflicting loads. 329system.cpu.memDep0.conflictingStores 21576036 # Number of conflicting stores. 330system.cpu.iq.iqInstsAdded 341334735 # Number of instructions added to the IQ (excludes non-spec) 331system.cpu.iq.iqNonSpecInstsAdded 4899 # Number of non-speculative instructions added to the IQ 332system.cpu.iq.iqInstsIssued 266857181 # Number of instructions issued 333system.cpu.iq.iqSquashedInstsIssued 74594 # Number of squashed instructions issued 334system.cpu.iq.iqSquashedInstsExamined 119571219 # Number of squashed instructions iterated over during squash; mainly for profiling 335system.cpu.iq.iqSquashedOperandsExamined 250511173 # Number of squashed operands that are examined and possibly removed from graph 336system.cpu.iq.iqSquashedNonSpecRemoved 3654 # Number of squashed non-spec instructions that were removed 337system.cpu.iq.issued_per_cycle::samples 297137957 # Number of insts issued each cycle 338system.cpu.iq.issued_per_cycle::mean 0.898092 # Number of insts issued each cycle 339system.cpu.iq.issued_per_cycle::stdev 1.364162 # Number of insts issued each cycle |
341system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle | 340system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle |
342system.cpu.iq.issued_per_cycle::0 171384973 57.68% 57.68% # Number of insts issued each cycle 343system.cpu.iq.issued_per_cycle::1 54250707 18.26% 75.94% # Number of insts issued each cycle 344system.cpu.iq.issued_per_cycle::2 33605057 11.31% 87.25% # Number of insts issued each cycle 345system.cpu.iq.issued_per_cycle::3 19187938 6.46% 93.71% # Number of insts issued each cycle 346system.cpu.iq.issued_per_cycle::4 10808168 3.64% 97.34% # Number of insts issued each cycle 347system.cpu.iq.issued_per_cycle::5 4369052 1.47% 98.81% # Number of insts issued each cycle 348system.cpu.iq.issued_per_cycle::6 2227260 0.75% 99.56% # Number of insts issued each cycle 349system.cpu.iq.issued_per_cycle::7 898004 0.30% 99.87% # Number of insts issued each cycle 350system.cpu.iq.issued_per_cycle::8 397085 0.13% 100.00% # Number of insts issued each cycle | 341system.cpu.iq.issued_per_cycle::0 171399069 57.68% 57.68% # Number of insts issued each cycle 342system.cpu.iq.issued_per_cycle::1 54278133 18.27% 75.95% # Number of insts issued each cycle 343system.cpu.iq.issued_per_cycle::2 33575860 11.30% 87.25% # Number of insts issued each cycle 344system.cpu.iq.issued_per_cycle::3 19165859 6.45% 93.70% # Number of insts issued each cycle 345system.cpu.iq.issued_per_cycle::4 10861721 3.66% 97.36% # Number of insts issued each cycle 346system.cpu.iq.issued_per_cycle::5 4344660 1.46% 98.82% # Number of insts issued each cycle 347system.cpu.iq.issued_per_cycle::6 2227090 0.75% 99.57% # Number of insts issued each cycle 348system.cpu.iq.issued_per_cycle::7 887493 0.30% 99.87% # Number of insts issued each cycle 349system.cpu.iq.issued_per_cycle::8 398072 0.13% 100.00% # Number of insts issued each cycle |
351system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 352system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 353system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle | 350system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 351system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 352system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle |
354system.cpu.iq.issued_per_cycle::total 297128244 # Number of insts issued each cycle | 353system.cpu.iq.issued_per_cycle::total 297137957 # Number of insts issued each cycle |
355system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available | 354system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available |
356system.cpu.iq.fu_full::IntAlu 240256 7.42% 7.42% # attempts to use FU when none available 357system.cpu.iq.fu_full::IntMult 0 0.00% 7.42% # attempts to use FU when none available 358system.cpu.iq.fu_full::IntDiv 0 0.00% 7.42% # attempts to use FU when none available 359system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.42% # attempts to use FU when none available 360system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.42% # attempts to use FU when none available 361system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.42% # attempts to use FU when none available 362system.cpu.iq.fu_full::FloatMult 0 0.00% 7.42% # attempts to use FU when none available 363system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.42% # attempts to use FU when none available 364system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.42% # attempts to use FU when none available 365system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.42% # attempts to use FU when none available 366system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.42% # attempts to use FU when none available 367system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.42% # attempts to use FU when none available 368system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.42% # attempts to use FU when none available 369system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.42% # attempts to use FU when none available 370system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.42% # attempts to use FU when none available 371system.cpu.iq.fu_full::SimdMult 0 0.00% 7.42% # attempts to use FU when none available 372system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.42% # attempts to use FU when none available 373system.cpu.iq.fu_full::SimdShift 0 0.00% 7.42% # attempts to use FU when none available 374system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.42% # attempts to use FU when none available 375system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.42% # attempts to use FU when none available 376system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.42% # attempts to use FU when none available 377system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.42% # attempts to use FU when none available 378system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.42% # attempts to use FU when none available 379system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.42% # attempts to use FU when none available 380system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.42% # attempts to use FU when none available 381system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.42% # attempts to use FU when none available 382system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.42% # attempts to use FU when none available 383system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.42% # attempts to use FU when none available 384system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.42% # attempts to use FU when none available 385system.cpu.iq.fu_full::MemRead 2591676 80.04% 87.46% # attempts to use FU when none available 386system.cpu.iq.fu_full::MemWrite 406020 12.54% 100.00% # attempts to use FU when none available | 355system.cpu.iq.fu_full::IntAlu 235011 7.30% 7.30% # attempts to use FU when none available 356system.cpu.iq.fu_full::IntMult 0 0.00% 7.30% # attempts to use FU when none available 357system.cpu.iq.fu_full::IntDiv 0 0.00% 7.30% # attempts to use FU when none available 358system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.30% # attempts to use FU when none available 359system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.30% # attempts to use FU when none available 360system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.30% # attempts to use FU when none available 361system.cpu.iq.fu_full::FloatMult 0 0.00% 7.30% # attempts to use FU when none available 362system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.30% # attempts to use FU when none available 363system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.30% # attempts to use FU when none available 364system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.30% # attempts to use FU when none available 365system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.30% # attempts to use FU when none available 366system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.30% # attempts to use FU when none available 367system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.30% # attempts to use FU when none available 368system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.30% # attempts to use FU when none available 369system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.30% # attempts to use FU when none available 370system.cpu.iq.fu_full::SimdMult 0 0.00% 7.30% # attempts to use FU when none available 371system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.30% # attempts to use FU when none available 372system.cpu.iq.fu_full::SimdShift 0 0.00% 7.30% # attempts to use FU when none available 373system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.30% # attempts to use FU when none available 374system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.30% # attempts to use FU when none available 375system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.30% # attempts to use FU when none available 376system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.30% # attempts to use FU when none available 377system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.30% # attempts to use FU when none available 378system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.30% # attempts to use FU when none available 379system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.30% # attempts to use FU when none available 380system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.30% # attempts to use FU when none available 381system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.30% # attempts to use FU when none available 382system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.30% # attempts to use FU when none available 383system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.30% # attempts to use FU when none available 384system.cpu.iq.fu_full::MemRead 2578157 80.11% 87.41% # attempts to use FU when none available 385system.cpu.iq.fu_full::MemWrite 405217 12.59% 100.00% # attempts to use FU when none available |
387system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 388system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available | 386system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 387system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available |
389system.cpu.iq.FU_type_0::No_OpClass 1211341 0.45% 0.45% # Type of FU issued 390system.cpu.iq.FU_type_0::IntAlu 167360520 62.70% 63.15% # Type of FU issued 391system.cpu.iq.FU_type_0::IntMult 793230 0.30% 63.45% # Type of FU issued 392system.cpu.iq.FU_type_0::IntDiv 7036198 2.64% 66.09% # Type of FU issued 393system.cpu.iq.FU_type_0::FloatAdd 1213739 0.45% 66.54% # Type of FU issued 394system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.54% # Type of FU issued 395system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.54% # Type of FU issued 396system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.54% # Type of FU issued 397system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.54% # Type of FU issued 398system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.54% # Type of FU issued 399system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.54% # Type of FU issued 400system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.54% # Type of FU issued 401system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.54% # Type of FU issued 402system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.54% # Type of FU issued 403system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.54% # Type of FU issued 404system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.54% # Type of FU issued 405system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.54% # Type of FU issued 406system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.54% # Type of FU issued 407system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.54% # Type of FU issued 408system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.54% # Type of FU issued 409system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.54% # Type of FU issued 410system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.54% # Type of FU issued 411system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.54% # Type of FU issued 412system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.54% # Type of FU issued 413system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.54% # Type of FU issued 414system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.54% # Type of FU issued 415system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.54% # Type of FU issued 416system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.54% # Type of FU issued 417system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.54% # Type of FU issued 418system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.54% # Type of FU issued 419system.cpu.iq.FU_type_0::MemRead 66512723 24.92% 91.46% # Type of FU issued 420system.cpu.iq.FU_type_0::MemWrite 22801084 8.54% 100.00% # Type of FU issued | 388system.cpu.iq.FU_type_0::No_OpClass 1211344 0.45% 0.45% # Type of FU issued 389system.cpu.iq.FU_type_0::IntAlu 167292419 62.69% 63.14% # Type of FU issued 390system.cpu.iq.FU_type_0::IntMult 790150 0.30% 63.44% # Type of FU issued 391system.cpu.iq.FU_type_0::IntDiv 7035672 2.64% 66.08% # Type of FU issued 392system.cpu.iq.FU_type_0::FloatAdd 1215098 0.46% 66.53% # Type of FU issued 393system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.53% # Type of FU issued 394system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.53% # Type of FU issued 395system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.53% # Type of FU issued 396system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.53% # Type of FU issued 397system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.53% # Type of FU issued 398system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.53% # Type of FU issued 399system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.53% # Type of FU issued 400system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.53% # Type of FU issued 401system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.53% # Type of FU issued 402system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.53% # Type of FU issued 403system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.53% # Type of FU issued 404system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.53% # Type of FU issued 405system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.53% # Type of FU issued 406system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.53% # Type of FU issued 407system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.53% # Type of FU issued 408system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.53% # Type of FU issued 409system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.53% # Type of FU issued 410system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.53% # Type of FU issued 411system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.53% # Type of FU issued 412system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.53% # Type of FU issued 413system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.53% # Type of FU issued 414system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.53% # Type of FU issued 415system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.53% # Type of FU issued 416system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.53% # Type of FU issued 417system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.53% # Type of FU issued 418system.cpu.iq.FU_type_0::MemRead 66512451 24.92% 91.46% # Type of FU issued 419system.cpu.iq.FU_type_0::MemWrite 22800047 8.54% 100.00% # Type of FU issued |
421system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 422system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued | 420system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 421system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued |
423system.cpu.iq.FU_type_0::total 266928835 # Type of FU issued 424system.cpu.iq.rate 0.897829 # Inst issue rate 425system.cpu.iq.fu_busy_cnt 3237952 # FU busy when requested 426system.cpu.iq.fu_busy_rate 0.012130 # FU busy rate (busy events/executed inst) 427system.cpu.iq.int_inst_queue_reads 829304993 # Number of integer instruction queue reads 428system.cpu.iq.int_inst_queue_writes 456859927 # Number of integer instruction queue writes 429system.cpu.iq.int_inst_queue_wakeup_accesses 261005005 # Number of integer instruction queue wakeup accesses 430system.cpu.iq.fp_inst_queue_reads 4995637 # Number of floating instruction queue reads 431system.cpu.iq.fp_inst_queue_writes 4315017 # Number of floating instruction queue writes 432system.cpu.iq.fp_inst_queue_wakeup_accesses 2397122 # Number of floating instruction queue wakeup accesses 433system.cpu.iq.int_alu_accesses 266441955 # Number of integer alu accesses 434system.cpu.iq.fp_alu_accesses 2513491 # Number of floating point alu accesses 435system.cpu.iew.lsq.thread0.forwLoads 18899538 # Number of loads that had data forwarded from stores | 422system.cpu.iq.FU_type_0::total 266857181 # Type of FU issued 423system.cpu.iq.rate 0.897488 # Inst issue rate 424system.cpu.iq.fu_busy_cnt 3218385 # FU busy when requested 425system.cpu.iq.fu_busy_rate 0.012060 # FU busy rate (busy events/executed inst) 426system.cpu.iq.int_inst_queue_reads 829150425 # Number of integer instruction queue reads 427system.cpu.iq.int_inst_queue_writes 456900250 # Number of integer instruction queue writes 428system.cpu.iq.int_inst_queue_wakeup_accesses 260922611 # Number of integer instruction queue wakeup accesses 429system.cpu.iq.fp_inst_queue_reads 4994873 # Number of floating instruction queue reads 430system.cpu.iq.fp_inst_queue_writes 4333463 # Number of floating instruction queue writes 431system.cpu.iq.fp_inst_queue_wakeup_accesses 2397328 # Number of floating instruction queue wakeup accesses 432system.cpu.iq.int_alu_accesses 266351243 # Number of integer alu accesses 433system.cpu.iq.fp_alu_accesses 2512979 # Number of floating point alu accesses 434system.cpu.iew.lsq.thread0.forwLoads 18909810 # Number of loads that had data forwarded from stores |
436system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address | 435system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address |
437system.cpu.iew.lsq.thread0.squashedLoads 32863308 # Number of loads squashed 438system.cpu.iew.lsq.thread0.ignoredResponses 14004 # Number of memory responses ignored because the instruction is squashed 439system.cpu.iew.lsq.thread0.memOrderViolation 331776 # Number of memory ordering violations 440system.cpu.iew.lsq.thread0.squashedStores 11507310 # Number of stores squashed | 436system.cpu.iew.lsq.thread0.squashedLoads 32990369 # Number of loads squashed 437system.cpu.iew.lsq.thread0.ignoredResponses 14136 # Number of memory responses ignored because the instruction is squashed 438system.cpu.iew.lsq.thread0.memOrderViolation 328607 # Number of memory ordering violations 439system.cpu.iew.lsq.thread0.squashedStores 11516932 # Number of stores squashed |
441system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 442system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding | 440system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 441system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding |
443system.cpu.iew.lsq.thread0.rescheduledLoads 52520 # Number of loads that were rescheduled 444system.cpu.iew.lsq.thread0.cacheBlocked 17 # Number of times an access to memory failed due to the cache being blocked | 442system.cpu.iew.lsq.thread0.rescheduledLoads 52167 # Number of loads that were rescheduled 443system.cpu.iew.lsq.thread0.cacheBlocked 10 # Number of times an access to memory failed due to the cache being blocked |
445system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle | 444system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle |
446system.cpu.iew.iewSquashCycles 1849374 # Number of cycles IEW is squashing 447system.cpu.iew.iewBlockCycles 126083228 # Number of cycles IEW is blocking 448system.cpu.iew.iewUnblockCycles 5521965 # Number of cycles IEW is unblocking 449system.cpu.iew.iewDispatchedInsts 341305938 # Number of instructions dispatched to IQ 450system.cpu.iew.iewDispSquashedInsts 113234 # Number of squashed instructions skipped by dispatch 451system.cpu.iew.iewDispLoadInsts 89512895 # Number of dispatched load instructions 452system.cpu.iew.iewDispStoreInsts 32023027 # Number of dispatched store instructions 453system.cpu.iew.iewDispNonSpecInsts 2291 # Number of dispatched non-speculative instructions 454system.cpu.iew.iewIQFullEvents 2224383 # Number of times the IQ has become full, causing a stall 455system.cpu.iew.iewLSQFullEvents 364956 # Number of times the LSQ has become full, causing a stall 456system.cpu.iew.memOrderViolationEvents 331776 # Number of memory order violations 457system.cpu.iew.predictedTakenIncorrect 682604 # Number of branches that were predicted taken incorrectly 458system.cpu.iew.predictedNotTakenIncorrect 926974 # Number of branches that were predicted not taken incorrectly 459system.cpu.iew.branchMispredicts 1609578 # Number of branch mispredicts detected at execute 460system.cpu.iew.iewExecutedInsts 264820941 # Number of executed instructions 461system.cpu.iew.iewExecLoadInsts 65644877 # Number of load instructions executed 462system.cpu.iew.iewExecSquashedInsts 2107894 # Number of squashed instructions skipped in execute | 445system.cpu.iew.iewSquashCycles 1851692 # Number of cycles IEW is squashing 446system.cpu.iew.iewBlockCycles 126137646 # Number of cycles IEW is blocking 447system.cpu.iew.iewUnblockCycles 5532810 # Number of cycles IEW is unblocking 448system.cpu.iew.iewDispatchedInsts 341339634 # Number of instructions dispatched to IQ 449system.cpu.iew.iewDispSquashedInsts 112602 # Number of squashed instructions skipped by dispatch 450system.cpu.iew.iewDispLoadInsts 89639956 # Number of dispatched load instructions 451system.cpu.iew.iewDispStoreInsts 32032649 # Number of dispatched store instructions 452system.cpu.iew.iewDispNonSpecInsts 2212 # Number of dispatched non-speculative instructions 453system.cpu.iew.iewIQFullEvents 2223479 # Number of times the IQ has become full, causing a stall 454system.cpu.iew.iewLSQFullEvents 382778 # Number of times the LSQ has become full, causing a stall 455system.cpu.iew.memOrderViolationEvents 328607 # Number of memory order violations 456system.cpu.iew.predictedTakenIncorrect 684628 # Number of branches that were predicted taken incorrectly 457system.cpu.iew.predictedNotTakenIncorrect 928175 # Number of branches that were predicted not taken incorrectly 458system.cpu.iew.branchMispredicts 1612803 # Number of branch mispredicts detected at execute 459system.cpu.iew.iewExecutedInsts 264737771 # Number of executed instructions 460system.cpu.iew.iewExecLoadInsts 65643847 # Number of load instructions executed 461system.cpu.iew.iewExecSquashedInsts 2119410 # Number of squashed instructions skipped in execute |
463system.cpu.iew.exec_swp 0 # number of swp insts executed 464system.cpu.iew.exec_nop 0 # number of nop insts executed | 462system.cpu.iew.exec_swp 0 # number of swp insts executed 463system.cpu.iew.exec_nop 0 # number of nop insts executed |
465system.cpu.iew.exec_refs 88243318 # number of memory reference insts executed 466system.cpu.iew.exec_branches 14594562 # Number of branches executed 467system.cpu.iew.exec_stores 22598441 # Number of stores executed 468system.cpu.iew.exec_rate 0.890739 # Inst execution rate 469system.cpu.iew.wb_sent 264116022 # cumulative count of insts sent to commit 470system.cpu.iew.wb_count 263402127 # cumulative count of insts written-back 471system.cpu.iew.wb_producers 208929627 # num instructions producing a value 472system.cpu.iew.wb_consumers 376950815 # num instructions consuming a value | 464system.cpu.iew.exec_refs 88241442 # number of memory reference insts executed 465system.cpu.iew.exec_branches 14589088 # Number of branches executed 466system.cpu.iew.exec_stores 22597595 # Number of stores executed 467system.cpu.iew.exec_rate 0.890361 # Inst execution rate 468system.cpu.iew.wb_sent 264036391 # cumulative count of insts sent to commit 469system.cpu.iew.wb_count 263319939 # cumulative count of insts written-back 470system.cpu.iew.wb_producers 208896510 # num instructions producing a value 471system.cpu.iew.wb_consumers 376872402 # num instructions consuming a value |
473system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ | 472system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ |
474system.cpu.iew.wb_rate 0.885967 # insts written-back per cycle 475system.cpu.iew.wb_fanout 0.554262 # average fanout of values written-back | 473system.cpu.iew.wb_rate 0.885592 # insts written-back per cycle 474system.cpu.iew.wb_fanout 0.554290 # average fanout of values written-back |
476system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ | 475system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ |
477system.cpu.commit.commitSquashedInsts 119991036 # The number of squashed insts skipped by commit | 476system.cpu.commit.commitSquashedInsts 120026923 # The number of squashed insts skipped by commit |
478system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards | 477system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards |
479system.cpu.commit.branchMispredicts 1555160 # The number of times a branch was mispredicted 480system.cpu.commit.committed_per_cycle::samples 280815934 # Number of insts commited each cycle 481system.cpu.commit.committed_per_cycle::mean 0.788286 # Number of insts commited each cycle 482system.cpu.commit.committed_per_cycle::stdev 1.594389 # Number of insts commited each cycle | 478system.cpu.commit.branchMispredicts 1559493 # The number of times a branch was mispredicted 479system.cpu.commit.committed_per_cycle::samples 280830334 # Number of insts commited each cycle 480system.cpu.commit.committed_per_cycle::mean 0.788246 # Number of insts commited each cycle 481system.cpu.commit.committed_per_cycle::stdev 1.594394 # Number of insts commited each cycle |
483system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle | 482system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle |
484system.cpu.commit.committed_per_cycle::0 180962849 64.44% 64.44% # Number of insts commited each cycle 485system.cpu.commit.committed_per_cycle::1 57749972 20.57% 85.01% # Number of insts commited each cycle 486system.cpu.commit.committed_per_cycle::2 14199777 5.06% 90.06% # Number of insts commited each cycle 487system.cpu.commit.committed_per_cycle::3 11927311 4.25% 94.31% # Number of insts commited each cycle 488system.cpu.commit.committed_per_cycle::4 4203723 1.50% 95.81% # Number of insts commited each cycle 489system.cpu.commit.committed_per_cycle::5 2893126 1.03% 96.84% # Number of insts commited each cycle 490system.cpu.commit.committed_per_cycle::6 916943 0.33% 97.16% # Number of insts commited each cycle 491system.cpu.commit.committed_per_cycle::7 1048119 0.37% 97.54% # Number of insts commited each cycle 492system.cpu.commit.committed_per_cycle::8 6914114 2.46% 100.00% # Number of insts commited each cycle | 483system.cpu.commit.committed_per_cycle::0 180946233 64.43% 64.43% # Number of insts commited each cycle 484system.cpu.commit.committed_per_cycle::1 57795535 20.58% 85.01% # Number of insts commited each cycle 485system.cpu.commit.committed_per_cycle::2 14201408 5.06% 90.07% # Number of insts commited each cycle 486system.cpu.commit.committed_per_cycle::3 11929876 4.25% 94.32% # Number of insts commited each cycle 487system.cpu.commit.committed_per_cycle::4 4188274 1.49% 95.81% # Number of insts commited each cycle 488system.cpu.commit.committed_per_cycle::5 2885386 1.03% 96.84% # Number of insts commited each cycle 489system.cpu.commit.committed_per_cycle::6 910038 0.32% 97.16% # Number of insts commited each cycle 490system.cpu.commit.committed_per_cycle::7 1053521 0.38% 97.54% # Number of insts commited each cycle 491system.cpu.commit.committed_per_cycle::8 6920063 2.46% 100.00% # Number of insts commited each cycle |
493system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 494system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 495system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle | 492system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 493system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 494system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle |
496system.cpu.commit.committed_per_cycle::total 280815934 # Number of insts commited each cycle | 495system.cpu.commit.committed_per_cycle::total 280830334 # Number of insts commited each cycle |
497system.cpu.commit.committedInsts 132071192 # Number of instructions committed 498system.cpu.commit.committedOps 221363384 # Number of ops (including micro ops) committed 499system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 500system.cpu.commit.refs 77165304 # Number of memory references committed 501system.cpu.commit.loads 56649587 # Number of loads committed 502system.cpu.commit.membars 0 # Number of memory barriers committed 503system.cpu.commit.branches 12326938 # Number of branches committed 504system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions. --- 29 unchanged lines hidden (view full) --- 534system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 65.14% # Class of committed instruction 535system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.14% # Class of committed instruction 536system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.14% # Class of committed instruction 537system.cpu.commit.op_class_0::MemRead 56649587 25.59% 90.73% # Class of committed instruction 538system.cpu.commit.op_class_0::MemWrite 20515717 9.27% 100.00% # Class of committed instruction 539system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 540system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 541system.cpu.commit.op_class_0::total 221363384 # Class of committed instruction | 496system.cpu.commit.committedInsts 132071192 # Number of instructions committed 497system.cpu.commit.committedOps 221363384 # Number of ops (including micro ops) committed 498system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 499system.cpu.commit.refs 77165304 # Number of memory references committed 500system.cpu.commit.loads 56649587 # Number of loads committed 501system.cpu.commit.membars 0 # Number of memory barriers committed 502system.cpu.commit.branches 12326938 # Number of branches committed 503system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions. --- 29 unchanged lines hidden (view full) --- 533system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 65.14% # Class of committed instruction 534system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.14% # Class of committed instruction 535system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.14% # Class of committed instruction 536system.cpu.commit.op_class_0::MemRead 56649587 25.59% 90.73% # Class of committed instruction 537system.cpu.commit.op_class_0::MemWrite 20515717 9.27% 100.00% # Class of committed instruction 538system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 539system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 540system.cpu.commit.op_class_0::total 221363384 # Class of committed instruction |
542system.cpu.commit.bw_lim_events 6914114 # number cycles where commit BW limit reached | 541system.cpu.commit.bw_lim_events 6920063 # number cycles where commit BW limit reached |
543system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits | 542system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits |
544system.cpu.rob.rob_reads 615256240 # The number of ROB reads 545system.cpu.rob.rob_writes 699066092 # The number of ROB writes 546system.cpu.timesIdled 3079 # Number of times that the entire CPU went into an idle state and unscheduled itself 547system.cpu.idleCycles 176376 # Total number of cycles that the CPU has spent unscheduled due to idling | 543system.cpu.rob.rob_reads 615300578 # The number of ROB reads 544system.cpu.rob.rob_writes 699132843 # The number of ROB writes 545system.cpu.timesIdled 3156 # Number of times that the entire CPU went into an idle state and unscheduled itself 546system.cpu.idleCycles 199760 # Total number of cycles that the CPU has spent unscheduled due to idling |
548system.cpu.committedInsts 132071192 # Number of Instructions Simulated 549system.cpu.committedOps 221363384 # Number of Ops (including micro ops) Simulated | 547system.cpu.committedInsts 132071192 # Number of Instructions Simulated 548system.cpu.committedOps 221363384 # Number of Ops (including micro ops) Simulated |
550system.cpu.cpi 2.251094 # CPI: Cycles Per Instruction 551system.cpu.cpi_total 2.251094 # CPI: Total CPI of All Threads 552system.cpu.ipc 0.444229 # IPC: Instructions Per Cycle 553system.cpu.ipc_total 0.444229 # IPC: Total IPC of All Threads 554system.cpu.int_regfile_reads 456513966 # number of integer regfile reads 555system.cpu.int_regfile_writes 239334814 # number of integer regfile writes 556system.cpu.fp_regfile_reads 3274089 # number of floating regfile reads 557system.cpu.fp_regfile_writes 2057271 # number of floating regfile writes 558system.cpu.cc_regfile_reads 102998380 # number of cc regfile reads 559system.cpu.cc_regfile_writes 60202762 # number of cc regfile writes 560system.cpu.misc_regfile_reads 136901121 # number of misc regfile reads | 549system.cpu.cpi 2.251344 # CPI: Cycles Per Instruction 550system.cpu.cpi_total 2.251344 # CPI: Total CPI of All Threads 551system.cpu.ipc 0.444179 # IPC: Instructions Per Cycle 552system.cpu.ipc_total 0.444179 # IPC: Total IPC of All Threads 553system.cpu.int_regfile_reads 456486870 # number of integer regfile reads 554system.cpu.int_regfile_writes 239256029 # number of integer regfile writes 555system.cpu.fp_regfile_reads 3277423 # number of floating regfile reads 556system.cpu.fp_regfile_writes 2057707 # number of floating regfile writes 557system.cpu.cc_regfile_reads 102994410 # number of cc regfile reads 558system.cpu.cc_regfile_writes 60201710 # number of cc regfile writes 559system.cpu.misc_regfile_reads 136869897 # number of misc regfile reads |
561system.cpu.misc_regfile_writes 1689 # number of misc regfile writes | 560system.cpu.misc_regfile_writes 1689 # number of misc regfile writes |
562system.cpu.dcache.tags.replacements 52 # number of replacements 563system.cpu.dcache.tags.tagsinuse 1443.647680 # Cycle average of tags in use 564system.cpu.dcache.tags.total_refs 67095165 # Total number of references to valid blocks. 565system.cpu.dcache.tags.sampled_refs 2013 # Sample count of references to valid blocks. 566system.cpu.dcache.tags.avg_refs 33330.931446 # Average number of references to valid blocks. | 561system.cpu.dcache.tags.replacements 51 # number of replacements 562system.cpu.dcache.tags.tagsinuse 1444.566400 # Cycle average of tags in use 563system.cpu.dcache.tags.total_refs 67084714 # Total number of references to valid blocks. 564system.cpu.dcache.tags.sampled_refs 2000 # Sample count of references to valid blocks. 565system.cpu.dcache.tags.avg_refs 33542.357000 # Average number of references to valid blocks. |
567system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 566system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
568system.cpu.dcache.tags.occ_blocks::cpu.data 1443.647680 # Average occupied blocks per requestor 569system.cpu.dcache.tags.occ_percent::cpu.data 0.352453 # Average percentage of cache occupancy 570system.cpu.dcache.tags.occ_percent::total 0.352453 # Average percentage of cache occupancy 571system.cpu.dcache.tags.occ_task_id_blocks::1024 1961 # Occupied blocks per task id 572system.cpu.dcache.tags.age_task_id_blocks_1024::0 18 # Occupied blocks per task id 573system.cpu.dcache.tags.age_task_id_blocks_1024::1 31 # Occupied blocks per task id 574system.cpu.dcache.tags.age_task_id_blocks_1024::2 66 # Occupied blocks per task id 575system.cpu.dcache.tags.age_task_id_blocks_1024::3 441 # Occupied blocks per task id | 567system.cpu.dcache.tags.occ_blocks::cpu.data 1444.566400 # Average occupied blocks per requestor 568system.cpu.dcache.tags.occ_percent::cpu.data 0.352677 # Average percentage of cache occupancy 569system.cpu.dcache.tags.occ_percent::total 0.352677 # Average percentage of cache occupancy 570system.cpu.dcache.tags.occ_task_id_blocks::1024 1949 # Occupied blocks per task id 571system.cpu.dcache.tags.age_task_id_blocks_1024::0 15 # Occupied blocks per task id 572system.cpu.dcache.tags.age_task_id_blocks_1024::1 30 # Occupied blocks per task id 573system.cpu.dcache.tags.age_task_id_blocks_1024::2 67 # Occupied blocks per task id 574system.cpu.dcache.tags.age_task_id_blocks_1024::3 432 # Occupied blocks per task id |
576system.cpu.dcache.tags.age_task_id_blocks_1024::4 1405 # Occupied blocks per task id | 575system.cpu.dcache.tags.age_task_id_blocks_1024::4 1405 # Occupied blocks per task id |
577system.cpu.dcache.tags.occ_task_id_percent::1024 0.478760 # Percentage of cache occupancy per task id 578system.cpu.dcache.tags.tag_accesses 134197329 # Number of tag accesses 579system.cpu.dcache.tags.data_accesses 134197329 # Number of data accesses 580system.cpu.dcache.ReadReq_hits::cpu.data 46580786 # number of ReadReq hits 581system.cpu.dcache.ReadReq_hits::total 46580786 # number of ReadReq hits 582system.cpu.dcache.WriteReq_hits::cpu.data 20513865 # number of WriteReq hits 583system.cpu.dcache.WriteReq_hits::total 20513865 # number of WriteReq hits 584system.cpu.dcache.demand_hits::cpu.data 67094651 # number of demand (read+write) hits 585system.cpu.dcache.demand_hits::total 67094651 # number of demand (read+write) hits 586system.cpu.dcache.overall_hits::cpu.data 67094651 # number of overall hits 587system.cpu.dcache.overall_hits::total 67094651 # number of overall hits 588system.cpu.dcache.ReadReq_misses::cpu.data 1141 # number of ReadReq misses 589system.cpu.dcache.ReadReq_misses::total 1141 # number of ReadReq misses 590system.cpu.dcache.WriteReq_misses::cpu.data 1866 # number of WriteReq misses 591system.cpu.dcache.WriteReq_misses::total 1866 # number of WriteReq misses 592system.cpu.dcache.demand_misses::cpu.data 3007 # number of demand (read+write) misses 593system.cpu.dcache.demand_misses::total 3007 # number of demand (read+write) misses 594system.cpu.dcache.overall_misses::cpu.data 3007 # number of overall misses 595system.cpu.dcache.overall_misses::total 3007 # number of overall misses 596system.cpu.dcache.ReadReq_miss_latency::cpu.data 64283437 # number of ReadReq miss cycles 597system.cpu.dcache.ReadReq_miss_latency::total 64283437 # number of ReadReq miss cycles 598system.cpu.dcache.WriteReq_miss_latency::cpu.data 116004574 # number of WriteReq miss cycles 599system.cpu.dcache.WriteReq_miss_latency::total 116004574 # number of WriteReq miss cycles 600system.cpu.dcache.demand_miss_latency::cpu.data 180288011 # number of demand (read+write) miss cycles 601system.cpu.dcache.demand_miss_latency::total 180288011 # number of demand (read+write) miss cycles 602system.cpu.dcache.overall_miss_latency::cpu.data 180288011 # number of overall miss cycles 603system.cpu.dcache.overall_miss_latency::total 180288011 # number of overall miss cycles 604system.cpu.dcache.ReadReq_accesses::cpu.data 46581927 # number of ReadReq accesses(hits+misses) 605system.cpu.dcache.ReadReq_accesses::total 46581927 # number of ReadReq accesses(hits+misses) | 576system.cpu.dcache.tags.occ_task_id_percent::1024 0.475830 # Percentage of cache occupancy per task id 577system.cpu.dcache.tags.tag_accesses 134176300 # Number of tag accesses 578system.cpu.dcache.tags.data_accesses 134176300 # Number of data accesses 579system.cpu.dcache.ReadReq_hits::cpu.data 46570369 # number of ReadReq hits 580system.cpu.dcache.ReadReq_hits::total 46570369 # number of ReadReq hits 581system.cpu.dcache.WriteReq_hits::cpu.data 20513845 # number of WriteReq hits 582system.cpu.dcache.WriteReq_hits::total 20513845 # number of WriteReq hits 583system.cpu.dcache.demand_hits::cpu.data 67084214 # number of demand (read+write) hits 584system.cpu.dcache.demand_hits::total 67084214 # number of demand (read+write) hits 585system.cpu.dcache.overall_hits::cpu.data 67084214 # number of overall hits 586system.cpu.dcache.overall_hits::total 67084214 # number of overall hits 587system.cpu.dcache.ReadReq_misses::cpu.data 1050 # number of ReadReq misses 588system.cpu.dcache.ReadReq_misses::total 1050 # number of ReadReq misses 589system.cpu.dcache.WriteReq_misses::cpu.data 1886 # number of WriteReq misses 590system.cpu.dcache.WriteReq_misses::total 1886 # number of WriteReq misses 591system.cpu.dcache.demand_misses::cpu.data 2936 # number of demand (read+write) misses 592system.cpu.dcache.demand_misses::total 2936 # number of demand (read+write) misses 593system.cpu.dcache.overall_misses::cpu.data 2936 # number of overall misses 594system.cpu.dcache.overall_misses::total 2936 # number of overall misses 595system.cpu.dcache.ReadReq_miss_latency::cpu.data 66068903 # number of ReadReq miss cycles 596system.cpu.dcache.ReadReq_miss_latency::total 66068903 # number of ReadReq miss cycles 597system.cpu.dcache.WriteReq_miss_latency::cpu.data 130813345 # number of WriteReq miss cycles 598system.cpu.dcache.WriteReq_miss_latency::total 130813345 # number of WriteReq miss cycles 599system.cpu.dcache.demand_miss_latency::cpu.data 196882248 # number of demand (read+write) miss cycles 600system.cpu.dcache.demand_miss_latency::total 196882248 # number of demand (read+write) miss cycles 601system.cpu.dcache.overall_miss_latency::cpu.data 196882248 # number of overall miss cycles 602system.cpu.dcache.overall_miss_latency::total 196882248 # number of overall miss cycles 603system.cpu.dcache.ReadReq_accesses::cpu.data 46571419 # number of ReadReq accesses(hits+misses) 604system.cpu.dcache.ReadReq_accesses::total 46571419 # number of ReadReq accesses(hits+misses) |
606system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses) 607system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses) | 605system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses) 606system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses) |
608system.cpu.dcache.demand_accesses::cpu.data 67097658 # number of demand (read+write) accesses 609system.cpu.dcache.demand_accesses::total 67097658 # number of demand (read+write) accesses 610system.cpu.dcache.overall_accesses::cpu.data 67097658 # number of overall (read+write) accesses 611system.cpu.dcache.overall_accesses::total 67097658 # number of overall (read+write) accesses 612system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000024 # miss rate for ReadReq accesses 613system.cpu.dcache.ReadReq_miss_rate::total 0.000024 # miss rate for ReadReq accesses 614system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000091 # miss rate for WriteReq accesses 615system.cpu.dcache.WriteReq_miss_rate::total 0.000091 # miss rate for WriteReq accesses 616system.cpu.dcache.demand_miss_rate::cpu.data 0.000045 # miss rate for demand accesses 617system.cpu.dcache.demand_miss_rate::total 0.000045 # miss rate for demand accesses 618system.cpu.dcache.overall_miss_rate::cpu.data 0.000045 # miss rate for overall accesses 619system.cpu.dcache.overall_miss_rate::total 0.000045 # miss rate for overall accesses 620system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 56339.559159 # average ReadReq miss latency 621system.cpu.dcache.ReadReq_avg_miss_latency::total 56339.559159 # average ReadReq miss latency 622system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62167.510182 # average WriteReq miss latency 623system.cpu.dcache.WriteReq_avg_miss_latency::total 62167.510182 # average WriteReq miss latency 624system.cpu.dcache.demand_avg_miss_latency::cpu.data 59956.106086 # average overall miss latency 625system.cpu.dcache.demand_avg_miss_latency::total 59956.106086 # average overall miss latency 626system.cpu.dcache.overall_avg_miss_latency::cpu.data 59956.106086 # average overall miss latency 627system.cpu.dcache.overall_avg_miss_latency::total 59956.106086 # average overall miss latency 628system.cpu.dcache.blocked_cycles::no_mshrs 248 # number of cycles access was blocked 629system.cpu.dcache.blocked_cycles::no_targets 50 # number of cycles access was blocked | 607system.cpu.dcache.demand_accesses::cpu.data 67087150 # number of demand (read+write) accesses 608system.cpu.dcache.demand_accesses::total 67087150 # number of demand (read+write) accesses 609system.cpu.dcache.overall_accesses::cpu.data 67087150 # number of overall (read+write) accesses 610system.cpu.dcache.overall_accesses::total 67087150 # number of overall (read+write) accesses 611system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000023 # miss rate for ReadReq accesses 612system.cpu.dcache.ReadReq_miss_rate::total 0.000023 # miss rate for ReadReq accesses 613system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000092 # miss rate for WriteReq accesses 614system.cpu.dcache.WriteReq_miss_rate::total 0.000092 # miss rate for WriteReq accesses 615system.cpu.dcache.demand_miss_rate::cpu.data 0.000044 # miss rate for demand accesses 616system.cpu.dcache.demand_miss_rate::total 0.000044 # miss rate for demand accesses 617system.cpu.dcache.overall_miss_rate::cpu.data 0.000044 # miss rate for overall accesses 618system.cpu.dcache.overall_miss_rate::total 0.000044 # miss rate for overall accesses 619system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 62922.764762 # average ReadReq miss latency 620system.cpu.dcache.ReadReq_avg_miss_latency::total 62922.764762 # average ReadReq miss latency 621system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 69360.204136 # average WriteReq miss latency 622system.cpu.dcache.WriteReq_avg_miss_latency::total 69360.204136 # average WriteReq miss latency 623system.cpu.dcache.demand_avg_miss_latency::cpu.data 67057.986376 # average overall miss latency 624system.cpu.dcache.demand_avg_miss_latency::total 67057.986376 # average overall miss latency 625system.cpu.dcache.overall_avg_miss_latency::cpu.data 67057.986376 # average overall miss latency 626system.cpu.dcache.overall_avg_miss_latency::total 67057.986376 # average overall miss latency 627system.cpu.dcache.blocked_cycles::no_mshrs 241 # number of cycles access was blocked 628system.cpu.dcache.blocked_cycles::no_targets 39 # number of cycles access was blocked |
630system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked | 629system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked |
631system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked 632system.cpu.dcache.avg_blocked_cycles::no_mshrs 49.600000 # average number of cycles each access was blocked 633system.cpu.dcache.avg_blocked_cycles::no_targets 50 # average number of cycles each access was blocked | 630system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked 631system.cpu.dcache.avg_blocked_cycles::no_mshrs 48.200000 # average number of cycles each access was blocked 632system.cpu.dcache.avg_blocked_cycles::no_targets 19.500000 # average number of cycles each access was blocked |
634system.cpu.dcache.fast_writes 0 # number of fast writes performed 635system.cpu.dcache.cache_copies 0 # number of cache copies performed 636system.cpu.dcache.writebacks::writebacks 10 # number of writebacks 637system.cpu.dcache.writebacks::total 10 # number of writebacks | 633system.cpu.dcache.fast_writes 0 # number of fast writes performed 634system.cpu.dcache.cache_copies 0 # number of cache copies performed 635system.cpu.dcache.writebacks::writebacks 10 # number of writebacks 636system.cpu.dcache.writebacks::total 10 # number of writebacks |
638system.cpu.dcache.ReadReq_mshr_hits::cpu.data 666 # number of ReadReq MSHR hits 639system.cpu.dcache.ReadReq_mshr_hits::total 666 # number of ReadReq MSHR hits | 637system.cpu.dcache.ReadReq_mshr_hits::cpu.data 588 # number of ReadReq MSHR hits 638system.cpu.dcache.ReadReq_mshr_hits::total 588 # number of ReadReq MSHR hits |
640system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits 641system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits | 639system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits 640system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits |
642system.cpu.dcache.demand_mshr_hits::cpu.data 667 # number of demand (read+write) MSHR hits 643system.cpu.dcache.demand_mshr_hits::total 667 # number of demand (read+write) MSHR hits 644system.cpu.dcache.overall_mshr_hits::cpu.data 667 # number of overall MSHR hits 645system.cpu.dcache.overall_mshr_hits::total 667 # number of overall MSHR hits 646system.cpu.dcache.ReadReq_mshr_misses::cpu.data 475 # number of ReadReq MSHR misses 647system.cpu.dcache.ReadReq_mshr_misses::total 475 # number of ReadReq MSHR misses 648system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1865 # number of WriteReq MSHR misses 649system.cpu.dcache.WriteReq_mshr_misses::total 1865 # number of WriteReq MSHR misses 650system.cpu.dcache.demand_mshr_misses::cpu.data 2340 # number of demand (read+write) MSHR misses 651system.cpu.dcache.demand_mshr_misses::total 2340 # number of demand (read+write) MSHR misses 652system.cpu.dcache.overall_mshr_misses::cpu.data 2340 # number of overall MSHR misses 653system.cpu.dcache.overall_mshr_misses::total 2340 # number of overall MSHR misses 654system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33671000 # number of ReadReq MSHR miss cycles 655system.cpu.dcache.ReadReq_mshr_miss_latency::total 33671000 # number of ReadReq MSHR miss cycles 656system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 111589176 # number of WriteReq MSHR miss cycles 657system.cpu.dcache.WriteReq_mshr_miss_latency::total 111589176 # number of WriteReq MSHR miss cycles 658system.cpu.dcache.demand_mshr_miss_latency::cpu.data 145260176 # number of demand (read+write) MSHR miss cycles 659system.cpu.dcache.demand_mshr_miss_latency::total 145260176 # number of demand (read+write) MSHR miss cycles 660system.cpu.dcache.overall_mshr_miss_latency::cpu.data 145260176 # number of overall MSHR miss cycles 661system.cpu.dcache.overall_mshr_miss_latency::total 145260176 # number of overall MSHR miss cycles | 641system.cpu.dcache.demand_mshr_hits::cpu.data 589 # number of demand (read+write) MSHR hits 642system.cpu.dcache.demand_mshr_hits::total 589 # number of demand (read+write) MSHR hits 643system.cpu.dcache.overall_mshr_hits::cpu.data 589 # number of overall MSHR hits 644system.cpu.dcache.overall_mshr_hits::total 589 # number of overall MSHR hits 645system.cpu.dcache.ReadReq_mshr_misses::cpu.data 462 # number of ReadReq MSHR misses 646system.cpu.dcache.ReadReq_mshr_misses::total 462 # number of ReadReq MSHR misses 647system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1885 # number of WriteReq MSHR misses 648system.cpu.dcache.WriteReq_mshr_misses::total 1885 # number of WriteReq MSHR misses 649system.cpu.dcache.demand_mshr_misses::cpu.data 2347 # number of demand (read+write) MSHR misses 650system.cpu.dcache.demand_mshr_misses::total 2347 # number of demand (read+write) MSHR misses 651system.cpu.dcache.overall_mshr_misses::cpu.data 2347 # number of overall MSHR misses 652system.cpu.dcache.overall_mshr_misses::total 2347 # number of overall MSHR misses 653system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 36319250 # number of ReadReq MSHR miss cycles 654system.cpu.dcache.ReadReq_mshr_miss_latency::total 36319250 # number of ReadReq MSHR miss cycles 655system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 127241905 # number of WriteReq MSHR miss cycles 656system.cpu.dcache.WriteReq_mshr_miss_latency::total 127241905 # number of WriteReq MSHR miss cycles 657system.cpu.dcache.demand_mshr_miss_latency::cpu.data 163561155 # number of demand (read+write) MSHR miss cycles 658system.cpu.dcache.demand_mshr_miss_latency::total 163561155 # number of demand (read+write) MSHR miss cycles 659system.cpu.dcache.overall_mshr_miss_latency::cpu.data 163561155 # number of overall MSHR miss cycles 660system.cpu.dcache.overall_mshr_miss_latency::total 163561155 # number of overall MSHR miss cycles |
662system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses 663system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses | 661system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses 662system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses |
664system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000091 # mshr miss rate for WriteReq accesses 665system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000091 # mshr miss rate for WriteReq accesses | 663system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000092 # mshr miss rate for WriteReq accesses 664system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000092 # mshr miss rate for WriteReq accesses |
666system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000035 # mshr miss rate for demand accesses 667system.cpu.dcache.demand_mshr_miss_rate::total 0.000035 # mshr miss rate for demand accesses 668system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000035 # mshr miss rate for overall accesses 669system.cpu.dcache.overall_mshr_miss_rate::total 0.000035 # mshr miss rate for overall accesses | 665system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000035 # mshr miss rate for demand accesses 666system.cpu.dcache.demand_mshr_miss_rate::total 0.000035 # mshr miss rate for demand accesses 667system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000035 # mshr miss rate for overall accesses 668system.cpu.dcache.overall_mshr_miss_rate::total 0.000035 # mshr miss rate for overall accesses |
670system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 70886.315789 # average ReadReq mshr miss latency 671system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 70886.315789 # average ReadReq mshr miss latency 672system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 59833.338338 # average WriteReq mshr miss latency 673system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 59833.338338 # average WriteReq mshr miss latency 674system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 62076.998291 # average overall mshr miss latency 675system.cpu.dcache.demand_avg_mshr_miss_latency::total 62076.998291 # average overall mshr miss latency 676system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 62076.998291 # average overall mshr miss latency 677system.cpu.dcache.overall_avg_mshr_miss_latency::total 62076.998291 # average overall mshr miss latency | 669system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78613.095238 # average ReadReq mshr miss latency 670system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78613.095238 # average ReadReq mshr miss latency 671system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 67502.336870 # average WriteReq mshr miss latency 672system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 67502.336870 # average WriteReq mshr miss latency 673system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 69689.456753 # average overall mshr miss latency 674system.cpu.dcache.demand_avg_mshr_miss_latency::total 69689.456753 # average overall mshr miss latency 675system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 69689.456753 # average overall mshr miss latency 676system.cpu.dcache.overall_avg_mshr_miss_latency::total 69689.456753 # average overall mshr miss latency |
678system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate | 677system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate |
679system.cpu.icache.tags.replacements 5851 # number of replacements 680system.cpu.icache.tags.tagsinuse 1641.461746 # Cycle average of tags in use 681system.cpu.icache.tags.total_refs 26627917 # Total number of references to valid blocks. 682system.cpu.icache.tags.sampled_refs 7830 # Sample count of references to valid blocks. 683system.cpu.icache.tags.avg_refs 3400.755683 # Average number of references to valid blocks. | 678system.cpu.icache.tags.replacements 5861 # number of replacements 679system.cpu.icache.tags.tagsinuse 1662.434995 # Cycle average of tags in use 680system.cpu.icache.tags.total_refs 26645946 # Total number of references to valid blocks. 681system.cpu.icache.tags.sampled_refs 7838 # Sample count of references to valid blocks. 682system.cpu.icache.tags.avg_refs 3399.584843 # Average number of references to valid blocks. |
684system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 683system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
685system.cpu.icache.tags.occ_blocks::cpu.inst 1641.461746 # Average occupied blocks per requestor 686system.cpu.icache.tags.occ_percent::cpu.inst 0.801495 # Average percentage of cache occupancy 687system.cpu.icache.tags.occ_percent::total 0.801495 # Average percentage of cache occupancy 688system.cpu.icache.tags.occ_task_id_blocks::1024 1979 # Occupied blocks per task id 689system.cpu.icache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id 690system.cpu.icache.tags.age_task_id_blocks_1024::1 158 # Occupied blocks per task id 691system.cpu.icache.tags.age_task_id_blocks_1024::2 813 # Occupied blocks per task id 692system.cpu.icache.tags.age_task_id_blocks_1024::3 142 # Occupied blocks per task id 693system.cpu.icache.tags.age_task_id_blocks_1024::4 767 # Occupied blocks per task id 694system.cpu.icache.tags.occ_task_id_percent::1024 0.966309 # Percentage of cache occupancy per task id 695system.cpu.icache.tags.tag_accesses 53285074 # Number of tag accesses 696system.cpu.icache.tags.data_accesses 53285074 # Number of data accesses 697system.cpu.icache.ReadReq_hits::cpu.inst 26627919 # number of ReadReq hits 698system.cpu.icache.ReadReq_hits::total 26627919 # number of ReadReq hits 699system.cpu.icache.demand_hits::cpu.inst 26627919 # number of demand (read+write) hits 700system.cpu.icache.demand_hits::total 26627919 # number of demand (read+write) hits 701system.cpu.icache.overall_hits::cpu.inst 26627919 # number of overall hits 702system.cpu.icache.overall_hits::total 26627919 # number of overall hits 703system.cpu.icache.ReadReq_misses::cpu.inst 10540 # number of ReadReq misses 704system.cpu.icache.ReadReq_misses::total 10540 # number of ReadReq misses 705system.cpu.icache.demand_misses::cpu.inst 10540 # number of demand (read+write) misses 706system.cpu.icache.demand_misses::total 10540 # number of demand (read+write) misses 707system.cpu.icache.overall_misses::cpu.inst 10540 # number of overall misses 708system.cpu.icache.overall_misses::total 10540 # number of overall misses 709system.cpu.icache.ReadReq_miss_latency::cpu.inst 391405749 # number of ReadReq miss cycles 710system.cpu.icache.ReadReq_miss_latency::total 391405749 # number of ReadReq miss cycles 711system.cpu.icache.demand_miss_latency::cpu.inst 391405749 # number of demand (read+write) miss cycles 712system.cpu.icache.demand_miss_latency::total 391405749 # number of demand (read+write) miss cycles 713system.cpu.icache.overall_miss_latency::cpu.inst 391405749 # number of overall miss cycles 714system.cpu.icache.overall_miss_latency::total 391405749 # number of overall miss cycles 715system.cpu.icache.ReadReq_accesses::cpu.inst 26638459 # number of ReadReq accesses(hits+misses) 716system.cpu.icache.ReadReq_accesses::total 26638459 # number of ReadReq accesses(hits+misses) 717system.cpu.icache.demand_accesses::cpu.inst 26638459 # number of demand (read+write) accesses 718system.cpu.icache.demand_accesses::total 26638459 # number of demand (read+write) accesses 719system.cpu.icache.overall_accesses::cpu.inst 26638459 # number of overall (read+write) accesses 720system.cpu.icache.overall_accesses::total 26638459 # number of overall (read+write) accesses 721system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000396 # miss rate for ReadReq accesses 722system.cpu.icache.ReadReq_miss_rate::total 0.000396 # miss rate for ReadReq accesses 723system.cpu.icache.demand_miss_rate::cpu.inst 0.000396 # miss rate for demand accesses 724system.cpu.icache.demand_miss_rate::total 0.000396 # miss rate for demand accesses 725system.cpu.icache.overall_miss_rate::cpu.inst 0.000396 # miss rate for overall accesses 726system.cpu.icache.overall_miss_rate::total 0.000396 # miss rate for overall accesses 727system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 37135.270304 # average ReadReq miss latency 728system.cpu.icache.ReadReq_avg_miss_latency::total 37135.270304 # average ReadReq miss latency 729system.cpu.icache.demand_avg_miss_latency::cpu.inst 37135.270304 # average overall miss latency 730system.cpu.icache.demand_avg_miss_latency::total 37135.270304 # average overall miss latency 731system.cpu.icache.overall_avg_miss_latency::cpu.inst 37135.270304 # average overall miss latency 732system.cpu.icache.overall_avg_miss_latency::total 37135.270304 # average overall miss latency 733system.cpu.icache.blocked_cycles::no_mshrs 1286 # number of cycles access was blocked | 684system.cpu.icache.tags.occ_blocks::cpu.inst 1662.434995 # Average occupied blocks per requestor 685system.cpu.icache.tags.occ_percent::cpu.inst 0.811736 # Average percentage of cache occupancy 686system.cpu.icache.tags.occ_percent::total 0.811736 # Average percentage of cache occupancy 687system.cpu.icache.tags.occ_task_id_blocks::1024 1977 # Occupied blocks per task id 688system.cpu.icache.tags.age_task_id_blocks_1024::0 103 # Occupied blocks per task id 689system.cpu.icache.tags.age_task_id_blocks_1024::1 206 # Occupied blocks per task id 690system.cpu.icache.tags.age_task_id_blocks_1024::2 756 # Occupied blocks per task id 691system.cpu.icache.tags.age_task_id_blocks_1024::3 135 # Occupied blocks per task id 692system.cpu.icache.tags.age_task_id_blocks_1024::4 777 # Occupied blocks per task id 693system.cpu.icache.tags.occ_task_id_percent::1024 0.965332 # Percentage of cache occupancy per task id 694system.cpu.icache.tags.tag_accesses 53321296 # Number of tag accesses 695system.cpu.icache.tags.data_accesses 53321296 # Number of data accesses 696system.cpu.icache.ReadReq_hits::cpu.inst 26645946 # number of ReadReq hits 697system.cpu.icache.ReadReq_hits::total 26645946 # number of ReadReq hits 698system.cpu.icache.demand_hits::cpu.inst 26645946 # number of demand (read+write) hits 699system.cpu.icache.demand_hits::total 26645946 # number of demand (read+write) hits 700system.cpu.icache.overall_hits::cpu.inst 26645946 # number of overall hits 701system.cpu.icache.overall_hits::total 26645946 # number of overall hits 702system.cpu.icache.ReadReq_misses::cpu.inst 10610 # number of ReadReq misses 703system.cpu.icache.ReadReq_misses::total 10610 # number of ReadReq misses 704system.cpu.icache.demand_misses::cpu.inst 10610 # number of demand (read+write) misses 705system.cpu.icache.demand_misses::total 10610 # number of demand (read+write) misses 706system.cpu.icache.overall_misses::cpu.inst 10610 # number of overall misses 707system.cpu.icache.overall_misses::total 10610 # number of overall misses 708system.cpu.icache.ReadReq_miss_latency::cpu.inst 431026999 # number of ReadReq miss cycles 709system.cpu.icache.ReadReq_miss_latency::total 431026999 # number of ReadReq miss cycles 710system.cpu.icache.demand_miss_latency::cpu.inst 431026999 # number of demand (read+write) miss cycles 711system.cpu.icache.demand_miss_latency::total 431026999 # number of demand (read+write) miss cycles 712system.cpu.icache.overall_miss_latency::cpu.inst 431026999 # number of overall miss cycles 713system.cpu.icache.overall_miss_latency::total 431026999 # number of overall miss cycles 714system.cpu.icache.ReadReq_accesses::cpu.inst 26656556 # number of ReadReq accesses(hits+misses) 715system.cpu.icache.ReadReq_accesses::total 26656556 # number of ReadReq accesses(hits+misses) 716system.cpu.icache.demand_accesses::cpu.inst 26656556 # number of demand (read+write) accesses 717system.cpu.icache.demand_accesses::total 26656556 # number of demand (read+write) accesses 718system.cpu.icache.overall_accesses::cpu.inst 26656556 # number of overall (read+write) accesses 719system.cpu.icache.overall_accesses::total 26656556 # number of overall (read+write) accesses 720system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000398 # miss rate for ReadReq accesses 721system.cpu.icache.ReadReq_miss_rate::total 0.000398 # miss rate for ReadReq accesses 722system.cpu.icache.demand_miss_rate::cpu.inst 0.000398 # miss rate for demand accesses 723system.cpu.icache.demand_miss_rate::total 0.000398 # miss rate for demand accesses 724system.cpu.icache.overall_miss_rate::cpu.inst 0.000398 # miss rate for overall accesses 725system.cpu.icache.overall_miss_rate::total 0.000398 # miss rate for overall accesses 726system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 40624.599340 # average ReadReq miss latency 727system.cpu.icache.ReadReq_avg_miss_latency::total 40624.599340 # average ReadReq miss latency 728system.cpu.icache.demand_avg_miss_latency::cpu.inst 40624.599340 # average overall miss latency 729system.cpu.icache.demand_avg_miss_latency::total 40624.599340 # average overall miss latency 730system.cpu.icache.overall_avg_miss_latency::cpu.inst 40624.599340 # average overall miss latency 731system.cpu.icache.overall_avg_miss_latency::total 40624.599340 # average overall miss latency 732system.cpu.icache.blocked_cycles::no_mshrs 1664 # number of cycles access was blocked |
734system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked | 733system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked |
735system.cpu.icache.blocked::no_mshrs 26 # number of cycles access was blocked | 734system.cpu.icache.blocked::no_mshrs 27 # number of cycles access was blocked |
736system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked | 735system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked |
737system.cpu.icache.avg_blocked_cycles::no_mshrs 49.461538 # average number of cycles each access was blocked | 736system.cpu.icache.avg_blocked_cycles::no_mshrs 61.629630 # average number of cycles each access was blocked |
738system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 739system.cpu.icache.fast_writes 0 # number of fast writes performed 740system.cpu.icache.cache_copies 0 # number of cache copies performed | 737system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 738system.cpu.icache.fast_writes 0 # number of fast writes performed 739system.cpu.icache.cache_copies 0 # number of cache copies performed |
741system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2383 # number of ReadReq MSHR hits 742system.cpu.icache.ReadReq_mshr_hits::total 2383 # number of ReadReq MSHR hits 743system.cpu.icache.demand_mshr_hits::cpu.inst 2383 # number of demand (read+write) MSHR hits 744system.cpu.icache.demand_mshr_hits::total 2383 # number of demand (read+write) MSHR hits 745system.cpu.icache.overall_mshr_hits::cpu.inst 2383 # number of overall MSHR hits 746system.cpu.icache.overall_mshr_hits::total 2383 # number of overall MSHR hits 747system.cpu.icache.ReadReq_mshr_misses::cpu.inst 8157 # number of ReadReq MSHR misses 748system.cpu.icache.ReadReq_mshr_misses::total 8157 # number of ReadReq MSHR misses 749system.cpu.icache.demand_mshr_misses::cpu.inst 8157 # number of demand (read+write) MSHR misses 750system.cpu.icache.demand_mshr_misses::total 8157 # number of demand (read+write) MSHR misses 751system.cpu.icache.overall_mshr_misses::cpu.inst 8157 # number of overall MSHR misses 752system.cpu.icache.overall_mshr_misses::total 8157 # number of overall MSHR misses 753system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 292444251 # number of ReadReq MSHR miss cycles 754system.cpu.icache.ReadReq_mshr_miss_latency::total 292444251 # number of ReadReq MSHR miss cycles 755system.cpu.icache.demand_mshr_miss_latency::cpu.inst 292444251 # number of demand (read+write) MSHR miss cycles 756system.cpu.icache.demand_mshr_miss_latency::total 292444251 # number of demand (read+write) MSHR miss cycles 757system.cpu.icache.overall_mshr_miss_latency::cpu.inst 292444251 # number of overall MSHR miss cycles 758system.cpu.icache.overall_mshr_miss_latency::total 292444251 # number of overall MSHR miss cycles 759system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000306 # mshr miss rate for ReadReq accesses 760system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000306 # mshr miss rate for ReadReq accesses 761system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000306 # mshr miss rate for demand accesses 762system.cpu.icache.demand_mshr_miss_rate::total 0.000306 # mshr miss rate for demand accesses 763system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000306 # mshr miss rate for overall accesses 764system.cpu.icache.overall_mshr_miss_rate::total 0.000306 # mshr miss rate for overall accesses 765system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35851.937109 # average ReadReq mshr miss latency 766system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35851.937109 # average ReadReq mshr miss latency 767system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35851.937109 # average overall mshr miss latency 768system.cpu.icache.demand_avg_mshr_miss_latency::total 35851.937109 # average overall mshr miss latency 769system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35851.937109 # average overall mshr miss latency 770system.cpu.icache.overall_avg_mshr_miss_latency::total 35851.937109 # average overall mshr miss latency | 740system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2425 # number of ReadReq MSHR hits 741system.cpu.icache.ReadReq_mshr_hits::total 2425 # number of ReadReq MSHR hits 742system.cpu.icache.demand_mshr_hits::cpu.inst 2425 # number of demand (read+write) MSHR hits 743system.cpu.icache.demand_mshr_hits::total 2425 # number of demand (read+write) MSHR hits 744system.cpu.icache.overall_mshr_hits::cpu.inst 2425 # number of overall MSHR hits 745system.cpu.icache.overall_mshr_hits::total 2425 # number of overall MSHR hits 746system.cpu.icache.ReadReq_mshr_misses::cpu.inst 8185 # number of ReadReq MSHR misses 747system.cpu.icache.ReadReq_mshr_misses::total 8185 # number of ReadReq MSHR misses 748system.cpu.icache.demand_mshr_misses::cpu.inst 8185 # number of demand (read+write) MSHR misses 749system.cpu.icache.demand_mshr_misses::total 8185 # number of demand (read+write) MSHR misses 750system.cpu.icache.overall_mshr_misses::cpu.inst 8185 # number of overall MSHR misses 751system.cpu.icache.overall_mshr_misses::total 8185 # number of overall MSHR misses 752system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 323320999 # number of ReadReq MSHR miss cycles 753system.cpu.icache.ReadReq_mshr_miss_latency::total 323320999 # number of ReadReq MSHR miss cycles 754system.cpu.icache.demand_mshr_miss_latency::cpu.inst 323320999 # number of demand (read+write) MSHR miss cycles 755system.cpu.icache.demand_mshr_miss_latency::total 323320999 # number of demand (read+write) MSHR miss cycles 756system.cpu.icache.overall_mshr_miss_latency::cpu.inst 323320999 # number of overall MSHR miss cycles 757system.cpu.icache.overall_mshr_miss_latency::total 323320999 # number of overall MSHR miss cycles 758system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000307 # mshr miss rate for ReadReq accesses 759system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000307 # mshr miss rate for ReadReq accesses 760system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000307 # mshr miss rate for demand accesses 761system.cpu.icache.demand_mshr_miss_rate::total 0.000307 # mshr miss rate for demand accesses 762system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000307 # mshr miss rate for overall accesses 763system.cpu.icache.overall_mshr_miss_rate::total 0.000307 # mshr miss rate for overall accesses 764system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 39501.649236 # average ReadReq mshr miss latency 765system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 39501.649236 # average ReadReq mshr miss latency 766system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 39501.649236 # average overall mshr miss latency 767system.cpu.icache.demand_avg_mshr_miss_latency::total 39501.649236 # average overall mshr miss latency 768system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 39501.649236 # average overall mshr miss latency 769system.cpu.icache.overall_avg_mshr_miss_latency::total 39501.649236 # average overall mshr miss latency |
771system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 772system.cpu.l2cache.tags.replacements 0 # number of replacements | 770system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 771system.cpu.l2cache.tags.replacements 0 # number of replacements |
773system.cpu.l2cache.tags.tagsinuse 2637.518864 # Cycle average of tags in use 774system.cpu.l2cache.tags.total_refs 4367 # Total number of references to valid blocks. 775system.cpu.l2cache.tags.sampled_refs 3944 # Sample count of references to valid blocks. 776system.cpu.l2cache.tags.avg_refs 1.107252 # Average number of references to valid blocks. | 772system.cpu.l2cache.tags.tagsinuse 2641.798011 # Cycle average of tags in use 773system.cpu.l2cache.tags.total_refs 4354 # Total number of references to valid blocks. 774system.cpu.l2cache.tags.sampled_refs 3951 # Sample count of references to valid blocks. 775system.cpu.l2cache.tags.avg_refs 1.101999 # Average number of references to valid blocks. |
777system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 776system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
778system.cpu.l2cache.tags.occ_blocks::writebacks 1.637738 # Average occupied blocks per requestor 779system.cpu.l2cache.tags.occ_blocks::cpu.inst 2323.101405 # Average occupied blocks per requestor 780system.cpu.l2cache.tags.occ_blocks::cpu.data 312.779722 # Average occupied blocks per requestor 781system.cpu.l2cache.tags.occ_percent::writebacks 0.000050 # Average percentage of cache occupancy 782system.cpu.l2cache.tags.occ_percent::cpu.inst 0.070895 # Average percentage of cache occupancy 783system.cpu.l2cache.tags.occ_percent::cpu.data 0.009545 # Average percentage of cache occupancy 784system.cpu.l2cache.tags.occ_percent::total 0.080491 # Average percentage of cache occupancy 785system.cpu.l2cache.tags.occ_task_id_blocks::1024 3944 # Occupied blocks per task id 786system.cpu.l2cache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id 787system.cpu.l2cache.tags.age_task_id_blocks_1024::1 149 # Occupied blocks per task id 788system.cpu.l2cache.tags.age_task_id_blocks_1024::2 920 # Occupied blocks per task id 789system.cpu.l2cache.tags.age_task_id_blocks_1024::3 161 # Occupied blocks per task id 790system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2666 # Occupied blocks per task id 791system.cpu.l2cache.tags.occ_task_id_percent::1024 0.120361 # Percentage of cache occupancy per task id 792system.cpu.l2cache.tags.tag_accesses 86925 # Number of tag accesses 793system.cpu.l2cache.tags.data_accesses 86925 # Number of data accesses 794system.cpu.l2cache.ReadReq_hits::cpu.inst 4317 # number of ReadReq hits 795system.cpu.l2cache.ReadReq_hits::cpu.data 44 # number of ReadReq hits 796system.cpu.l2cache.ReadReq_hits::total 4361 # number of ReadReq hits | 777system.cpu.l2cache.tags.occ_blocks::writebacks 1.181969 # Average occupied blocks per requestor 778system.cpu.l2cache.tags.occ_blocks::cpu.inst 2328.091219 # Average occupied blocks per requestor 779system.cpu.l2cache.tags.occ_blocks::cpu.data 312.524822 # Average occupied blocks per requestor 780system.cpu.l2cache.tags.occ_percent::writebacks 0.000036 # Average percentage of cache occupancy 781system.cpu.l2cache.tags.occ_percent::cpu.inst 0.071048 # Average percentage of cache occupancy 782system.cpu.l2cache.tags.occ_percent::cpu.data 0.009538 # Average percentage of cache occupancy 783system.cpu.l2cache.tags.occ_percent::total 0.080621 # Average percentage of cache occupancy 784system.cpu.l2cache.tags.occ_task_id_blocks::1024 3951 # Occupied blocks per task id 785system.cpu.l2cache.tags.age_task_id_blocks_1024::0 46 # Occupied blocks per task id 786system.cpu.l2cache.tags.age_task_id_blocks_1024::1 190 # Occupied blocks per task id 787system.cpu.l2cache.tags.age_task_id_blocks_1024::2 894 # Occupied blocks per task id 788system.cpu.l2cache.tags.age_task_id_blocks_1024::3 157 # Occupied blocks per task id 789system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2664 # Occupied blocks per task id 790system.cpu.l2cache.tags.occ_task_id_percent::1024 0.120575 # Percentage of cache occupancy per task id 791system.cpu.l2cache.tags.tag_accesses 87043 # Number of tag accesses 792system.cpu.l2cache.tags.data_accesses 87043 # Number of data accesses 793system.cpu.l2cache.ReadReq_hits::cpu.inst 4315 # number of ReadReq hits 794system.cpu.l2cache.ReadReq_hits::cpu.data 34 # number of ReadReq hits 795system.cpu.l2cache.ReadReq_hits::total 4349 # number of ReadReq hits |
797system.cpu.l2cache.Writeback_hits::writebacks 10 # number of Writeback hits 798system.cpu.l2cache.Writeback_hits::total 10 # number of Writeback hits | 796system.cpu.l2cache.Writeback_hits::writebacks 10 # number of Writeback hits 797system.cpu.l2cache.Writeback_hits::total 10 # number of Writeback hits |
799system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits 800system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits | 798system.cpu.l2cache.UpgradeReq_hits::cpu.data 2 # number of UpgradeReq hits 799system.cpu.l2cache.UpgradeReq_hits::total 2 # number of UpgradeReq hits |
801system.cpu.l2cache.ReadExReq_hits::cpu.data 5 # number of ReadExReq hits 802system.cpu.l2cache.ReadExReq_hits::total 5 # number of ReadExReq hits | 800system.cpu.l2cache.ReadExReq_hits::cpu.data 5 # number of ReadExReq hits 801system.cpu.l2cache.ReadExReq_hits::total 5 # number of ReadExReq hits |
803system.cpu.l2cache.demand_hits::cpu.inst 4317 # number of demand (read+write) hits 804system.cpu.l2cache.demand_hits::cpu.data 49 # number of demand (read+write) hits 805system.cpu.l2cache.demand_hits::total 4366 # number of demand (read+write) hits 806system.cpu.l2cache.overall_hits::cpu.inst 4317 # number of overall hits 807system.cpu.l2cache.overall_hits::cpu.data 49 # number of overall hits 808system.cpu.l2cache.overall_hits::total 4366 # number of overall hits 809system.cpu.l2cache.ReadReq_misses::cpu.inst 3513 # number of ReadReq misses 810system.cpu.l2cache.ReadReq_misses::cpu.data 431 # number of ReadReq misses 811system.cpu.l2cache.ReadReq_misses::total 3944 # number of ReadReq misses 812system.cpu.l2cache.UpgradeReq_misses::cpu.data 324 # number of UpgradeReq misses 813system.cpu.l2cache.UpgradeReq_misses::total 324 # number of UpgradeReq misses | 802system.cpu.l2cache.demand_hits::cpu.inst 4315 # number of demand (read+write) hits 803system.cpu.l2cache.demand_hits::cpu.data 39 # number of demand (read+write) hits 804system.cpu.l2cache.demand_hits::total 4354 # number of demand (read+write) hits 805system.cpu.l2cache.overall_hits::cpu.inst 4315 # number of overall hits 806system.cpu.l2cache.overall_hits::cpu.data 39 # number of overall hits 807system.cpu.l2cache.overall_hits::total 4354 # number of overall hits 808system.cpu.l2cache.ReadReq_misses::cpu.inst 3522 # number of ReadReq misses 809system.cpu.l2cache.ReadReq_misses::cpu.data 428 # number of ReadReq misses 810system.cpu.l2cache.ReadReq_misses::total 3950 # number of ReadReq misses 811system.cpu.l2cache.UpgradeReq_misses::cpu.data 345 # number of UpgradeReq misses 812system.cpu.l2cache.UpgradeReq_misses::total 345 # number of UpgradeReq misses |
814system.cpu.l2cache.ReadExReq_misses::cpu.data 1533 # number of ReadExReq misses 815system.cpu.l2cache.ReadExReq_misses::total 1533 # number of ReadExReq misses | 813system.cpu.l2cache.ReadExReq_misses::cpu.data 1533 # number of ReadExReq misses 814system.cpu.l2cache.ReadExReq_misses::total 1533 # number of ReadExReq misses |
816system.cpu.l2cache.demand_misses::cpu.inst 3513 # number of demand (read+write) misses 817system.cpu.l2cache.demand_misses::cpu.data 1964 # number of demand (read+write) misses 818system.cpu.l2cache.demand_misses::total 5477 # number of demand (read+write) misses 819system.cpu.l2cache.overall_misses::cpu.inst 3513 # number of overall misses 820system.cpu.l2cache.overall_misses::cpu.data 1964 # number of overall misses 821system.cpu.l2cache.overall_misses::total 5477 # number of overall misses 822system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 240782500 # number of ReadReq miss cycles 823system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32741000 # number of ReadReq miss cycles 824system.cpu.l2cache.ReadReq_miss_latency::total 273523500 # number of ReadReq miss cycles 825system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 102420500 # number of ReadExReq miss cycles 826system.cpu.l2cache.ReadExReq_miss_latency::total 102420500 # number of ReadExReq miss cycles 827system.cpu.l2cache.demand_miss_latency::cpu.inst 240782500 # number of demand (read+write) miss cycles 828system.cpu.l2cache.demand_miss_latency::cpu.data 135161500 # number of demand (read+write) miss cycles 829system.cpu.l2cache.demand_miss_latency::total 375944000 # number of demand (read+write) miss cycles 830system.cpu.l2cache.overall_miss_latency::cpu.inst 240782500 # number of overall miss cycles 831system.cpu.l2cache.overall_miss_latency::cpu.data 135161500 # number of overall miss cycles 832system.cpu.l2cache.overall_miss_latency::total 375944000 # number of overall miss cycles 833system.cpu.l2cache.ReadReq_accesses::cpu.inst 7830 # number of ReadReq accesses(hits+misses) 834system.cpu.l2cache.ReadReq_accesses::cpu.data 475 # number of ReadReq accesses(hits+misses) 835system.cpu.l2cache.ReadReq_accesses::total 8305 # number of ReadReq accesses(hits+misses) | 815system.cpu.l2cache.demand_misses::cpu.inst 3522 # number of demand (read+write) misses 816system.cpu.l2cache.demand_misses::cpu.data 1961 # number of demand (read+write) misses 817system.cpu.l2cache.demand_misses::total 5483 # number of demand (read+write) misses 818system.cpu.l2cache.overall_misses::cpu.inst 3522 # number of overall misses 819system.cpu.l2cache.overall_misses::cpu.data 1961 # number of overall misses 820system.cpu.l2cache.overall_misses::total 5483 # number of overall misses 821system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 269302250 # number of ReadReq miss cycles 822system.cpu.l2cache.ReadReq_miss_latency::cpu.data 35486250 # number of ReadReq miss cycles 823system.cpu.l2cache.ReadReq_miss_latency::total 304788500 # number of ReadReq miss cycles 824system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 114514250 # number of ReadExReq miss cycles 825system.cpu.l2cache.ReadExReq_miss_latency::total 114514250 # number of ReadExReq miss cycles 826system.cpu.l2cache.demand_miss_latency::cpu.inst 269302250 # number of demand (read+write) miss cycles 827system.cpu.l2cache.demand_miss_latency::cpu.data 150000500 # number of demand (read+write) miss cycles 828system.cpu.l2cache.demand_miss_latency::total 419302750 # number of demand (read+write) miss cycles 829system.cpu.l2cache.overall_miss_latency::cpu.inst 269302250 # number of overall miss cycles 830system.cpu.l2cache.overall_miss_latency::cpu.data 150000500 # number of overall miss cycles 831system.cpu.l2cache.overall_miss_latency::total 419302750 # number of overall miss cycles 832system.cpu.l2cache.ReadReq_accesses::cpu.inst 7837 # number of ReadReq accesses(hits+misses) 833system.cpu.l2cache.ReadReq_accesses::cpu.data 462 # number of ReadReq accesses(hits+misses) 834system.cpu.l2cache.ReadReq_accesses::total 8299 # number of ReadReq accesses(hits+misses) |
836system.cpu.l2cache.Writeback_accesses::writebacks 10 # number of Writeback accesses(hits+misses) 837system.cpu.l2cache.Writeback_accesses::total 10 # number of Writeback accesses(hits+misses) | 835system.cpu.l2cache.Writeback_accesses::writebacks 10 # number of Writeback accesses(hits+misses) 836system.cpu.l2cache.Writeback_accesses::total 10 # number of Writeback accesses(hits+misses) |
838system.cpu.l2cache.UpgradeReq_accesses::cpu.data 327 # number of UpgradeReq accesses(hits+misses) 839system.cpu.l2cache.UpgradeReq_accesses::total 327 # number of UpgradeReq accesses(hits+misses) | 837system.cpu.l2cache.UpgradeReq_accesses::cpu.data 347 # number of UpgradeReq accesses(hits+misses) 838system.cpu.l2cache.UpgradeReq_accesses::total 347 # number of UpgradeReq accesses(hits+misses) |
840system.cpu.l2cache.ReadExReq_accesses::cpu.data 1538 # number of ReadExReq accesses(hits+misses) 841system.cpu.l2cache.ReadExReq_accesses::total 1538 # number of ReadExReq accesses(hits+misses) | 839system.cpu.l2cache.ReadExReq_accesses::cpu.data 1538 # number of ReadExReq accesses(hits+misses) 840system.cpu.l2cache.ReadExReq_accesses::total 1538 # number of ReadExReq accesses(hits+misses) |
842system.cpu.l2cache.demand_accesses::cpu.inst 7830 # number of demand (read+write) accesses 843system.cpu.l2cache.demand_accesses::cpu.data 2013 # number of demand (read+write) accesses 844system.cpu.l2cache.demand_accesses::total 9843 # number of demand (read+write) accesses 845system.cpu.l2cache.overall_accesses::cpu.inst 7830 # number of overall (read+write) accesses 846system.cpu.l2cache.overall_accesses::cpu.data 2013 # number of overall (read+write) accesses 847system.cpu.l2cache.overall_accesses::total 9843 # number of overall (read+write) accesses 848system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.448659 # miss rate for ReadReq accesses 849system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.907368 # miss rate for ReadReq accesses 850system.cpu.l2cache.ReadReq_miss_rate::total 0.474895 # miss rate for ReadReq accesses 851system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.990826 # miss rate for UpgradeReq accesses 852system.cpu.l2cache.UpgradeReq_miss_rate::total 0.990826 # miss rate for UpgradeReq accesses | 841system.cpu.l2cache.demand_accesses::cpu.inst 7837 # number of demand (read+write) accesses 842system.cpu.l2cache.demand_accesses::cpu.data 2000 # number of demand (read+write) accesses 843system.cpu.l2cache.demand_accesses::total 9837 # number of demand (read+write) accesses 844system.cpu.l2cache.overall_accesses::cpu.inst 7837 # number of overall (read+write) accesses 845system.cpu.l2cache.overall_accesses::cpu.data 2000 # number of overall (read+write) accesses 846system.cpu.l2cache.overall_accesses::total 9837 # number of overall (read+write) accesses 847system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.449407 # miss rate for ReadReq accesses 848system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.926407 # miss rate for ReadReq accesses 849system.cpu.l2cache.ReadReq_miss_rate::total 0.475961 # miss rate for ReadReq accesses 850system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.994236 # miss rate for UpgradeReq accesses 851system.cpu.l2cache.UpgradeReq_miss_rate::total 0.994236 # miss rate for UpgradeReq accesses |
853system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.996749 # miss rate for ReadExReq accesses 854system.cpu.l2cache.ReadExReq_miss_rate::total 0.996749 # miss rate for ReadExReq accesses | 852system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.996749 # miss rate for ReadExReq accesses 853system.cpu.l2cache.ReadExReq_miss_rate::total 0.996749 # miss rate for ReadExReq accesses |
855system.cpu.l2cache.demand_miss_rate::cpu.inst 0.448659 # miss rate for demand accesses 856system.cpu.l2cache.demand_miss_rate::cpu.data 0.975658 # miss rate for demand accesses 857system.cpu.l2cache.demand_miss_rate::total 0.556436 # miss rate for demand accesses 858system.cpu.l2cache.overall_miss_rate::cpu.inst 0.448659 # miss rate for overall accesses 859system.cpu.l2cache.overall_miss_rate::cpu.data 0.975658 # miss rate for overall accesses 860system.cpu.l2cache.overall_miss_rate::total 0.556436 # miss rate for overall accesses 861system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68540.421292 # average ReadReq miss latency 862system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75965.197216 # average ReadReq miss latency 863system.cpu.l2cache.ReadReq_avg_miss_latency::total 69351.800203 # average ReadReq miss latency 864system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66810.502283 # average ReadExReq miss latency 865system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66810.502283 # average ReadExReq miss latency 866system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68540.421292 # average overall miss latency 867system.cpu.l2cache.demand_avg_miss_latency::cpu.data 68819.501018 # average overall miss latency 868system.cpu.l2cache.demand_avg_miss_latency::total 68640.496622 # average overall miss latency 869system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68540.421292 # average overall miss latency 870system.cpu.l2cache.overall_avg_miss_latency::cpu.data 68819.501018 # average overall miss latency 871system.cpu.l2cache.overall_avg_miss_latency::total 68640.496622 # average overall miss latency | 854system.cpu.l2cache.demand_miss_rate::cpu.inst 0.449407 # miss rate for demand accesses 855system.cpu.l2cache.demand_miss_rate::cpu.data 0.980500 # miss rate for demand accesses 856system.cpu.l2cache.demand_miss_rate::total 0.557385 # miss rate for demand accesses 857system.cpu.l2cache.overall_miss_rate::cpu.inst 0.449407 # miss rate for overall accesses 858system.cpu.l2cache.overall_miss_rate::cpu.data 0.980500 # miss rate for overall accesses 859system.cpu.l2cache.overall_miss_rate::total 0.557385 # miss rate for overall accesses 860system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76462.876207 # average ReadReq miss latency 861system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 82911.799065 # average ReadReq miss latency 862system.cpu.l2cache.ReadReq_avg_miss_latency::total 77161.645570 # average ReadReq miss latency 863system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74699.445532 # average ReadExReq miss latency 864system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74699.445532 # average ReadExReq miss latency 865system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76462.876207 # average overall miss latency 866system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76491.840898 # average overall miss latency 867system.cpu.l2cache.demand_avg_miss_latency::total 76473.235455 # average overall miss latency 868system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76462.876207 # average overall miss latency 869system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76491.840898 # average overall miss latency 870system.cpu.l2cache.overall_avg_miss_latency::total 76473.235455 # average overall miss latency |
872system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 873system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 874system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 875system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 876system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 877system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 878system.cpu.l2cache.fast_writes 0 # number of fast writes performed 879system.cpu.l2cache.cache_copies 0 # number of cache copies performed | 871system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 872system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 873system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 874system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 875system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 876system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 877system.cpu.l2cache.fast_writes 0 # number of fast writes performed 878system.cpu.l2cache.cache_copies 0 # number of cache copies performed |
880system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3513 # number of ReadReq MSHR misses 881system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 431 # number of ReadReq MSHR misses 882system.cpu.l2cache.ReadReq_mshr_misses::total 3944 # number of ReadReq MSHR misses 883system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 324 # number of UpgradeReq MSHR misses 884system.cpu.l2cache.UpgradeReq_mshr_misses::total 324 # number of UpgradeReq MSHR misses | 879system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3522 # number of ReadReq MSHR misses 880system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 428 # number of ReadReq MSHR misses 881system.cpu.l2cache.ReadReq_mshr_misses::total 3950 # number of ReadReq MSHR misses 882system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 345 # number of UpgradeReq MSHR misses 883system.cpu.l2cache.UpgradeReq_mshr_misses::total 345 # number of UpgradeReq MSHR misses |
885system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1533 # number of ReadExReq MSHR misses 886system.cpu.l2cache.ReadExReq_mshr_misses::total 1533 # number of ReadExReq MSHR misses | 884system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1533 # number of ReadExReq MSHR misses 885system.cpu.l2cache.ReadExReq_mshr_misses::total 1533 # number of ReadExReq MSHR misses |
887system.cpu.l2cache.demand_mshr_misses::cpu.inst 3513 # number of demand (read+write) MSHR misses 888system.cpu.l2cache.demand_mshr_misses::cpu.data 1964 # number of demand (read+write) MSHR misses 889system.cpu.l2cache.demand_mshr_misses::total 5477 # number of demand (read+write) MSHR misses 890system.cpu.l2cache.overall_mshr_misses::cpu.inst 3513 # number of overall MSHR misses 891system.cpu.l2cache.overall_mshr_misses::cpu.data 1964 # number of overall MSHR misses 892system.cpu.l2cache.overall_mshr_misses::total 5477 # number of overall MSHR misses 893system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 196758000 # number of ReadReq MSHR miss cycles 894system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27393000 # number of ReadReq MSHR miss cycles 895system.cpu.l2cache.ReadReq_mshr_miss_latency::total 224151000 # number of ReadReq MSHR miss cycles 896system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3240823 # number of UpgradeReq MSHR miss cycles 897system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3240823 # number of UpgradeReq MSHR miss cycles 898system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 83086000 # number of ReadExReq MSHR miss cycles 899system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 83086000 # number of ReadExReq MSHR miss cycles 900system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 196758000 # number of demand (read+write) MSHR miss cycles 901system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 110479000 # number of demand (read+write) MSHR miss cycles 902system.cpu.l2cache.demand_mshr_miss_latency::total 307237000 # number of demand (read+write) MSHR miss cycles 903system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 196758000 # number of overall MSHR miss cycles 904system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 110479000 # number of overall MSHR miss cycles 905system.cpu.l2cache.overall_mshr_miss_latency::total 307237000 # number of overall MSHR miss cycles 906system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.448659 # mshr miss rate for ReadReq accesses 907system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.907368 # mshr miss rate for ReadReq accesses 908system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.474895 # mshr miss rate for ReadReq accesses 909system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.990826 # mshr miss rate for UpgradeReq accesses 910system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.990826 # mshr miss rate for UpgradeReq accesses | 886system.cpu.l2cache.demand_mshr_misses::cpu.inst 3522 # number of demand (read+write) MSHR misses 887system.cpu.l2cache.demand_mshr_misses::cpu.data 1961 # number of demand (read+write) MSHR misses 888system.cpu.l2cache.demand_mshr_misses::total 5483 # number of demand (read+write) MSHR misses 889system.cpu.l2cache.overall_mshr_misses::cpu.inst 3522 # number of overall MSHR misses 890system.cpu.l2cache.overall_mshr_misses::cpu.data 1961 # number of overall MSHR misses 891system.cpu.l2cache.overall_mshr_misses::total 5483 # number of overall MSHR misses 892system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 225343750 # number of ReadReq MSHR miss cycles 893system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 30127250 # number of ReadReq MSHR miss cycles 894system.cpu.l2cache.ReadReq_mshr_miss_latency::total 255471000 # number of ReadReq MSHR miss cycles 895system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 6111844 # number of UpgradeReq MSHR miss cycles 896system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 6111844 # number of UpgradeReq MSHR miss cycles 897system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 95336750 # number of ReadExReq MSHR miss cycles 898system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 95336750 # number of ReadExReq MSHR miss cycles 899system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 225343750 # number of demand (read+write) MSHR miss cycles 900system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 125464000 # number of demand (read+write) MSHR miss cycles 901system.cpu.l2cache.demand_mshr_miss_latency::total 350807750 # number of demand (read+write) MSHR miss cycles 902system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 225343750 # number of overall MSHR miss cycles 903system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 125464000 # number of overall MSHR miss cycles 904system.cpu.l2cache.overall_mshr_miss_latency::total 350807750 # number of overall MSHR miss cycles 905system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.449407 # mshr miss rate for ReadReq accesses 906system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.926407 # mshr miss rate for ReadReq accesses 907system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.475961 # mshr miss rate for ReadReq accesses 908system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.994236 # mshr miss rate for UpgradeReq accesses 909system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.994236 # mshr miss rate for UpgradeReq accesses |
911system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.996749 # mshr miss rate for ReadExReq accesses 912system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.996749 # mshr miss rate for ReadExReq accesses | 910system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.996749 # mshr miss rate for ReadExReq accesses 911system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.996749 # mshr miss rate for ReadExReq accesses |
913system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.448659 # mshr miss rate for demand accesses 914system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.975658 # mshr miss rate for demand accesses 915system.cpu.l2cache.demand_mshr_miss_rate::total 0.556436 # mshr miss rate for demand accesses 916system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.448659 # mshr miss rate for overall accesses 917system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.975658 # mshr miss rate for overall accesses 918system.cpu.l2cache.overall_mshr_miss_rate::total 0.556436 # mshr miss rate for overall accesses 919system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56008.539710 # average ReadReq mshr miss latency 920system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63556.844548 # average ReadReq mshr miss latency 921system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56833.417850 # average ReadReq mshr miss latency 922system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10002.540123 # average UpgradeReq mshr miss latency 923system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10002.540123 # average UpgradeReq mshr miss latency 924system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54198.303979 # average ReadExReq mshr miss latency 925system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54198.303979 # average ReadExReq mshr miss latency 926system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56008.539710 # average overall mshr miss latency 927system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56252.036660 # average overall mshr miss latency 928system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56095.855395 # average overall mshr miss latency 929system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56008.539710 # average overall mshr miss latency 930system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56252.036660 # average overall mshr miss latency 931system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56095.855395 # average overall mshr miss latency | 912system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.449407 # mshr miss rate for demand accesses 913system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.980500 # mshr miss rate for demand accesses 914system.cpu.l2cache.demand_mshr_miss_rate::total 0.557385 # mshr miss rate for demand accesses 915system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.449407 # mshr miss rate for overall accesses 916system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.980500 # mshr miss rate for overall accesses 917system.cpu.l2cache.overall_mshr_miss_rate::total 0.557385 # mshr miss rate for overall accesses 918system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63981.757524 # average ReadReq mshr miss latency 919system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 70390.771028 # average ReadReq mshr miss latency 920system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 64676.202532 # average ReadReq mshr miss latency 921system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 17715.489855 # average UpgradeReq mshr miss latency 922system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 17715.489855 # average UpgradeReq mshr miss latency 923system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 62189.660796 # average ReadExReq mshr miss latency 924system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 62189.660796 # average ReadExReq mshr miss latency 925system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63981.757524 # average overall mshr miss latency 926system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63979.602244 # average overall mshr miss latency 927system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63980.986686 # average overall mshr miss latency 928system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63981.757524 # average overall mshr miss latency 929system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63979.602244 # average overall mshr miss latency 930system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63980.986686 # average overall mshr miss latency |
932system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate | 931system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate |
933system.cpu.toL2Bus.trans_dist::ReadReq 8632 # Transaction distribution 934system.cpu.toL2Bus.trans_dist::ReadResp 8631 # Transaction distribution | 932system.cpu.toL2Bus.trans_dist::ReadReq 8647 # Transaction distribution 933system.cpu.toL2Bus.trans_dist::ReadResp 8646 # Transaction distribution |
935system.cpu.toL2Bus.trans_dist::Writeback 10 # Transaction distribution | 934system.cpu.toL2Bus.trans_dist::Writeback 10 # Transaction distribution |
936system.cpu.toL2Bus.trans_dist::UpgradeReq 327 # Transaction distribution 937system.cpu.toL2Bus.trans_dist::UpgradeResp 327 # Transaction distribution | 935system.cpu.toL2Bus.trans_dist::UpgradeReq 347 # Transaction distribution 936system.cpu.toL2Bus.trans_dist::UpgradeResp 347 # Transaction distribution |
938system.cpu.toL2Bus.trans_dist::ReadExReq 1538 # Transaction distribution 939system.cpu.toL2Bus.trans_dist::ReadExResp 1538 # Transaction distribution | 937system.cpu.toL2Bus.trans_dist::ReadExReq 1538 # Transaction distribution 938system.cpu.toL2Bus.trans_dist::ReadExResp 1538 # Transaction distribution |
940system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 15986 # Packet count per connected master and slave (bytes) 941system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4690 # Packet count per connected master and slave (bytes) 942system.cpu.toL2Bus.pkt_count::total 20676 # Packet count per connected master and slave (bytes) 943system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 501056 # Cumulative packet size per connected master and slave (bytes) 944system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 129472 # Cumulative packet size per connected master and slave (bytes) 945system.cpu.toL2Bus.pkt_size::total 630528 # Cumulative packet size per connected master and slave (bytes) 946system.cpu.toL2Bus.snoops 327 # Total snoops (count) 947system.cpu.toL2Bus.snoop_fanout::samples 10507 # Request fanout histogram | 939system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16021 # Packet count per connected master and slave (bytes) 940system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4704 # Packet count per connected master and slave (bytes) 941system.cpu.toL2Bus.pkt_count::total 20725 # Packet count per connected master and slave (bytes) 942system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 501504 # Cumulative packet size per connected master and slave (bytes) 943system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 128640 # Cumulative packet size per connected master and slave (bytes) 944system.cpu.toL2Bus.pkt_size::total 630144 # Cumulative packet size per connected master and slave (bytes) 945system.cpu.toL2Bus.snoops 348 # Total snoops (count) 946system.cpu.toL2Bus.snoop_fanout::samples 10542 # Request fanout histogram |
948system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram 949system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 950system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 951system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 952system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram 953system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram | 947system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram 948system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 949system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 950system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 951system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram 952system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram |
954system.cpu.toL2Bus.snoop_fanout::3 10507 100.00% 100.00% # Request fanout histogram | 953system.cpu.toL2Bus.snoop_fanout::3 10542 100.00% 100.00% # Request fanout histogram |
955system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram 956system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 957system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram 958system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram | 954system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram 955system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 956system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram 957system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram |
959system.cpu.toL2Bus.snoop_fanout::total 10507 # Request fanout histogram 960system.cpu.toL2Bus.reqLayer0.occupancy 5263999 # Layer occupancy (ticks) | 958system.cpu.toL2Bus.snoop_fanout::total 10542 # Request fanout histogram 959system.cpu.toL2Bus.reqLayer0.occupancy 5281499 # Layer occupancy (ticks) |
961system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%) | 960system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%) |
962system.cpu.toL2Bus.respLayer0.occupancy 12826749 # Layer occupancy (ticks) | 961system.cpu.toL2Bus.respLayer0.occupancy 12941000 # Layer occupancy (ticks) |
963system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) | 962system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) |
964system.cpu.toL2Bus.respLayer1.occupancy 3560824 # Layer occupancy (ticks) | 963system.cpu.toL2Bus.respLayer1.occupancy 3566845 # Layer occupancy (ticks) |
965system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) | 964system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) |
966system.membus.trans_dist::ReadReq 3943 # Transaction distribution 967system.membus.trans_dist::ReadResp 3943 # Transaction distribution 968system.membus.trans_dist::UpgradeReq 324 # Transaction distribution 969system.membus.trans_dist::UpgradeResp 324 # Transaction distribution | 965system.membus.trans_dist::ReadReq 3949 # Transaction distribution 966system.membus.trans_dist::ReadResp 3949 # Transaction distribution 967system.membus.trans_dist::UpgradeReq 345 # Transaction distribution 968system.membus.trans_dist::UpgradeResp 345 # Transaction distribution |
970system.membus.trans_dist::ReadExReq 1533 # Transaction distribution 971system.membus.trans_dist::ReadExResp 1533 # Transaction distribution | 969system.membus.trans_dist::ReadExReq 1533 # Transaction distribution 970system.membus.trans_dist::ReadExResp 1533 # Transaction distribution |
972system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11600 # Packet count per connected master and slave (bytes) 973system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11600 # Packet count per connected master and slave (bytes) 974system.membus.pkt_count::total 11600 # Packet count per connected master and slave (bytes) 975system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 350464 # Cumulative packet size per connected master and slave (bytes) 976system.membus.pkt_size_system.cpu.l2cache.mem_side::total 350464 # Cumulative packet size per connected master and slave (bytes) 977system.membus.pkt_size::total 350464 # Cumulative packet size per connected master and slave (bytes) | 971system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11654 # Packet count per connected master and slave (bytes) 972system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11654 # Packet count per connected master and slave (bytes) 973system.membus.pkt_count::total 11654 # Packet count per connected master and slave (bytes) 974system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 350848 # Cumulative packet size per connected master and slave (bytes) 975system.membus.pkt_size_system.cpu.l2cache.mem_side::total 350848 # Cumulative packet size per connected master and slave (bytes) 976system.membus.pkt_size::total 350848 # Cumulative packet size per connected master and slave (bytes) |
978system.membus.snoops 0 # Total snoops (count) | 977system.membus.snoops 0 # Total snoops (count) |
979system.membus.snoop_fanout::samples 5800 # Request fanout histogram | 978system.membus.snoop_fanout::samples 5827 # Request fanout histogram |
980system.membus.snoop_fanout::mean 0 # Request fanout histogram 981system.membus.snoop_fanout::stdev 0 # Request fanout histogram 982system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram | 979system.membus.snoop_fanout::mean 0 # Request fanout histogram 980system.membus.snoop_fanout::stdev 0 # Request fanout histogram 981system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram |
983system.membus.snoop_fanout::0 5800 100.00% 100.00% # Request fanout histogram | 982system.membus.snoop_fanout::0 5827 100.00% 100.00% # Request fanout histogram |
984system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 985system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 986system.membus.snoop_fanout::min_value 0 # Request fanout histogram 987system.membus.snoop_fanout::max_value 0 # Request fanout histogram | 983system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 984system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 985system.membus.snoop_fanout::min_value 0 # Request fanout histogram 986system.membus.snoop_fanout::max_value 0 # Request fanout histogram |
988system.membus.snoop_fanout::total 5800 # Request fanout histogram 989system.membus.reqLayer0.occupancy 7074000 # Layer occupancy (ticks) | 987system.membus.snoop_fanout::total 5827 # Request fanout histogram 988system.membus.reqLayer0.occupancy 7212001 # Layer occupancy (ticks) |
990system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) | 989system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) |
991system.membus.respLayer1.occupancy 51890176 # Layer occupancy (ticks) | 990system.membus.respLayer1.occupancy 29752405 # Layer occupancy (ticks) |
992system.membus.respLayer1.utilization 0.0 # Layer utilization (%) 993 994---------- End Simulation Statistics ---------- | 991system.membus.respLayer1.utilization 0.0 # Layer utilization (%) 992 993---------- End Simulation Statistics ---------- |