3,5c3,5
< sim_seconds 0.103324 # Number of seconds simulated
< sim_ticks 103324153500 # Number of ticks simulated
< final_tick 103324153500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.103278 # Number of seconds simulated
> sim_ticks 103278421500 # Number of ticks simulated
> final_tick 103278421500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 51505 # Simulator instruction rate (inst/s)
< host_op_rate 86327 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 40294413 # Simulator tick rate (ticks/s)
< host_mem_usage 304184 # Number of bytes of host memory used
< host_seconds 2564.23 # Real time elapsed on the host
---
> host_inst_rate 68420 # Simulator instruction rate (inst/s)
> host_op_rate 114678 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 53503682 # Simulator tick rate (ticks/s)
> host_mem_usage 309068 # Number of bytes of host memory used
> host_seconds 1930.31 # Real time elapsed on the host
16,17c16,17
< system.physmem.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.inst 231488 # Number of bytes read from this memory
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.inst 232192 # Number of bytes read from this memory
19,22c19,22
< system.physmem.bytes_read::total 361984 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 231488 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 231488 # Number of instructions bytes read from this memory
< system.physmem.num_reads::cpu.inst 3617 # Number of read requests responded to by this memory
---
> system.physmem.bytes_read::total 362688 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 232192 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 232192 # Number of instructions bytes read from this memory
> system.physmem.num_reads::cpu.inst 3628 # Number of read requests responded to by this memory
24,33c24,33
< system.physmem.num_reads::total 5656 # Number of read requests responded to by this memory
< system.physmem.bw_read::cpu.inst 2240405 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 1262977 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 3503382 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 2240405 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 2240405 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 2240405 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 1262977 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 3503382 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 5656 # Number of read requests accepted
---
> system.physmem.num_reads::total 5667 # Number of read requests responded to by this memory
> system.physmem.bw_read::cpu.inst 2248214 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 1263536 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 3511750 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 2248214 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 2248214 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 2248214 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 1263536 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 3511750 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 5668 # Number of read requests accepted
35c35
< system.physmem.readBursts 5656 # Number of DRAM read bursts, including those serviced by the write queue
---
> system.physmem.readBursts 5668 # Number of DRAM read bursts, including those serviced by the write queue
37c37
< system.physmem.bytesReadDRAM 361984 # Total number of bytes read from DRAM
---
> system.physmem.bytesReadDRAM 362752 # Total number of bytes read from DRAM
40c40
< system.physmem.bytesReadSys 361984 # Total read bytes from the system interface side
---
> system.physmem.bytesReadSys 362752 # Total read bytes from the system interface side
45,52c45,52
< system.physmem.perBankRdBursts::0 310 # Per bank write bursts
< system.physmem.perBankRdBursts::1 382 # Per bank write bursts
< system.physmem.perBankRdBursts::2 476 # Per bank write bursts
< system.physmem.perBankRdBursts::3 358 # Per bank write bursts
< system.physmem.perBankRdBursts::4 362 # Per bank write bursts
< system.physmem.perBankRdBursts::5 335 # Per bank write bursts
< system.physmem.perBankRdBursts::6 419 # Per bank write bursts
< system.physmem.perBankRdBursts::7 385 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 314 # Per bank write bursts
> system.physmem.perBankRdBursts::1 385 # Per bank write bursts
> system.physmem.perBankRdBursts::2 471 # Per bank write bursts
> system.physmem.perBankRdBursts::3 359 # Per bank write bursts
> system.physmem.perBankRdBursts::4 360 # Per bank write bursts
> system.physmem.perBankRdBursts::5 334 # Per bank write bursts
> system.physmem.perBankRdBursts::6 420 # Per bank write bursts
> system.physmem.perBankRdBursts::7 393 # Per bank write bursts
54,59c54,59
< system.physmem.perBankRdBursts::9 295 # Per bank write bursts
< system.physmem.perBankRdBursts::10 260 # Per bank write bursts
< system.physmem.perBankRdBursts::11 270 # Per bank write bursts
< system.physmem.perBankRdBursts::12 228 # Per bank write bursts
< system.physmem.perBankRdBursts::13 484 # Per bank write bursts
< system.physmem.perBankRdBursts::14 420 # Per bank write bursts
---
> system.physmem.perBankRdBursts::9 296 # Per bank write bursts
> system.physmem.perBankRdBursts::10 257 # Per bank write bursts
> system.physmem.perBankRdBursts::11 272 # Per bank write bursts
> system.physmem.perBankRdBursts::12 232 # Per bank write bursts
> system.physmem.perBankRdBursts::13 487 # Per bank write bursts
> system.physmem.perBankRdBursts::14 416 # Per bank write bursts
79c79
< system.physmem.totGap 103323899000 # Total gap between requests
---
> system.physmem.totGap 103278386000 # Total gap between requests
86c86
< system.physmem.readPktSize::6 5656 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 5668 # Read request sizes (log2)
94,97c94,97
< system.physmem.rdQLenPdf::0 4508 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 949 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 169 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 23 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::0 4530 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 947 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 166 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 19 # What read queue length does an incoming req see
99c99
< system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
190,207c190,207
< system.physmem.bytesPerActivate::samples 1264 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 286.278481 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 164.439317 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 318.670037 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 554 43.83% 43.83% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 264 20.89% 64.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 105 8.31% 73.02% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 69 5.46% 78.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 45 3.56% 82.04% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 57 4.51% 86.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 28 2.22% 88.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 17 1.34% 90.11% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 125 9.89% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 1264 # Bytes accessed per row activation
< system.physmem.totQLat 43672750 # Total ticks spent queuing
< system.physmem.totMemAccLat 149722750 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 28280000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 7721.49 # Average queueing delay per DRAM burst
---
> system.physmem.bytesPerActivate::samples 1276 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 283.335423 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 163.570090 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 315.354372 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 562 44.04% 44.04% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 260 20.38% 64.42% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 126 9.87% 74.29% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 65 5.09% 79.39% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 38 2.98% 82.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 52 4.08% 86.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 32 2.51% 88.95% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 25 1.96% 90.91% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 116 9.09% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 1276 # Bytes accessed per row activation
> system.physmem.totQLat 44968750 # Total ticks spent queuing
> system.physmem.totMemAccLat 151243750 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 28340000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 7933.79 # Average queueing delay per DRAM burst
209,210c209,210
< system.physmem.avgMemAccLat 26471.49 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 3.50 # Average DRAM read bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 26683.79 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 3.51 # Average DRAM read bandwidth in MiByte/s
212c212
< system.physmem.avgRdBWSys 3.50 # Average system read bandwidth in MiByte/s
---
> system.physmem.avgRdBWSys 3.51 # Average system read bandwidth in MiByte/s
218c218
< system.physmem.avgRdQLen 1.06 # Average read queue length when enqueuing
---
> system.physmem.avgRdQLen 1.07 # Average read queue length when enqueuing
220c220
< system.physmem.readRowHits 4391 # Number of row buffer hits during reads
---
> system.physmem.readRowHits 4387 # Number of row buffer hits during reads
222c222
< system.physmem.readRowHitRate 77.63 # Row buffer hit rate for reads
---
> system.physmem.readRowHitRate 77.40 # Row buffer hit rate for reads
224,228c224,228
< system.physmem.avgGap 18268016.09 # Average gap between requests
< system.physmem.pageHitRate 77.63 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 5624640 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 3069000 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 23610600 # Energy for read commands per rank (pJ)
---
> system.physmem.avgGap 18221310.16 # Average gap between requests
> system.physmem.pageHitRate 77.40 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 5677560 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 3097875 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 23649600 # Energy for read commands per rank (pJ)
230,236c230,236
< system.physmem_0.refreshEnergy 6748591200 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 3147948405 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 59232949500 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 69161793345 # Total energy per rank (pJ)
< system.physmem_0.averagePower 669.369133 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 98535205500 # Time in different power states
< system.physmem_0.memoryStateTime::REF 3450200000 # Time in different power states
---
> system.physmem_0.refreshEnergy 6745539840 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 3123252585 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 59226559500 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 69127776960 # Total energy per rank (pJ)
> system.physmem_0.averagePower 669.342795 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 98524507750 # Time in different power states
> system.physmem_0.memoryStateTime::REF 3448640000 # Time in different power states
238c238
< system.physmem_0.memoryStateTime::ACT 1338454000 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 1303957250 # Time in different power states
240,242c240,242
< system.physmem_1.actEnergy 3931200 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 2145000 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 20490600 # Energy for read commands per rank (pJ)
---
> system.physmem_1.actEnergy 3969000 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 2165625 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 20412600 # Energy for read commands per rank (pJ)
244,250c244,250
< system.physmem_1.refreshEnergy 6748591200 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 2964574845 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 59393774250 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 69133507095 # Total energy per rank (pJ)
< system.physmem_1.averagePower 669.095685 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 98803806250 # Time in different power states
< system.physmem_1.memoryStateTime::REF 3450200000 # Time in different power states
---
> system.physmem_1.refreshEnergy 6745539840 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 3000772125 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 59333991750 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 69106850940 # Total energy per rank (pJ)
> system.physmem_1.averagePower 669.140248 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 98704275500 # Time in different power states
> system.physmem_1.memoryStateTime::REF 3448640000 # Time in different power states
252c252
< system.physmem_1.memoryStateTime::ACT 1069805000 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 1124404000 # Time in different power states
254,258c254,258
< system.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.branchPred.lookups 40908032 # Number of BP lookups
< system.cpu.branchPred.condPredicted 40908032 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 6741329 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 35316490 # Number of BTB lookups
---
> system.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.branchPred.lookups 40909998 # Number of BP lookups
> system.cpu.branchPred.condPredicted 40909998 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 6747980 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 35338690 # Number of BTB lookups
262,267c262,267
< system.cpu.branchPred.usedRAS 3206071 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 604531 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 35316490 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 9869044 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 25447446 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 5035252 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.usedRAS 3198330 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 606499 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 35338690 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 9879284 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 25459406 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 5040736 # Number of mispredicted indirect branches.
269c269
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
271,272c271,272
< system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
---
> system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
274,275c274,275
< system.cpu.pwrStateResidencyTicks::ON 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 206648308 # number of cpu cycles simulated
---
> system.cpu.pwrStateResidencyTicks::ON 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 206556844 # number of cpu cycles simulated
278,294c278,294
< system.cpu.fetch.icacheStallCycles 46351281 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 420030465 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 40908032 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 13075115 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 152558958 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 14935189 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 126 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 5881 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 68758 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 764 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 179 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 41261989 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 1525874 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 8 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 206453541 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 3.416062 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.660543 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 46378865 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 420308215 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 40909998 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 13077614 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 152415438 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 14966481 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 135 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 5953 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 72789 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 564 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 110 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 41283191 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 1528436 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 4 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 206357094 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 3.419964 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.660932 # Number of instructions fetched each cycle (Total)
296,304c296,304
< system.cpu.fetch.rateDist::0 99211398 48.06% 48.06% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 5135847 2.49% 50.54% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 5374620 2.60% 53.15% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 5328555 2.58% 55.73% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 6013612 2.91% 58.64% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 5856529 2.84% 61.48% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 5733209 2.78% 64.25% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 4747222 2.30% 66.55% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 69052549 33.45% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 99044157 48.00% 48.00% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 5139433 2.49% 50.49% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 5380650 2.61% 53.09% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 5336666 2.59% 55.68% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 6016483 2.92% 58.60% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 5851353 2.84% 61.43% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 5736237 2.78% 64.21% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 4733991 2.29% 66.51% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 69118124 33.49% 100.00% # Number of instructions fetched each cycle (Total)
308,331c308,331
< system.cpu.fetch.rateDist::total 206453541 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.197960 # Number of branch fetches per cycle
< system.cpu.fetch.rate 2.032586 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 32305475 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 86547165 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 62440790 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 17692517 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 7467594 # Number of cycles decode is squashing
< system.cpu.decode.DecodedInsts 591140753 # Number of instructions handled by decode
< system.cpu.rename.SquashCycles 7467594 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 42099614 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 46622929 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 29580 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 68917298 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 41316526 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 552365156 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 1615 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 36415427 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 4818042 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 146051 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 629691896 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 1486514399 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 974943820 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 15152274 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 206357094 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.198057 # Number of branch fetches per cycle
> system.cpu.fetch.rate 2.034831 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 32325248 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 86371056 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 62511253 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 17666297 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 7483240 # Number of cycles decode is squashing
> system.cpu.decode.DecodedInsts 591444337 # Number of instructions handled by decode
> system.cpu.rename.SquashCycles 7483240 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 42110583 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 46566289 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 29410 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 68967744 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 41199828 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 552624215 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 1533 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 36277086 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 4842177 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 151976 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 630066400 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 1487530571 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 975657611 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 15077279 # Number of floating rename lookups
333,350c333,350
< system.cpu.rename.UndoneMaps 370262446 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 2381 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 2386 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 89347483 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 128815998 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 45923960 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 77358410 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 25275137 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 490566423 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 62065 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 338414549 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 1099553 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 269265104 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 527048763 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 60820 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 206453541 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 1.639180 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.804126 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 370636950 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 2363 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 2376 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 89140950 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 128894590 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 45939948 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 77227738 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 25186602 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 490698604 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 59973 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 338566221 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 1098463 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 269395193 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 527209931 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 58728 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 206357094 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 1.640681 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.805896 # Number of insts issued each cycle
352,360c352,360
< system.cpu.iq.issued_per_cycle::0 73345677 35.53% 35.53% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 46646037 22.59% 58.12% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 32854801 15.91% 74.03% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 20905072 10.13% 84.16% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 15063521 7.30% 91.46% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 8409386 4.07% 95.53% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 5213188 2.53% 98.05% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 2363320 1.14% 99.20% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 1652539 0.80% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 73312584 35.53% 35.53% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 46573584 22.57% 58.10% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 32816576 15.90% 74.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 20907210 10.13% 84.13% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 15065478 7.30% 91.43% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 8412685 4.08% 95.51% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 5234413 2.54% 98.04% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 2370472 1.15% 99.19% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 1664092 0.81% 100.00% # Number of insts issued each cycle
364c364
< system.cpu.iq.issued_per_cycle::total 206453541 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 206357094 # Number of insts issued each cycle
366,396c366,396
< system.cpu.iq.fu_full::IntAlu 758238 19.31% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 19.31% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 2733075 69.60% 88.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 435620 11.09% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 762770 19.47% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 19.47% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 2718793 69.40% 88.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 436106 11.13% 100.00% # attempts to use FU when none available
399,430c399,430
< system.cpu.iq.FU_type_0::No_OpClass 1211810 0.36% 0.36% # Type of FU issued
< system.cpu.iq.FU_type_0::IntAlu 216608884 64.01% 64.37% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 799973 0.24% 64.60% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 7048329 2.08% 66.68% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 1813849 0.54% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.22% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 84312637 24.91% 92.13% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 26619067 7.87% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::No_OpClass 1211777 0.36% 0.36% # Type of FU issued
> system.cpu.iq.FU_type_0::IntAlu 216613901 63.98% 64.34% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 799985 0.24% 64.57% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 7047582 2.08% 66.66% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 1810682 0.53% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.19% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 84424015 24.94% 92.13% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 26658279 7.87% 100.00% # Type of FU issued
433,445c433,445
< system.cpu.iq.FU_type_0::total 338414549 # Type of FU issued
< system.cpu.iq.rate 1.637635 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 3926933 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.011604 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 880106724 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 745207821 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 316030450 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 8202401 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 15512263 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 3567674 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 337013730 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 4115942 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 18154732 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 338566221 # Type of FU issued
> system.cpu.iq.rate 1.639095 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 3917669 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.011571 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 880328489 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 745561228 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 316131833 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 8177179 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 15427221 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 3556889 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 337169115 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 4102998 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 18179072 # Number of loads that had data forwarded from stores
447,450c447,450
< system.cpu.iew.lsq.thread0.squashedLoads 72166411 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 54986 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 863760 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 25408243 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 72245003 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 55572 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 872144 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 25424231 # Number of stores squashed
453c453
< system.cpu.iew.lsq.thread0.rescheduledLoads 50543 # Number of loads that were rescheduled
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 50651 # Number of loads that were rescheduled
456,472c456,472
< system.cpu.iew.iewSquashCycles 7467594 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 35770303 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 592137 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 490628488 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 1259959 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 128815998 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 45923960 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 22654 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 545800 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 38626 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 863760 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 1294864 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 6880130 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 8174994 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 326485130 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 80685795 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 11929419 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 7483240 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 35798970 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 583606 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 490758577 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 1261619 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 128894590 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 45939948 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 21909 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 539997 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 37637 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 872144 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 1294345 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 6884684 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 8179029 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 326602378 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 80777118 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 11963843 # Number of squashed instructions skipped in execute
475,485c475,485
< system.cpu.iew.exec_refs 106318426 # number of memory reference insts executed
< system.cpu.iew.exec_branches 18939296 # Number of branches executed
< system.cpu.iew.exec_stores 25632631 # Number of stores executed
< system.cpu.iew.exec_rate 1.579907 # Inst execution rate
< system.cpu.iew.wb_sent 322610085 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 319598124 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 256503247 # num instructions producing a value
< system.cpu.iew.wb_consumers 435667509 # num instructions consuming a value
< system.cpu.iew.wb_rate 1.546580 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.588759 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 269290512 # The number of squashed insts skipped by commit
---
> system.cpu.iew.exec_refs 106442155 # number of memory reference insts executed
> system.cpu.iew.exec_branches 18940356 # Number of branches executed
> system.cpu.iew.exec_stores 25665037 # Number of stores executed
> system.cpu.iew.exec_rate 1.581174 # Inst execution rate
> system.cpu.iew.wb_sent 322715986 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 319688722 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 256576217 # num instructions producing a value
> system.cpu.iew.wb_consumers 435723594 # num instructions consuming a value
> system.cpu.iew.wb_rate 1.547703 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.588851 # average fanout of values written-back
> system.cpu.commit.commitSquashedInsts 269420821 # The number of squashed insts skipped by commit
487,490c487,490
< system.cpu.commit.branchMispredicts 6746174 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 163890954 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 1.350675 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.933271 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 6753005 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 163742250 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 1.351901 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.936120 # Number of insts commited each cycle
492,500c492,500
< system.cpu.commit.committed_per_cycle::0 67206524 41.01% 41.01% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 54940140 33.52% 74.53% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 13261155 8.09% 82.62% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 10687834 6.52% 89.14% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 5446779 3.32% 92.47% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 3132108 1.91% 94.38% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 1092307 0.67% 95.04% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 1156922 0.71% 95.75% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 6967185 4.25% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 67180478 41.03% 41.03% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 54846489 33.50% 74.52% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 13227508 8.08% 82.60% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 10675855 6.52% 89.12% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 5434961 3.32% 92.44% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 3126709 1.91% 94.35% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 1096647 0.67% 95.02% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 1147781 0.70% 95.72% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 7005822 4.28% 100.00% # Number of insts commited each cycle
504c504
< system.cpu.commit.committed_per_cycle::total 163890954 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 163742250 # Number of insts commited each cycle
550,554c550,554
< system.cpu.commit.bw_lim_events 6967185 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 647577665 # The number of ROB reads
< system.cpu.rob.rob_writes 1024269930 # The number of ROB writes
< system.cpu.timesIdled 2819 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 194767 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 7005822 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 647520633 # The number of ROB reads
> system.cpu.rob.rob_writes 1024585644 # The number of ROB writes
> system.cpu.timesIdled 2803 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 199750 # Total number of cycles that the CPU has spent unscheduled due to idling
557,567c557,567
< system.cpu.cpi 1.564674 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 1.564674 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.639111 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.639111 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 524516370 # number of integer regfile reads
< system.cpu.int_regfile_writes 289029189 # number of integer regfile writes
< system.cpu.fp_regfile_reads 4536413 # number of floating regfile reads
< system.cpu.fp_regfile_writes 3331836 # number of floating regfile writes
< system.cpu.cc_regfile_reads 107017358 # number of cc regfile reads
< system.cpu.cc_regfile_writes 65774990 # number of cc regfile writes
< system.cpu.misc_regfile_reads 176892429 # number of misc regfile reads
---
> system.cpu.cpi 1.563981 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 1.563981 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.639394 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.639394 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 524858514 # number of integer regfile reads
> system.cpu.int_regfile_writes 289109549 # number of integer regfile writes
> system.cpu.fp_regfile_reads 4527972 # number of floating regfile reads
> system.cpu.fp_regfile_writes 3322072 # number of floating regfile writes
> system.cpu.cc_regfile_reads 107078976 # number of cc regfile reads
> system.cpu.cc_regfile_writes 65816113 # number of cc regfile writes
> system.cpu.misc_regfile_reads 177007720 # number of misc regfile reads
569,574c569,574
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 72 # number of replacements
< system.cpu.dcache.tags.tagsinuse 1525.498489 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 82766316 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 2113 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 39170.050166 # Average number of references to valid blocks.
---
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 77 # number of replacements
> system.cpu.dcache.tags.tagsinuse 1524.395872 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 82831685 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 2117 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 39126.917808 # Average number of references to valid blocks.
576,614c576,614
< system.cpu.dcache.tags.occ_blocks::cpu.data 1525.498489 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.372436 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.372436 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_task_id_blocks::1024 2041 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 15 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 32 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 101 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::3 409 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::4 1484 # Occupied blocks per task id
< system.cpu.dcache.tags.occ_task_id_percent::1024 0.498291 # Percentage of cache occupancy per task id
< system.cpu.dcache.tags.tag_accesses 165539971 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 165539971 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 62251936 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 62251936 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 20513707 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 20513707 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 82765643 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 82765643 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 82765643 # number of overall hits
< system.cpu.dcache.overall_hits::total 82765643 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 1262 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 1262 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 2024 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 2024 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 3286 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 3286 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 3286 # number of overall misses
< system.cpu.dcache.overall_misses::total 3286 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 84231000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 84231000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 131983500 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 131983500 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 216214500 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 216214500 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 216214500 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 216214500 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 62253198 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 62253198 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.tags.occ_blocks::cpu.data 1524.395872 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.372167 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.372167 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_task_id_blocks::1024 2040 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 13 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 30 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 107 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::3 411 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::4 1479 # Occupied blocks per task id
> system.cpu.dcache.tags.occ_task_id_percent::1024 0.498047 # Percentage of cache occupancy per task id
> system.cpu.dcache.tags.tag_accesses 165670739 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 165670739 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 62317357 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 62317357 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 20513773 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 20513773 # number of WriteReq hits
> system.cpu.dcache.demand_hits::cpu.data 82831130 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 82831130 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 82831130 # number of overall hits
> system.cpu.dcache.overall_hits::total 82831130 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 1223 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 1223 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 1958 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 1958 # number of WriteReq misses
> system.cpu.dcache.demand_misses::cpu.data 3181 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 3181 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 3181 # number of overall misses
> system.cpu.dcache.overall_misses::total 3181 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 77985000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 77985000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 124974000 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 124974000 # number of WriteReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 202959000 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 202959000 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 202959000 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 202959000 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 62318580 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 62318580 # number of ReadReq accesses(hits+misses)
617,620c617,620
< system.cpu.dcache.demand_accesses::cpu.data 82768929 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 82768929 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 82768929 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 82768929 # number of overall (read+write) accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 82834311 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 82834311 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 82834311 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 82834311 # number of overall (read+write) accesses
623,639c623,639
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000099 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.000099 # miss rate for WriteReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.000040 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.000040 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.000040 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.000040 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 66744.057052 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 66744.057052 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65209.239130 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 65209.239130 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 65798.691418 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 65798.691418 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 65798.691418 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 65798.691418 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 369 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 73 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 8 # number of cycles access was blocked
---
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000095 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.000095 # miss rate for WriteReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.000038 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.000038 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.000038 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.000038 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 63765.331153 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 63765.331153 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 63827.374872 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 63827.374872 # average WriteReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 63803.520905 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 63803.520905 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 63803.520905 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 63803.520905 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 403 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 40 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 9 # number of cycles access was blocked
641,652c641,652
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 46.125000 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 36.500000 # average number of cycles each access was blocked
< system.cpu.dcache.writebacks::writebacks 18 # number of writebacks
< system.cpu.dcache.writebacks::total 18 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 661 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 661 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 7 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 7 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 668 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 668 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 668 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 668 # number of overall MSHR hits
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 44.777778 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 20 # average number of cycles each access was blocked
> system.cpu.dcache.writebacks::writebacks 16 # number of writebacks
> system.cpu.dcache.writebacks::total 16 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 622 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 622 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 8 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 8 # number of WriteReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 630 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 630 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 630 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 630 # number of overall MSHR hits
655,668c655,668
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2017 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 2017 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 2618 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 2618 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 2618 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 2618 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 47710000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 47710000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 129636500 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 129636500 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 177346500 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 177346500 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 177346500 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 177346500 # number of overall MSHR miss cycles
---
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1950 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 1950 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 2551 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 2551 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 2551 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 2551 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 47286500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 47286500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 122663000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 122663000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 169949500 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 169949500 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 169949500 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 169949500 # number of overall MSHR miss cycles
671,690c671,690
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000098 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000098 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 79384.359401 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 79384.359401 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 64271.938523 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 64271.938523 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 67741.214668 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 67741.214668 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67741.214668 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 67741.214668 # average overall mshr miss latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 6515 # number of replacements
< system.cpu.icache.tags.tagsinuse 1663.291735 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 41248897 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 8499 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 4853.382398 # Average number of references to valid blocks.
---
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000095 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000095 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000031 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.000031 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000031 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.000031 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78679.700499 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78679.700499 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 62904.102564 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 62904.102564 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66620.736966 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 66620.736966 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66620.736966 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 66620.736966 # average overall mshr miss latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 6489 # number of replacements
> system.cpu.icache.tags.tagsinuse 1681.757073 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 41270224 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 8478 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 4867.919792 # Average number of references to valid blocks.
692,779c692,779
< system.cpu.icache.tags.occ_blocks::cpu.inst 1663.291735 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.812154 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.812154 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 1984 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::0 97 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::1 151 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 845 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::3 155 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::4 736 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.968750 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 82532972 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 82532972 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 41248897 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 41248897 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 41248897 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 41248897 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 41248897 # number of overall hits
< system.cpu.icache.overall_hits::total 41248897 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 13089 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 13089 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 13089 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 13089 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 13089 # number of overall misses
< system.cpu.icache.overall_misses::total 13089 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 485791000 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 485791000 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 485791000 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 485791000 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 485791000 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 485791000 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 41261986 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 41261986 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 41261986 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 41261986 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 41261986 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 41261986 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000317 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.000317 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.000317 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.000317 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.000317 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.000317 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 37114.447246 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 37114.447246 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 37114.447246 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 37114.447246 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 37114.447246 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 37114.447246 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 2090 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 305 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 30 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 69.666667 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 305 # average number of cycles each access was blocked
< system.cpu.icache.writebacks::writebacks 6515 # number of writebacks
< system.cpu.icache.writebacks::total 6515 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 4088 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 4088 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 4088 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 4088 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 4088 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 4088 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 9001 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 9001 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 9001 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 9001 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 9001 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 9001 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 340708000 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 340708000 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 340708000 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 340708000 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 340708000 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 340708000 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000218 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000218 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000218 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.000218 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000218 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.000218 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 37852.238640 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 37852.238640 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 37852.238640 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 37852.238640 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 37852.238640 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 37852.238640 # average overall mshr miss latency
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 1681.757073 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.821170 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.821170 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_task_id_blocks::1024 1989 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::0 101 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::1 162 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 832 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::3 147 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::4 747 # Occupied blocks per task id
> system.cpu.icache.tags.occ_task_id_percent::1024 0.971191 # Percentage of cache occupancy per task id
> system.cpu.icache.tags.tag_accesses 82575282 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 82575282 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 41270227 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 41270227 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 41270227 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 41270227 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 41270227 # number of overall hits
> system.cpu.icache.overall_hits::total 41270227 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 12961 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 12961 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 12961 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 12961 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 12961 # number of overall misses
> system.cpu.icache.overall_misses::total 12961 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 483569000 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 483569000 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 483569000 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 483569000 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 483569000 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 483569000 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 41283188 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 41283188 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 41283188 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 41283188 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 41283188 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 41283188 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000314 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.000314 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.000314 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.000314 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.000314 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.000314 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 37309.544017 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 37309.544017 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 37309.544017 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 37309.544017 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 37309.544017 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 37309.544017 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 1349 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 25 # number of cycles access was blocked
> system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.avg_blocked_cycles::no_mshrs 53.960000 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
> system.cpu.icache.writebacks::writebacks 6489 # number of writebacks
> system.cpu.icache.writebacks::total 6489 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 4054 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 4054 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 4054 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 4054 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 4054 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 4054 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 8907 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 8907 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 8907 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 8907 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 8907 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 8907 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 345609000 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 345609000 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 345609000 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 345609000 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 345609000 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 345609000 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000216 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000216 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000216 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.000216 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000216 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.000216 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 38801.953520 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 38801.953520 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 38801.953520 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 38801.953520 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 38801.953520 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 38801.953520 # average overall mshr miss latency
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
781,784c781,784
< system.cpu.l2cache.tags.tagsinuse 2796.844278 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 11471 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 4155 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 2.760770 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.tagsinuse 3906.658043 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 11874 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 5667 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 2.095289 # Average number of references to valid blocks.
786,890c786,884
< system.cpu.l2cache.tags.occ_blocks::writebacks 4.971138 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 2402.103394 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 389.769746 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.000152 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.073306 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.011895 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.085353 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 4155 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 151 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 992 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 147 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2824 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.126801 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 146881 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 146881 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.WritebackDirty_hits::writebacks 18 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 18 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 6469 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 6469 # number of WritebackClean hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 5 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 5 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 6 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 6 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 4877 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 4877 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 68 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 68 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 4877 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 74 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 4951 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 4877 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 74 # number of overall hits
< system.cpu.l2cache.overall_hits::total 4951 # number of overall hits
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 500 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 500 # number of UpgradeReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 1507 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 1507 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 3617 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 3617 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 532 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 532 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 3617 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 2039 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 5656 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 3617 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 2039 # number of overall misses
< system.cpu.l2cache.overall_misses::total 5656 # number of overall misses
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 112056000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 112056000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 275028000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 275028000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 45953000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 45953000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 275028000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 158009000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 433037000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 275028000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 158009000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 433037000 # number of overall miss cycles
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 18 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 18 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 6469 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 6469 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 505 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 505 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 1513 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 1513 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 8494 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 8494 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 600 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 600 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 8494 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 2113 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 10607 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 8494 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 2113 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 10607 # number of overall (read+write) accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.990099 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.990099 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.996034 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.996034 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.425830 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.425830 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.886667 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.886667 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.425830 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.964979 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.533233 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.425830 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.964979 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.533233 # miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74357.000664 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74357.000664 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 76037.600221 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 76037.600221 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 86377.819549 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 86377.819549 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76037.600221 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77493.379107 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 76562.411598 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76037.600221 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77493.379107 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 76562.411598 # average overall miss latency
---
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 2417.494362 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 1489.163681 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.073776 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.045446 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.119222 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 5667 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 36 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 171 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1008 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 510 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 3942 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.172943 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 146003 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 146003 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.WritebackDirty_hits::writebacks 16 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 16 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 6443 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 6443 # number of WritebackClean hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 433 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 433 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 7 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 7 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 4846 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 4846 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 71 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 71 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 4846 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 78 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 4924 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 4846 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 78 # number of overall hits
> system.cpu.l2cache.overall_hits::total 4924 # number of overall hits
> system.cpu.l2cache.ReadExReq_misses::cpu.data 1512 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 1512 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 3628 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 3628 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 528 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 528 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 3628 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 2040 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 5668 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 3628 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 2040 # number of overall misses
> system.cpu.l2cache.overall_misses::total 5668 # number of overall misses
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 114827000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 114827000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 280498500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 280498500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 45425000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 45425000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 280498500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 160252000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 440750500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 280498500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 160252000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 440750500 # number of overall miss cycles
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 16 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 16 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 6443 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 6443 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 433 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 433 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 1519 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 1519 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 8474 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 8474 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 599 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 599 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 8474 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 2118 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 10592 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 8474 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 2118 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 10592 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995392 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.995392 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.428133 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.428133 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.881469 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.881469 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.428133 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.963173 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.535121 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.428133 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.963173 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.535121 # miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 75943.783069 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 75943.783069 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 77314.911797 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 77314.911797 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 86032.196970 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 86032.196970 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77314.911797 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78554.901961 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 77761.203246 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77314.911797 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78554.901961 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 77761.203246 # average overall miss latency
897,955c891,941
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 500 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 500 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1507 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 1507 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 3617 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 3617 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 532 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 532 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 3617 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 2039 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 5656 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 3617 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 2039 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 5656 # number of overall MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 9503500 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 9503500 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 96986000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 96986000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 238858000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 238858000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 40633000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 40633000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 238858000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 137619000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 376477000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 238858000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 137619000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 376477000 # number of overall MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.990099 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.990099 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.996034 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.996034 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.425830 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.425830 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.886667 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.886667 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.425830 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.964979 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.533233 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.425830 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964979 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.533233 # mshr miss rate for overall accesses
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 19007 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 19007 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64357.000664 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64357.000664 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66037.600221 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66037.600221 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 76377.819549 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 76377.819549 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66037.600221 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67493.379107 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 66562.411598 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66037.600221 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67493.379107 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 66562.411598 # average overall mshr miss latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 18206 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 7138 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 549 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
---
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1512 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 1512 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 3628 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 3628 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 528 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 528 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 3628 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 2040 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 5668 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 3628 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 2040 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 5668 # number of overall MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 99707000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 99707000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 244218500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 244218500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 40155000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 40155000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 244218500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 139862000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 384080500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 244218500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 139862000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 384080500 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995392 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995392 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.428133 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.428133 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.881469 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.881469 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.428133 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.963173 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.535121 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.428133 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.963173 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.535121 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 65943.783069 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 65943.783069 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 67314.911797 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 67314.911797 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 76051.136364 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 76051.136364 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67314.911797 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68559.803922 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 67762.967537 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67314.911797 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68559.803922 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 67762.967537 # average overall mshr miss latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 18024 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 7043 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 478 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
959,980c945,966
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadResp 9600 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackDirty 18 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 6515 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 54 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 505 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeResp 505 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 1513 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 1513 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 9001 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 600 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 24009 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 5308 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 29317 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 960512 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 136384 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 1096896 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 507 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 32448 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 11619 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.094328 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.292297 # Request fanout histogram
---
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadResp 9504 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackDirty 16 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 6489 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 61 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 433 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeResp 433 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 1519 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 1519 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 8907 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 599 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 23869 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 5178 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 29047 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 957568 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 136512 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 1094080 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 433 # Total snoops (count)
> system.cpu.toL2Bus.snoopTraffic 27712 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 11458 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.082912 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.275760 # Request fanout histogram
982,983c968,969
< system.cpu.toL2Bus.snoop_fanout::0 10523 90.57% 90.57% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 1096 9.43% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 10508 91.71% 91.71% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 950 8.29% 100.00% # Request fanout histogram
988,989c974,975
< system.cpu.toL2Bus.snoop_fanout::total 11619 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 15636499 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 11458 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 15517998 # Layer occupancy (ticks)
991c977
< system.cpu.toL2Bus.respLayer0.occupancy 13500000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 13359000 # Layer occupancy (ticks)
993c979
< system.cpu.toL2Bus.respLayer1.occupancy 3422499 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 3392501 # Layer occupancy (ticks)
995,1006c981,997
< system.membus.pwrStateResidencyTicks::UNDEFINED 103324153500 # Cumulative time (in ticks) in various power states
< system.membus.trans_dist::ReadResp 4149 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 500 # Transaction distribution
< system.membus.trans_dist::ReadExReq 1507 # Transaction distribution
< system.membus.trans_dist::ReadExResp 1507 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 4149 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11812 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11812 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 11812 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 361984 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 361984 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 361984 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.snoop_filter.tot_requests 5668 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 0 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
> system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.membus.pwrStateResidencyTicks::UNDEFINED 103278421500 # Cumulative time (in ticks) in various power states
> system.membus.trans_dist::ReadResp 4155 # Transaction distribution
> system.membus.trans_dist::ReadExReq 1512 # Transaction distribution
> system.membus.trans_dist::ReadExResp 1512 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 4156 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11335 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11335 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 11335 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 362688 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 362688 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 362688 # Cumulative packet size per connected master and slave (bytes)
1009c1000
< system.membus.snoop_fanout::samples 6156 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 5668 # Request fanout histogram
1013c1004
< system.membus.snoop_fanout::0 6156 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 5668 100.00% 100.00% # Request fanout histogram
1018,1019c1009,1010
< system.membus.snoop_fanout::total 6156 # Request fanout histogram
< system.membus.reqLayer0.occupancy 7649501 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 5668 # Request fanout histogram
> system.membus.reqLayer0.occupancy 7074000 # Layer occupancy (ticks)
1021c1012
< system.membus.respLayer1.occupancy 30011250 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 30060000 # Layer occupancy (ticks)