3,5c3,5
< sim_seconds 0.144377 # Number of seconds simulated
< sim_ticks 144377116000 # Number of ticks simulated
< final_tick 144377116000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.144620 # Number of seconds simulated
> sim_ticks 144620050000 # Number of ticks simulated
> final_tick 144620050000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 66784 # Simulator instruction rate (inst/s)
< host_op_rate 111936 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 73006862 # Simulator tick rate (ticks/s)
< host_mem_usage 319660 # Number of bytes of host memory used
< host_seconds 1977.58 # Real time elapsed on the host
---
> host_inst_rate 65513 # Simulator instruction rate (inst/s)
> host_op_rate 109805 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 71737347 # Simulator tick rate (ticks/s)
> host_mem_usage 319696 # Number of bytes of host memory used
> host_seconds 2015.97 # Real time elapsed on the host
16,32c16,32
< system.physmem.bytes_read::cpu.inst 217984 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 125056 # Number of bytes read from this memory
< system.physmem.bytes_read::total 343040 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 217984 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 217984 # Number of instructions bytes read from this memory
< system.physmem.num_reads::cpu.inst 3406 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 1954 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 5360 # Number of read requests responded to by this memory
< system.physmem.bw_read::cpu.inst 1509824 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 866176 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 2376000 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 1509824 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 1509824 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 1509824 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 866176 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 2376000 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 5361 # Number of read requests accepted
---
> system.physmem.bytes_read::cpu.inst 217216 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 125440 # Number of bytes read from this memory
> system.physmem.bytes_read::total 342656 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 217216 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 217216 # Number of instructions bytes read from this memory
> system.physmem.num_reads::cpu.inst 3394 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 1960 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 5354 # Number of read requests responded to by this memory
> system.physmem.bw_read::cpu.inst 1501977 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 867376 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 2369353 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 1501977 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 1501977 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 1501977 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 867376 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 2369353 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 5356 # Number of read requests accepted
34c34
< system.physmem.readBursts 5361 # Number of DRAM read bursts, including those serviced by the write queue
---
> system.physmem.readBursts 5356 # Number of DRAM read bursts, including those serviced by the write queue
36c36
< system.physmem.bytesReadDRAM 343104 # Total number of bytes read from DRAM
---
> system.physmem.bytesReadDRAM 342784 # Total number of bytes read from DRAM
39c39
< system.physmem.bytesReadSys 343104 # Total read bytes from the system interface side
---
> system.physmem.bytesReadSys 342784 # Total read bytes from the system interface side
43,45c43,45
< system.physmem.neitherReadNorWriteReqs 150 # Number of requests that are neither read nor write
< system.physmem.perBankRdBursts::0 281 # Per bank write bursts
< system.physmem.perBankRdBursts::1 346 # Per bank write bursts
---
> system.physmem.neitherReadNorWriteReqs 131 # Number of requests that are neither read nor write
> system.physmem.perBankRdBursts::0 288 # Per bank write bursts
> system.physmem.perBankRdBursts::1 358 # Per bank write bursts
47,48c47,48
< system.physmem.perBankRdBursts::3 351 # Per bank write bursts
< system.physmem.perBankRdBursts::4 335 # Per bank write bursts
---
> system.physmem.perBankRdBursts::3 356 # Per bank write bursts
> system.physmem.perBankRdBursts::4 330 # Per bank write bursts
50,55c50,55
< system.physmem.perBankRdBursts::6 398 # Per bank write bursts
< system.physmem.perBankRdBursts::7 381 # Per bank write bursts
< system.physmem.perBankRdBursts::8 343 # Per bank write bursts
< system.physmem.perBankRdBursts::9 292 # Per bank write bursts
< system.physmem.perBankRdBursts::10 228 # Per bank write bursts
< system.physmem.perBankRdBursts::11 284 # Per bank write bursts
---
> system.physmem.perBankRdBursts::6 400 # Per bank write bursts
> system.physmem.perBankRdBursts::7 378 # Per bank write bursts
> system.physmem.perBankRdBursts::8 340 # Per bank write bursts
> system.physmem.perBankRdBursts::9 277 # Per bank write bursts
> system.physmem.perBankRdBursts::10 231 # Per bank write bursts
> system.physmem.perBankRdBursts::11 276 # Per bank write bursts
57,59c57,59
< system.physmem.perBankRdBursts::13 469 # Per bank write bursts
< system.physmem.perBankRdBursts::14 386 # Per bank write bursts
< system.physmem.perBankRdBursts::15 282 # Per bank write bursts
---
> system.physmem.perBankRdBursts::13 466 # Per bank write bursts
> system.physmem.perBankRdBursts::14 385 # Per bank write bursts
> system.physmem.perBankRdBursts::15 286 # Per bank write bursts
78c78
< system.physmem.totGap 144377080000 # Total gap between requests
---
> system.physmem.totGap 144620007000 # Total gap between requests
85c85
< system.physmem.readPktSize::6 5361 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 5356 # Read request sizes (log2)
93,95c93,95
< system.physmem.rdQLenPdf::0 4312 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 880 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 145 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::0 4298 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 873 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 161 # What read queue length does an incoming req see
189,208c189,206
< system.physmem.bytesPerActivate::samples 327 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 508.672783 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 294.998238 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 425.682375 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 88 26.91% 26.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 53 16.21% 43.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 28 8.56% 51.68% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 16 4.89% 56.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 9 2.75% 59.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 6 1.83% 61.16% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 3 0.92% 62.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 3 0.92% 63.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 121 37.00% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 327 # Bytes accessed per row activation
< system.physmem.totQLat 28551000 # Total ticks spent queuing
< system.physmem.totMemAccLat 139987250 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 26805000 # Total ticks spent in databus transfers
< system.physmem.totBankLat 84631250 # Total ticks spent accessing banks
< system.physmem.avgQLat 5325.69 # Average queueing delay per DRAM burst
< system.physmem.avgBankLat 15786.47 # Average bank access latency per DRAM burst
---
> system.physmem.bytesPerActivate::samples 1043 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 326.933845 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 193.223116 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 334.208962 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 368 35.28% 35.28% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 248 23.78% 59.06% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 102 9.78% 68.84% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 58 5.56% 74.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 42 4.03% 78.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 59 5.66% 84.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 17 1.63% 85.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 23 2.21% 87.92% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 126 12.08% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 1043 # Bytes accessed per row activation
> system.physmem.totQLat 35519000 # Total ticks spent queuing
> system.physmem.totMemAccLat 135944000 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 26780000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 6631.63 # Average queueing delay per DRAM burst
210,211c208,209
< system.physmem.avgMemAccLat 26112.15 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 2.38 # Average DRAM read bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 25381.63 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 2.37 # Average DRAM read bandwidth in MiByte/s
213c211
< system.physmem.avgRdBWSys 2.38 # Average system read bandwidth in MiByte/s
---
> system.physmem.avgRdBWSys 2.37 # Average system read bandwidth in MiByte/s
219c217
< system.physmem.avgRdQLen 1.13 # Average read queue length when enqueuing
---
> system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
221c219
< system.physmem.readRowHits 4274 # Number of row buffer hits during reads
---
> system.physmem.readRowHits 4304 # Number of row buffer hits during reads
223c221
< system.physmem.readRowHitRate 79.72 # Row buffer hit rate for reads
---
> system.physmem.readRowHitRate 80.36 # Row buffer hit rate for reads
225,232c223,234
< system.physmem.avgGap 26930997.95 # Average gap between requests
< system.physmem.pageHitRate 79.72 # Row buffer hit rate, read and write combined
< system.physmem.prechargeAllPercent 0.40 # Percentage of time for which DRAM has all the banks in precharge state
< system.membus.throughput 2375113 # Throughput (bytes/s)
< system.membus.trans_dist::ReadReq 3828 # Transaction distribution
< system.membus.trans_dist::ReadResp 3825 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 150 # Transaction distribution
< system.membus.trans_dist::UpgradeResp 150 # Transaction distribution
---
> system.physmem.avgGap 27001494.96 # Average gap between requests
> system.physmem.pageHitRate 80.36 # Row buffer hit rate, read and write combined
> system.physmem.memoryStateTime::IDLE 138334279250 # Time in different power states
> system.physmem.memoryStateTime::REF 4828980000 # Time in different power states
> system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
> system.physmem.memoryStateTime::ACT 1451861250 # Time in different power states
> system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
> system.membus.throughput 2368911 # Throughput (bytes/s)
> system.membus.trans_dist::ReadReq 3823 # Transaction distribution
> system.membus.trans_dist::ReadResp 3820 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 131 # Transaction distribution
> system.membus.trans_dist::UpgradeResp 131 # Transaction distribution
235,241c237,243
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11019 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11019 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 11019 # Packet count per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 342912 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 342912 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size::total 342912 # Cumulative packet size per connected master and slave (bytes)
< system.membus.data_through_bus 342912 # Total data (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 10971 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 10971 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 10971 # Packet count per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 342592 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 342592 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size::total 342592 # Cumulative packet size per connected master and slave (bytes)
> system.membus.data_through_bus 342592 # Total data (bytes)
243c245
< system.membus.reqLayer0.occupancy 6993500 # Layer occupancy (ticks)
---
> system.membus.reqLayer0.occupancy 6960500 # Layer occupancy (ticks)
245c247
< system.membus.respLayer1.occupancy 50706850 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 50659869 # Layer occupancy (ticks)
248,252c250,254
< system.cpu.branchPred.lookups 18662333 # Number of BP lookups
< system.cpu.branchPred.condPredicted 18662333 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 1490477 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 11407057 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 10802916 # Number of BTB hits
---
> system.cpu.branchPred.lookups 18663045 # Number of BP lookups
> system.cpu.branchPred.condPredicted 18663045 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 1489785 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 11444584 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 10797822 # Number of BTB hits
254,256c256,258
< system.cpu.branchPred.BTBHitPct 94.703796 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 1319575 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 23217 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 94.348750 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 1319901 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 22895 # Number of incorrect RAS predictions.
259c261
< system.cpu.numCycles 289035036 # number of cpu cycles simulated
---
> system.cpu.numCycles 289523031 # number of cpu cycles simulated
262,276c264,278
< system.cpu.fetch.icacheStallCycles 23466628 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 206674196 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 18662333 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 12122491 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 54224578 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 15529649 # Number of cycles fetch has spent squashing
< system.cpu.fetch.BlockedCycles 177872737 # Number of cycles fetch has spent blocked
< system.cpu.fetch.MiscStallCycles 1739 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 9780 # Number of stall cycles due to pending traps
< system.cpu.fetch.IcacheWaitRetryStallCycles 23 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 22363082 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 227556 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 269352720 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 1.269654 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 2.757498 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 23473938 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 206858197 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 18663045 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 12117723 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 54247835 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 15552938 # Number of cycles fetch has spent squashing
> system.cpu.fetch.BlockedCycles 178336695 # Number of cycles fetch has spent blocked
> system.cpu.fetch.MiscStallCycles 1340 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 7706 # Number of stall cycles due to pending traps
> system.cpu.fetch.IcacheWaitRetryStallCycles 24 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 22368694 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 223698 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 269869756 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 1.267902 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 2.756065 # Number of instructions fetched each cycle (Total)
278,286c280,288
< system.cpu.fetch.rateDist::0 216567147 80.40% 80.40% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 2849140 1.06% 81.46% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 2312743 0.86% 82.32% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 2640443 0.98% 83.30% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 3223496 1.20% 84.50% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 3388678 1.26% 85.75% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 3828931 1.42% 87.18% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 2559342 0.95% 88.13% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 31982800 11.87% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 217061517 80.43% 80.43% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 2847740 1.06% 81.49% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 2315002 0.86% 82.35% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 2640494 0.98% 83.32% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 3217056 1.19% 84.52% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 3387561 1.26% 85.77% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 3839682 1.42% 87.19% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 2560696 0.95% 88.14% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 32000008 11.86% 100.00% # Number of instructions fetched each cycle (Total)
290,312c292,314
< system.cpu.fetch.rateDist::total 269352720 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.064568 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.715049 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 36872291 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 166882879 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 41583049 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 10237266 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 13777235 # Number of cycles decode is squashing
< system.cpu.decode.DecodedInsts 336030589 # Number of instructions handled by decode
< system.cpu.rename.SquashCycles 13777235 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 44927552 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 116592006 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 33482 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 42725844 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 51296601 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 329644603 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 10793 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 25973281 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LSQFullEvents 22738118 # Number of times rename has blocked due to LSQ full
< system.cpu.rename.RenamedOperands 382392326 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 917644681 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 605892364 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 4122807 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 269869756 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.064461 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.714479 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 36939117 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 167279649 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 41594778 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 10253994 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 13802218 # Number of cycles decode is squashing
> system.cpu.decode.DecodedInsts 336245393 # Number of instructions handled by decode
> system.cpu.rename.SquashCycles 13802218 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 45020160 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 116775107 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 31642 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 42714880 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 51525749 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 329872428 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 11092 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 26167242 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LSQFullEvents 22759273 # Number of times rename has blocked due to LSQ full
> system.cpu.rename.RenamedOperands 382595093 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 918331708 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 606342575 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 4133173 # Number of floating rename lookups
314,331c316,333
< system.cpu.rename.UndoneMaps 122962876 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 2119 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 2126 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 104910685 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 84442386 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 30099715 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 58118082 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 18905602 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 322699954 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 4280 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 260615725 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 114961 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 100953398 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 209924725 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 3035 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 269352720 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.967563 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.344835 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 123165643 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 2073 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 2073 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 105277588 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 84554246 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 30134710 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 58533931 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 19035455 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 322937953 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 4364 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 260608849 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 112553 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 101196304 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 210593531 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 3119 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 269869756 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.965684 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.342187 # Number of insts issued each cycle
333,341c335,343
< system.cpu.iq.issued_per_cycle::0 143250903 53.18% 53.18% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 55370436 20.56% 73.74% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 34176648 12.69% 86.43% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 19094867 7.09% 93.52% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 10869897 4.04% 97.55% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 4155062 1.54% 99.10% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 1825131 0.68% 99.77% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 476500 0.18% 99.95% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 133276 0.05% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 143519297 53.18% 53.18% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 55647203 20.62% 73.80% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 34229884 12.68% 86.48% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 19073202 7.07% 93.55% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 10874136 4.03% 97.58% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 4113724 1.52% 99.11% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 1802263 0.67% 99.77% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 476846 0.18% 99.95% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 133201 0.05% 100.00% # Number of insts issued each cycle
345c347
< system.cpu.iq.issued_per_cycle::total 269352720 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 269869756 # Number of insts issued each cycle
347,377c349,379
< system.cpu.iq.fu_full::IntAlu 130941 4.84% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.84% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 2275620 84.10% 88.94% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 299199 11.06% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 125646 4.63% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.63% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 2288183 84.39% 89.02% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 297636 10.98% 100.00% # attempts to use FU when none available
380,411c382,413
< system.cpu.iq.FU_type_0::No_OpClass 1210799 0.46% 0.46% # Type of FU issued
< system.cpu.iq.FU_type_0::IntAlu 162097443 62.20% 62.66% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 790400 0.30% 62.97% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 7035783 2.70% 65.67% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 1447528 0.56% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.22% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 65478586 25.12% 91.35% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 22555186 8.65% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::No_OpClass 1210826 0.46% 0.46% # Type of FU issued
> system.cpu.iq.FU_type_0::IntAlu 162119129 62.21% 62.67% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 788294 0.30% 62.97% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 7035677 2.70% 65.67% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 1444684 0.55% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.23% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 65441941 25.11% 91.34% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 22568298 8.66% 100.00% # Type of FU issued
414,426c416,428
< system.cpu.iq.FU_type_0::total 260615725 # Type of FU issued
< system.cpu.iq.rate 0.901675 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 2705760 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.010382 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 788512519 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 420334227 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 255242293 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 4892372 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 3608187 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 2352192 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 259648600 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 2462086 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 18920241 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 260608849 # Type of FU issued
> system.cpu.iq.rate 0.900132 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 2711465 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.010404 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 789025856 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 420800342 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 255248449 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 4885616 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 3622403 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 2349194 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 259650836 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 2458652 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 18874838 # Number of loads that had data forwarded from stores
428,431c430,433
< system.cpu.iew.lsq.thread0.squashedLoads 27792799 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 26588 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 290410 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 9583998 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 27904659 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 26471 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 289699 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 9618993 # Number of stores squashed
434c436
< system.cpu.iew.lsq.thread0.rescheduledLoads 49921 # Number of loads that were rescheduled
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 50123 # Number of loads that were rescheduled
437,453c439,455
< system.cpu.iew.iewSquashCycles 13777235 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 85064772 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 5446513 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 322704234 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 135340 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 84442386 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 30099715 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 2049 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 2678194 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 12950 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 290410 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 639185 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 902051 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 1541236 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 258833919 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 64703526 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 1781806 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 13802218 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 85051562 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 5443180 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 322942317 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 133815 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 84554246 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 30134710 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 2043 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 2682047 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 14716 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 289699 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 640019 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 900364 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 1540383 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 258834349 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 64663337 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 1774500 # Number of squashed instructions skipped in execute
456,463c458,465
< system.cpu.iew.exec_refs 87053484 # number of memory reference insts executed
< system.cpu.iew.exec_branches 14272898 # Number of branches executed
< system.cpu.iew.exec_stores 22349958 # Number of stores executed
< system.cpu.iew.exec_rate 0.895511 # Inst execution rate
< system.cpu.iew.wb_sent 258192676 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 257594485 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 206043233 # num instructions producing a value
< system.cpu.iew.wb_consumers 369200904 # num instructions consuming a value
---
> system.cpu.iew.exec_refs 87028906 # number of memory reference insts executed
> system.cpu.iew.exec_branches 14271418 # Number of branches executed
> system.cpu.iew.exec_stores 22365569 # Number of stores executed
> system.cpu.iew.exec_rate 0.894003 # Inst execution rate
> system.cpu.iew.wb_sent 258197839 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 257597643 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 206027195 # num instructions producing a value
> system.cpu.iew.wb_consumers 369217293 # num instructions consuming a value
465,466c467,468
< system.cpu.iew.wb_rate 0.891222 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.558079 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 0.889731 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.558011 # average fanout of values written-back
468c470
< system.cpu.commit.commitSquashedInsts 101415579 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 101647922 # The number of squashed insts skipped by commit
470,473c472,475
< system.cpu.commit.branchMispredicts 1491917 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 255575485 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.866137 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.656618 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 1490935 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 256067538 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.864473 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.651889 # Number of insts commited each cycle
475,483c477,485
< system.cpu.commit.committed_per_cycle::0 156360594 61.18% 61.18% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 57109316 22.35% 83.53% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 13985683 5.47% 89.00% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 12037857 4.71% 93.71% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 4182593 1.64% 95.34% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 2963821 1.16% 96.50% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 909345 0.36% 96.86% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 1046624 0.41% 97.27% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 6979652 2.73% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 156617936 61.16% 61.16% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 57255270 22.36% 83.52% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 14082261 5.50% 89.02% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 12088609 4.72% 93.74% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 4189643 1.64% 95.38% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 2964480 1.16% 96.54% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 903129 0.35% 96.89% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 1051661 0.41% 97.30% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 6914549 2.70% 100.00% # Number of insts commited each cycle
487c489
< system.cpu.commit.committed_per_cycle::total 255575485 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 256067538 # Number of insts commited each cycle
498c500,535
< system.cpu.commit.bw_lim_events 6979652 # number cycles where commit BW limit reached
---
> system.cpu.commit.op_class_0::No_OpClass 1176721 0.53% 0.53% # Class of committed instruction
> system.cpu.commit.op_class_0::IntAlu 133863962 60.47% 61.00% # Class of committed instruction
> system.cpu.commit.op_class_0::IntMult 772953 0.35% 61.35% # Class of committed instruction
> system.cpu.commit.op_class_0::IntDiv 7031501 3.18% 64.53% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatAdd 1352943 0.61% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatCmp 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatCvt 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatMult 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatDiv 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdAdd 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdAlu 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdCmp 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdCvt 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdMisc 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdMult 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdShift 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.14% # Class of committed instruction
> system.cpu.commit.op_class_0::MemRead 56649587 25.59% 90.73% # Class of committed instruction
> system.cpu.commit.op_class_0::MemWrite 20515717 9.27% 100.00% # Class of committed instruction
> system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
> system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
> system.cpu.commit.op_class_0::total 221363384 # Class of committed instruction
> system.cpu.commit.bw_lim_events 6914549 # number cycles where commit BW limit reached
500,503c537,540
< system.cpu.rob.rob_reads 571374796 # The number of ROB reads
< system.cpu.rob.rob_writes 659361249 # The number of ROB writes
< system.cpu.timesIdled 5927783 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 19682316 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.rob.rob_reads 572164295 # The number of ROB reads
> system.cpu.rob.rob_writes 659850863 # The number of ROB writes
> system.cpu.timesIdled 5930649 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 19653275 # Total number of cycles that the CPU has spent unscheduled due to idling
507,517c544,554
< system.cpu.cpi 2.188479 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 2.188479 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.456938 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.456938 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 451403378 # number of integer regfile reads
< system.cpu.int_regfile_writes 234040975 # number of integer regfile writes
< system.cpu.fp_regfile_reads 3219859 # number of floating regfile reads
< system.cpu.fp_regfile_writes 2011879 # number of floating regfile writes
< system.cpu.cc_regfile_reads 102824885 # number of cc regfile reads
< system.cpu.cc_regfile_writes 59817361 # number of cc regfile writes
< system.cpu.misc_regfile_reads 133392985 # number of misc regfile reads
---
> system.cpu.cpi 2.192174 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 2.192174 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.456168 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.456168 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 451375343 # number of integer regfile reads
> system.cpu.int_regfile_writes 234032598 # number of integer regfile writes
> system.cpu.fp_regfile_reads 3213912 # number of floating regfile reads
> system.cpu.fp_regfile_writes 2009037 # number of floating regfile writes
> system.cpu.cc_regfile_reads 102846049 # number of cc regfile reads
> system.cpu.cc_regfile_writes 59805449 # number of cc regfile writes
> system.cpu.misc_regfile_reads 133386978 # number of misc regfile reads
519,535c556,572
< system.cpu.toL2Bus.throughput 3846371 # Throughput (bytes/s)
< system.cpu.toL2Bus.trans_dist::ReadReq 7125 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 7121 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 15 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 150 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeResp 150 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 1541 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 1541 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 13184 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4308 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 17492 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 417024 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 128640 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size::total 545664 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.data_through_bus 545664 # Total data (bytes)
< system.cpu.toL2Bus.snoop_data_through_bus 9664 # Total snoop data (bytes)
< system.cpu.toL2Bus.reqLayer0.occupancy 4430500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.throughput 3852301 # Throughput (bytes/s)
> system.cpu.toL2Bus.trans_dist::ReadReq 7156 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 7153 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 13 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 132 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeResp 132 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 1539 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 1539 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 13245 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4286 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 17531 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 419584 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 129024 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size::total 548608 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.data_through_bus 548608 # Total data (bytes)
> system.cpu.toL2Bus.snoop_data_through_bus 8512 # Total snoop data (bytes)
> system.cpu.toL2Bus.reqLayer0.occupancy 4433000 # Layer occupancy (ticks)
537c574
< system.cpu.toL2Bus.respLayer0.occupancy 10573999 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 10626750 # Layer occupancy (ticks)
539c576
< system.cpu.toL2Bus.respLayer1.occupancy 3437150 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 3450631 # Layer occupancy (ticks)
541,545c578,582
< system.cpu.icache.tags.replacements 4547 # number of replacements
< system.cpu.icache.tags.tagsinuse 1629.451963 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 22354297 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 6517 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 3430.151450 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.replacements 4592 # number of replacements
> system.cpu.icache.tags.tagsinuse 1628.049417 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 22359876 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 6557 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 3410.077169 # Average number of references to valid blocks.
547,595c584,632
< system.cpu.icache.tags.occ_blocks::cpu.inst 1629.451963 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.795631 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.795631 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 1970 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::0 94 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::1 187 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 757 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::3 125 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::4 807 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.961914 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 44732829 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 44732829 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 22354297 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 22354297 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 22354297 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 22354297 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 22354297 # number of overall hits
< system.cpu.icache.overall_hits::total 22354297 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 8784 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 8784 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 8784 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 8784 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 8784 # number of overall misses
< system.cpu.icache.overall_misses::total 8784 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 365846249 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 365846249 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 365846249 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 365846249 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 365846249 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 365846249 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 22363081 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 22363081 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 22363081 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 22363081 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 22363081 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 22363081 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000393 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.000393 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.000393 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.000393 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.000393 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.000393 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 41649.163138 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 41649.163138 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 41649.163138 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 41649.163138 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 41649.163138 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 41649.163138 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 800 # number of cycles access was blocked
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 1628.049417 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.794946 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.794946 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_task_id_blocks::1024 1965 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::0 93 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::1 165 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 773 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::3 124 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::4 810 # Occupied blocks per task id
> system.cpu.icache.tags.occ_task_id_percent::1024 0.959473 # Percentage of cache occupancy per task id
> system.cpu.icache.tags.tag_accesses 44744077 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 44744077 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 22359876 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 22359876 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 22359876 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 22359876 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 22359876 # number of overall hits
> system.cpu.icache.overall_hits::total 22359876 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 8818 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 8818 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 8818 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 8818 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 8818 # number of overall misses
> system.cpu.icache.overall_misses::total 8818 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 365022750 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 365022750 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 365022750 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 365022750 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 365022750 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 365022750 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 22368694 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 22368694 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 22368694 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 22368694 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 22368694 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 22368694 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000394 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.000394 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.000394 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.000394 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.000394 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.000394 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 41395.185983 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 41395.185983 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 41395.185983 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 41395.185983 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 41395.185983 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 41395.185983 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 701 # number of cycles access was blocked
597c634
< system.cpu.icache.blocked::no_mshrs 14 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 15 # number of cycles access was blocked
599c636
< system.cpu.icache.avg_blocked_cycles::no_mshrs 57.142857 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 46.733333 # average number of cycles each access was blocked
603,632c640,669
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2116 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 2116 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 2116 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 2116 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 2116 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 2116 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6668 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 6668 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 6668 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 6668 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 6668 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 6668 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 272166001 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 272166001 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 272166001 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 272166001 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 272166001 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 272166001 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000298 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000298 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000298 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.000298 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000298 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.000298 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 40816.736803 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 40816.736803 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 40816.736803 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 40816.736803 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 40816.736803 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 40816.736803 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2129 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 2129 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 2129 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 2129 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 2129 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 2129 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6689 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 6689 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 6689 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 6689 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 6689 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 6689 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 269490250 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 269490250 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 269490250 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 269490250 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 269490250 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 269490250 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000299 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000299 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000299 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.000299 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000299 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.000299 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 40288.570788 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 40288.570788 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 40288.570788 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 40288.570788 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 40288.570788 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 40288.570788 # average overall mshr miss latency
635,638c672,675
< system.cpu.l2cache.tags.tagsinuse 2545.733703 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 3149 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 3831 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 0.821979 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.tagsinuse 2549.629926 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 3205 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 3824 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 0.838128 # Average number of references to valid blocks.
640,651c677,688
< system.cpu.l2cache.tags.occ_blocks::writebacks 1.666971 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 2237.371026 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 306.695706 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.000051 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.068279 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.009360 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.077690 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 3831 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 190 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 881 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 143 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 1.731773 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 2236.346523 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 311.551630 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.000053 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.068248 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.009508 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.077809 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 3824 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 169 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 895 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 142 # Occupied blocks per task id
653,663c690,702
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.116913 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 74812 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 74812 # Number of data accesses
< system.cpu.l2cache.ReadReq_hits::cpu.inst 3110 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 36 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 3146 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 15 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 15 # number of Writeback hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 8 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 8 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 3110 # number of demand (read+write) hits
---
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.116699 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 75020 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 75020 # Number of data accesses
> system.cpu.l2cache.ReadReq_hits::cpu.inst 3162 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 38 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 3200 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 13 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 13 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 6 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 6 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 3162 # number of demand (read+write) hits
665,666c704,705
< system.cpu.l2cache.demand_hits::total 3154 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 3110 # number of overall hits
---
> system.cpu.l2cache.demand_hits::total 3206 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 3162 # number of overall hits
668,673c707,712
< system.cpu.l2cache.overall_hits::total 3154 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.inst 3407 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.data 421 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 3828 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 150 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 150 # number of UpgradeReq misses
---
> system.cpu.l2cache.overall_hits::total 3206 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.inst 3394 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.data 429 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 3823 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 131 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 131 # number of UpgradeReq misses
676,731c715,770
< system.cpu.l2cache.demand_misses::cpu.inst 3407 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 1954 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 5361 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 3407 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 1954 # number of overall misses
< system.cpu.l2cache.overall_misses::total 5361 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 234241000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32796500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 267037500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 104661000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 104661000 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 234241000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 137457500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 371698500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 234241000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 137457500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 371698500 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 6517 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 457 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 6974 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 15 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 15 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 150 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 150 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 1541 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 1541 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 6517 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 1998 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 8515 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 6517 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 1998 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 8515 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.522787 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.921225 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.548896 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.994809 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.994809 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.522787 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.977978 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.629595 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.522787 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.977978 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.629595 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68752.861755 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77901.425178 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 69759.012539 # average ReadReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 68272.015656 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 68272.015656 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68752.861755 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70346.724667 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 69333.799664 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68752.861755 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70346.724667 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 69333.799664 # average overall miss latency
---
> system.cpu.l2cache.demand_misses::cpu.inst 3394 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 1962 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 5356 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 3394 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 1962 # number of overall misses
> system.cpu.l2cache.overall_misses::total 5356 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 231042500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32071000 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 263113500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 103820500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 103820500 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 231042500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 135891500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 366934000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 231042500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 135891500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 366934000 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 6556 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 467 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 7023 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 13 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 13 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 132 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 132 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 1539 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 1539 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 6556 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 2006 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 8562 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 6556 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 2006 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 8562 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.517694 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.918630 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.544354 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.992424 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.992424 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.996101 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.996101 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.517694 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.978066 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.625555 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.517694 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.978066 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.625555 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68073.806718 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 74757.575758 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 68823.829453 # average ReadReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 67723.744292 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 67723.744292 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68073.806718 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69261.722732 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 68508.961912 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68073.806718 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69261.722732 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 68508.961912 # average overall miss latency
740,744c779,783
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3407 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 421 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 3828 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 150 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 150 # number of UpgradeReq MSHR misses
---
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3394 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 429 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 3823 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 131 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 131 # number of UpgradeReq MSHR misses
747,781c786,820
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 3407 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 1954 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 5361 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 3407 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 1954 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 5361 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 191583500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27592500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 219176000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1500150 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1500150 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 85063500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 85063500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 191583500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 112656000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 304239500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 191583500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 112656000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 304239500 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.522787 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.921225 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.548896 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.994809 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.994809 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.522787 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.977978 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.629595 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.522787 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.977978 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.629595 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56232.315820 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 65540.380048 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57256.008359 # average ReadReq mshr miss latency
---
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 3394 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 1962 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 5356 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 3394 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 1962 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 5356 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 188477000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 26778500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 215255500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1310131 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1310131 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 84218500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 84218500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 188477000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 110997000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 299474000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 188477000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 110997000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 299474000 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.517694 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.918630 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.544354 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.992424 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.992424 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.996101 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.996101 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.517694 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.978066 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.625555 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.517694 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.978066 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.625555 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55532.410136 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62420.745921 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56305.388438 # average ReadReq mshr miss latency
784,791c823,830
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 55488.258317 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 55488.258317 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56232.315820 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57654.042989 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56750.512964 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56232.315820 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57654.042989 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56750.512964 # average overall mshr miss latency
---
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54937.051533 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54937.051533 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55532.410136 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56573.394495 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55913.741598 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55532.410136 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56573.394495 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55913.741598 # average overall mshr miss latency
793,797c832,836
< system.cpu.dcache.tags.replacements 57 # number of replacements
< system.cpu.dcache.tags.tagsinuse 1432.023881 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 66143701 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 1995 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 33154.737343 # Average number of references to valid blocks.
---
> system.cpu.dcache.tags.replacements 59 # number of replacements
> system.cpu.dcache.tags.tagsinuse 1435.036669 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 66148000 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 2003 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 33024.463305 # Average number of references to valid blocks.
799,836c838,875
< system.cpu.dcache.tags.occ_blocks::cpu.data 1432.023881 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.349615 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.349615 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_task_id_blocks::1024 1938 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 17 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 34 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 67 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::3 427 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::4 1393 # Occupied blocks per task id
< system.cpu.dcache.tags.occ_task_id_percent::1024 0.473145 # Percentage of cache occupancy per task id
< system.cpu.dcache.tags.tag_accesses 132294203 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 132294203 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 45629460 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 45629460 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 20514040 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 20514040 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 66143500 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 66143500 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 66143500 # number of overall hits
< system.cpu.dcache.overall_hits::total 66143500 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 913 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 913 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 1691 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 1691 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 2604 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 2604 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 2604 # number of overall misses
< system.cpu.dcache.overall_misses::total 2604 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 59632801 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 59632801 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 113805150 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 113805150 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 173437951 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 173437951 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 173437951 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 173437951 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 45630373 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 45630373 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.tags.occ_blocks::cpu.data 1435.036669 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.350351 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.350351 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_task_id_blocks::1024 1944 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 18 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 35 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 71 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::3 430 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::4 1390 # Occupied blocks per task id
> system.cpu.dcache.tags.occ_task_id_percent::1024 0.474609 # Percentage of cache occupancy per task id
> system.cpu.dcache.tags.tag_accesses 132302857 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 132302857 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 45633758 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 45633758 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 20514059 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 20514059 # number of WriteReq hits
> system.cpu.dcache.demand_hits::cpu.data 66147817 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 66147817 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 66147817 # number of overall hits
> system.cpu.dcache.overall_hits::total 66147817 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 938 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 938 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 1672 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 1672 # number of WriteReq misses
> system.cpu.dcache.demand_misses::cpu.data 2610 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 2610 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 2610 # number of overall misses
> system.cpu.dcache.overall_misses::total 2610 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 59941301 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 59941301 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 112492631 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 112492631 # number of WriteReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 172433932 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 172433932 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 172433932 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 172433932 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 45634696 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 45634696 # number of ReadReq accesses(hits+misses)
839,846c878,885
< system.cpu.dcache.demand_accesses::cpu.data 66146104 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 66146104 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 66146104 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 66146104 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000020 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.000020 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000082 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.000082 # miss rate for WriteReq accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 66150427 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 66150427 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 66150427 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 66150427 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000021 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.000021 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000081 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.000081 # miss rate for WriteReq accesses
851,859c890,898
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 65315.225630 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 65315.225630 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 67300.502661 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 67300.502661 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 66604.435868 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 66604.435868 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 66604.435868 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 66604.435868 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 319 # number of cycles access was blocked
---
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 63903.305970 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 63903.305970 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 67280.281699 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 67280.281699 # average WriteReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 66066.640613 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 66066.640613 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 66066.640613 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 66066.640613 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 322 # number of cycles access was blocked
863c902
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 79.750000 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 80.500000 # average number of cycles each access was blocked
867,892c906,931
< system.cpu.dcache.writebacks::writebacks 15 # number of writebacks
< system.cpu.dcache.writebacks::total 15 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 455 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 455 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 456 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 456 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 456 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 456 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 458 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 458 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1690 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 1690 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 2148 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 2148 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 2148 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 2148 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33615250 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 33615250 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 109709600 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 109709600 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 143324850 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 143324850 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 143324850 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 143324850 # number of overall MSHR miss cycles
---
> system.cpu.dcache.writebacks::writebacks 13 # number of writebacks
> system.cpu.dcache.writebacks::total 13 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 470 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 470 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 2 # number of WriteReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 472 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 472 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 472 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 472 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 468 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 468 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1670 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 1670 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 2138 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 2138 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 2138 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 2138 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 32985750 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 32985750 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 108417619 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 108417619 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 141403369 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 141403369 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 141403369 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 141403369 # number of overall MSHR miss cycles
895,896c934,935
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000082 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000082 # mshr miss rate for WriteReq accesses
---
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000081 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000081 # mshr miss rate for WriteReq accesses
901,908c940,947
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 73395.742358 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 73395.742358 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 64916.923077 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 64916.923077 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66724.790503 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 66724.790503 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66724.790503 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 66724.790503 # average overall mshr miss latency
---
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 70482.371795 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 70482.371795 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 64920.729940 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 64920.729940 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66138.152011 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 66138.152011 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66138.152011 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 66138.152011 # average overall mshr miss latency