stats.txt (9490:e6a09d97bdc9) stats.txt (9568:cd1351d4d850)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.082836 # Number of seconds simulated
4sim_ticks 82836235000 # Number of ticks simulated
5final_tick 82836235000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.082836 # Number of seconds simulated
4sim_ticks 82836235000 # Number of ticks simulated
5final_tick 82836235000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 72340 # Simulator instruction rate (inst/s)
8host_op_rate 121249 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 45372545 # Simulator tick rate (ticks/s)
7host_inst_rate 70076 # Simulator instruction rate (inst/s)
8host_op_rate 117454 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 43952394 # Simulator tick rate (ticks/s)
10host_mem_usage 275820 # Number of bytes of host memory used
10host_mem_usage 275820 # Number of bytes of host memory used
11host_seconds 1825.69 # Real time elapsed on the host
11host_seconds 1884.68 # Real time elapsed on the host
12sim_insts 132071192 # Number of instructions simulated
13sim_ops 221362961 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 218368 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 124544 # Number of bytes read from this memory
16system.physmem.bytes_read::total 342912 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 218368 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 218368 # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst 3412 # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data 1946 # Number of read requests responded to by this memory
21system.physmem.num_reads::total 5358 # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst 2636141 # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data 1503497 # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total 4139638 # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst 2636141 # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total 2636141 # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst 2636141 # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data 1503497 # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total 4139638 # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs 5362 # Total number of read requests seen
31system.physmem.writeReqs 0 # Total number of write requests seen
32system.physmem.cpureqs 5515 # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead 342912 # Total number of bytes read from memory
34system.physmem.bytesWritten 0 # Total number of bytes written to memory
35system.physmem.bytesConsumedRd 342912 # bytesRead derated as per pkt->getSize()
36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite 153 # Reqs where no action is needed
39system.physmem.perBankRdReqs::0 275 # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1 290 # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2 321 # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3 274 # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4 310 # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5 367 # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6 377 # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7 379 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8 371 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9 376 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10 367 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11 353 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12 361 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13 338 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14 355 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15 248 # Track reads on a per bank basis
55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
73system.physmem.totGap 82836206000 # Total gap between requests
74system.physmem.readPktSize::0 0 # Categorize read packet sizes
75system.physmem.readPktSize::1 0 # Categorize read packet sizes
76system.physmem.readPktSize::2 0 # Categorize read packet sizes
77system.physmem.readPktSize::3 0 # Categorize read packet sizes
78system.physmem.readPktSize::4 0 # Categorize read packet sizes
79system.physmem.readPktSize::5 0 # Categorize read packet sizes
80system.physmem.readPktSize::6 5362 # Categorize read packet sizes
12sim_insts 132071192 # Number of instructions simulated
13sim_ops 221362961 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 218368 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 124544 # Number of bytes read from this memory
16system.physmem.bytes_read::total 342912 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 218368 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 218368 # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst 3412 # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data 1946 # Number of read requests responded to by this memory
21system.physmem.num_reads::total 5358 # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst 2636141 # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data 1503497 # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total 4139638 # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst 2636141 # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total 2636141 # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst 2636141 # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data 1503497 # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total 4139638 # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs 5362 # Total number of read requests seen
31system.physmem.writeReqs 0 # Total number of write requests seen
32system.physmem.cpureqs 5515 # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead 342912 # Total number of bytes read from memory
34system.physmem.bytesWritten 0 # Total number of bytes written to memory
35system.physmem.bytesConsumedRd 342912 # bytesRead derated as per pkt->getSize()
36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite 153 # Reqs where no action is needed
39system.physmem.perBankRdReqs::0 275 # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1 290 # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2 321 # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3 274 # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4 310 # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5 367 # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6 377 # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7 379 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8 371 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9 376 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10 367 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11 353 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12 361 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13 338 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14 355 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15 248 # Track reads on a per bank basis
55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
73system.physmem.totGap 82836206000 # Total gap between requests
74system.physmem.readPktSize::0 0 # Categorize read packet sizes
75system.physmem.readPktSize::1 0 # Categorize read packet sizes
76system.physmem.readPktSize::2 0 # Categorize read packet sizes
77system.physmem.readPktSize::3 0 # Categorize read packet sizes
78system.physmem.readPktSize::4 0 # Categorize read packet sizes
79system.physmem.readPktSize::5 0 # Categorize read packet sizes
80system.physmem.readPktSize::6 5362 # Categorize read packet sizes
81system.physmem.readPktSize::7 0 # Categorize read packet sizes
82system.physmem.readPktSize::8 0 # Categorize read packet sizes
83system.physmem.writePktSize::0 0 # categorize write packet sizes
84system.physmem.writePktSize::1 0 # categorize write packet sizes
85system.physmem.writePktSize::2 0 # categorize write packet sizes
86system.physmem.writePktSize::3 0 # categorize write packet sizes
87system.physmem.writePktSize::4 0 # categorize write packet sizes
88system.physmem.writePktSize::5 0 # categorize write packet sizes
89system.physmem.writePktSize::6 0 # categorize write packet sizes
90system.physmem.writePktSize::7 0 # categorize write packet sizes
91system.physmem.writePktSize::8 0 # categorize write packet sizes
92system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
98system.physmem.neitherpktsize::6 153 # categorize neither packet sizes
99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
81system.physmem.writePktSize::0 0 # Categorize write packet sizes
82system.physmem.writePktSize::1 0 # Categorize write packet sizes
83system.physmem.writePktSize::2 0 # Categorize write packet sizes
84system.physmem.writePktSize::3 0 # Categorize write packet sizes
85system.physmem.writePktSize::4 0 # Categorize write packet sizes
86system.physmem.writePktSize::5 0 # Categorize write packet sizes
87system.physmem.writePktSize::6 0 # Categorize write packet sizes
101system.physmem.rdQLenPdf::0 4169 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::1 943 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::2 199 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::3 43 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
88system.physmem.rdQLenPdf::0 4169 # What read queue length does an incoming req see
89system.physmem.rdQLenPdf::1 943 # What read queue length does an incoming req see
90system.physmem.rdQLenPdf::2 199 # What read queue length does an incoming req see
91system.physmem.rdQLenPdf::3 43 # What read queue length does an incoming req see
92system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
93system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
94system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
134system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
120system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
121system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
122system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
123system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
124system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
125system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
126system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
127system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
128system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
129system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
130system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
167system.physmem.totQLat 15727084 # Total cycles spent in queuing delays
168system.physmem.totMemAccLat 132185834 # Sum of mem lat for all requests
152system.physmem.totQLat 15721750 # Total cycles spent in queuing delays
153system.physmem.totMemAccLat 132180500 # Sum of mem lat for all requests
169system.physmem.totBusLat 26795000 # Total cycles spent in databus access
170system.physmem.totBankLat 89663750 # Total cycles spent in bank access
154system.physmem.totBusLat 26795000 # Total cycles spent in databus access
155system.physmem.totBankLat 89663750 # Total cycles spent in bank access
171system.physmem.avgQLat 2933.06 # Average queueing delay per request
156system.physmem.avgQLat 2932.07 # Average queueing delay per request
172system.physmem.avgBankLat 16722.07 # Average bank access latency per request
173system.physmem.avgBusLat 4997.20 # Average bus latency per request
157system.physmem.avgBankLat 16722.07 # Average bank access latency per request
158system.physmem.avgBusLat 4997.20 # Average bus latency per request
174system.physmem.avgMemAccLat 24652.34 # Average memory access latency
159system.physmem.avgMemAccLat 24651.34 # Average memory access latency
175system.physmem.avgRdBW 4.14 # Average achieved read bandwidth in MB/s
176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
177system.physmem.avgConsumedRdBW 4.14 # Average consumed read bandwidth in MB/s
178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
179system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
180system.physmem.busUtil 0.03 # Data bus utilization in percentage
181system.physmem.avgRdQLen 0.00 # Average read queue length over time
182system.physmem.avgWrQLen 0.00 # Average write queue length over time
183system.physmem.readRowHits 4538 # Number of row buffer hits during reads
184system.physmem.writeRowHits 0 # Number of row buffer hits during writes
185system.physmem.readRowHitRate 84.63 # Row buffer hit rate for reads
186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
187system.physmem.avgGap 15448751.59 # Average gap between requests
188system.cpu.branchPred.lookups 19976706 # Number of BP lookups
189system.cpu.branchPred.condPredicted 19976706 # Number of conditional branches predicted
190system.cpu.branchPred.condIncorrect 2014402 # Number of conditional branches incorrect
191system.cpu.branchPred.BTBLookups 13812152 # Number of BTB lookups
192system.cpu.branchPred.BTBHits 13105283 # Number of BTB hits
193system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
194system.cpu.branchPred.BTBHitPct 94.882267 # BTB Hit Percentage
195system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target.
196system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions.
197system.cpu.workload.num_syscalls 400 # Number of system calls
198system.cpu.numCycles 165672471 # number of cpu cycles simulated
199system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
200system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
201system.cpu.fetch.icacheStallCycles 25870668 # Number of cycles fetch is stalled on an Icache miss
202system.cpu.fetch.Insts 219126869 # Number of instructions fetch has processed
203system.cpu.fetch.Branches 19976706 # Number of branches that fetch encountered
204system.cpu.fetch.predictedBranches 13105283 # Number of branches that fetch has predicted taken
205system.cpu.fetch.Cycles 57628355 # Number of cycles fetch has run and was not squashing or blocked
206system.cpu.fetch.SquashCycles 17696017 # Number of cycles fetch has spent squashing
207system.cpu.fetch.BlockedCycles 66630701 # Number of cycles fetch has spent blocked
208system.cpu.fetch.MiscStallCycles 278 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
209system.cpu.fetch.PendingTrapStallCycles 2007 # Number of stall cycles due to pending traps
210system.cpu.fetch.IcacheWaitRetryStallCycles 114 # Number of stall cycles due to full MSHR
211system.cpu.fetch.CacheLines 24475842 # Number of cache lines fetched
212system.cpu.fetch.IcacheSquashes 426793 # Number of outstanding Icache misses that were squashed
213system.cpu.fetch.rateDist::samples 165546176 # Number of instructions fetched each cycle (Total)
214system.cpu.fetch.rateDist::mean 2.187647 # Number of instructions fetched each cycle (Total)
215system.cpu.fetch.rateDist::stdev 3.326502 # Number of instructions fetched each cycle (Total)
216system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
217system.cpu.fetch.rateDist::0 109520431 66.16% 66.16% # Number of instructions fetched each cycle (Total)
218system.cpu.fetch.rateDist::1 3059143 1.85% 68.00% # Number of instructions fetched each cycle (Total)
219system.cpu.fetch.rateDist::2 2383042 1.44% 69.44% # Number of instructions fetched each cycle (Total)
220system.cpu.fetch.rateDist::3 2888379 1.74% 71.19% # Number of instructions fetched each cycle (Total)
221system.cpu.fetch.rateDist::4 3450462 2.08% 73.27% # Number of instructions fetched each cycle (Total)
222system.cpu.fetch.rateDist::5 3573116 2.16% 75.43% # Number of instructions fetched each cycle (Total)
223system.cpu.fetch.rateDist::6 4323051 2.61% 78.04% # Number of instructions fetched each cycle (Total)
224system.cpu.fetch.rateDist::7 2727876 1.65% 79.69% # Number of instructions fetched each cycle (Total)
225system.cpu.fetch.rateDist::8 33620676 20.31% 100.00% # Number of instructions fetched each cycle (Total)
226system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
227system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
228system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
229system.cpu.fetch.rateDist::total 165546176 # Number of instructions fetched each cycle (Total)
230system.cpu.fetch.branchRate 0.120580 # Number of branch fetches per cycle
231system.cpu.fetch.rate 1.322651 # Number of inst fetches per cycle
232system.cpu.decode.IdleCycles 38775408 # Number of cycles decode is idle
233system.cpu.decode.BlockedCycles 56644846 # Number of cycles decode is blocked
234system.cpu.decode.RunCycles 44737695 # Number of cycles decode is running
235system.cpu.decode.UnblockCycles 9974174 # Number of cycles decode is unblocking
236system.cpu.decode.SquashCycles 15414053 # Number of cycles decode is squashing
237system.cpu.decode.DecodedInsts 354047911 # Number of instructions handled by decode
238system.cpu.rename.SquashCycles 15414053 # Number of cycles rename is squashing
239system.cpu.rename.IdleCycles 46255302 # Number of cycles rename is idle
240system.cpu.rename.BlockCycles 14979465 # Number of cycles rename is blocking
241system.cpu.rename.serializeStallCycles 23344 # count of cycles rename stalled for serializing inst
242system.cpu.rename.RunCycles 46561207 # Number of cycles rename is running
243system.cpu.rename.UnblockCycles 42312805 # Number of cycles rename is unblocking
244system.cpu.rename.RenamedInsts 345686471 # Number of instructions processed by rename
245system.cpu.rename.ROBFullEvents 102 # Number of times rename has blocked due to ROB full
246system.cpu.rename.IQFullEvents 18031828 # Number of times rename has blocked due to IQ full
247system.cpu.rename.LSQFullEvents 22149425 # Number of times rename has blocked due to LSQ full
248system.cpu.rename.FullRegisterEvents 50 # Number of times there has been no free registers
249system.cpu.rename.RenamedOperands 399403706 # Number of destination operands rename has renamed
250system.cpu.rename.RenameLookups 962076305 # Number of register rename lookups that rename has made
251system.cpu.rename.int_rename_lookups 952204922 # Number of integer rename lookups
252system.cpu.rename.fp_rename_lookups 9871383 # Number of floating rename lookups
253system.cpu.rename.CommittedMaps 259428604 # Number of HB maps that are committed
254system.cpu.rename.UndoneMaps 139975102 # Number of HB maps that are undone due to squashing
255system.cpu.rename.serializingInsts 1676 # count of serializing insts renamed
256system.cpu.rename.tempSerializingInsts 1665 # count of temporary serializing insts renamed
257system.cpu.rename.skidInsts 90583210 # count of insts added to the skid buffer
258system.cpu.memDep0.insertedLoads 86793756 # Number of loads inserted to the mem dependence unit.
259system.cpu.memDep0.insertedStores 31811808 # Number of stores inserted to the mem dependence unit.
260system.cpu.memDep0.conflictingLoads 57862174 # Number of conflicting loads.
261system.cpu.memDep0.conflictingStores 18818230 # Number of conflicting stores.
262system.cpu.iq.iqInstsAdded 334054188 # Number of instructions added to the IQ (excludes non-spec)
263system.cpu.iq.iqNonSpecInstsAdded 3459 # Number of non-speculative instructions added to the IQ
264system.cpu.iq.iqInstsIssued 267584091 # Number of instructions issued
265system.cpu.iq.iqSquashedInstsIssued 253989 # Number of squashed instructions issued
266system.cpu.iq.iqSquashedInstsExamined 112238541 # Number of squashed instructions iterated over during squash; mainly for profiling
267system.cpu.iq.iqSquashedOperandsExamined 231222254 # Number of squashed operands that are examined and possibly removed from graph
268system.cpu.iq.iqSquashedNonSpecRemoved 2214 # Number of squashed non-spec instructions that were removed
269system.cpu.iq.issued_per_cycle::samples 165546176 # Number of insts issued each cycle
270system.cpu.iq.issued_per_cycle::mean 1.616371 # Number of insts issued each cycle
271system.cpu.iq.issued_per_cycle::stdev 1.504250 # Number of insts issued each cycle
272system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
273system.cpu.iq.issued_per_cycle::0 45159771 27.28% 27.28% # Number of insts issued each cycle
274system.cpu.iq.issued_per_cycle::1 46666031 28.19% 55.47% # Number of insts issued each cycle
275system.cpu.iq.issued_per_cycle::2 32872103 19.86% 75.33% # Number of insts issued each cycle
276system.cpu.iq.issued_per_cycle::3 19858979 12.00% 87.32% # Number of insts issued each cycle
277system.cpu.iq.issued_per_cycle::4 13194353 7.97% 95.29% # Number of insts issued each cycle
278system.cpu.iq.issued_per_cycle::5 4779249 2.89% 98.18% # Number of insts issued each cycle
279system.cpu.iq.issued_per_cycle::6 2330620 1.41% 99.59% # Number of insts issued each cycle
280system.cpu.iq.issued_per_cycle::7 541020 0.33% 99.91% # Number of insts issued each cycle
281system.cpu.iq.issued_per_cycle::8 144050 0.09% 100.00% # Number of insts issued each cycle
282system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
283system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
284system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
285system.cpu.iq.issued_per_cycle::total 165546176 # Number of insts issued each cycle
286system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
287system.cpu.iq.fu_full::IntAlu 132244 4.97% 4.97% # attempts to use FU when none available
288system.cpu.iq.fu_full::IntMult 0 0.00% 4.97% # attempts to use FU when none available
289system.cpu.iq.fu_full::IntDiv 0 0.00% 4.97% # attempts to use FU when none available
290system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.97% # attempts to use FU when none available
291system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.97% # attempts to use FU when none available
292system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.97% # attempts to use FU when none available
293system.cpu.iq.fu_full::FloatMult 0 0.00% 4.97% # attempts to use FU when none available
294system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.97% # attempts to use FU when none available
295system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.97% # attempts to use FU when none available
296system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.97% # attempts to use FU when none available
297system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.97% # attempts to use FU when none available
298system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.97% # attempts to use FU when none available
299system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.97% # attempts to use FU when none available
300system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.97% # attempts to use FU when none available
301system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.97% # attempts to use FU when none available
302system.cpu.iq.fu_full::SimdMult 0 0.00% 4.97% # attempts to use FU when none available
303system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.97% # attempts to use FU when none available
304system.cpu.iq.fu_full::SimdShift 0 0.00% 4.97% # attempts to use FU when none available
305system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.97% # attempts to use FU when none available
306system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.97% # attempts to use FU when none available
307system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.97% # attempts to use FU when none available
308system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.97% # attempts to use FU when none available
309system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.97% # attempts to use FU when none available
310system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.97% # attempts to use FU when none available
311system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.97% # attempts to use FU when none available
312system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.97% # attempts to use FU when none available
313system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.97% # attempts to use FU when none available
314system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.97% # attempts to use FU when none available
315system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.97% # attempts to use FU when none available
316system.cpu.iq.fu_full::MemRead 2258982 84.96% 89.93% # attempts to use FU when none available
317system.cpu.iq.fu_full::MemWrite 267651 10.07% 100.00% # attempts to use FU when none available
318system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
319system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
320system.cpu.iq.FU_type_0::No_OpClass 1212144 0.45% 0.45% # Type of FU issued
321system.cpu.iq.FU_type_0::IntAlu 174232004 65.11% 65.57% # Type of FU issued
322system.cpu.iq.FU_type_0::IntMult 0 0.00% 65.57% # Type of FU issued
323system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.57% # Type of FU issued
324system.cpu.iq.FU_type_0::FloatAdd 1599138 0.60% 66.16% # Type of FU issued
325system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.16% # Type of FU issued
326system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.16% # Type of FU issued
327system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.16% # Type of FU issued
328system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.16% # Type of FU issued
329system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.16% # Type of FU issued
330system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.16% # Type of FU issued
331system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.16% # Type of FU issued
332system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.16% # Type of FU issued
333system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.16% # Type of FU issued
334system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.16% # Type of FU issued
335system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.16% # Type of FU issued
336system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.16% # Type of FU issued
337system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.16% # Type of FU issued
338system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.16% # Type of FU issued
339system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.16% # Type of FU issued
340system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.16% # Type of FU issued
341system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.16% # Type of FU issued
342system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.16% # Type of FU issued
343system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.16% # Type of FU issued
344system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.16% # Type of FU issued
345system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.16% # Type of FU issued
346system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.16% # Type of FU issued
347system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.16% # Type of FU issued
348system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.16% # Type of FU issued
349system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.16% # Type of FU issued
350system.cpu.iq.FU_type_0::MemRead 67256463 25.13% 91.30% # Type of FU issued
351system.cpu.iq.FU_type_0::MemWrite 23284342 8.70% 100.00% # Type of FU issued
352system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
353system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
354system.cpu.iq.FU_type_0::total 267584091 # Type of FU issued
355system.cpu.iq.rate 1.615139 # Inst issue rate
356system.cpu.iq.fu_busy_cnt 2658877 # FU busy when requested
357system.cpu.iq.fu_busy_rate 0.009937 # FU busy rate (busy events/executed inst)
358system.cpu.iq.int_inst_queue_reads 698266747 # Number of integer instruction queue reads
359system.cpu.iq.int_inst_queue_writes 441935949 # Number of integer instruction queue writes
360system.cpu.iq.int_inst_queue_wakeup_accesses 260335869 # Number of integer instruction queue wakeup accesses
361system.cpu.iq.fp_inst_queue_reads 5360477 # Number of floating instruction queue reads
362system.cpu.iq.fp_inst_queue_writes 4651988 # Number of floating instruction queue writes
363system.cpu.iq.fp_inst_queue_wakeup_accesses 2579879 # Number of floating instruction queue wakeup accesses
364system.cpu.iq.int_alu_accesses 266334819 # Number of integer alu accesses
365system.cpu.iq.fp_alu_accesses 2696005 # Number of floating point alu accesses
366system.cpu.iew.lsq.thread0.forwLoads 19019917 # Number of loads that had data forwarded from stores
367system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
368system.cpu.iew.lsq.thread0.squashedLoads 30144170 # Number of loads squashed
369system.cpu.iew.lsq.thread0.ignoredResponses 29191 # Number of memory responses ignored because the instruction is squashed
370system.cpu.iew.lsq.thread0.memOrderViolation 297029 # Number of memory ordering violations
371system.cpu.iew.lsq.thread0.squashedStores 11296091 # Number of stores squashed
372system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
373system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
374system.cpu.iew.lsq.thread0.rescheduledLoads 49411 # Number of loads that were rescheduled
375system.cpu.iew.lsq.thread0.cacheBlocked 7 # Number of times an access to memory failed due to the cache being blocked
376system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
377system.cpu.iew.iewSquashCycles 15414053 # Number of cycles IEW is squashing
378system.cpu.iew.iewBlockCycles 584332 # Number of cycles IEW is blocking
379system.cpu.iew.iewUnblockCycles 268197 # Number of cycles IEW is unblocking
380system.cpu.iew.iewDispatchedInsts 334057647 # Number of instructions dispatched to IQ
381system.cpu.iew.iewDispSquashedInsts 187603 # Number of squashed instructions skipped by dispatch
382system.cpu.iew.iewDispLoadInsts 86793756 # Number of dispatched load instructions
383system.cpu.iew.iewDispStoreInsts 31811808 # Number of dispatched store instructions
384system.cpu.iew.iewDispNonSpecInsts 1663 # Number of dispatched non-speculative instructions
385system.cpu.iew.iewIQFullEvents 154006 # Number of times the IQ has become full, causing a stall
386system.cpu.iew.iewLSQFullEvents 31822 # Number of times the LSQ has become full, causing a stall
387system.cpu.iew.memOrderViolationEvents 297029 # Number of memory order violations
388system.cpu.iew.predictedTakenIncorrect 1177472 # Number of branches that were predicted taken incorrectly
389system.cpu.iew.predictedNotTakenIncorrect 918811 # Number of branches that were predicted not taken incorrectly
390system.cpu.iew.branchMispredicts 2096283 # Number of branch mispredicts detected at execute
391system.cpu.iew.iewExecutedInsts 264704604 # Number of executed instructions
392system.cpu.iew.iewExecLoadInsts 66268952 # Number of load instructions executed
393system.cpu.iew.iewExecSquashedInsts 2879487 # Number of squashed instructions skipped in execute
394system.cpu.iew.exec_swp 0 # number of swp insts executed
395system.cpu.iew.exec_nop 0 # number of nop insts executed
396system.cpu.iew.exec_refs 89158933 # number of memory reference insts executed
397system.cpu.iew.exec_branches 14605846 # Number of branches executed
398system.cpu.iew.exec_stores 22889981 # Number of stores executed
399system.cpu.iew.exec_rate 1.597759 # Inst execution rate
400system.cpu.iew.wb_sent 263752937 # cumulative count of insts sent to commit
401system.cpu.iew.wb_count 262915748 # cumulative count of insts written-back
402system.cpu.iew.wb_producers 212158955 # num instructions producing a value
403system.cpu.iew.wb_consumers 375269860 # num instructions consuming a value
404system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
405system.cpu.iew.wb_rate 1.586961 # insts written-back per cycle
406system.cpu.iew.wb_fanout 0.565350 # average fanout of values written-back
407system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
408system.cpu.commit.commitSquashedInsts 112734910 # The number of squashed insts skipped by commit
409system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards
410system.cpu.commit.branchMispredicts 2014608 # The number of times a branch was mispredicted
411system.cpu.commit.committed_per_cycle::samples 150132123 # Number of insts commited each cycle
412system.cpu.commit.committed_per_cycle::mean 1.474454 # Number of insts commited each cycle
413system.cpu.commit.committed_per_cycle::stdev 1.942401 # Number of insts commited each cycle
414system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
415system.cpu.commit.committed_per_cycle::0 50871002 33.88% 33.88% # Number of insts commited each cycle
416system.cpu.commit.committed_per_cycle::1 57276171 38.15% 72.03% # Number of insts commited each cycle
417system.cpu.commit.committed_per_cycle::2 13824598 9.21% 81.24% # Number of insts commited each cycle
418system.cpu.commit.committed_per_cycle::3 12056402 8.03% 89.27% # Number of insts commited each cycle
419system.cpu.commit.committed_per_cycle::4 4136994 2.76% 92.03% # Number of insts commited each cycle
420system.cpu.commit.committed_per_cycle::5 2958422 1.97% 94.00% # Number of insts commited each cycle
421system.cpu.commit.committed_per_cycle::6 1072501 0.71% 94.71% # Number of insts commited each cycle
422system.cpu.commit.committed_per_cycle::7 994968 0.66% 95.38% # Number of insts commited each cycle
423system.cpu.commit.committed_per_cycle::8 6941065 4.62% 100.00% # Number of insts commited each cycle
424system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
425system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
426system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
427system.cpu.commit.committed_per_cycle::total 150132123 # Number of insts commited each cycle
428system.cpu.commit.committedInsts 132071192 # Number of instructions committed
429system.cpu.commit.committedOps 221362961 # Number of ops (including micro ops) committed
430system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
431system.cpu.commit.refs 77165303 # Number of memory references committed
432system.cpu.commit.loads 56649586 # Number of loads committed
433system.cpu.commit.membars 0 # Number of memory barriers committed
434system.cpu.commit.branches 12326938 # Number of branches committed
435system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions.
436system.cpu.commit.int_insts 220339551 # Number of committed integer instructions.
437system.cpu.commit.function_calls 0 # Number of function calls committed.
438system.cpu.commit.bw_lim_events 6941065 # number cycles where commit BW limit reached
439system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
440system.cpu.rob.rob_reads 477288929 # The number of ROB reads
441system.cpu.rob.rob_writes 683644230 # The number of ROB writes
442system.cpu.timesIdled 2956 # Number of times that the entire CPU went into an idle state and unscheduled itself
443system.cpu.idleCycles 126295 # Total number of cycles that the CPU has spent unscheduled due to idling
444system.cpu.committedInsts 132071192 # Number of Instructions Simulated
445system.cpu.committedOps 221362961 # Number of Ops (including micro ops) Simulated
446system.cpu.committedInsts_total 132071192 # Number of Instructions Simulated
447system.cpu.cpi 1.254418 # CPI: Cycles Per Instruction
448system.cpu.cpi_total 1.254418 # CPI: Total CPI of All Threads
449system.cpu.ipc 0.797182 # IPC: Instructions Per Cycle
450system.cpu.ipc_total 0.797182 # IPC: Total IPC of All Threads
451system.cpu.int_regfile_reads 562757952 # number of integer regfile reads
452system.cpu.int_regfile_writes 298813122 # number of integer regfile writes
453system.cpu.fp_regfile_reads 3531630 # number of floating regfile reads
454system.cpu.fp_regfile_writes 2237821 # number of floating regfile writes
455system.cpu.misc_regfile_reads 137110805 # number of misc regfile reads
456system.cpu.misc_regfile_writes 844 # number of misc regfile writes
457system.cpu.icache.replacements 4901 # number of replacements
458system.cpu.icache.tagsinuse 1627.835837 # Cycle average of tags in use
459system.cpu.icache.total_refs 24466683 # Total number of references to valid blocks.
460system.cpu.icache.sampled_refs 6871 # Sample count of references to valid blocks.
461system.cpu.icache.avg_refs 3560.862029 # Average number of references to valid blocks.
462system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
463system.cpu.icache.occ_blocks::cpu.inst 1627.835837 # Average occupied blocks per requestor
464system.cpu.icache.occ_percent::cpu.inst 0.794842 # Average percentage of cache occupancy
465system.cpu.icache.occ_percent::total 0.794842 # Average percentage of cache occupancy
466system.cpu.icache.ReadReq_hits::cpu.inst 24466683 # number of ReadReq hits
467system.cpu.icache.ReadReq_hits::total 24466683 # number of ReadReq hits
468system.cpu.icache.demand_hits::cpu.inst 24466683 # number of demand (read+write) hits
469system.cpu.icache.demand_hits::total 24466683 # number of demand (read+write) hits
470system.cpu.icache.overall_hits::cpu.inst 24466683 # number of overall hits
471system.cpu.icache.overall_hits::total 24466683 # number of overall hits
472system.cpu.icache.ReadReq_misses::cpu.inst 9159 # number of ReadReq misses
473system.cpu.icache.ReadReq_misses::total 9159 # number of ReadReq misses
474system.cpu.icache.demand_misses::cpu.inst 9159 # number of demand (read+write) misses
475system.cpu.icache.demand_misses::total 9159 # number of demand (read+write) misses
476system.cpu.icache.overall_misses::cpu.inst 9159 # number of overall misses
477system.cpu.icache.overall_misses::total 9159 # number of overall misses
478system.cpu.icache.ReadReq_miss_latency::cpu.inst 269675497 # number of ReadReq miss cycles
479system.cpu.icache.ReadReq_miss_latency::total 269675497 # number of ReadReq miss cycles
480system.cpu.icache.demand_miss_latency::cpu.inst 269675497 # number of demand (read+write) miss cycles
481system.cpu.icache.demand_miss_latency::total 269675497 # number of demand (read+write) miss cycles
482system.cpu.icache.overall_miss_latency::cpu.inst 269675497 # number of overall miss cycles
483system.cpu.icache.overall_miss_latency::total 269675497 # number of overall miss cycles
484system.cpu.icache.ReadReq_accesses::cpu.inst 24475842 # number of ReadReq accesses(hits+misses)
485system.cpu.icache.ReadReq_accesses::total 24475842 # number of ReadReq accesses(hits+misses)
486system.cpu.icache.demand_accesses::cpu.inst 24475842 # number of demand (read+write) accesses
487system.cpu.icache.demand_accesses::total 24475842 # number of demand (read+write) accesses
488system.cpu.icache.overall_accesses::cpu.inst 24475842 # number of overall (read+write) accesses
489system.cpu.icache.overall_accesses::total 24475842 # number of overall (read+write) accesses
490system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000374 # miss rate for ReadReq accesses
491system.cpu.icache.ReadReq_miss_rate::total 0.000374 # miss rate for ReadReq accesses
492system.cpu.icache.demand_miss_rate::cpu.inst 0.000374 # miss rate for demand accesses
493system.cpu.icache.demand_miss_rate::total 0.000374 # miss rate for demand accesses
494system.cpu.icache.overall_miss_rate::cpu.inst 0.000374 # miss rate for overall accesses
495system.cpu.icache.overall_miss_rate::total 0.000374 # miss rate for overall accesses
496system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 29443.770827 # average ReadReq miss latency
497system.cpu.icache.ReadReq_avg_miss_latency::total 29443.770827 # average ReadReq miss latency
498system.cpu.icache.demand_avg_miss_latency::cpu.inst 29443.770827 # average overall miss latency
499system.cpu.icache.demand_avg_miss_latency::total 29443.770827 # average overall miss latency
500system.cpu.icache.overall_avg_miss_latency::cpu.inst 29443.770827 # average overall miss latency
501system.cpu.icache.overall_avg_miss_latency::total 29443.770827 # average overall miss latency
502system.cpu.icache.blocked_cycles::no_mshrs 864 # number of cycles access was blocked
503system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
504system.cpu.icache.blocked::no_mshrs 26 # number of cycles access was blocked
505system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
506system.cpu.icache.avg_blocked_cycles::no_mshrs 33.230769 # average number of cycles each access was blocked
507system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
508system.cpu.icache.fast_writes 0 # number of fast writes performed
509system.cpu.icache.cache_copies 0 # number of cache copies performed
510system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2133 # number of ReadReq MSHR hits
511system.cpu.icache.ReadReq_mshr_hits::total 2133 # number of ReadReq MSHR hits
512system.cpu.icache.demand_mshr_hits::cpu.inst 2133 # number of demand (read+write) MSHR hits
513system.cpu.icache.demand_mshr_hits::total 2133 # number of demand (read+write) MSHR hits
514system.cpu.icache.overall_mshr_hits::cpu.inst 2133 # number of overall MSHR hits
515system.cpu.icache.overall_mshr_hits::total 2133 # number of overall MSHR hits
516system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7026 # number of ReadReq MSHR misses
517system.cpu.icache.ReadReq_mshr_misses::total 7026 # number of ReadReq MSHR misses
518system.cpu.icache.demand_mshr_misses::cpu.inst 7026 # number of demand (read+write) MSHR misses
519system.cpu.icache.demand_mshr_misses::total 7026 # number of demand (read+write) MSHR misses
520system.cpu.icache.overall_mshr_misses::cpu.inst 7026 # number of overall MSHR misses
521system.cpu.icache.overall_mshr_misses::total 7026 # number of overall MSHR misses
522system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 205371497 # number of ReadReq MSHR miss cycles
523system.cpu.icache.ReadReq_mshr_miss_latency::total 205371497 # number of ReadReq MSHR miss cycles
524system.cpu.icache.demand_mshr_miss_latency::cpu.inst 205371497 # number of demand (read+write) MSHR miss cycles
525system.cpu.icache.demand_mshr_miss_latency::total 205371497 # number of demand (read+write) MSHR miss cycles
526system.cpu.icache.overall_mshr_miss_latency::cpu.inst 205371497 # number of overall MSHR miss cycles
527system.cpu.icache.overall_mshr_miss_latency::total 205371497 # number of overall MSHR miss cycles
528system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for ReadReq accesses
529system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000287 # mshr miss rate for ReadReq accesses
530system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for demand accesses
531system.cpu.icache.demand_mshr_miss_rate::total 0.000287 # mshr miss rate for demand accesses
532system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for overall accesses
533system.cpu.icache.overall_mshr_miss_rate::total 0.000287 # mshr miss rate for overall accesses
534system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 29230.215912 # average ReadReq mshr miss latency
535system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 29230.215912 # average ReadReq mshr miss latency
536system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 29230.215912 # average overall mshr miss latency
537system.cpu.icache.demand_avg_mshr_miss_latency::total 29230.215912 # average overall mshr miss latency
538system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 29230.215912 # average overall mshr miss latency
539system.cpu.icache.overall_avg_mshr_miss_latency::total 29230.215912 # average overall mshr miss latency
540system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
541system.cpu.l2cache.replacements 0 # number of replacements
542system.cpu.l2cache.tagsinuse 2531.748288 # Cycle average of tags in use
543system.cpu.l2cache.total_refs 3493 # Total number of references to valid blocks.
544system.cpu.l2cache.sampled_refs 3808 # Sample count of references to valid blocks.
545system.cpu.l2cache.avg_refs 0.917279 # Average number of references to valid blocks.
546system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
547system.cpu.l2cache.occ_blocks::writebacks 1.438884 # Average occupied blocks per requestor
548system.cpu.l2cache.occ_blocks::cpu.inst 2246.558475 # Average occupied blocks per requestor
549system.cpu.l2cache.occ_blocks::cpu.data 283.750928 # Average occupied blocks per requestor
550system.cpu.l2cache.occ_percent::writebacks 0.000044 # Average percentage of cache occupancy
551system.cpu.l2cache.occ_percent::cpu.inst 0.068560 # Average percentage of cache occupancy
552system.cpu.l2cache.occ_percent::cpu.data 0.008659 # Average percentage of cache occupancy
553system.cpu.l2cache.occ_percent::total 0.077263 # Average percentage of cache occupancy
554system.cpu.l2cache.ReadReq_hits::cpu.inst 3460 # number of ReadReq hits
555system.cpu.l2cache.ReadReq_hits::cpu.data 30 # number of ReadReq hits
556system.cpu.l2cache.ReadReq_hits::total 3490 # number of ReadReq hits
557system.cpu.l2cache.Writeback_hits::writebacks 13 # number of Writeback hits
558system.cpu.l2cache.Writeback_hits::total 13 # number of Writeback hits
559system.cpu.l2cache.ReadExReq_hits::cpu.data 7 # number of ReadExReq hits
560system.cpu.l2cache.ReadExReq_hits::total 7 # number of ReadExReq hits
561system.cpu.l2cache.demand_hits::cpu.inst 3460 # number of demand (read+write) hits
562system.cpu.l2cache.demand_hits::cpu.data 37 # number of demand (read+write) hits
563system.cpu.l2cache.demand_hits::total 3497 # number of demand (read+write) hits
564system.cpu.l2cache.overall_hits::cpu.inst 3460 # number of overall hits
565system.cpu.l2cache.overall_hits::cpu.data 37 # number of overall hits
566system.cpu.l2cache.overall_hits::total 3497 # number of overall hits
567system.cpu.l2cache.ReadReq_misses::cpu.inst 3413 # number of ReadReq misses
568system.cpu.l2cache.ReadReq_misses::cpu.data 394 # number of ReadReq misses
569system.cpu.l2cache.ReadReq_misses::total 3807 # number of ReadReq misses
570system.cpu.l2cache.UpgradeReq_misses::cpu.data 153 # number of UpgradeReq misses
571system.cpu.l2cache.UpgradeReq_misses::total 153 # number of UpgradeReq misses
572system.cpu.l2cache.ReadExReq_misses::cpu.data 1555 # number of ReadExReq misses
573system.cpu.l2cache.ReadExReq_misses::total 1555 # number of ReadExReq misses
574system.cpu.l2cache.demand_misses::cpu.inst 3413 # number of demand (read+write) misses
575system.cpu.l2cache.demand_misses::cpu.data 1949 # number of demand (read+write) misses
576system.cpu.l2cache.demand_misses::total 5362 # number of demand (read+write) misses
577system.cpu.l2cache.overall_misses::cpu.inst 3413 # number of overall misses
578system.cpu.l2cache.overall_misses::cpu.data 1949 # number of overall misses
579system.cpu.l2cache.overall_misses::total 5362 # number of overall misses
580system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 163591500 # number of ReadReq miss cycles
581system.cpu.l2cache.ReadReq_miss_latency::cpu.data 23492500 # number of ReadReq miss cycles
582system.cpu.l2cache.ReadReq_miss_latency::total 187084000 # number of ReadReq miss cycles
583system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68820500 # number of ReadExReq miss cycles
584system.cpu.l2cache.ReadExReq_miss_latency::total 68820500 # number of ReadExReq miss cycles
585system.cpu.l2cache.demand_miss_latency::cpu.inst 163591500 # number of demand (read+write) miss cycles
586system.cpu.l2cache.demand_miss_latency::cpu.data 92313000 # number of demand (read+write) miss cycles
587system.cpu.l2cache.demand_miss_latency::total 255904500 # number of demand (read+write) miss cycles
588system.cpu.l2cache.overall_miss_latency::cpu.inst 163591500 # number of overall miss cycles
589system.cpu.l2cache.overall_miss_latency::cpu.data 92313000 # number of overall miss cycles
590system.cpu.l2cache.overall_miss_latency::total 255904500 # number of overall miss cycles
591system.cpu.l2cache.ReadReq_accesses::cpu.inst 6873 # number of ReadReq accesses(hits+misses)
592system.cpu.l2cache.ReadReq_accesses::cpu.data 424 # number of ReadReq accesses(hits+misses)
593system.cpu.l2cache.ReadReq_accesses::total 7297 # number of ReadReq accesses(hits+misses)
594system.cpu.l2cache.Writeback_accesses::writebacks 13 # number of Writeback accesses(hits+misses)
595system.cpu.l2cache.Writeback_accesses::total 13 # number of Writeback accesses(hits+misses)
596system.cpu.l2cache.UpgradeReq_accesses::cpu.data 153 # number of UpgradeReq accesses(hits+misses)
597system.cpu.l2cache.UpgradeReq_accesses::total 153 # number of UpgradeReq accesses(hits+misses)
598system.cpu.l2cache.ReadExReq_accesses::cpu.data 1562 # number of ReadExReq accesses(hits+misses)
599system.cpu.l2cache.ReadExReq_accesses::total 1562 # number of ReadExReq accesses(hits+misses)
600system.cpu.l2cache.demand_accesses::cpu.inst 6873 # number of demand (read+write) accesses
601system.cpu.l2cache.demand_accesses::cpu.data 1986 # number of demand (read+write) accesses
602system.cpu.l2cache.demand_accesses::total 8859 # number of demand (read+write) accesses
603system.cpu.l2cache.overall_accesses::cpu.inst 6873 # number of overall (read+write) accesses
604system.cpu.l2cache.overall_accesses::cpu.data 1986 # number of overall (read+write) accesses
605system.cpu.l2cache.overall_accesses::total 8859 # number of overall (read+write) accesses
606system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.496581 # miss rate for ReadReq accesses
607system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.929245 # miss rate for ReadReq accesses
608system.cpu.l2cache.ReadReq_miss_rate::total 0.521721 # miss rate for ReadReq accesses
609system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
610system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
611system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995519 # miss rate for ReadExReq accesses
612system.cpu.l2cache.ReadExReq_miss_rate::total 0.995519 # miss rate for ReadExReq accesses
613system.cpu.l2cache.demand_miss_rate::cpu.inst 0.496581 # miss rate for demand accesses
614system.cpu.l2cache.demand_miss_rate::cpu.data 0.981370 # miss rate for demand accesses
615system.cpu.l2cache.demand_miss_rate::total 0.605260 # miss rate for demand accesses
616system.cpu.l2cache.overall_miss_rate::cpu.inst 0.496581 # miss rate for overall accesses
617system.cpu.l2cache.overall_miss_rate::cpu.data 0.981370 # miss rate for overall accesses
618system.cpu.l2cache.overall_miss_rate::total 0.605260 # miss rate for overall accesses
619system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47931.878113 # average ReadReq miss latency
620system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 59625.634518 # average ReadReq miss latency
621system.cpu.l2cache.ReadReq_avg_miss_latency::total 49142.106646 # average ReadReq miss latency
622system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 44257.556270 # average ReadExReq miss latency
623system.cpu.l2cache.ReadExReq_avg_miss_latency::total 44257.556270 # average ReadExReq miss latency
624system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47931.878113 # average overall miss latency
625system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47364.289379 # average overall miss latency
626system.cpu.l2cache.demand_avg_miss_latency::total 47725.568818 # average overall miss latency
627system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47931.878113 # average overall miss latency
628system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47364.289379 # average overall miss latency
629system.cpu.l2cache.overall_avg_miss_latency::total 47725.568818 # average overall miss latency
630system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
631system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
632system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
633system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
634system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
635system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
636system.cpu.l2cache.fast_writes 0 # number of fast writes performed
637system.cpu.l2cache.cache_copies 0 # number of cache copies performed
638system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3413 # number of ReadReq MSHR misses
639system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 394 # number of ReadReq MSHR misses
640system.cpu.l2cache.ReadReq_mshr_misses::total 3807 # number of ReadReq MSHR misses
641system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 153 # number of UpgradeReq MSHR misses
642system.cpu.l2cache.UpgradeReq_mshr_misses::total 153 # number of UpgradeReq MSHR misses
643system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1555 # number of ReadExReq MSHR misses
644system.cpu.l2cache.ReadExReq_mshr_misses::total 1555 # number of ReadExReq MSHR misses
645system.cpu.l2cache.demand_mshr_misses::cpu.inst 3413 # number of demand (read+write) MSHR misses
646system.cpu.l2cache.demand_mshr_misses::cpu.data 1949 # number of demand (read+write) MSHR misses
647system.cpu.l2cache.demand_mshr_misses::total 5362 # number of demand (read+write) MSHR misses
648system.cpu.l2cache.overall_mshr_misses::cpu.inst 3413 # number of overall MSHR misses
649system.cpu.l2cache.overall_mshr_misses::cpu.data 1949 # number of overall MSHR misses
650system.cpu.l2cache.overall_mshr_misses::total 5362 # number of overall MSHR misses
160system.physmem.avgRdBW 4.14 # Average achieved read bandwidth in MB/s
161system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
162system.physmem.avgConsumedRdBW 4.14 # Average consumed read bandwidth in MB/s
163system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
164system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
165system.physmem.busUtil 0.03 # Data bus utilization in percentage
166system.physmem.avgRdQLen 0.00 # Average read queue length over time
167system.physmem.avgWrQLen 0.00 # Average write queue length over time
168system.physmem.readRowHits 4538 # Number of row buffer hits during reads
169system.physmem.writeRowHits 0 # Number of row buffer hits during writes
170system.physmem.readRowHitRate 84.63 # Row buffer hit rate for reads
171system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
172system.physmem.avgGap 15448751.59 # Average gap between requests
173system.cpu.branchPred.lookups 19976706 # Number of BP lookups
174system.cpu.branchPred.condPredicted 19976706 # Number of conditional branches predicted
175system.cpu.branchPred.condIncorrect 2014402 # Number of conditional branches incorrect
176system.cpu.branchPred.BTBLookups 13812152 # Number of BTB lookups
177system.cpu.branchPred.BTBHits 13105283 # Number of BTB hits
178system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
179system.cpu.branchPred.BTBHitPct 94.882267 # BTB Hit Percentage
180system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target.
181system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions.
182system.cpu.workload.num_syscalls 400 # Number of system calls
183system.cpu.numCycles 165672471 # number of cpu cycles simulated
184system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
185system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
186system.cpu.fetch.icacheStallCycles 25870668 # Number of cycles fetch is stalled on an Icache miss
187system.cpu.fetch.Insts 219126869 # Number of instructions fetch has processed
188system.cpu.fetch.Branches 19976706 # Number of branches that fetch encountered
189system.cpu.fetch.predictedBranches 13105283 # Number of branches that fetch has predicted taken
190system.cpu.fetch.Cycles 57628355 # Number of cycles fetch has run and was not squashing or blocked
191system.cpu.fetch.SquashCycles 17696017 # Number of cycles fetch has spent squashing
192system.cpu.fetch.BlockedCycles 66630701 # Number of cycles fetch has spent blocked
193system.cpu.fetch.MiscStallCycles 278 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
194system.cpu.fetch.PendingTrapStallCycles 2007 # Number of stall cycles due to pending traps
195system.cpu.fetch.IcacheWaitRetryStallCycles 114 # Number of stall cycles due to full MSHR
196system.cpu.fetch.CacheLines 24475842 # Number of cache lines fetched
197system.cpu.fetch.IcacheSquashes 426793 # Number of outstanding Icache misses that were squashed
198system.cpu.fetch.rateDist::samples 165546176 # Number of instructions fetched each cycle (Total)
199system.cpu.fetch.rateDist::mean 2.187647 # Number of instructions fetched each cycle (Total)
200system.cpu.fetch.rateDist::stdev 3.326502 # Number of instructions fetched each cycle (Total)
201system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
202system.cpu.fetch.rateDist::0 109520431 66.16% 66.16% # Number of instructions fetched each cycle (Total)
203system.cpu.fetch.rateDist::1 3059143 1.85% 68.00% # Number of instructions fetched each cycle (Total)
204system.cpu.fetch.rateDist::2 2383042 1.44% 69.44% # Number of instructions fetched each cycle (Total)
205system.cpu.fetch.rateDist::3 2888379 1.74% 71.19% # Number of instructions fetched each cycle (Total)
206system.cpu.fetch.rateDist::4 3450462 2.08% 73.27% # Number of instructions fetched each cycle (Total)
207system.cpu.fetch.rateDist::5 3573116 2.16% 75.43% # Number of instructions fetched each cycle (Total)
208system.cpu.fetch.rateDist::6 4323051 2.61% 78.04% # Number of instructions fetched each cycle (Total)
209system.cpu.fetch.rateDist::7 2727876 1.65% 79.69% # Number of instructions fetched each cycle (Total)
210system.cpu.fetch.rateDist::8 33620676 20.31% 100.00% # Number of instructions fetched each cycle (Total)
211system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
212system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
213system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
214system.cpu.fetch.rateDist::total 165546176 # Number of instructions fetched each cycle (Total)
215system.cpu.fetch.branchRate 0.120580 # Number of branch fetches per cycle
216system.cpu.fetch.rate 1.322651 # Number of inst fetches per cycle
217system.cpu.decode.IdleCycles 38775408 # Number of cycles decode is idle
218system.cpu.decode.BlockedCycles 56644846 # Number of cycles decode is blocked
219system.cpu.decode.RunCycles 44737695 # Number of cycles decode is running
220system.cpu.decode.UnblockCycles 9974174 # Number of cycles decode is unblocking
221system.cpu.decode.SquashCycles 15414053 # Number of cycles decode is squashing
222system.cpu.decode.DecodedInsts 354047911 # Number of instructions handled by decode
223system.cpu.rename.SquashCycles 15414053 # Number of cycles rename is squashing
224system.cpu.rename.IdleCycles 46255302 # Number of cycles rename is idle
225system.cpu.rename.BlockCycles 14979465 # Number of cycles rename is blocking
226system.cpu.rename.serializeStallCycles 23344 # count of cycles rename stalled for serializing inst
227system.cpu.rename.RunCycles 46561207 # Number of cycles rename is running
228system.cpu.rename.UnblockCycles 42312805 # Number of cycles rename is unblocking
229system.cpu.rename.RenamedInsts 345686471 # Number of instructions processed by rename
230system.cpu.rename.ROBFullEvents 102 # Number of times rename has blocked due to ROB full
231system.cpu.rename.IQFullEvents 18031828 # Number of times rename has blocked due to IQ full
232system.cpu.rename.LSQFullEvents 22149425 # Number of times rename has blocked due to LSQ full
233system.cpu.rename.FullRegisterEvents 50 # Number of times there has been no free registers
234system.cpu.rename.RenamedOperands 399403706 # Number of destination operands rename has renamed
235system.cpu.rename.RenameLookups 962076305 # Number of register rename lookups that rename has made
236system.cpu.rename.int_rename_lookups 952204922 # Number of integer rename lookups
237system.cpu.rename.fp_rename_lookups 9871383 # Number of floating rename lookups
238system.cpu.rename.CommittedMaps 259428604 # Number of HB maps that are committed
239system.cpu.rename.UndoneMaps 139975102 # Number of HB maps that are undone due to squashing
240system.cpu.rename.serializingInsts 1676 # count of serializing insts renamed
241system.cpu.rename.tempSerializingInsts 1665 # count of temporary serializing insts renamed
242system.cpu.rename.skidInsts 90583210 # count of insts added to the skid buffer
243system.cpu.memDep0.insertedLoads 86793756 # Number of loads inserted to the mem dependence unit.
244system.cpu.memDep0.insertedStores 31811808 # Number of stores inserted to the mem dependence unit.
245system.cpu.memDep0.conflictingLoads 57862174 # Number of conflicting loads.
246system.cpu.memDep0.conflictingStores 18818230 # Number of conflicting stores.
247system.cpu.iq.iqInstsAdded 334054188 # Number of instructions added to the IQ (excludes non-spec)
248system.cpu.iq.iqNonSpecInstsAdded 3459 # Number of non-speculative instructions added to the IQ
249system.cpu.iq.iqInstsIssued 267584091 # Number of instructions issued
250system.cpu.iq.iqSquashedInstsIssued 253989 # Number of squashed instructions issued
251system.cpu.iq.iqSquashedInstsExamined 112238541 # Number of squashed instructions iterated over during squash; mainly for profiling
252system.cpu.iq.iqSquashedOperandsExamined 231222254 # Number of squashed operands that are examined and possibly removed from graph
253system.cpu.iq.iqSquashedNonSpecRemoved 2214 # Number of squashed non-spec instructions that were removed
254system.cpu.iq.issued_per_cycle::samples 165546176 # Number of insts issued each cycle
255system.cpu.iq.issued_per_cycle::mean 1.616371 # Number of insts issued each cycle
256system.cpu.iq.issued_per_cycle::stdev 1.504250 # Number of insts issued each cycle
257system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
258system.cpu.iq.issued_per_cycle::0 45159771 27.28% 27.28% # Number of insts issued each cycle
259system.cpu.iq.issued_per_cycle::1 46666031 28.19% 55.47% # Number of insts issued each cycle
260system.cpu.iq.issued_per_cycle::2 32872103 19.86% 75.33% # Number of insts issued each cycle
261system.cpu.iq.issued_per_cycle::3 19858979 12.00% 87.32% # Number of insts issued each cycle
262system.cpu.iq.issued_per_cycle::4 13194353 7.97% 95.29% # Number of insts issued each cycle
263system.cpu.iq.issued_per_cycle::5 4779249 2.89% 98.18% # Number of insts issued each cycle
264system.cpu.iq.issued_per_cycle::6 2330620 1.41% 99.59% # Number of insts issued each cycle
265system.cpu.iq.issued_per_cycle::7 541020 0.33% 99.91% # Number of insts issued each cycle
266system.cpu.iq.issued_per_cycle::8 144050 0.09% 100.00% # Number of insts issued each cycle
267system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
268system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
269system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
270system.cpu.iq.issued_per_cycle::total 165546176 # Number of insts issued each cycle
271system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
272system.cpu.iq.fu_full::IntAlu 132244 4.97% 4.97% # attempts to use FU when none available
273system.cpu.iq.fu_full::IntMult 0 0.00% 4.97% # attempts to use FU when none available
274system.cpu.iq.fu_full::IntDiv 0 0.00% 4.97% # attempts to use FU when none available
275system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.97% # attempts to use FU when none available
276system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.97% # attempts to use FU when none available
277system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.97% # attempts to use FU when none available
278system.cpu.iq.fu_full::FloatMult 0 0.00% 4.97% # attempts to use FU when none available
279system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.97% # attempts to use FU when none available
280system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.97% # attempts to use FU when none available
281system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.97% # attempts to use FU when none available
282system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.97% # attempts to use FU when none available
283system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.97% # attempts to use FU when none available
284system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.97% # attempts to use FU when none available
285system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.97% # attempts to use FU when none available
286system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.97% # attempts to use FU when none available
287system.cpu.iq.fu_full::SimdMult 0 0.00% 4.97% # attempts to use FU when none available
288system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.97% # attempts to use FU when none available
289system.cpu.iq.fu_full::SimdShift 0 0.00% 4.97% # attempts to use FU when none available
290system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.97% # attempts to use FU when none available
291system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.97% # attempts to use FU when none available
292system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.97% # attempts to use FU when none available
293system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.97% # attempts to use FU when none available
294system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.97% # attempts to use FU when none available
295system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.97% # attempts to use FU when none available
296system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.97% # attempts to use FU when none available
297system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.97% # attempts to use FU when none available
298system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.97% # attempts to use FU when none available
299system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.97% # attempts to use FU when none available
300system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.97% # attempts to use FU when none available
301system.cpu.iq.fu_full::MemRead 2258982 84.96% 89.93% # attempts to use FU when none available
302system.cpu.iq.fu_full::MemWrite 267651 10.07% 100.00% # attempts to use FU when none available
303system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
304system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
305system.cpu.iq.FU_type_0::No_OpClass 1212144 0.45% 0.45% # Type of FU issued
306system.cpu.iq.FU_type_0::IntAlu 174232004 65.11% 65.57% # Type of FU issued
307system.cpu.iq.FU_type_0::IntMult 0 0.00% 65.57% # Type of FU issued
308system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.57% # Type of FU issued
309system.cpu.iq.FU_type_0::FloatAdd 1599138 0.60% 66.16% # Type of FU issued
310system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.16% # Type of FU issued
311system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.16% # Type of FU issued
312system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.16% # Type of FU issued
313system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.16% # Type of FU issued
314system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.16% # Type of FU issued
315system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.16% # Type of FU issued
316system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.16% # Type of FU issued
317system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.16% # Type of FU issued
318system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.16% # Type of FU issued
319system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.16% # Type of FU issued
320system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.16% # Type of FU issued
321system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.16% # Type of FU issued
322system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.16% # Type of FU issued
323system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.16% # Type of FU issued
324system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.16% # Type of FU issued
325system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.16% # Type of FU issued
326system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.16% # Type of FU issued
327system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.16% # Type of FU issued
328system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.16% # Type of FU issued
329system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.16% # Type of FU issued
330system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.16% # Type of FU issued
331system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.16% # Type of FU issued
332system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.16% # Type of FU issued
333system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.16% # Type of FU issued
334system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.16% # Type of FU issued
335system.cpu.iq.FU_type_0::MemRead 67256463 25.13% 91.30% # Type of FU issued
336system.cpu.iq.FU_type_0::MemWrite 23284342 8.70% 100.00% # Type of FU issued
337system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
338system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
339system.cpu.iq.FU_type_0::total 267584091 # Type of FU issued
340system.cpu.iq.rate 1.615139 # Inst issue rate
341system.cpu.iq.fu_busy_cnt 2658877 # FU busy when requested
342system.cpu.iq.fu_busy_rate 0.009937 # FU busy rate (busy events/executed inst)
343system.cpu.iq.int_inst_queue_reads 698266747 # Number of integer instruction queue reads
344system.cpu.iq.int_inst_queue_writes 441935949 # Number of integer instruction queue writes
345system.cpu.iq.int_inst_queue_wakeup_accesses 260335869 # Number of integer instruction queue wakeup accesses
346system.cpu.iq.fp_inst_queue_reads 5360477 # Number of floating instruction queue reads
347system.cpu.iq.fp_inst_queue_writes 4651988 # Number of floating instruction queue writes
348system.cpu.iq.fp_inst_queue_wakeup_accesses 2579879 # Number of floating instruction queue wakeup accesses
349system.cpu.iq.int_alu_accesses 266334819 # Number of integer alu accesses
350system.cpu.iq.fp_alu_accesses 2696005 # Number of floating point alu accesses
351system.cpu.iew.lsq.thread0.forwLoads 19019917 # Number of loads that had data forwarded from stores
352system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
353system.cpu.iew.lsq.thread0.squashedLoads 30144170 # Number of loads squashed
354system.cpu.iew.lsq.thread0.ignoredResponses 29191 # Number of memory responses ignored because the instruction is squashed
355system.cpu.iew.lsq.thread0.memOrderViolation 297029 # Number of memory ordering violations
356system.cpu.iew.lsq.thread0.squashedStores 11296091 # Number of stores squashed
357system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
358system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
359system.cpu.iew.lsq.thread0.rescheduledLoads 49411 # Number of loads that were rescheduled
360system.cpu.iew.lsq.thread0.cacheBlocked 7 # Number of times an access to memory failed due to the cache being blocked
361system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
362system.cpu.iew.iewSquashCycles 15414053 # Number of cycles IEW is squashing
363system.cpu.iew.iewBlockCycles 584332 # Number of cycles IEW is blocking
364system.cpu.iew.iewUnblockCycles 268197 # Number of cycles IEW is unblocking
365system.cpu.iew.iewDispatchedInsts 334057647 # Number of instructions dispatched to IQ
366system.cpu.iew.iewDispSquashedInsts 187603 # Number of squashed instructions skipped by dispatch
367system.cpu.iew.iewDispLoadInsts 86793756 # Number of dispatched load instructions
368system.cpu.iew.iewDispStoreInsts 31811808 # Number of dispatched store instructions
369system.cpu.iew.iewDispNonSpecInsts 1663 # Number of dispatched non-speculative instructions
370system.cpu.iew.iewIQFullEvents 154006 # Number of times the IQ has become full, causing a stall
371system.cpu.iew.iewLSQFullEvents 31822 # Number of times the LSQ has become full, causing a stall
372system.cpu.iew.memOrderViolationEvents 297029 # Number of memory order violations
373system.cpu.iew.predictedTakenIncorrect 1177472 # Number of branches that were predicted taken incorrectly
374system.cpu.iew.predictedNotTakenIncorrect 918811 # Number of branches that were predicted not taken incorrectly
375system.cpu.iew.branchMispredicts 2096283 # Number of branch mispredicts detected at execute
376system.cpu.iew.iewExecutedInsts 264704604 # Number of executed instructions
377system.cpu.iew.iewExecLoadInsts 66268952 # Number of load instructions executed
378system.cpu.iew.iewExecSquashedInsts 2879487 # Number of squashed instructions skipped in execute
379system.cpu.iew.exec_swp 0 # number of swp insts executed
380system.cpu.iew.exec_nop 0 # number of nop insts executed
381system.cpu.iew.exec_refs 89158933 # number of memory reference insts executed
382system.cpu.iew.exec_branches 14605846 # Number of branches executed
383system.cpu.iew.exec_stores 22889981 # Number of stores executed
384system.cpu.iew.exec_rate 1.597759 # Inst execution rate
385system.cpu.iew.wb_sent 263752937 # cumulative count of insts sent to commit
386system.cpu.iew.wb_count 262915748 # cumulative count of insts written-back
387system.cpu.iew.wb_producers 212158955 # num instructions producing a value
388system.cpu.iew.wb_consumers 375269860 # num instructions consuming a value
389system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
390system.cpu.iew.wb_rate 1.586961 # insts written-back per cycle
391system.cpu.iew.wb_fanout 0.565350 # average fanout of values written-back
392system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
393system.cpu.commit.commitSquashedInsts 112734910 # The number of squashed insts skipped by commit
394system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards
395system.cpu.commit.branchMispredicts 2014608 # The number of times a branch was mispredicted
396system.cpu.commit.committed_per_cycle::samples 150132123 # Number of insts commited each cycle
397system.cpu.commit.committed_per_cycle::mean 1.474454 # Number of insts commited each cycle
398system.cpu.commit.committed_per_cycle::stdev 1.942401 # Number of insts commited each cycle
399system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
400system.cpu.commit.committed_per_cycle::0 50871002 33.88% 33.88% # Number of insts commited each cycle
401system.cpu.commit.committed_per_cycle::1 57276171 38.15% 72.03% # Number of insts commited each cycle
402system.cpu.commit.committed_per_cycle::2 13824598 9.21% 81.24% # Number of insts commited each cycle
403system.cpu.commit.committed_per_cycle::3 12056402 8.03% 89.27% # Number of insts commited each cycle
404system.cpu.commit.committed_per_cycle::4 4136994 2.76% 92.03% # Number of insts commited each cycle
405system.cpu.commit.committed_per_cycle::5 2958422 1.97% 94.00% # Number of insts commited each cycle
406system.cpu.commit.committed_per_cycle::6 1072501 0.71% 94.71% # Number of insts commited each cycle
407system.cpu.commit.committed_per_cycle::7 994968 0.66% 95.38% # Number of insts commited each cycle
408system.cpu.commit.committed_per_cycle::8 6941065 4.62% 100.00% # Number of insts commited each cycle
409system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
410system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
411system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
412system.cpu.commit.committed_per_cycle::total 150132123 # Number of insts commited each cycle
413system.cpu.commit.committedInsts 132071192 # Number of instructions committed
414system.cpu.commit.committedOps 221362961 # Number of ops (including micro ops) committed
415system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
416system.cpu.commit.refs 77165303 # Number of memory references committed
417system.cpu.commit.loads 56649586 # Number of loads committed
418system.cpu.commit.membars 0 # Number of memory barriers committed
419system.cpu.commit.branches 12326938 # Number of branches committed
420system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions.
421system.cpu.commit.int_insts 220339551 # Number of committed integer instructions.
422system.cpu.commit.function_calls 0 # Number of function calls committed.
423system.cpu.commit.bw_lim_events 6941065 # number cycles where commit BW limit reached
424system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
425system.cpu.rob.rob_reads 477288929 # The number of ROB reads
426system.cpu.rob.rob_writes 683644230 # The number of ROB writes
427system.cpu.timesIdled 2956 # Number of times that the entire CPU went into an idle state and unscheduled itself
428system.cpu.idleCycles 126295 # Total number of cycles that the CPU has spent unscheduled due to idling
429system.cpu.committedInsts 132071192 # Number of Instructions Simulated
430system.cpu.committedOps 221362961 # Number of Ops (including micro ops) Simulated
431system.cpu.committedInsts_total 132071192 # Number of Instructions Simulated
432system.cpu.cpi 1.254418 # CPI: Cycles Per Instruction
433system.cpu.cpi_total 1.254418 # CPI: Total CPI of All Threads
434system.cpu.ipc 0.797182 # IPC: Instructions Per Cycle
435system.cpu.ipc_total 0.797182 # IPC: Total IPC of All Threads
436system.cpu.int_regfile_reads 562757952 # number of integer regfile reads
437system.cpu.int_regfile_writes 298813122 # number of integer regfile writes
438system.cpu.fp_regfile_reads 3531630 # number of floating regfile reads
439system.cpu.fp_regfile_writes 2237821 # number of floating regfile writes
440system.cpu.misc_regfile_reads 137110805 # number of misc regfile reads
441system.cpu.misc_regfile_writes 844 # number of misc regfile writes
442system.cpu.icache.replacements 4901 # number of replacements
443system.cpu.icache.tagsinuse 1627.835837 # Cycle average of tags in use
444system.cpu.icache.total_refs 24466683 # Total number of references to valid blocks.
445system.cpu.icache.sampled_refs 6871 # Sample count of references to valid blocks.
446system.cpu.icache.avg_refs 3560.862029 # Average number of references to valid blocks.
447system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
448system.cpu.icache.occ_blocks::cpu.inst 1627.835837 # Average occupied blocks per requestor
449system.cpu.icache.occ_percent::cpu.inst 0.794842 # Average percentage of cache occupancy
450system.cpu.icache.occ_percent::total 0.794842 # Average percentage of cache occupancy
451system.cpu.icache.ReadReq_hits::cpu.inst 24466683 # number of ReadReq hits
452system.cpu.icache.ReadReq_hits::total 24466683 # number of ReadReq hits
453system.cpu.icache.demand_hits::cpu.inst 24466683 # number of demand (read+write) hits
454system.cpu.icache.demand_hits::total 24466683 # number of demand (read+write) hits
455system.cpu.icache.overall_hits::cpu.inst 24466683 # number of overall hits
456system.cpu.icache.overall_hits::total 24466683 # number of overall hits
457system.cpu.icache.ReadReq_misses::cpu.inst 9159 # number of ReadReq misses
458system.cpu.icache.ReadReq_misses::total 9159 # number of ReadReq misses
459system.cpu.icache.demand_misses::cpu.inst 9159 # number of demand (read+write) misses
460system.cpu.icache.demand_misses::total 9159 # number of demand (read+write) misses
461system.cpu.icache.overall_misses::cpu.inst 9159 # number of overall misses
462system.cpu.icache.overall_misses::total 9159 # number of overall misses
463system.cpu.icache.ReadReq_miss_latency::cpu.inst 269675497 # number of ReadReq miss cycles
464system.cpu.icache.ReadReq_miss_latency::total 269675497 # number of ReadReq miss cycles
465system.cpu.icache.demand_miss_latency::cpu.inst 269675497 # number of demand (read+write) miss cycles
466system.cpu.icache.demand_miss_latency::total 269675497 # number of demand (read+write) miss cycles
467system.cpu.icache.overall_miss_latency::cpu.inst 269675497 # number of overall miss cycles
468system.cpu.icache.overall_miss_latency::total 269675497 # number of overall miss cycles
469system.cpu.icache.ReadReq_accesses::cpu.inst 24475842 # number of ReadReq accesses(hits+misses)
470system.cpu.icache.ReadReq_accesses::total 24475842 # number of ReadReq accesses(hits+misses)
471system.cpu.icache.demand_accesses::cpu.inst 24475842 # number of demand (read+write) accesses
472system.cpu.icache.demand_accesses::total 24475842 # number of demand (read+write) accesses
473system.cpu.icache.overall_accesses::cpu.inst 24475842 # number of overall (read+write) accesses
474system.cpu.icache.overall_accesses::total 24475842 # number of overall (read+write) accesses
475system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000374 # miss rate for ReadReq accesses
476system.cpu.icache.ReadReq_miss_rate::total 0.000374 # miss rate for ReadReq accesses
477system.cpu.icache.demand_miss_rate::cpu.inst 0.000374 # miss rate for demand accesses
478system.cpu.icache.demand_miss_rate::total 0.000374 # miss rate for demand accesses
479system.cpu.icache.overall_miss_rate::cpu.inst 0.000374 # miss rate for overall accesses
480system.cpu.icache.overall_miss_rate::total 0.000374 # miss rate for overall accesses
481system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 29443.770827 # average ReadReq miss latency
482system.cpu.icache.ReadReq_avg_miss_latency::total 29443.770827 # average ReadReq miss latency
483system.cpu.icache.demand_avg_miss_latency::cpu.inst 29443.770827 # average overall miss latency
484system.cpu.icache.demand_avg_miss_latency::total 29443.770827 # average overall miss latency
485system.cpu.icache.overall_avg_miss_latency::cpu.inst 29443.770827 # average overall miss latency
486system.cpu.icache.overall_avg_miss_latency::total 29443.770827 # average overall miss latency
487system.cpu.icache.blocked_cycles::no_mshrs 864 # number of cycles access was blocked
488system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
489system.cpu.icache.blocked::no_mshrs 26 # number of cycles access was blocked
490system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
491system.cpu.icache.avg_blocked_cycles::no_mshrs 33.230769 # average number of cycles each access was blocked
492system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
493system.cpu.icache.fast_writes 0 # number of fast writes performed
494system.cpu.icache.cache_copies 0 # number of cache copies performed
495system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2133 # number of ReadReq MSHR hits
496system.cpu.icache.ReadReq_mshr_hits::total 2133 # number of ReadReq MSHR hits
497system.cpu.icache.demand_mshr_hits::cpu.inst 2133 # number of demand (read+write) MSHR hits
498system.cpu.icache.demand_mshr_hits::total 2133 # number of demand (read+write) MSHR hits
499system.cpu.icache.overall_mshr_hits::cpu.inst 2133 # number of overall MSHR hits
500system.cpu.icache.overall_mshr_hits::total 2133 # number of overall MSHR hits
501system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7026 # number of ReadReq MSHR misses
502system.cpu.icache.ReadReq_mshr_misses::total 7026 # number of ReadReq MSHR misses
503system.cpu.icache.demand_mshr_misses::cpu.inst 7026 # number of demand (read+write) MSHR misses
504system.cpu.icache.demand_mshr_misses::total 7026 # number of demand (read+write) MSHR misses
505system.cpu.icache.overall_mshr_misses::cpu.inst 7026 # number of overall MSHR misses
506system.cpu.icache.overall_mshr_misses::total 7026 # number of overall MSHR misses
507system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 205371497 # number of ReadReq MSHR miss cycles
508system.cpu.icache.ReadReq_mshr_miss_latency::total 205371497 # number of ReadReq MSHR miss cycles
509system.cpu.icache.demand_mshr_miss_latency::cpu.inst 205371497 # number of demand (read+write) MSHR miss cycles
510system.cpu.icache.demand_mshr_miss_latency::total 205371497 # number of demand (read+write) MSHR miss cycles
511system.cpu.icache.overall_mshr_miss_latency::cpu.inst 205371497 # number of overall MSHR miss cycles
512system.cpu.icache.overall_mshr_miss_latency::total 205371497 # number of overall MSHR miss cycles
513system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for ReadReq accesses
514system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000287 # mshr miss rate for ReadReq accesses
515system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for demand accesses
516system.cpu.icache.demand_mshr_miss_rate::total 0.000287 # mshr miss rate for demand accesses
517system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for overall accesses
518system.cpu.icache.overall_mshr_miss_rate::total 0.000287 # mshr miss rate for overall accesses
519system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 29230.215912 # average ReadReq mshr miss latency
520system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 29230.215912 # average ReadReq mshr miss latency
521system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 29230.215912 # average overall mshr miss latency
522system.cpu.icache.demand_avg_mshr_miss_latency::total 29230.215912 # average overall mshr miss latency
523system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 29230.215912 # average overall mshr miss latency
524system.cpu.icache.overall_avg_mshr_miss_latency::total 29230.215912 # average overall mshr miss latency
525system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
526system.cpu.l2cache.replacements 0 # number of replacements
527system.cpu.l2cache.tagsinuse 2531.748288 # Cycle average of tags in use
528system.cpu.l2cache.total_refs 3493 # Total number of references to valid blocks.
529system.cpu.l2cache.sampled_refs 3808 # Sample count of references to valid blocks.
530system.cpu.l2cache.avg_refs 0.917279 # Average number of references to valid blocks.
531system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
532system.cpu.l2cache.occ_blocks::writebacks 1.438884 # Average occupied blocks per requestor
533system.cpu.l2cache.occ_blocks::cpu.inst 2246.558475 # Average occupied blocks per requestor
534system.cpu.l2cache.occ_blocks::cpu.data 283.750928 # Average occupied blocks per requestor
535system.cpu.l2cache.occ_percent::writebacks 0.000044 # Average percentage of cache occupancy
536system.cpu.l2cache.occ_percent::cpu.inst 0.068560 # Average percentage of cache occupancy
537system.cpu.l2cache.occ_percent::cpu.data 0.008659 # Average percentage of cache occupancy
538system.cpu.l2cache.occ_percent::total 0.077263 # Average percentage of cache occupancy
539system.cpu.l2cache.ReadReq_hits::cpu.inst 3460 # number of ReadReq hits
540system.cpu.l2cache.ReadReq_hits::cpu.data 30 # number of ReadReq hits
541system.cpu.l2cache.ReadReq_hits::total 3490 # number of ReadReq hits
542system.cpu.l2cache.Writeback_hits::writebacks 13 # number of Writeback hits
543system.cpu.l2cache.Writeback_hits::total 13 # number of Writeback hits
544system.cpu.l2cache.ReadExReq_hits::cpu.data 7 # number of ReadExReq hits
545system.cpu.l2cache.ReadExReq_hits::total 7 # number of ReadExReq hits
546system.cpu.l2cache.demand_hits::cpu.inst 3460 # number of demand (read+write) hits
547system.cpu.l2cache.demand_hits::cpu.data 37 # number of demand (read+write) hits
548system.cpu.l2cache.demand_hits::total 3497 # number of demand (read+write) hits
549system.cpu.l2cache.overall_hits::cpu.inst 3460 # number of overall hits
550system.cpu.l2cache.overall_hits::cpu.data 37 # number of overall hits
551system.cpu.l2cache.overall_hits::total 3497 # number of overall hits
552system.cpu.l2cache.ReadReq_misses::cpu.inst 3413 # number of ReadReq misses
553system.cpu.l2cache.ReadReq_misses::cpu.data 394 # number of ReadReq misses
554system.cpu.l2cache.ReadReq_misses::total 3807 # number of ReadReq misses
555system.cpu.l2cache.UpgradeReq_misses::cpu.data 153 # number of UpgradeReq misses
556system.cpu.l2cache.UpgradeReq_misses::total 153 # number of UpgradeReq misses
557system.cpu.l2cache.ReadExReq_misses::cpu.data 1555 # number of ReadExReq misses
558system.cpu.l2cache.ReadExReq_misses::total 1555 # number of ReadExReq misses
559system.cpu.l2cache.demand_misses::cpu.inst 3413 # number of demand (read+write) misses
560system.cpu.l2cache.demand_misses::cpu.data 1949 # number of demand (read+write) misses
561system.cpu.l2cache.demand_misses::total 5362 # number of demand (read+write) misses
562system.cpu.l2cache.overall_misses::cpu.inst 3413 # number of overall misses
563system.cpu.l2cache.overall_misses::cpu.data 1949 # number of overall misses
564system.cpu.l2cache.overall_misses::total 5362 # number of overall misses
565system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 163591500 # number of ReadReq miss cycles
566system.cpu.l2cache.ReadReq_miss_latency::cpu.data 23492500 # number of ReadReq miss cycles
567system.cpu.l2cache.ReadReq_miss_latency::total 187084000 # number of ReadReq miss cycles
568system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68820500 # number of ReadExReq miss cycles
569system.cpu.l2cache.ReadExReq_miss_latency::total 68820500 # number of ReadExReq miss cycles
570system.cpu.l2cache.demand_miss_latency::cpu.inst 163591500 # number of demand (read+write) miss cycles
571system.cpu.l2cache.demand_miss_latency::cpu.data 92313000 # number of demand (read+write) miss cycles
572system.cpu.l2cache.demand_miss_latency::total 255904500 # number of demand (read+write) miss cycles
573system.cpu.l2cache.overall_miss_latency::cpu.inst 163591500 # number of overall miss cycles
574system.cpu.l2cache.overall_miss_latency::cpu.data 92313000 # number of overall miss cycles
575system.cpu.l2cache.overall_miss_latency::total 255904500 # number of overall miss cycles
576system.cpu.l2cache.ReadReq_accesses::cpu.inst 6873 # number of ReadReq accesses(hits+misses)
577system.cpu.l2cache.ReadReq_accesses::cpu.data 424 # number of ReadReq accesses(hits+misses)
578system.cpu.l2cache.ReadReq_accesses::total 7297 # number of ReadReq accesses(hits+misses)
579system.cpu.l2cache.Writeback_accesses::writebacks 13 # number of Writeback accesses(hits+misses)
580system.cpu.l2cache.Writeback_accesses::total 13 # number of Writeback accesses(hits+misses)
581system.cpu.l2cache.UpgradeReq_accesses::cpu.data 153 # number of UpgradeReq accesses(hits+misses)
582system.cpu.l2cache.UpgradeReq_accesses::total 153 # number of UpgradeReq accesses(hits+misses)
583system.cpu.l2cache.ReadExReq_accesses::cpu.data 1562 # number of ReadExReq accesses(hits+misses)
584system.cpu.l2cache.ReadExReq_accesses::total 1562 # number of ReadExReq accesses(hits+misses)
585system.cpu.l2cache.demand_accesses::cpu.inst 6873 # number of demand (read+write) accesses
586system.cpu.l2cache.demand_accesses::cpu.data 1986 # number of demand (read+write) accesses
587system.cpu.l2cache.demand_accesses::total 8859 # number of demand (read+write) accesses
588system.cpu.l2cache.overall_accesses::cpu.inst 6873 # number of overall (read+write) accesses
589system.cpu.l2cache.overall_accesses::cpu.data 1986 # number of overall (read+write) accesses
590system.cpu.l2cache.overall_accesses::total 8859 # number of overall (read+write) accesses
591system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.496581 # miss rate for ReadReq accesses
592system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.929245 # miss rate for ReadReq accesses
593system.cpu.l2cache.ReadReq_miss_rate::total 0.521721 # miss rate for ReadReq accesses
594system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
595system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
596system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995519 # miss rate for ReadExReq accesses
597system.cpu.l2cache.ReadExReq_miss_rate::total 0.995519 # miss rate for ReadExReq accesses
598system.cpu.l2cache.demand_miss_rate::cpu.inst 0.496581 # miss rate for demand accesses
599system.cpu.l2cache.demand_miss_rate::cpu.data 0.981370 # miss rate for demand accesses
600system.cpu.l2cache.demand_miss_rate::total 0.605260 # miss rate for demand accesses
601system.cpu.l2cache.overall_miss_rate::cpu.inst 0.496581 # miss rate for overall accesses
602system.cpu.l2cache.overall_miss_rate::cpu.data 0.981370 # miss rate for overall accesses
603system.cpu.l2cache.overall_miss_rate::total 0.605260 # miss rate for overall accesses
604system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47931.878113 # average ReadReq miss latency
605system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 59625.634518 # average ReadReq miss latency
606system.cpu.l2cache.ReadReq_avg_miss_latency::total 49142.106646 # average ReadReq miss latency
607system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 44257.556270 # average ReadExReq miss latency
608system.cpu.l2cache.ReadExReq_avg_miss_latency::total 44257.556270 # average ReadExReq miss latency
609system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47931.878113 # average overall miss latency
610system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47364.289379 # average overall miss latency
611system.cpu.l2cache.demand_avg_miss_latency::total 47725.568818 # average overall miss latency
612system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47931.878113 # average overall miss latency
613system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47364.289379 # average overall miss latency
614system.cpu.l2cache.overall_avg_miss_latency::total 47725.568818 # average overall miss latency
615system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
616system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
617system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
618system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
619system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
620system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
621system.cpu.l2cache.fast_writes 0 # number of fast writes performed
622system.cpu.l2cache.cache_copies 0 # number of cache copies performed
623system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3413 # number of ReadReq MSHR misses
624system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 394 # number of ReadReq MSHR misses
625system.cpu.l2cache.ReadReq_mshr_misses::total 3807 # number of ReadReq MSHR misses
626system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 153 # number of UpgradeReq MSHR misses
627system.cpu.l2cache.UpgradeReq_mshr_misses::total 153 # number of UpgradeReq MSHR misses
628system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1555 # number of ReadExReq MSHR misses
629system.cpu.l2cache.ReadExReq_mshr_misses::total 1555 # number of ReadExReq MSHR misses
630system.cpu.l2cache.demand_mshr_misses::cpu.inst 3413 # number of demand (read+write) MSHR misses
631system.cpu.l2cache.demand_mshr_misses::cpu.data 1949 # number of demand (read+write) MSHR misses
632system.cpu.l2cache.demand_mshr_misses::total 5362 # number of demand (read+write) MSHR misses
633system.cpu.l2cache.overall_mshr_misses::cpu.inst 3413 # number of overall MSHR misses
634system.cpu.l2cache.overall_mshr_misses::cpu.data 1949 # number of overall MSHR misses
635system.cpu.l2cache.overall_mshr_misses::total 5362 # number of overall MSHR misses
651system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 121268321 # number of ReadReq MSHR miss cycles
652system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 18645617 # number of ReadReq MSHR miss cycles
653system.cpu.l2cache.ReadReq_mshr_miss_latency::total 139913938 # number of ReadReq MSHR miss cycles
636system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 121265541 # number of ReadReq MSHR miss cycles
637system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 18645311 # number of ReadReq MSHR miss cycles
638system.cpu.l2cache.ReadReq_mshr_miss_latency::total 139910852 # number of ReadReq MSHR miss cycles
654system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1530153 # number of UpgradeReq MSHR miss cycles
655system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1530153 # number of UpgradeReq MSHR miss cycles
639system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1530153 # number of UpgradeReq MSHR miss cycles
640system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1530153 # number of UpgradeReq MSHR miss cycles
656system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 49242500 # number of ReadExReq MSHR miss cycles
657system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 49242500 # number of ReadExReq MSHR miss cycles
658system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 121268321 # number of demand (read+write) MSHR miss cycles
659system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 67888117 # number of demand (read+write) MSHR miss cycles
660system.cpu.l2cache.demand_mshr_miss_latency::total 189156438 # number of demand (read+write) MSHR miss cycles
661system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 121268321 # number of overall MSHR miss cycles
662system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 67888117 # number of overall MSHR miss cycles
663system.cpu.l2cache.overall_mshr_miss_latency::total 189156438 # number of overall MSHR miss cycles
641system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 49241002 # number of ReadExReq MSHR miss cycles
642system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 49241002 # number of ReadExReq MSHR miss cycles
643system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 121265541 # number of demand (read+write) MSHR miss cycles
644system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 67886313 # number of demand (read+write) MSHR miss cycles
645system.cpu.l2cache.demand_mshr_miss_latency::total 189151854 # number of demand (read+write) MSHR miss cycles
646system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 121265541 # number of overall MSHR miss cycles
647system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 67886313 # number of overall MSHR miss cycles
648system.cpu.l2cache.overall_mshr_miss_latency::total 189151854 # number of overall MSHR miss cycles
664system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for ReadReq accesses
665system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.929245 # mshr miss rate for ReadReq accesses
666system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.521721 # mshr miss rate for ReadReq accesses
667system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
668system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
669system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995519 # mshr miss rate for ReadExReq accesses
670system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995519 # mshr miss rate for ReadExReq accesses
671system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for demand accesses
672system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.981370 # mshr miss rate for demand accesses
673system.cpu.l2cache.demand_mshr_miss_rate::total 0.605260 # mshr miss rate for demand accesses
674system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for overall accesses
675system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.981370 # mshr miss rate for overall accesses
676system.cpu.l2cache.overall_mshr_miss_rate::total 0.605260 # mshr miss rate for overall accesses
649system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for ReadReq accesses
650system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.929245 # mshr miss rate for ReadReq accesses
651system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.521721 # mshr miss rate for ReadReq accesses
652system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
653system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
654system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995519 # mshr miss rate for ReadExReq accesses
655system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995519 # mshr miss rate for ReadExReq accesses
656system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for demand accesses
657system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.981370 # mshr miss rate for demand accesses
658system.cpu.l2cache.demand_mshr_miss_rate::total 0.605260 # mshr miss rate for demand accesses
659system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for overall accesses
660system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.981370 # mshr miss rate for overall accesses
661system.cpu.l2cache.overall_mshr_miss_rate::total 0.605260 # mshr miss rate for overall accesses
677system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 35531.298271 # average ReadReq mshr miss latency
678system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 47323.901015 # average ReadReq mshr miss latency
679system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 36751.756764 # average ReadReq mshr miss latency
662system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 35530.483739 # average ReadReq mshr miss latency
663system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 47323.124365 # average ReadReq mshr miss latency
664system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 36750.946152 # average ReadReq mshr miss latency
680system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
681system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
665system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
666system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
682system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31667.202572 # average ReadExReq mshr miss latency
683system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31667.202572 # average ReadExReq mshr miss latency
684system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 35531.298271 # average overall mshr miss latency
685system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 34832.281683 # average overall mshr miss latency
686system.cpu.l2cache.demand_avg_mshr_miss_latency::total 35277.217083 # average overall mshr miss latency
687system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 35531.298271 # average overall mshr miss latency
688system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 34832.281683 # average overall mshr miss latency
689system.cpu.l2cache.overall_avg_mshr_miss_latency::total 35277.217083 # average overall mshr miss latency
667system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31666.239228 # average ReadExReq mshr miss latency
668system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31666.239228 # average ReadExReq mshr miss latency
669system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 35530.483739 # average overall mshr miss latency
670system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 34831.356080 # average overall mshr miss latency
671system.cpu.l2cache.demand_avg_mshr_miss_latency::total 35276.362178 # average overall mshr miss latency
672system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 35530.483739 # average overall mshr miss latency
673system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 34831.356080 # average overall mshr miss latency
674system.cpu.l2cache.overall_avg_mshr_miss_latency::total 35276.362178 # average overall mshr miss latency
690system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
691system.cpu.dcache.replacements 56 # number of replacements
692system.cpu.dcache.tagsinuse 1416.460930 # Cycle average of tags in use
693system.cpu.dcache.total_refs 67604390 # Total number of references to valid blocks.
694system.cpu.dcache.sampled_refs 1983 # Sample count of references to valid blocks.
695system.cpu.dcache.avg_refs 34091.976803 # Average number of references to valid blocks.
696system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
697system.cpu.dcache.occ_blocks::cpu.data 1416.460930 # Average occupied blocks per requestor
698system.cpu.dcache.occ_percent::cpu.data 0.345816 # Average percentage of cache occupancy
699system.cpu.dcache.occ_percent::total 0.345816 # Average percentage of cache occupancy
700system.cpu.dcache.ReadReq_hits::cpu.data 47090189 # number of ReadReq hits
701system.cpu.dcache.ReadReq_hits::total 47090189 # number of ReadReq hits
702system.cpu.dcache.WriteReq_hits::cpu.data 20514015 # number of WriteReq hits
703system.cpu.dcache.WriteReq_hits::total 20514015 # number of WriteReq hits
704system.cpu.dcache.demand_hits::cpu.data 67604204 # number of demand (read+write) hits
705system.cpu.dcache.demand_hits::total 67604204 # number of demand (read+write) hits
706system.cpu.dcache.overall_hits::cpu.data 67604204 # number of overall hits
707system.cpu.dcache.overall_hits::total 67604204 # number of overall hits
708system.cpu.dcache.ReadReq_misses::cpu.data 791 # number of ReadReq misses
709system.cpu.dcache.ReadReq_misses::total 791 # number of ReadReq misses
710system.cpu.dcache.WriteReq_misses::cpu.data 1716 # number of WriteReq misses
711system.cpu.dcache.WriteReq_misses::total 1716 # number of WriteReq misses
712system.cpu.dcache.demand_misses::cpu.data 2507 # number of demand (read+write) misses
713system.cpu.dcache.demand_misses::total 2507 # number of demand (read+write) misses
714system.cpu.dcache.overall_misses::cpu.data 2507 # number of overall misses
715system.cpu.dcache.overall_misses::total 2507 # number of overall misses
716system.cpu.dcache.ReadReq_miss_latency::cpu.data 39751500 # number of ReadReq miss cycles
717system.cpu.dcache.ReadReq_miss_latency::total 39751500 # number of ReadReq miss cycles
718system.cpu.dcache.WriteReq_miss_latency::cpu.data 77402500 # number of WriteReq miss cycles
719system.cpu.dcache.WriteReq_miss_latency::total 77402500 # number of WriteReq miss cycles
720system.cpu.dcache.demand_miss_latency::cpu.data 117154000 # number of demand (read+write) miss cycles
721system.cpu.dcache.demand_miss_latency::total 117154000 # number of demand (read+write) miss cycles
722system.cpu.dcache.overall_miss_latency::cpu.data 117154000 # number of overall miss cycles
723system.cpu.dcache.overall_miss_latency::total 117154000 # number of overall miss cycles
724system.cpu.dcache.ReadReq_accesses::cpu.data 47090980 # number of ReadReq accesses(hits+misses)
725system.cpu.dcache.ReadReq_accesses::total 47090980 # number of ReadReq accesses(hits+misses)
726system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses)
727system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses)
728system.cpu.dcache.demand_accesses::cpu.data 67606711 # number of demand (read+write) accesses
729system.cpu.dcache.demand_accesses::total 67606711 # number of demand (read+write) accesses
730system.cpu.dcache.overall_accesses::cpu.data 67606711 # number of overall (read+write) accesses
731system.cpu.dcache.overall_accesses::total 67606711 # number of overall (read+write) accesses
732system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000017 # miss rate for ReadReq accesses
733system.cpu.dcache.ReadReq_miss_rate::total 0.000017 # miss rate for ReadReq accesses
734system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000084 # miss rate for WriteReq accesses
735system.cpu.dcache.WriteReq_miss_rate::total 0.000084 # miss rate for WriteReq accesses
736system.cpu.dcache.demand_miss_rate::cpu.data 0.000037 # miss rate for demand accesses
737system.cpu.dcache.demand_miss_rate::total 0.000037 # miss rate for demand accesses
738system.cpu.dcache.overall_miss_rate::cpu.data 0.000037 # miss rate for overall accesses
739system.cpu.dcache.overall_miss_rate::total 0.000037 # miss rate for overall accesses
740system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50254.740834 # average ReadReq miss latency
741system.cpu.dcache.ReadReq_avg_miss_latency::total 50254.740834 # average ReadReq miss latency
742system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 45106.351981 # average WriteReq miss latency
743system.cpu.dcache.WriteReq_avg_miss_latency::total 45106.351981 # average WriteReq miss latency
744system.cpu.dcache.demand_avg_miss_latency::cpu.data 46730.753889 # average overall miss latency
745system.cpu.dcache.demand_avg_miss_latency::total 46730.753889 # average overall miss latency
746system.cpu.dcache.overall_avg_miss_latency::cpu.data 46730.753889 # average overall miss latency
747system.cpu.dcache.overall_avg_miss_latency::total 46730.753889 # average overall miss latency
748system.cpu.dcache.blocked_cycles::no_mshrs 35 # number of cycles access was blocked
749system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
750system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
751system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
752system.cpu.dcache.avg_blocked_cycles::no_mshrs 17.500000 # average number of cycles each access was blocked
753system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
754system.cpu.dcache.fast_writes 0 # number of fast writes performed
755system.cpu.dcache.cache_copies 0 # number of cache copies performed
756system.cpu.dcache.writebacks::writebacks 13 # number of writebacks
757system.cpu.dcache.writebacks::total 13 # number of writebacks
758system.cpu.dcache.ReadReq_mshr_hits::cpu.data 367 # number of ReadReq MSHR hits
759system.cpu.dcache.ReadReq_mshr_hits::total 367 # number of ReadReq MSHR hits
760system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits
761system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits
762system.cpu.dcache.demand_mshr_hits::cpu.data 368 # number of demand (read+write) MSHR hits
763system.cpu.dcache.demand_mshr_hits::total 368 # number of demand (read+write) MSHR hits
764system.cpu.dcache.overall_mshr_hits::cpu.data 368 # number of overall MSHR hits
765system.cpu.dcache.overall_mshr_hits::total 368 # number of overall MSHR hits
766system.cpu.dcache.ReadReq_mshr_misses::cpu.data 424 # number of ReadReq MSHR misses
767system.cpu.dcache.ReadReq_mshr_misses::total 424 # number of ReadReq MSHR misses
768system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1715 # number of WriteReq MSHR misses
769system.cpu.dcache.WriteReq_mshr_misses::total 1715 # number of WriteReq MSHR misses
770system.cpu.dcache.demand_mshr_misses::cpu.data 2139 # number of demand (read+write) MSHR misses
771system.cpu.dcache.demand_mshr_misses::total 2139 # number of demand (read+write) MSHR misses
772system.cpu.dcache.overall_mshr_misses::cpu.data 2139 # number of overall MSHR misses
773system.cpu.dcache.overall_mshr_misses::total 2139 # number of overall MSHR misses
774system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24221500 # number of ReadReq MSHR miss cycles
775system.cpu.dcache.ReadReq_mshr_miss_latency::total 24221500 # number of ReadReq MSHR miss cycles
776system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 73937000 # number of WriteReq MSHR miss cycles
777system.cpu.dcache.WriteReq_mshr_miss_latency::total 73937000 # number of WriteReq MSHR miss cycles
778system.cpu.dcache.demand_mshr_miss_latency::cpu.data 98158500 # number of demand (read+write) MSHR miss cycles
779system.cpu.dcache.demand_mshr_miss_latency::total 98158500 # number of demand (read+write) MSHR miss cycles
780system.cpu.dcache.overall_mshr_miss_latency::cpu.data 98158500 # number of overall MSHR miss cycles
781system.cpu.dcache.overall_mshr_miss_latency::total 98158500 # number of overall MSHR miss cycles
782system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000009 # mshr miss rate for ReadReq accesses
783system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000009 # mshr miss rate for ReadReq accesses
784system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for WriteReq accesses
785system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000084 # mshr miss rate for WriteReq accesses
786system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for demand accesses
787system.cpu.dcache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
788system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for overall accesses
789system.cpu.dcache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
790system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 57126.179245 # average ReadReq mshr miss latency
791system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 57126.179245 # average ReadReq mshr miss latency
792system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43111.953353 # average WriteReq mshr miss latency
793system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43111.953353 # average WriteReq mshr miss latency
794system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 45889.901823 # average overall mshr miss latency
795system.cpu.dcache.demand_avg_mshr_miss_latency::total 45889.901823 # average overall mshr miss latency
796system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 45889.901823 # average overall mshr miss latency
797system.cpu.dcache.overall_avg_mshr_miss_latency::total 45889.901823 # average overall mshr miss latency
798system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
799
800---------- End Simulation Statistics ----------
675system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
676system.cpu.dcache.replacements 56 # number of replacements
677system.cpu.dcache.tagsinuse 1416.460930 # Cycle average of tags in use
678system.cpu.dcache.total_refs 67604390 # Total number of references to valid blocks.
679system.cpu.dcache.sampled_refs 1983 # Sample count of references to valid blocks.
680system.cpu.dcache.avg_refs 34091.976803 # Average number of references to valid blocks.
681system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
682system.cpu.dcache.occ_blocks::cpu.data 1416.460930 # Average occupied blocks per requestor
683system.cpu.dcache.occ_percent::cpu.data 0.345816 # Average percentage of cache occupancy
684system.cpu.dcache.occ_percent::total 0.345816 # Average percentage of cache occupancy
685system.cpu.dcache.ReadReq_hits::cpu.data 47090189 # number of ReadReq hits
686system.cpu.dcache.ReadReq_hits::total 47090189 # number of ReadReq hits
687system.cpu.dcache.WriteReq_hits::cpu.data 20514015 # number of WriteReq hits
688system.cpu.dcache.WriteReq_hits::total 20514015 # number of WriteReq hits
689system.cpu.dcache.demand_hits::cpu.data 67604204 # number of demand (read+write) hits
690system.cpu.dcache.demand_hits::total 67604204 # number of demand (read+write) hits
691system.cpu.dcache.overall_hits::cpu.data 67604204 # number of overall hits
692system.cpu.dcache.overall_hits::total 67604204 # number of overall hits
693system.cpu.dcache.ReadReq_misses::cpu.data 791 # number of ReadReq misses
694system.cpu.dcache.ReadReq_misses::total 791 # number of ReadReq misses
695system.cpu.dcache.WriteReq_misses::cpu.data 1716 # number of WriteReq misses
696system.cpu.dcache.WriteReq_misses::total 1716 # number of WriteReq misses
697system.cpu.dcache.demand_misses::cpu.data 2507 # number of demand (read+write) misses
698system.cpu.dcache.demand_misses::total 2507 # number of demand (read+write) misses
699system.cpu.dcache.overall_misses::cpu.data 2507 # number of overall misses
700system.cpu.dcache.overall_misses::total 2507 # number of overall misses
701system.cpu.dcache.ReadReq_miss_latency::cpu.data 39751500 # number of ReadReq miss cycles
702system.cpu.dcache.ReadReq_miss_latency::total 39751500 # number of ReadReq miss cycles
703system.cpu.dcache.WriteReq_miss_latency::cpu.data 77402500 # number of WriteReq miss cycles
704system.cpu.dcache.WriteReq_miss_latency::total 77402500 # number of WriteReq miss cycles
705system.cpu.dcache.demand_miss_latency::cpu.data 117154000 # number of demand (read+write) miss cycles
706system.cpu.dcache.demand_miss_latency::total 117154000 # number of demand (read+write) miss cycles
707system.cpu.dcache.overall_miss_latency::cpu.data 117154000 # number of overall miss cycles
708system.cpu.dcache.overall_miss_latency::total 117154000 # number of overall miss cycles
709system.cpu.dcache.ReadReq_accesses::cpu.data 47090980 # number of ReadReq accesses(hits+misses)
710system.cpu.dcache.ReadReq_accesses::total 47090980 # number of ReadReq accesses(hits+misses)
711system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses)
712system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses)
713system.cpu.dcache.demand_accesses::cpu.data 67606711 # number of demand (read+write) accesses
714system.cpu.dcache.demand_accesses::total 67606711 # number of demand (read+write) accesses
715system.cpu.dcache.overall_accesses::cpu.data 67606711 # number of overall (read+write) accesses
716system.cpu.dcache.overall_accesses::total 67606711 # number of overall (read+write) accesses
717system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000017 # miss rate for ReadReq accesses
718system.cpu.dcache.ReadReq_miss_rate::total 0.000017 # miss rate for ReadReq accesses
719system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000084 # miss rate for WriteReq accesses
720system.cpu.dcache.WriteReq_miss_rate::total 0.000084 # miss rate for WriteReq accesses
721system.cpu.dcache.demand_miss_rate::cpu.data 0.000037 # miss rate for demand accesses
722system.cpu.dcache.demand_miss_rate::total 0.000037 # miss rate for demand accesses
723system.cpu.dcache.overall_miss_rate::cpu.data 0.000037 # miss rate for overall accesses
724system.cpu.dcache.overall_miss_rate::total 0.000037 # miss rate for overall accesses
725system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50254.740834 # average ReadReq miss latency
726system.cpu.dcache.ReadReq_avg_miss_latency::total 50254.740834 # average ReadReq miss latency
727system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 45106.351981 # average WriteReq miss latency
728system.cpu.dcache.WriteReq_avg_miss_latency::total 45106.351981 # average WriteReq miss latency
729system.cpu.dcache.demand_avg_miss_latency::cpu.data 46730.753889 # average overall miss latency
730system.cpu.dcache.demand_avg_miss_latency::total 46730.753889 # average overall miss latency
731system.cpu.dcache.overall_avg_miss_latency::cpu.data 46730.753889 # average overall miss latency
732system.cpu.dcache.overall_avg_miss_latency::total 46730.753889 # average overall miss latency
733system.cpu.dcache.blocked_cycles::no_mshrs 35 # number of cycles access was blocked
734system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
735system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
736system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
737system.cpu.dcache.avg_blocked_cycles::no_mshrs 17.500000 # average number of cycles each access was blocked
738system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
739system.cpu.dcache.fast_writes 0 # number of fast writes performed
740system.cpu.dcache.cache_copies 0 # number of cache copies performed
741system.cpu.dcache.writebacks::writebacks 13 # number of writebacks
742system.cpu.dcache.writebacks::total 13 # number of writebacks
743system.cpu.dcache.ReadReq_mshr_hits::cpu.data 367 # number of ReadReq MSHR hits
744system.cpu.dcache.ReadReq_mshr_hits::total 367 # number of ReadReq MSHR hits
745system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits
746system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits
747system.cpu.dcache.demand_mshr_hits::cpu.data 368 # number of demand (read+write) MSHR hits
748system.cpu.dcache.demand_mshr_hits::total 368 # number of demand (read+write) MSHR hits
749system.cpu.dcache.overall_mshr_hits::cpu.data 368 # number of overall MSHR hits
750system.cpu.dcache.overall_mshr_hits::total 368 # number of overall MSHR hits
751system.cpu.dcache.ReadReq_mshr_misses::cpu.data 424 # number of ReadReq MSHR misses
752system.cpu.dcache.ReadReq_mshr_misses::total 424 # number of ReadReq MSHR misses
753system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1715 # number of WriteReq MSHR misses
754system.cpu.dcache.WriteReq_mshr_misses::total 1715 # number of WriteReq MSHR misses
755system.cpu.dcache.demand_mshr_misses::cpu.data 2139 # number of demand (read+write) MSHR misses
756system.cpu.dcache.demand_mshr_misses::total 2139 # number of demand (read+write) MSHR misses
757system.cpu.dcache.overall_mshr_misses::cpu.data 2139 # number of overall MSHR misses
758system.cpu.dcache.overall_mshr_misses::total 2139 # number of overall MSHR misses
759system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24221500 # number of ReadReq MSHR miss cycles
760system.cpu.dcache.ReadReq_mshr_miss_latency::total 24221500 # number of ReadReq MSHR miss cycles
761system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 73937000 # number of WriteReq MSHR miss cycles
762system.cpu.dcache.WriteReq_mshr_miss_latency::total 73937000 # number of WriteReq MSHR miss cycles
763system.cpu.dcache.demand_mshr_miss_latency::cpu.data 98158500 # number of demand (read+write) MSHR miss cycles
764system.cpu.dcache.demand_mshr_miss_latency::total 98158500 # number of demand (read+write) MSHR miss cycles
765system.cpu.dcache.overall_mshr_miss_latency::cpu.data 98158500 # number of overall MSHR miss cycles
766system.cpu.dcache.overall_mshr_miss_latency::total 98158500 # number of overall MSHR miss cycles
767system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000009 # mshr miss rate for ReadReq accesses
768system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000009 # mshr miss rate for ReadReq accesses
769system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for WriteReq accesses
770system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000084 # mshr miss rate for WriteReq accesses
771system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for demand accesses
772system.cpu.dcache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
773system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for overall accesses
774system.cpu.dcache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
775system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 57126.179245 # average ReadReq mshr miss latency
776system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 57126.179245 # average ReadReq mshr miss latency
777system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43111.953353 # average WriteReq mshr miss latency
778system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43111.953353 # average WriteReq mshr miss latency
779system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 45889.901823 # average overall mshr miss latency
780system.cpu.dcache.demand_avg_mshr_miss_latency::total 45889.901823 # average overall mshr miss latency
781system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 45889.901823 # average overall mshr miss latency
782system.cpu.dcache.overall_avg_mshr_miss_latency::total 45889.901823 # average overall mshr miss latency
783system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
784
785---------- End Simulation Statistics ----------