stats.txt (9289:a31a1243a3ed) stats.txt (9312:e05e1b69ebf2)
1
2---------- Begin Simulation Statistics ----------
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.075929 # Number of seconds simulated
4sim_ticks 75929256000 # Number of ticks simulated
5final_tick 75929256000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
3sim_seconds 0.075917 # Number of seconds simulated
4sim_ticks 75916922000 # Number of ticks simulated
5final_tick 75916922000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 126863 # Simulator instruction rate (inst/s)
8host_op_rate 138901 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 55895176 # Simulator tick rate (ticks/s)
10host_mem_usage 231880 # Number of bytes of host memory used
11host_seconds 1358.42 # Real time elapsed on the host
12sim_insts 172333091 # Number of instructions simulated
13sim_ops 188686573 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 132864 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 112384 # Number of bytes read from this memory
16system.physmem.bytes_read::total 245248 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 132864 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 132864 # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst 2076 # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data 1756 # Number of read requests responded to by this memory
21system.physmem.num_reads::total 3832 # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst 1749839 # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data 1480115 # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total 3229954 # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst 1749839 # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total 1749839 # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst 1749839 # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data 1480115 # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total 3229954 # Total bandwidth to/from this memory (bytes/s)
7host_inst_rate 139176 # Simulator instruction rate (inst/s)
8host_op_rate 152383 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 61310301 # Simulator tick rate (ticks/s)
10host_mem_usage 236468 # Number of bytes of host memory used
11host_seconds 1238.24 # Real time elapsed on the host
12sim_insts 172333316 # Number of instructions simulated
13sim_ops 188686798 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 132736 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 112320 # Number of bytes read from this memory
16system.physmem.bytes_read::total 245056 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 132736 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 132736 # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst 2074 # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data 1755 # Number of read requests responded to by this memory
21system.physmem.num_reads::total 3829 # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst 1748438 # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data 1479512 # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total 3227950 # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst 1748438 # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total 1748438 # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst 1748438 # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data 1479512 # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total 3227950 # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs 3829 # Total number of read requests seen
31system.physmem.writeReqs 0 # Total number of write requests seen
32system.physmem.cpureqs 3829 # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead 245056 # Total number of bytes read from memory
34system.physmem.bytesWritten 0 # Total number of bytes written to memory
35system.physmem.bytesConsumedRd 245056 # bytesRead derated as per pkt->getSize()
36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
39system.physmem.perBankRdReqs::0 320 # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1 234 # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2 192 # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3 239 # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4 228 # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5 195 # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6 224 # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7 283 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8 245 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9 249 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10 248 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11 265 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12 250 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13 236 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14 181 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15 240 # Track reads on a per bank basis
55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
73system.physmem.totGap 75916775000 # Total gap between requests
74system.physmem.readPktSize::0 0 # Categorize read packet sizes
75system.physmem.readPktSize::1 0 # Categorize read packet sizes
76system.physmem.readPktSize::2 0 # Categorize read packet sizes
77system.physmem.readPktSize::3 0 # Categorize read packet sizes
78system.physmem.readPktSize::4 0 # Categorize read packet sizes
79system.physmem.readPktSize::5 0 # Categorize read packet sizes
80system.physmem.readPktSize::6 3829 # Categorize read packet sizes
81system.physmem.readPktSize::7 0 # Categorize read packet sizes
82system.physmem.readPktSize::8 0 # Categorize read packet sizes
83system.physmem.writePktSize::0 0 # categorize write packet sizes
84system.physmem.writePktSize::1 0 # categorize write packet sizes
85system.physmem.writePktSize::2 0 # categorize write packet sizes
86system.physmem.writePktSize::3 0 # categorize write packet sizes
87system.physmem.writePktSize::4 0 # categorize write packet sizes
88system.physmem.writePktSize::5 0 # categorize write packet sizes
89system.physmem.writePktSize::6 0 # categorize write packet sizes
90system.physmem.writePktSize::7 0 # categorize write packet sizes
91system.physmem.writePktSize::8 0 # categorize write packet sizes
92system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
98system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
101system.physmem.rdQLenPdf::0 2774 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::1 838 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::2 153 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::3 44 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::4 18 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
134system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
167system.physmem.totQLat 12309321 # Total cycles spent in queuing delays
168system.physmem.totMemAccLat 87055321 # Sum of mem lat for all requests
169system.physmem.totBusLat 15316000 # Total cycles spent in databus access
170system.physmem.totBankLat 59430000 # Total cycles spent in bank access
171system.physmem.avgQLat 3214.76 # Average queueing delay per request
172system.physmem.avgBankLat 15521.02 # Average bank access latency per request
173system.physmem.avgBusLat 4000.00 # Average bus latency per request
174system.physmem.avgMemAccLat 22735.79 # Average memory access latency
175system.physmem.avgRdBW 3.23 # Average achieved read bandwidth in MB/s
176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
177system.physmem.avgConsumedRdBW 3.23 # Average consumed read bandwidth in MB/s
178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
179system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
180system.physmem.busUtil 0.02 # Data bus utilization in percentage
181system.physmem.avgRdQLen 0.00 # Average read queue length over time
182system.physmem.avgWrQLen 0.00 # Average write queue length over time
183system.physmem.readRowHits 3315 # Number of row buffer hits during reads
184system.physmem.writeRowHits 0 # Number of row buffer hits during writes
185system.physmem.readRowHitRate 86.58 # Row buffer hit rate for reads
186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
187system.physmem.avgGap 19826788.98 # Average gap between requests
30system.cpu.dtb.inst_hits 0 # ITB inst hits
31system.cpu.dtb.inst_misses 0 # ITB inst misses
32system.cpu.dtb.read_hits 0 # DTB read hits
33system.cpu.dtb.read_misses 0 # DTB read misses
34system.cpu.dtb.write_hits 0 # DTB write hits
35system.cpu.dtb.write_misses 0 # DTB write misses
36system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
37system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA

--- 27 unchanged lines hidden (view full) ---

65system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
66system.cpu.itb.read_accesses 0 # DTB read accesses
67system.cpu.itb.write_accesses 0 # DTB write accesses
68system.cpu.itb.inst_accesses 0 # ITB inst accesses
69system.cpu.itb.hits 0 # DTB hits
70system.cpu.itb.misses 0 # DTB misses
71system.cpu.itb.accesses 0 # DTB accesses
72system.cpu.workload.num_syscalls 400 # Number of system calls
188system.cpu.dtb.inst_hits 0 # ITB inst hits
189system.cpu.dtb.inst_misses 0 # ITB inst misses
190system.cpu.dtb.read_hits 0 # DTB read hits
191system.cpu.dtb.read_misses 0 # DTB read misses
192system.cpu.dtb.write_hits 0 # DTB write hits
193system.cpu.dtb.write_misses 0 # DTB write misses
194system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
195system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA

--- 27 unchanged lines hidden (view full) ---

223system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
224system.cpu.itb.read_accesses 0 # DTB read accesses
225system.cpu.itb.write_accesses 0 # DTB write accesses
226system.cpu.itb.inst_accesses 0 # ITB inst accesses
227system.cpu.itb.hits 0 # DTB hits
228system.cpu.itb.misses 0 # DTB misses
229system.cpu.itb.accesses 0 # DTB accesses
230system.cpu.workload.num_syscalls 400 # Number of system calls
73system.cpu.numCycles 151858513 # number of cpu cycles simulated
231system.cpu.numCycles 151833845 # number of cpu cycles simulated
74system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
75system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
232system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
233system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
76system.cpu.BPredUnit.lookups 96795637 # Number of BP lookups
77system.cpu.BPredUnit.condPredicted 76023233 # Number of conditional branches predicted
78system.cpu.BPredUnit.condIncorrect 6554345 # Number of conditional branches incorrect
79system.cpu.BPredUnit.BTBLookups 46458722 # Number of BTB lookups
80system.cpu.BPredUnit.BTBHits 44211681 # Number of BTB hits
234system.cpu.BPredUnit.lookups 96840599 # Number of BP lookups
235system.cpu.BPredUnit.condPredicted 76060531 # Number of conditional branches predicted
236system.cpu.BPredUnit.condIncorrect 6557597 # Number of conditional branches incorrect
237system.cpu.BPredUnit.BTBLookups 46497854 # Number of BTB lookups
238system.cpu.BPredUnit.BTBHits 44230275 # Number of BTB hits
81system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
239system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
82system.cpu.BPredUnit.usedRAS 4476295 # Number of times the RAS was used to get a target.
83system.cpu.BPredUnit.RASInCorrect 89485 # Number of incorrect RAS predictions.
84system.cpu.fetch.icacheStallCycles 40599440 # Number of cycles fetch is stalled on an Icache miss
85system.cpu.fetch.Insts 388212036 # Number of instructions fetch has processed
86system.cpu.fetch.Branches 96795637 # Number of branches that fetch encountered
87system.cpu.fetch.predictedBranches 48687976 # Number of branches that fetch has predicted taken
88system.cpu.fetch.Cycles 82231847 # Number of cycles fetch has run and was not squashing or blocked
89system.cpu.fetch.SquashCycles 28434690 # Number of cycles fetch has spent squashing
90system.cpu.fetch.BlockedCycles 7095448 # Number of cycles fetch has spent blocked
91system.cpu.fetch.MiscStallCycles 11 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
92system.cpu.fetch.PendingTrapStallCycles 8914 # Number of stall cycles due to pending traps
240system.cpu.BPredUnit.usedRAS 4471070 # Number of times the RAS was used to get a target.
241system.cpu.BPredUnit.RASInCorrect 89483 # Number of incorrect RAS predictions.
242system.cpu.fetch.icacheStallCycles 40605581 # Number of cycles fetch is stalled on an Icache miss
243system.cpu.fetch.Insts 388281645 # Number of instructions fetch has processed
244system.cpu.fetch.Branches 96840599 # Number of branches that fetch encountered
245system.cpu.fetch.predictedBranches 48701345 # Number of branches that fetch has predicted taken
246system.cpu.fetch.Cycles 82243787 # Number of cycles fetch has run and was not squashing or blocked
247system.cpu.fetch.SquashCycles 28438511 # Number of cycles fetch has spent squashing
248system.cpu.fetch.BlockedCycles 7066827 # Number of cycles fetch has spent blocked
249system.cpu.fetch.MiscStallCycles 12 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
250system.cpu.fetch.PendingTrapStallCycles 8646 # Number of stall cycles due to pending traps
93system.cpu.fetch.PendingQuiesceStallCycles 1 # Number of stall cycles due to pending quiesce instructions
251system.cpu.fetch.PendingQuiesceStallCycles 1 # Number of stall cycles due to pending quiesce instructions
94system.cpu.fetch.CacheLines 37656314 # Number of cache lines fetched
95system.cpu.fetch.IcacheSquashes 1885789 # Number of outstanding Icache misses that were squashed
96system.cpu.fetch.rateDist::samples 151799953 # Number of instructions fetched each cycle (Total)
97system.cpu.fetch.rateDist::mean 2.799634 # Number of instructions fetched each cycle (Total)
98system.cpu.fetch.rateDist::stdev 3.153355 # Number of instructions fetched each cycle (Total)
252system.cpu.fetch.CacheLines 37664937 # Number of cache lines fetched
253system.cpu.fetch.IcacheSquashes 1885880 # Number of outstanding Icache misses that were squashed
254system.cpu.fetch.rateDist::samples 151789722 # Number of instructions fetched each cycle (Total)
255system.cpu.fetch.rateDist::mean 2.799994 # Number of instructions fetched each cycle (Total)
256system.cpu.fetch.rateDist::stdev 3.153176 # Number of instructions fetched each cycle (Total)
99system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
257system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
100system.cpu.fetch.rateDist::0 69738143 45.94% 45.94% # Number of instructions fetched each cycle (Total)
101system.cpu.fetch.rateDist::1 5498940 3.62% 49.56% # Number of instructions fetched each cycle (Total)
102system.cpu.fetch.rateDist::2 10708649 7.05% 56.62% # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::3 10436622 6.88% 63.49% # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.rateDist::4 8785452 5.79% 69.28% # Number of instructions fetched each cycle (Total)
105system.cpu.fetch.rateDist::5 6828707 4.50% 73.78% # Number of instructions fetched each cycle (Total)
106system.cpu.fetch.rateDist::6 6299043 4.15% 77.93% # Number of instructions fetched each cycle (Total)
107system.cpu.fetch.rateDist::7 8356617 5.51% 83.43% # Number of instructions fetched each cycle (Total)
108system.cpu.fetch.rateDist::8 25147780 16.57% 100.00% # Number of instructions fetched each cycle (Total)
258system.cpu.fetch.rateDist::0 69716020 45.93% 45.93% # Number of instructions fetched each cycle (Total)
259system.cpu.fetch.rateDist::1 5494868 3.62% 49.55% # Number of instructions fetched each cycle (Total)
260system.cpu.fetch.rateDist::2 10713361 7.06% 56.61% # Number of instructions fetched each cycle (Total)
261system.cpu.fetch.rateDist::3 10448438 6.88% 63.49% # Number of instructions fetched each cycle (Total)
262system.cpu.fetch.rateDist::4 8787039 5.79% 69.28% # Number of instructions fetched each cycle (Total)
263system.cpu.fetch.rateDist::5 6829673 4.50% 73.78% # Number of instructions fetched each cycle (Total)
264system.cpu.fetch.rateDist::6 6296859 4.15% 77.93% # Number of instructions fetched each cycle (Total)
265system.cpu.fetch.rateDist::7 8361926 5.51% 83.44% # Number of instructions fetched each cycle (Total)
266system.cpu.fetch.rateDist::8 25141538 16.56% 100.00% # Number of instructions fetched each cycle (Total)
109system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
110system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
111system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
267system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
268system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
269system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
112system.cpu.fetch.rateDist::total 151799953 # Number of instructions fetched each cycle (Total)
113system.cpu.fetch.branchRate 0.637407 # Number of branch fetches per cycle
114system.cpu.fetch.rate 2.556406 # Number of inst fetches per cycle
115system.cpu.decode.IdleCycles 46621790 # Number of cycles decode is idle
116system.cpu.decode.BlockedCycles 5807519 # Number of cycles decode is blocked
117system.cpu.decode.RunCycles 76550031 # Number of cycles decode is running
118system.cpu.decode.UnblockCycles 1109408 # Number of cycles decode is unblocking
119system.cpu.decode.SquashCycles 21711205 # Number of cycles decode is squashing
120system.cpu.decode.BranchResolved 14812709 # Number of times decode resolved a branch
121system.cpu.decode.BranchMispred 162826 # Number of times decode detected a branch misprediction
122system.cpu.decode.DecodedInsts 401248063 # Number of instructions handled by decode
123system.cpu.decode.SquashedInsts 743977 # Number of squashed instructions handled by decode
124system.cpu.rename.SquashCycles 21711205 # Number of cycles rename is squashing
125system.cpu.rename.IdleCycles 52126095 # Number of cycles rename is idle
126system.cpu.rename.BlockCycles 710072 # Number of cycles rename is blocking
127system.cpu.rename.serializeStallCycles 694282 # count of cycles rename stalled for serializing inst
128system.cpu.rename.RunCycles 72094443 # Number of cycles rename is running
129system.cpu.rename.UnblockCycles 4463856 # Number of cycles rename is unblocking
130system.cpu.rename.RenamedInsts 378978195 # Number of instructions processed by rename
131system.cpu.rename.ROBFullEvents 4 # Number of times rename has blocked due to ROB full
132system.cpu.rename.IQFullEvents 318341 # Number of times rename has blocked due to IQ full
133system.cpu.rename.LSQFullEvents 3575220 # Number of times rename has blocked due to LSQ full
134system.cpu.rename.RenamedOperands 642418416 # Number of destination operands rename has renamed
135system.cpu.rename.RenameLookups 1614444989 # Number of register rename lookups that rename has made
136system.cpu.rename.int_rename_lookups 1596851669 # Number of integer rename lookups
137system.cpu.rename.fp_rename_lookups 17593320 # Number of floating rename lookups
138system.cpu.rename.CommittedMaps 298092251 # Number of HB maps that are committed
139system.cpu.rename.UndoneMaps 344326165 # Number of HB maps that are undone due to squashing
140system.cpu.rename.serializingInsts 33370 # count of serializing insts renamed
141system.cpu.rename.tempSerializingInsts 33366 # count of temporary serializing insts renamed
142system.cpu.rename.skidInsts 12643089 # count of insts added to the skid buffer
143system.cpu.memDep0.insertedLoads 43991113 # Number of loads inserted to the mem dependence unit.
144system.cpu.memDep0.insertedStores 16880527 # Number of stores inserted to the mem dependence unit.
145system.cpu.memDep0.conflictingLoads 5791698 # Number of conflicting loads.
146system.cpu.memDep0.conflictingStores 3695359 # Number of conflicting stores.
147system.cpu.iq.iqInstsAdded 334838724 # Number of instructions added to the IQ (excludes non-spec)
148system.cpu.iq.iqNonSpecInstsAdded 55508 # Number of non-speculative instructions added to the IQ
149system.cpu.iq.iqInstsIssued 252834206 # Number of instructions issued
150system.cpu.iq.iqSquashedInstsIssued 902162 # Number of squashed instructions issued
151system.cpu.iq.iqSquashedInstsExamined 144982237 # Number of squashed instructions iterated over during squash; mainly for profiling
152system.cpu.iq.iqSquashedOperandsExamined 373879643 # Number of squashed operands that are examined and possibly removed from graph
153system.cpu.iq.iqSquashedNonSpecRemoved 4278 # Number of squashed non-spec instructions that were removed
154system.cpu.iq.issued_per_cycle::samples 151799953 # Number of insts issued each cycle
155system.cpu.iq.issued_per_cycle::mean 1.665575 # Number of insts issued each cycle
156system.cpu.iq.issued_per_cycle::stdev 1.759908 # Number of insts issued each cycle
270system.cpu.fetch.rateDist::total 151789722 # Number of instructions fetched each cycle (Total)
271system.cpu.fetch.branchRate 0.637806 # Number of branch fetches per cycle
272system.cpu.fetch.rate 2.557280 # Number of inst fetches per cycle
273system.cpu.decode.IdleCycles 46630303 # Number of cycles decode is idle
274system.cpu.decode.BlockedCycles 5777884 # Number of cycles decode is blocked
275system.cpu.decode.RunCycles 76557243 # Number of cycles decode is running
276system.cpu.decode.UnblockCycles 1112705 # Number of cycles decode is unblocking
277system.cpu.decode.SquashCycles 21711587 # Number of cycles decode is squashing
278system.cpu.decode.BranchResolved 14823931 # Number of times decode resolved a branch
279system.cpu.decode.BranchMispred 162890 # Number of times decode detected a branch misprediction
280system.cpu.decode.DecodedInsts 401294311 # Number of instructions handled by decode
281system.cpu.decode.SquashedInsts 730539 # Number of squashed instructions handled by decode
282system.cpu.rename.SquashCycles 21711587 # Number of cycles rename is squashing
283system.cpu.rename.IdleCycles 52135013 # Number of cycles rename is idle
284system.cpu.rename.BlockCycles 698137 # Number of cycles rename is blocking
285system.cpu.rename.serializeStallCycles 692737 # count of cycles rename stalled for serializing inst
286system.cpu.rename.RunCycles 72105161 # Number of cycles rename is running
287system.cpu.rename.UnblockCycles 4447087 # Number of cycles rename is unblocking
288system.cpu.rename.RenamedInsts 379004822 # Number of instructions processed by rename
289system.cpu.rename.ROBFullEvents 6 # Number of times rename has blocked due to ROB full
290system.cpu.rename.IQFullEvents 318070 # Number of times rename has blocked due to IQ full
291system.cpu.rename.LSQFullEvents 3558685 # Number of times rename has blocked due to LSQ full
292system.cpu.rename.RenamedOperands 642471315 # Number of destination operands rename has renamed
293system.cpu.rename.RenameLookups 1614529203 # Number of register rename lookups that rename has made
294system.cpu.rename.int_rename_lookups 1596934770 # Number of integer rename lookups
295system.cpu.rename.fp_rename_lookups 17594433 # Number of floating rename lookups
296system.cpu.rename.CommittedMaps 298092611 # Number of HB maps that are committed
297system.cpu.rename.UndoneMaps 344378704 # Number of HB maps that are undone due to squashing
298system.cpu.rename.serializingInsts 33379 # count of serializing insts renamed
299system.cpu.rename.tempSerializingInsts 33376 # count of temporary serializing insts renamed
300system.cpu.rename.skidInsts 12572106 # count of insts added to the skid buffer
301system.cpu.memDep0.insertedLoads 43979277 # Number of loads inserted to the mem dependence unit.
302system.cpu.memDep0.insertedStores 16887724 # Number of stores inserted to the mem dependence unit.
303system.cpu.memDep0.conflictingLoads 5767479 # Number of conflicting loads.
304system.cpu.memDep0.conflictingStores 3738298 # Number of conflicting stores.
305system.cpu.iq.iqInstsAdded 334855562 # Number of instructions added to the IQ (excludes non-spec)
306system.cpu.iq.iqNonSpecInstsAdded 55454 # Number of non-speculative instructions added to the IQ
307system.cpu.iq.iqInstsIssued 252836764 # Number of instructions issued
308system.cpu.iq.iqSquashedInstsIssued 889769 # Number of squashed instructions issued
309system.cpu.iq.iqSquashedInstsExamined 145001031 # Number of squashed instructions iterated over during squash; mainly for profiling
310system.cpu.iq.iqSquashedOperandsExamined 373941866 # Number of squashed operands that are examined and possibly removed from graph
311system.cpu.iq.iqSquashedNonSpecRemoved 4179 # Number of squashed non-spec instructions that were removed
312system.cpu.iq.issued_per_cycle::samples 151789722 # Number of insts issued each cycle
313system.cpu.iq.issued_per_cycle::mean 1.665704 # Number of insts issued each cycle
314system.cpu.iq.issued_per_cycle::stdev 1.759623 # Number of insts issued each cycle
157system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
315system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
158system.cpu.iq.issued_per_cycle::0 58349265 38.44% 38.44% # Number of insts issued each cycle
159system.cpu.iq.issued_per_cycle::1 22992328 15.15% 53.58% # Number of insts issued each cycle
160system.cpu.iq.issued_per_cycle::2 25145387 16.56% 70.15% # Number of insts issued each cycle
161system.cpu.iq.issued_per_cycle::3 20486668 13.50% 83.65% # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::4 12884605 8.49% 92.13% # Number of insts issued each cycle
163system.cpu.iq.issued_per_cycle::5 6585084 4.34% 96.47% # Number of insts issued each cycle
164system.cpu.iq.issued_per_cycle::6 4053755 2.67% 99.14% # Number of insts issued each cycle
165system.cpu.iq.issued_per_cycle::7 1118158 0.74% 99.88% # Number of insts issued each cycle
166system.cpu.iq.issued_per_cycle::8 184703 0.12% 100.00% # Number of insts issued each cycle
316system.cpu.iq.issued_per_cycle::0 58337035 38.43% 38.43% # Number of insts issued each cycle
317system.cpu.iq.issued_per_cycle::1 22987248 15.14% 53.58% # Number of insts issued each cycle
318system.cpu.iq.issued_per_cycle::2 25139726 16.56% 70.14% # Number of insts issued each cycle
319system.cpu.iq.issued_per_cycle::3 20501728 13.51% 83.65% # Number of insts issued each cycle
320system.cpu.iq.issued_per_cycle::4 12883464 8.49% 92.13% # Number of insts issued each cycle
321system.cpu.iq.issued_per_cycle::5 6586273 4.34% 96.47% # Number of insts issued each cycle
322system.cpu.iq.issued_per_cycle::6 4061259 2.68% 99.15% # Number of insts issued each cycle
323system.cpu.iq.issued_per_cycle::7 1111807 0.73% 99.88% # Number of insts issued each cycle
324system.cpu.iq.issued_per_cycle::8 181182 0.12% 100.00% # Number of insts issued each cycle
167system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
168system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
169system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
325system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
326system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
327system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
170system.cpu.iq.issued_per_cycle::total 151799953 # Number of insts issued each cycle
328system.cpu.iq.issued_per_cycle::total 151789722 # Number of insts issued each cycle
171system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
329system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
172system.cpu.iq.fu_full::IntAlu 967156 37.45% 37.45% # attempts to use FU when none available
173system.cpu.iq.fu_full::IntMult 5599 0.22% 37.67% # attempts to use FU when none available
174system.cpu.iq.fu_full::IntDiv 0 0.00% 37.67% # attempts to use FU when none available
175system.cpu.iq.fu_full::FloatAdd 0 0.00% 37.67% # attempts to use FU when none available
176system.cpu.iq.fu_full::FloatCmp 0 0.00% 37.67% # attempts to use FU when none available
177system.cpu.iq.fu_full::FloatCvt 0 0.00% 37.67% # attempts to use FU when none available
178system.cpu.iq.fu_full::FloatMult 0 0.00% 37.67% # attempts to use FU when none available
179system.cpu.iq.fu_full::FloatDiv 0 0.00% 37.67% # attempts to use FU when none available
180system.cpu.iq.fu_full::FloatSqrt 0 0.00% 37.67% # attempts to use FU when none available
181system.cpu.iq.fu_full::SimdAdd 0 0.00% 37.67% # attempts to use FU when none available
182system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 37.67% # attempts to use FU when none available
183system.cpu.iq.fu_full::SimdAlu 0 0.00% 37.67% # attempts to use FU when none available
184system.cpu.iq.fu_full::SimdCmp 0 0.00% 37.67% # attempts to use FU when none available
185system.cpu.iq.fu_full::SimdCvt 0 0.00% 37.67% # attempts to use FU when none available
186system.cpu.iq.fu_full::SimdMisc 0 0.00% 37.67% # attempts to use FU when none available
187system.cpu.iq.fu_full::SimdMult 0 0.00% 37.67% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 37.67% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdShift 0 0.00% 37.67% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 37.67% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdSqrt 0 0.00% 37.67% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdFloatAdd 95 0.00% 37.67% # attempts to use FU when none available
193system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 37.67% # attempts to use FU when none available
194system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 37.67% # attempts to use FU when none available
195system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 37.67% # attempts to use FU when none available
196system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 37.67% # attempts to use FU when none available
197system.cpu.iq.fu_full::SimdFloatMisc 33 0.00% 37.67% # attempts to use FU when none available
198system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 37.67% # attempts to use FU when none available
199system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 37.67% # attempts to use FU when none available
200system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 37.67% # attempts to use FU when none available
201system.cpu.iq.fu_full::MemRead 1198375 46.40% 84.07% # attempts to use FU when none available
202system.cpu.iq.fu_full::MemWrite 411308 15.93% 100.00% # attempts to use FU when none available
330system.cpu.iq.fu_full::IntAlu 964155 37.62% 37.62% # attempts to use FU when none available
331system.cpu.iq.fu_full::IntMult 5594 0.22% 37.84% # attempts to use FU when none available
332system.cpu.iq.fu_full::IntDiv 0 0.00% 37.84% # attempts to use FU when none available
333system.cpu.iq.fu_full::FloatAdd 0 0.00% 37.84% # attempts to use FU when none available
334system.cpu.iq.fu_full::FloatCmp 0 0.00% 37.84% # attempts to use FU when none available
335system.cpu.iq.fu_full::FloatCvt 0 0.00% 37.84% # attempts to use FU when none available
336system.cpu.iq.fu_full::FloatMult 0 0.00% 37.84% # attempts to use FU when none available
337system.cpu.iq.fu_full::FloatDiv 0 0.00% 37.84% # attempts to use FU when none available
338system.cpu.iq.fu_full::FloatSqrt 0 0.00% 37.84% # attempts to use FU when none available
339system.cpu.iq.fu_full::SimdAdd 0 0.00% 37.84% # attempts to use FU when none available
340system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 37.84% # attempts to use FU when none available
341system.cpu.iq.fu_full::SimdAlu 0 0.00% 37.84% # attempts to use FU when none available
342system.cpu.iq.fu_full::SimdCmp 0 0.00% 37.84% # attempts to use FU when none available
343system.cpu.iq.fu_full::SimdCvt 0 0.00% 37.84% # attempts to use FU when none available
344system.cpu.iq.fu_full::SimdMisc 0 0.00% 37.84% # attempts to use FU when none available
345system.cpu.iq.fu_full::SimdMult 0 0.00% 37.84% # attempts to use FU when none available
346system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 37.84% # attempts to use FU when none available
347system.cpu.iq.fu_full::SimdShift 0 0.00% 37.84% # attempts to use FU when none available
348system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 37.84% # attempts to use FU when none available
349system.cpu.iq.fu_full::SimdSqrt 0 0.00% 37.84% # attempts to use FU when none available
350system.cpu.iq.fu_full::SimdFloatAdd 94 0.00% 37.84% # attempts to use FU when none available
351system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 37.84% # attempts to use FU when none available
352system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 37.84% # attempts to use FU when none available
353system.cpu.iq.fu_full::SimdFloatCvt 1 0.00% 37.84% # attempts to use FU when none available
354system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 37.84% # attempts to use FU when none available
355system.cpu.iq.fu_full::SimdFloatMisc 24 0.00% 37.85% # attempts to use FU when none available
356system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 37.85% # attempts to use FU when none available
357system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 37.85% # attempts to use FU when none available
358system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 37.85% # attempts to use FU when none available
359system.cpu.iq.fu_full::MemRead 1191140 46.48% 84.32% # attempts to use FU when none available
360system.cpu.iq.fu_full::MemWrite 401719 15.68% 100.00% # attempts to use FU when none available
203system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
204system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
205system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
361system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
362system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
363system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
206system.cpu.iq.FU_type_0::IntAlu 197345283 78.05% 78.05% # Type of FU issued
207system.cpu.iq.FU_type_0::IntMult 996010 0.39% 78.45% # Type of FU issued
364system.cpu.iq.FU_type_0::IntAlu 197361954 78.06% 78.06% # Type of FU issued
365system.cpu.iq.FU_type_0::IntMult 995375 0.39% 78.45% # Type of FU issued
208system.cpu.iq.FU_type_0::IntDiv 0 0.00% 78.45% # Type of FU issued
209system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 78.45% # Type of FU issued
210system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 78.45% # Type of FU issued
211system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 78.45% # Type of FU issued
212system.cpu.iq.FU_type_0::FloatMult 0 0.00% 78.45% # Type of FU issued
213system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 78.45% # Type of FU issued
214system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 78.45% # Type of FU issued
215system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 78.45% # Type of FU issued
216system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 78.45% # Type of FU issued
217system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 78.45% # Type of FU issued
218system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 78.45% # Type of FU issued
219system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 78.45% # Type of FU issued
220system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 78.45% # Type of FU issued
221system.cpu.iq.FU_type_0::SimdMult 0 0.00% 78.45% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 78.45% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdShift 0 0.00% 78.45% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 78.45% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 78.45% # Type of FU issued
366system.cpu.iq.FU_type_0::IntDiv 0 0.00% 78.45% # Type of FU issued
367system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 78.45% # Type of FU issued
368system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 78.45% # Type of FU issued
369system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 78.45% # Type of FU issued
370system.cpu.iq.FU_type_0::FloatMult 0 0.00% 78.45% # Type of FU issued
371system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 78.45% # Type of FU issued
372system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 78.45% # Type of FU issued
373system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 78.45% # Type of FU issued
374system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 78.45% # Type of FU issued
375system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 78.45% # Type of FU issued
376system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 78.45% # Type of FU issued
377system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 78.45% # Type of FU issued
378system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 78.45% # Type of FU issued
379system.cpu.iq.FU_type_0::SimdMult 0 0.00% 78.45% # Type of FU issued
380system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 78.45% # Type of FU issued
381system.cpu.iq.FU_type_0::SimdShift 0 0.00% 78.45% # Type of FU issued
382system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 78.45% # Type of FU issued
383system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 78.45% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdFloatAdd 33191 0.01% 78.46% # Type of FU issued
227system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 78.46% # Type of FU issued
228system.cpu.iq.FU_type_0::SimdFloatCmp 164019 0.06% 78.53% # Type of FU issued
229system.cpu.iq.FU_type_0::SimdFloatCvt 254959 0.10% 78.63% # Type of FU issued
230system.cpu.iq.FU_type_0::SimdFloatDiv 76456 0.03% 78.66% # Type of FU issued
231system.cpu.iq.FU_type_0::SimdFloatMisc 467688 0.18% 78.84% # Type of FU issued
232system.cpu.iq.FU_type_0::SimdFloatMult 206418 0.08% 78.92% # Type of FU issued
233system.cpu.iq.FU_type_0::SimdFloatMultAcc 71860 0.03% 78.95% # Type of FU issued
234system.cpu.iq.FU_type_0::SimdFloatSqrt 321 0.00% 78.95% # Type of FU issued
235system.cpu.iq.FU_type_0::MemRead 39024792 15.43% 94.39% # Type of FU issued
236system.cpu.iq.FU_type_0::MemWrite 14193209 5.61% 100.00% # Type of FU issued
384system.cpu.iq.FU_type_0::SimdFloatAdd 33153 0.01% 78.47% # Type of FU issued
385system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 78.47% # Type of FU issued
386system.cpu.iq.FU_type_0::SimdFloatCmp 164117 0.06% 78.53% # Type of FU issued
387system.cpu.iq.FU_type_0::SimdFloatCvt 255226 0.10% 78.63% # Type of FU issued
388system.cpu.iq.FU_type_0::SimdFloatDiv 76451 0.03% 78.66% # Type of FU issued
389system.cpu.iq.FU_type_0::SimdFloatMisc 467799 0.19% 78.85% # Type of FU issued
390system.cpu.iq.FU_type_0::SimdFloatMult 206454 0.08% 78.93% # Type of FU issued
391system.cpu.iq.FU_type_0::SimdFloatMultAcc 71861 0.03% 78.96% # Type of FU issued
392system.cpu.iq.FU_type_0::SimdFloatSqrt 321 0.00% 78.96% # Type of FU issued
393system.cpu.iq.FU_type_0::MemRead 39017631 15.43% 94.39% # Type of FU issued
394system.cpu.iq.FU_type_0::MemWrite 14186422 5.61% 100.00% # Type of FU issued
237system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
238system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
395system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
396system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
239system.cpu.iq.FU_type_0::total 252834206 # Type of FU issued
240system.cpu.iq.rate 1.664933 # Inst issue rate
241system.cpu.iq.fu_busy_cnt 2582566 # FU busy when requested
242system.cpu.iq.fu_busy_rate 0.010214 # FU busy rate (busy events/executed inst)
243system.cpu.iq.int_inst_queue_reads 657177755 # Number of integer instruction queue reads
244system.cpu.iq.int_inst_queue_writes 477646556 # Number of integer instruction queue writes
245system.cpu.iq.int_inst_queue_wakeup_accesses 240591983 # Number of integer instruction queue wakeup accesses
246system.cpu.iq.fp_inst_queue_reads 3775338 # Number of floating instruction queue reads
247system.cpu.iq.fp_inst_queue_writes 2248788 # Number of floating instruction queue writes
248system.cpu.iq.fp_inst_queue_wakeup_accesses 1851684 # Number of floating instruction queue wakeup accesses
249system.cpu.iq.int_alu_accesses 253520354 # Number of integer alu accesses
250system.cpu.iq.fp_alu_accesses 1896418 # Number of floating point alu accesses
251system.cpu.iew.lsq.thread0.forwLoads 2029780 # Number of loads that had data forwarded from stores
397system.cpu.iq.FU_type_0::total 252836764 # Type of FU issued
398system.cpu.iq.rate 1.665220 # Inst issue rate
399system.cpu.iq.fu_busy_cnt 2562727 # FU busy when requested
400system.cpu.iq.fu_busy_rate 0.010136 # FU busy rate (busy events/executed inst)
401system.cpu.iq.int_inst_queue_reads 657141484 # Number of integer instruction queue reads
402system.cpu.iq.int_inst_queue_writes 477682512 # Number of integer instruction queue writes
403system.cpu.iq.int_inst_queue_wakeup_accesses 240592268 # Number of integer instruction queue wakeup accesses
404system.cpu.iq.fp_inst_queue_reads 3774262 # Number of floating instruction queue reads
405system.cpu.iq.fp_inst_queue_writes 2248392 # Number of floating instruction queue writes
406system.cpu.iq.fp_inst_queue_wakeup_accesses 1852132 # Number of floating instruction queue wakeup accesses
407system.cpu.iq.int_alu_accesses 253504217 # Number of integer alu accesses
408system.cpu.iq.fp_alu_accesses 1895274 # Number of floating point alu accesses
409system.cpu.iew.lsq.thread0.forwLoads 2034571 # Number of loads that had data forwarded from stores
252system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
410system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
253system.cpu.iew.lsq.thread0.squashedLoads 14135615 # Number of loads squashed
254system.cpu.iew.lsq.thread0.ignoredResponses 17349 # Number of memory responses ignored because the instruction is squashed
255system.cpu.iew.lsq.thread0.memOrderViolation 19653 # Number of memory ordering violations
256system.cpu.iew.lsq.thread0.squashedStores 4229879 # Number of stores squashed
411system.cpu.iew.lsq.thread0.squashedLoads 14123734 # Number of loads squashed
412system.cpu.iew.lsq.thread0.ignoredResponses 16793 # Number of memory responses ignored because the instruction is squashed
413system.cpu.iew.lsq.thread0.memOrderViolation 19636 # Number of memory ordering violations
414system.cpu.iew.lsq.thread0.squashedStores 4237031 # Number of stores squashed
257system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
258system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
259system.cpu.iew.lsq.thread0.rescheduledLoads 4 # Number of loads that were rescheduled
260system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
261system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
415system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
416system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
417system.cpu.iew.lsq.thread0.rescheduledLoads 4 # Number of loads that were rescheduled
418system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
419system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
262system.cpu.iew.iewSquashCycles 21711205 # Number of cycles IEW is squashing
263system.cpu.iew.iewBlockCycles 12896 # Number of cycles IEW is blocking
264system.cpu.iew.iewUnblockCycles 616 # Number of cycles IEW is unblocking
265system.cpu.iew.iewDispatchedInsts 334912035 # Number of instructions dispatched to IQ
266system.cpu.iew.iewDispSquashedInsts 838129 # Number of squashed instructions skipped by dispatch
267system.cpu.iew.iewDispLoadInsts 43991113 # Number of dispatched load instructions
268system.cpu.iew.iewDispStoreInsts 16880527 # Number of dispatched store instructions
269system.cpu.iew.iewDispNonSpecInsts 32938 # Number of dispatched non-speculative instructions
420system.cpu.iew.iewSquashCycles 21711587 # Number of cycles IEW is squashing
421system.cpu.iew.iewBlockCycles 4884 # Number of cycles IEW is blocking
422system.cpu.iew.iewUnblockCycles 553 # Number of cycles IEW is unblocking
423system.cpu.iew.iewDispatchedInsts 334928786 # Number of instructions dispatched to IQ
424system.cpu.iew.iewDispSquashedInsts 838607 # Number of squashed instructions skipped by dispatch
425system.cpu.iew.iewDispLoadInsts 43979277 # Number of dispatched load instructions
426system.cpu.iew.iewDispStoreInsts 16887724 # Number of dispatched store instructions
427system.cpu.iew.iewDispNonSpecInsts 32914 # Number of dispatched non-speculative instructions
270system.cpu.iew.iewIQFullEvents 159 # Number of times the IQ has become full, causing a stall
428system.cpu.iew.iewIQFullEvents 159 # Number of times the IQ has become full, causing a stall
271system.cpu.iew.iewLSQFullEvents 266 # Number of times the LSQ has become full, causing a stall
272system.cpu.iew.memOrderViolationEvents 19653 # Number of memory order violations
273system.cpu.iew.predictedTakenIncorrect 4103971 # Number of branches that were predicted taken incorrectly
274system.cpu.iew.predictedNotTakenIncorrect 3924992 # Number of branches that were predicted not taken incorrectly
275system.cpu.iew.branchMispredicts 8028963 # Number of branch mispredicts detected at execute
276system.cpu.iew.iewExecutedInsts 245839126 # Number of executed instructions
277system.cpu.iew.iewExecLoadInsts 37402304 # Number of load instructions executed
278system.cpu.iew.iewExecSquashedInsts 6995080 # Number of squashed instructions skipped in execute
429system.cpu.iew.iewLSQFullEvents 218 # Number of times the LSQ has become full, causing a stall
430system.cpu.iew.memOrderViolationEvents 19636 # Number of memory order violations
431system.cpu.iew.predictedTakenIncorrect 4106046 # Number of branches that were predicted taken incorrectly
432system.cpu.iew.predictedNotTakenIncorrect 3927041 # Number of branches that were predicted not taken incorrectly
433system.cpu.iew.branchMispredicts 8033087 # Number of branch mispredicts detected at execute
434system.cpu.iew.iewExecutedInsts 245835770 # Number of executed instructions
435system.cpu.iew.iewExecLoadInsts 37393574 # Number of load instructions executed
436system.cpu.iew.iewExecSquashedInsts 7000994 # Number of squashed instructions skipped in execute
279system.cpu.iew.exec_swp 0 # number of swp insts executed
437system.cpu.iew.exec_swp 0 # number of swp insts executed
280system.cpu.iew.exec_nop 17803 # number of nop insts executed
281system.cpu.iew.exec_refs 51215601 # number of memory reference insts executed
282system.cpu.iew.exec_branches 54034095 # Number of branches executed
283system.cpu.iew.exec_stores 13813297 # Number of stores executed
284system.cpu.iew.exec_rate 1.618870 # Inst execution rate
285system.cpu.iew.wb_sent 243576806 # cumulative count of insts sent to commit
286system.cpu.iew.wb_count 242443667 # cumulative count of insts written-back
287system.cpu.iew.wb_producers 150073604 # num instructions producing a value
288system.cpu.iew.wb_consumers 269189037 # num instructions consuming a value
438system.cpu.iew.exec_nop 17770 # number of nop insts executed
439system.cpu.iew.exec_refs 51200144 # number of memory reference insts executed
440system.cpu.iew.exec_branches 54041718 # Number of branches executed
441system.cpu.iew.exec_stores 13806570 # Number of stores executed
442system.cpu.iew.exec_rate 1.619110 # Inst execution rate
443system.cpu.iew.wb_sent 243578722 # cumulative count of insts sent to commit
444system.cpu.iew.wb_count 242444400 # cumulative count of insts written-back
445system.cpu.iew.wb_producers 150079170 # num instructions producing a value
446system.cpu.iew.wb_consumers 269183647 # num instructions consuming a value
289system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
447system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
290system.cpu.iew.wb_rate 1.596510 # insts written-back per cycle
291system.cpu.iew.wb_fanout 0.557503 # average fanout of values written-back
448system.cpu.iew.wb_rate 1.596774 # insts written-back per cycle
449system.cpu.iew.wb_fanout 0.557534 # average fanout of values written-back
292system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
450system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
293system.cpu.commit.commitSquashedInsts 146211047 # The number of squashed insts skipped by commit
294system.cpu.commit.commitNonSpecStalls 51230 # The number of times commit has been forced to stall to communicate backwards
295system.cpu.commit.branchMispredicts 6401258 # The number of times a branch was mispredicted
296system.cpu.commit.committed_per_cycle::samples 130088749 # Number of insts commited each cycle
297system.cpu.commit.committed_per_cycle::mean 1.450556 # Number of insts commited each cycle
298system.cpu.commit.committed_per_cycle::stdev 2.162504 # Number of insts commited each cycle
451system.cpu.commit.commitSquashedInsts 146227575 # The number of squashed insts skipped by commit
452system.cpu.commit.commitNonSpecStalls 51275 # The number of times commit has been forced to stall to communicate backwards
453system.cpu.commit.branchMispredicts 6404316 # The number of times a branch was mispredicted
454system.cpu.commit.committed_per_cycle::samples 130078136 # Number of insts commited each cycle
455system.cpu.commit.committed_per_cycle::mean 1.450676 # Number of insts commited each cycle
456system.cpu.commit.committed_per_cycle::stdev 2.162324 # Number of insts commited each cycle
299system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
457system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
300system.cpu.commit.committed_per_cycle::0 59880842 46.03% 46.03% # Number of insts commited each cycle
301system.cpu.commit.committed_per_cycle::1 32046581 24.63% 70.67% # Number of insts commited each cycle
302system.cpu.commit.committed_per_cycle::2 13987597 10.75% 81.42% # Number of insts commited each cycle
303system.cpu.commit.committed_per_cycle::3 7657894 5.89% 87.30% # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::4 4414755 3.39% 90.70% # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::5 1334314 1.03% 91.72% # Number of insts commited each cycle
306system.cpu.commit.committed_per_cycle::6 1737378 1.34% 93.06% # Number of insts commited each cycle
307system.cpu.commit.committed_per_cycle::7 1284458 0.99% 94.05% # Number of insts commited each cycle
308system.cpu.commit.committed_per_cycle::8 7744930 5.95% 100.00% # Number of insts commited each cycle
458system.cpu.commit.committed_per_cycle::0 59851320 46.01% 46.01% # Number of insts commited each cycle
459system.cpu.commit.committed_per_cycle::1 32072665 24.66% 70.67% # Number of insts commited each cycle
460system.cpu.commit.committed_per_cycle::2 13982527 10.75% 81.42% # Number of insts commited each cycle
461system.cpu.commit.committed_per_cycle::3 7658050 5.89% 87.30% # Number of insts commited each cycle
462system.cpu.commit.committed_per_cycle::4 4412794 3.39% 90.70% # Number of insts commited each cycle
463system.cpu.commit.committed_per_cycle::5 1335206 1.03% 91.72% # Number of insts commited each cycle
464system.cpu.commit.committed_per_cycle::6 1737015 1.34% 93.06% # Number of insts commited each cycle
465system.cpu.commit.committed_per_cycle::7 1288451 0.99% 94.05% # Number of insts commited each cycle
466system.cpu.commit.committed_per_cycle::8 7740108 5.95% 100.00% # Number of insts commited each cycle
309system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
310system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
311system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
467system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
468system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
469system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
312system.cpu.commit.committed_per_cycle::total 130088749 # Number of insts commited each cycle
313system.cpu.commit.committedInsts 172347479 # Number of instructions committed
314system.cpu.commit.committedOps 188700961 # Number of ops (including micro ops) committed
470system.cpu.commit.committed_per_cycle::total 130078136 # Number of insts commited each cycle
471system.cpu.commit.committedInsts 172347704 # Number of instructions committed
472system.cpu.commit.committedOps 188701186 # Number of ops (including micro ops) committed
315system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
473system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
316system.cpu.commit.refs 42506146 # Number of memory references committed
317system.cpu.commit.loads 29855498 # Number of loads committed
474system.cpu.commit.refs 42506236 # Number of memory references committed
475system.cpu.commit.loads 29855543 # Number of loads committed
318system.cpu.commit.membars 22408 # Number of memory barriers committed
476system.cpu.commit.membars 22408 # Number of memory barriers committed
319system.cpu.commit.branches 40306325 # Number of branches committed
477system.cpu.commit.branches 40306370 # Number of branches committed
320system.cpu.commit.fp_insts 1752310 # Number of committed floating point instructions.
478system.cpu.commit.fp_insts 1752310 # Number of committed floating point instructions.
321system.cpu.commit.int_insts 150130273 # Number of committed integer instructions.
479system.cpu.commit.int_insts 150130453 # Number of committed integer instructions.
322system.cpu.commit.function_calls 1848934 # Number of function calls committed.
480system.cpu.commit.function_calls 1848934 # Number of function calls committed.
323system.cpu.commit.bw_lim_events 7744930 # number cycles where commit BW limit reached
481system.cpu.commit.bw_lim_events 7740108 # number cycles where commit BW limit reached
324system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
482system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
325system.cpu.rob.rob_reads 457250626 # The number of ROB reads
326system.cpu.rob.rob_writes 691654263 # The number of ROB writes
327system.cpu.timesIdled 1589 # Number of times that the entire CPU went into an idle state and unscheduled itself
328system.cpu.idleCycles 58560 # Total number of cycles that the CPU has spent unscheduled due to idling
329system.cpu.committedInsts 172333091 # Number of Instructions Simulated
330system.cpu.committedOps 188686573 # Number of Ops (including micro ops) Simulated
331system.cpu.committedInsts_total 172333091 # Number of Instructions Simulated
332system.cpu.cpi 0.881192 # CPI: Cycles Per Instruction
333system.cpu.cpi_total 0.881192 # CPI: Total CPI of All Threads
334system.cpu.ipc 1.134827 # IPC: Instructions Per Cycle
335system.cpu.ipc_total 1.134827 # IPC: Total IPC of All Threads
336system.cpu.int_regfile_reads 1091994433 # number of integer regfile reads
337system.cpu.int_regfile_writes 388620965 # number of integer regfile writes
338system.cpu.fp_regfile_reads 2912840 # number of floating regfile reads
339system.cpu.fp_regfile_writes 2511233 # number of floating regfile writes
340system.cpu.misc_regfile_reads 474441039 # number of misc regfile reads
341system.cpu.misc_regfile_writes 832064 # number of misc regfile writes
342system.cpu.icache.replacements 2657 # number of replacements
343system.cpu.icache.tagsinuse 1370.154308 # Cycle average of tags in use
344system.cpu.icache.total_refs 37651093 # Total number of references to valid blocks.
345system.cpu.icache.sampled_refs 4401 # Sample count of references to valid blocks.
346system.cpu.icache.avg_refs 8555.122245 # Average number of references to valid blocks.
483system.cpu.rob.rob_reads 457261588 # The number of ROB reads
484system.cpu.rob.rob_writes 691688263 # The number of ROB writes
485system.cpu.timesIdled 1182 # Number of times that the entire CPU went into an idle state and unscheduled itself
486system.cpu.idleCycles 44123 # Total number of cycles that the CPU has spent unscheduled due to idling
487system.cpu.committedInsts 172333316 # Number of Instructions Simulated
488system.cpu.committedOps 188686798 # Number of Ops (including micro ops) Simulated
489system.cpu.committedInsts_total 172333316 # Number of Instructions Simulated
490system.cpu.cpi 0.881048 # CPI: Cycles Per Instruction
491system.cpu.cpi_total 0.881048 # CPI: Total CPI of All Threads
492system.cpu.ipc 1.135013 # IPC: Instructions Per Cycle
493system.cpu.ipc_total 1.135013 # IPC: Total IPC of All Threads
494system.cpu.int_regfile_reads 1091959933 # number of integer regfile reads
495system.cpu.int_regfile_writes 388658885 # number of integer regfile writes
496system.cpu.fp_regfile_reads 2913610 # number of floating regfile reads
497system.cpu.fp_regfile_writes 2511674 # number of floating regfile writes
498system.cpu.misc_regfile_reads 474503072 # number of misc regfile reads
499system.cpu.misc_regfile_writes 832154 # number of misc regfile writes
500system.cpu.icache.replacements 2619 # number of replacements
501system.cpu.icache.tagsinuse 1372.300046 # Cycle average of tags in use
502system.cpu.icache.total_refs 37659845 # Total number of references to valid blocks.
503system.cpu.icache.sampled_refs 4361 # Sample count of references to valid blocks.
504system.cpu.icache.avg_refs 8635.598487 # Average number of references to valid blocks.
347system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
505system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
348system.cpu.icache.occ_blocks::cpu.inst 1370.154308 # Average occupied blocks per requestor
349system.cpu.icache.occ_percent::cpu.inst 0.669021 # Average percentage of cache occupancy
350system.cpu.icache.occ_percent::total 0.669021 # Average percentage of cache occupancy
351system.cpu.icache.ReadReq_hits::cpu.inst 37651093 # number of ReadReq hits
352system.cpu.icache.ReadReq_hits::total 37651093 # number of ReadReq hits
353system.cpu.icache.demand_hits::cpu.inst 37651093 # number of demand (read+write) hits
354system.cpu.icache.demand_hits::total 37651093 # number of demand (read+write) hits
355system.cpu.icache.overall_hits::cpu.inst 37651093 # number of overall hits
356system.cpu.icache.overall_hits::total 37651093 # number of overall hits
357system.cpu.icache.ReadReq_misses::cpu.inst 5221 # number of ReadReq misses
358system.cpu.icache.ReadReq_misses::total 5221 # number of ReadReq misses
359system.cpu.icache.demand_misses::cpu.inst 5221 # number of demand (read+write) misses
360system.cpu.icache.demand_misses::total 5221 # number of demand (read+write) misses
361system.cpu.icache.overall_misses::cpu.inst 5221 # number of overall misses
362system.cpu.icache.overall_misses::total 5221 # number of overall misses
363system.cpu.icache.ReadReq_miss_latency::cpu.inst 109554000 # number of ReadReq miss cycles
364system.cpu.icache.ReadReq_miss_latency::total 109554000 # number of ReadReq miss cycles
365system.cpu.icache.demand_miss_latency::cpu.inst 109554000 # number of demand (read+write) miss cycles
366system.cpu.icache.demand_miss_latency::total 109554000 # number of demand (read+write) miss cycles
367system.cpu.icache.overall_miss_latency::cpu.inst 109554000 # number of overall miss cycles
368system.cpu.icache.overall_miss_latency::total 109554000 # number of overall miss cycles
369system.cpu.icache.ReadReq_accesses::cpu.inst 37656314 # number of ReadReq accesses(hits+misses)
370system.cpu.icache.ReadReq_accesses::total 37656314 # number of ReadReq accesses(hits+misses)
371system.cpu.icache.demand_accesses::cpu.inst 37656314 # number of demand (read+write) accesses
372system.cpu.icache.demand_accesses::total 37656314 # number of demand (read+write) accesses
373system.cpu.icache.overall_accesses::cpu.inst 37656314 # number of overall (read+write) accesses
374system.cpu.icache.overall_accesses::total 37656314 # number of overall (read+write) accesses
375system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000139 # miss rate for ReadReq accesses
376system.cpu.icache.ReadReq_miss_rate::total 0.000139 # miss rate for ReadReq accesses
377system.cpu.icache.demand_miss_rate::cpu.inst 0.000139 # miss rate for demand accesses
378system.cpu.icache.demand_miss_rate::total 0.000139 # miss rate for demand accesses
379system.cpu.icache.overall_miss_rate::cpu.inst 0.000139 # miss rate for overall accesses
380system.cpu.icache.overall_miss_rate::total 0.000139 # miss rate for overall accesses
381system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 20983.336526 # average ReadReq miss latency
382system.cpu.icache.ReadReq_avg_miss_latency::total 20983.336526 # average ReadReq miss latency
383system.cpu.icache.demand_avg_miss_latency::cpu.inst 20983.336526 # average overall miss latency
384system.cpu.icache.demand_avg_miss_latency::total 20983.336526 # average overall miss latency
385system.cpu.icache.overall_avg_miss_latency::cpu.inst 20983.336526 # average overall miss latency
386system.cpu.icache.overall_avg_miss_latency::total 20983.336526 # average overall miss latency
506system.cpu.icache.occ_blocks::cpu.inst 1372.300046 # Average occupied blocks per requestor
507system.cpu.icache.occ_percent::cpu.inst 0.670068 # Average percentage of cache occupancy
508system.cpu.icache.occ_percent::total 0.670068 # Average percentage of cache occupancy
509system.cpu.icache.ReadReq_hits::cpu.inst 37659851 # number of ReadReq hits
510system.cpu.icache.ReadReq_hits::total 37659851 # number of ReadReq hits
511system.cpu.icache.demand_hits::cpu.inst 37659851 # number of demand (read+write) hits
512system.cpu.icache.demand_hits::total 37659851 # number of demand (read+write) hits
513system.cpu.icache.overall_hits::cpu.inst 37659851 # number of overall hits
514system.cpu.icache.overall_hits::total 37659851 # number of overall hits
515system.cpu.icache.ReadReq_misses::cpu.inst 5086 # number of ReadReq misses
516system.cpu.icache.ReadReq_misses::total 5086 # number of ReadReq misses
517system.cpu.icache.demand_misses::cpu.inst 5086 # number of demand (read+write) misses
518system.cpu.icache.demand_misses::total 5086 # number of demand (read+write) misses
519system.cpu.icache.overall_misses::cpu.inst 5086 # number of overall misses
520system.cpu.icache.overall_misses::total 5086 # number of overall misses
521system.cpu.icache.ReadReq_miss_latency::cpu.inst 90441000 # number of ReadReq miss cycles
522system.cpu.icache.ReadReq_miss_latency::total 90441000 # number of ReadReq miss cycles
523system.cpu.icache.demand_miss_latency::cpu.inst 90441000 # number of demand (read+write) miss cycles
524system.cpu.icache.demand_miss_latency::total 90441000 # number of demand (read+write) miss cycles
525system.cpu.icache.overall_miss_latency::cpu.inst 90441000 # number of overall miss cycles
526system.cpu.icache.overall_miss_latency::total 90441000 # number of overall miss cycles
527system.cpu.icache.ReadReq_accesses::cpu.inst 37664937 # number of ReadReq accesses(hits+misses)
528system.cpu.icache.ReadReq_accesses::total 37664937 # number of ReadReq accesses(hits+misses)
529system.cpu.icache.demand_accesses::cpu.inst 37664937 # number of demand (read+write) accesses
530system.cpu.icache.demand_accesses::total 37664937 # number of demand (read+write) accesses
531system.cpu.icache.overall_accesses::cpu.inst 37664937 # number of overall (read+write) accesses
532system.cpu.icache.overall_accesses::total 37664937 # number of overall (read+write) accesses
533system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000135 # miss rate for ReadReq accesses
534system.cpu.icache.ReadReq_miss_rate::total 0.000135 # miss rate for ReadReq accesses
535system.cpu.icache.demand_miss_rate::cpu.inst 0.000135 # miss rate for demand accesses
536system.cpu.icache.demand_miss_rate::total 0.000135 # miss rate for demand accesses
537system.cpu.icache.overall_miss_rate::cpu.inst 0.000135 # miss rate for overall accesses
538system.cpu.icache.overall_miss_rate::total 0.000135 # miss rate for overall accesses
539system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 17782.343689 # average ReadReq miss latency
540system.cpu.icache.ReadReq_avg_miss_latency::total 17782.343689 # average ReadReq miss latency
541system.cpu.icache.demand_avg_miss_latency::cpu.inst 17782.343689 # average overall miss latency
542system.cpu.icache.demand_avg_miss_latency::total 17782.343689 # average overall miss latency
543system.cpu.icache.overall_avg_miss_latency::cpu.inst 17782.343689 # average overall miss latency
544system.cpu.icache.overall_avg_miss_latency::total 17782.343689 # average overall miss latency
387system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
388system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
389system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
390system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
391system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
392system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
393system.cpu.icache.fast_writes 0 # number of fast writes performed
394system.cpu.icache.cache_copies 0 # number of cache copies performed
545system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
546system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
547system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
548system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
549system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
550system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
551system.cpu.icache.fast_writes 0 # number of fast writes performed
552system.cpu.icache.cache_copies 0 # number of cache copies performed
395system.cpu.icache.ReadReq_mshr_hits::cpu.inst 819 # number of ReadReq MSHR hits
396system.cpu.icache.ReadReq_mshr_hits::total 819 # number of ReadReq MSHR hits
397system.cpu.icache.demand_mshr_hits::cpu.inst 819 # number of demand (read+write) MSHR hits
398system.cpu.icache.demand_mshr_hits::total 819 # number of demand (read+write) MSHR hits
399system.cpu.icache.overall_mshr_hits::cpu.inst 819 # number of overall MSHR hits
400system.cpu.icache.overall_mshr_hits::total 819 # number of overall MSHR hits
401system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4402 # number of ReadReq MSHR misses
402system.cpu.icache.ReadReq_mshr_misses::total 4402 # number of ReadReq MSHR misses
403system.cpu.icache.demand_mshr_misses::cpu.inst 4402 # number of demand (read+write) MSHR misses
404system.cpu.icache.demand_mshr_misses::total 4402 # number of demand (read+write) MSHR misses
405system.cpu.icache.overall_mshr_misses::cpu.inst 4402 # number of overall MSHR misses
406system.cpu.icache.overall_mshr_misses::total 4402 # number of overall MSHR misses
407system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 80099500 # number of ReadReq MSHR miss cycles
408system.cpu.icache.ReadReq_mshr_miss_latency::total 80099500 # number of ReadReq MSHR miss cycles
409system.cpu.icache.demand_mshr_miss_latency::cpu.inst 80099500 # number of demand (read+write) MSHR miss cycles
410system.cpu.icache.demand_mshr_miss_latency::total 80099500 # number of demand (read+write) MSHR miss cycles
411system.cpu.icache.overall_mshr_miss_latency::cpu.inst 80099500 # number of overall MSHR miss cycles
412system.cpu.icache.overall_mshr_miss_latency::total 80099500 # number of overall MSHR miss cycles
413system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000117 # mshr miss rate for ReadReq accesses
414system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000117 # mshr miss rate for ReadReq accesses
415system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000117 # mshr miss rate for demand accesses
416system.cpu.icache.demand_mshr_miss_rate::total 0.000117 # mshr miss rate for demand accesses
417system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000117 # mshr miss rate for overall accesses
418system.cpu.icache.overall_mshr_miss_rate::total 0.000117 # mshr miss rate for overall accesses
419system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 18196.160836 # average ReadReq mshr miss latency
420system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 18196.160836 # average ReadReq mshr miss latency
421system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 18196.160836 # average overall mshr miss latency
422system.cpu.icache.demand_avg_mshr_miss_latency::total 18196.160836 # average overall mshr miss latency
423system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 18196.160836 # average overall mshr miss latency
424system.cpu.icache.overall_avg_mshr_miss_latency::total 18196.160836 # average overall mshr miss latency
553system.cpu.icache.ReadReq_mshr_hits::cpu.inst 719 # number of ReadReq MSHR hits
554system.cpu.icache.ReadReq_mshr_hits::total 719 # number of ReadReq MSHR hits
555system.cpu.icache.demand_mshr_hits::cpu.inst 719 # number of demand (read+write) MSHR hits
556system.cpu.icache.demand_mshr_hits::total 719 # number of demand (read+write) MSHR hits
557system.cpu.icache.overall_mshr_hits::cpu.inst 719 # number of overall MSHR hits
558system.cpu.icache.overall_mshr_hits::total 719 # number of overall MSHR hits
559system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4367 # number of ReadReq MSHR misses
560system.cpu.icache.ReadReq_mshr_misses::total 4367 # number of ReadReq MSHR misses
561system.cpu.icache.demand_mshr_misses::cpu.inst 4367 # number of demand (read+write) MSHR misses
562system.cpu.icache.demand_mshr_misses::total 4367 # number of demand (read+write) MSHR misses
563system.cpu.icache.overall_mshr_misses::cpu.inst 4367 # number of overall MSHR misses
564system.cpu.icache.overall_mshr_misses::total 4367 # number of overall MSHR misses
565system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 67648000 # number of ReadReq MSHR miss cycles
566system.cpu.icache.ReadReq_mshr_miss_latency::total 67648000 # number of ReadReq MSHR miss cycles
567system.cpu.icache.demand_mshr_miss_latency::cpu.inst 67648000 # number of demand (read+write) MSHR miss cycles
568system.cpu.icache.demand_mshr_miss_latency::total 67648000 # number of demand (read+write) MSHR miss cycles
569system.cpu.icache.overall_mshr_miss_latency::cpu.inst 67648000 # number of overall MSHR miss cycles
570system.cpu.icache.overall_mshr_miss_latency::total 67648000 # number of overall MSHR miss cycles
571system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000116 # mshr miss rate for ReadReq accesses
572system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000116 # mshr miss rate for ReadReq accesses
573system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000116 # mshr miss rate for demand accesses
574system.cpu.icache.demand_mshr_miss_rate::total 0.000116 # mshr miss rate for demand accesses
575system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000116 # mshr miss rate for overall accesses
576system.cpu.icache.overall_mshr_miss_rate::total 0.000116 # mshr miss rate for overall accesses
577system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 15490.725899 # average ReadReq mshr miss latency
578system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 15490.725899 # average ReadReq mshr miss latency
579system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 15490.725899 # average overall mshr miss latency
580system.cpu.icache.demand_avg_mshr_miss_latency::total 15490.725899 # average overall mshr miss latency
581system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 15490.725899 # average overall mshr miss latency
582system.cpu.icache.overall_avg_mshr_miss_latency::total 15490.725899 # average overall mshr miss latency
425system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
583system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
426system.cpu.dcache.replacements 57 # number of replacements
427system.cpu.dcache.tagsinuse 1414.265666 # Cycle average of tags in use
428system.cpu.dcache.total_refs 47308069 # Total number of references to valid blocks.
429system.cpu.dcache.sampled_refs 1866 # Sample count of references to valid blocks.
430system.cpu.dcache.avg_refs 25352.662915 # Average number of references to valid blocks.
584system.cpu.dcache.replacements 59 # number of replacements
585system.cpu.dcache.tagsinuse 1419.994069 # Cycle average of tags in use
586system.cpu.dcache.total_refs 47294954 # Total number of references to valid blocks.
587system.cpu.dcache.sampled_refs 1868 # Sample count of references to valid blocks.
588system.cpu.dcache.avg_refs 25318.497859 # Average number of references to valid blocks.
431system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
589system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
432system.cpu.dcache.occ_blocks::cpu.data 1414.265666 # Average occupied blocks per requestor
433system.cpu.dcache.occ_percent::cpu.data 0.345280 # Average percentage of cache occupancy
434system.cpu.dcache.occ_percent::total 0.345280 # Average percentage of cache occupancy
435system.cpu.dcache.ReadReq_hits::cpu.data 34892726 # number of ReadReq hits
436system.cpu.dcache.ReadReq_hits::total 34892726 # number of ReadReq hits
437system.cpu.dcache.WriteReq_hits::cpu.data 12356654 # number of WriteReq hits
438system.cpu.dcache.WriteReq_hits::total 12356654 # number of WriteReq hits
439system.cpu.dcache.LoadLockedReq_hits::cpu.data 30268 # number of LoadLockedReq hits
440system.cpu.dcache.LoadLockedReq_hits::total 30268 # number of LoadLockedReq hits
441system.cpu.dcache.StoreCondReq_hits::cpu.data 28421 # number of StoreCondReq hits
442system.cpu.dcache.StoreCondReq_hits::total 28421 # number of StoreCondReq hits
443system.cpu.dcache.demand_hits::cpu.data 47249380 # number of demand (read+write) hits
444system.cpu.dcache.demand_hits::total 47249380 # number of demand (read+write) hits
445system.cpu.dcache.overall_hits::cpu.data 47249380 # number of overall hits
446system.cpu.dcache.overall_hits::total 47249380 # number of overall hits
447system.cpu.dcache.ReadReq_misses::cpu.data 1980 # number of ReadReq misses
448system.cpu.dcache.ReadReq_misses::total 1980 # number of ReadReq misses
449system.cpu.dcache.WriteReq_misses::cpu.data 7633 # number of WriteReq misses
450system.cpu.dcache.WriteReq_misses::total 7633 # number of WriteReq misses
590system.cpu.dcache.occ_blocks::cpu.data 1419.994069 # Average occupied blocks per requestor
591system.cpu.dcache.occ_percent::cpu.data 0.346678 # Average percentage of cache occupancy
592system.cpu.dcache.occ_percent::total 0.346678 # Average percentage of cache occupancy
593system.cpu.dcache.ReadReq_hits::cpu.data 34879202 # number of ReadReq hits
594system.cpu.dcache.ReadReq_hits::total 34879202 # number of ReadReq hits
595system.cpu.dcache.WriteReq_hits::cpu.data 12356978 # number of WriteReq hits
596system.cpu.dcache.WriteReq_hits::total 12356978 # number of WriteReq hits
597system.cpu.dcache.LoadLockedReq_hits::cpu.data 30300 # number of LoadLockedReq hits
598system.cpu.dcache.LoadLockedReq_hits::total 30300 # number of LoadLockedReq hits
599system.cpu.dcache.StoreCondReq_hits::cpu.data 28466 # number of StoreCondReq hits
600system.cpu.dcache.StoreCondReq_hits::total 28466 # number of StoreCondReq hits
601system.cpu.dcache.demand_hits::cpu.data 47236180 # number of demand (read+write) hits
602system.cpu.dcache.demand_hits::total 47236180 # number of demand (read+write) hits
603system.cpu.dcache.overall_hits::cpu.data 47236180 # number of overall hits
604system.cpu.dcache.overall_hits::total 47236180 # number of overall hits
605system.cpu.dcache.ReadReq_misses::cpu.data 1958 # number of ReadReq misses
606system.cpu.dcache.ReadReq_misses::total 1958 # number of ReadReq misses
607system.cpu.dcache.WriteReq_misses::cpu.data 7309 # number of WriteReq misses
608system.cpu.dcache.WriteReq_misses::total 7309 # number of WriteReq misses
451system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
452system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
609system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
610system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
453system.cpu.dcache.demand_misses::cpu.data 9613 # number of demand (read+write) misses
454system.cpu.dcache.demand_misses::total 9613 # number of demand (read+write) misses
455system.cpu.dcache.overall_misses::cpu.data 9613 # number of overall misses
456system.cpu.dcache.overall_misses::total 9613 # number of overall misses
457system.cpu.dcache.ReadReq_miss_latency::cpu.data 63002000 # number of ReadReq miss cycles
458system.cpu.dcache.ReadReq_miss_latency::total 63002000 # number of ReadReq miss cycles
459system.cpu.dcache.WriteReq_miss_latency::cpu.data 235161500 # number of WriteReq miss cycles
460system.cpu.dcache.WriteReq_miss_latency::total 235161500 # number of WriteReq miss cycles
461system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 68000 # number of LoadLockedReq miss cycles
462system.cpu.dcache.LoadLockedReq_miss_latency::total 68000 # number of LoadLockedReq miss cycles
463system.cpu.dcache.demand_miss_latency::cpu.data 298163500 # number of demand (read+write) miss cycles
464system.cpu.dcache.demand_miss_latency::total 298163500 # number of demand (read+write) miss cycles
465system.cpu.dcache.overall_miss_latency::cpu.data 298163500 # number of overall miss cycles
466system.cpu.dcache.overall_miss_latency::total 298163500 # number of overall miss cycles
467system.cpu.dcache.ReadReq_accesses::cpu.data 34894706 # number of ReadReq accesses(hits+misses)
468system.cpu.dcache.ReadReq_accesses::total 34894706 # number of ReadReq accesses(hits+misses)
611system.cpu.dcache.demand_misses::cpu.data 9267 # number of demand (read+write) misses
612system.cpu.dcache.demand_misses::total 9267 # number of demand (read+write) misses
613system.cpu.dcache.overall_misses::cpu.data 9267 # number of overall misses
614system.cpu.dcache.overall_misses::total 9267 # number of overall misses
615system.cpu.dcache.ReadReq_miss_latency::cpu.data 54618000 # number of ReadReq miss cycles
616system.cpu.dcache.ReadReq_miss_latency::total 54618000 # number of ReadReq miss cycles
617system.cpu.dcache.WriteReq_miss_latency::cpu.data 158059500 # number of WriteReq miss cycles
618system.cpu.dcache.WriteReq_miss_latency::total 158059500 # number of WriteReq miss cycles
619system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 66000 # number of LoadLockedReq miss cycles
620system.cpu.dcache.LoadLockedReq_miss_latency::total 66000 # number of LoadLockedReq miss cycles
621system.cpu.dcache.demand_miss_latency::cpu.data 212677500 # number of demand (read+write) miss cycles
622system.cpu.dcache.demand_miss_latency::total 212677500 # number of demand (read+write) miss cycles
623system.cpu.dcache.overall_miss_latency::cpu.data 212677500 # number of overall miss cycles
624system.cpu.dcache.overall_miss_latency::total 212677500 # number of overall miss cycles
625system.cpu.dcache.ReadReq_accesses::cpu.data 34881160 # number of ReadReq accesses(hits+misses)
626system.cpu.dcache.ReadReq_accesses::total 34881160 # number of ReadReq accesses(hits+misses)
469system.cpu.dcache.WriteReq_accesses::cpu.data 12364287 # number of WriteReq accesses(hits+misses)
470system.cpu.dcache.WriteReq_accesses::total 12364287 # number of WriteReq accesses(hits+misses)
627system.cpu.dcache.WriteReq_accesses::cpu.data 12364287 # number of WriteReq accesses(hits+misses)
628system.cpu.dcache.WriteReq_accesses::total 12364287 # number of WriteReq accesses(hits+misses)
471system.cpu.dcache.LoadLockedReq_accesses::cpu.data 30270 # number of LoadLockedReq accesses(hits+misses)
472system.cpu.dcache.LoadLockedReq_accesses::total 30270 # number of LoadLockedReq accesses(hits+misses)
473system.cpu.dcache.StoreCondReq_accesses::cpu.data 28421 # number of StoreCondReq accesses(hits+misses)
474system.cpu.dcache.StoreCondReq_accesses::total 28421 # number of StoreCondReq accesses(hits+misses)
475system.cpu.dcache.demand_accesses::cpu.data 47258993 # number of demand (read+write) accesses
476system.cpu.dcache.demand_accesses::total 47258993 # number of demand (read+write) accesses
477system.cpu.dcache.overall_accesses::cpu.data 47258993 # number of overall (read+write) accesses
478system.cpu.dcache.overall_accesses::total 47258993 # number of overall (read+write) accesses
479system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000057 # miss rate for ReadReq accesses
480system.cpu.dcache.ReadReq_miss_rate::total 0.000057 # miss rate for ReadReq accesses
481system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000617 # miss rate for WriteReq accesses
482system.cpu.dcache.WriteReq_miss_rate::total 0.000617 # miss rate for WriteReq accesses
629system.cpu.dcache.LoadLockedReq_accesses::cpu.data 30302 # number of LoadLockedReq accesses(hits+misses)
630system.cpu.dcache.LoadLockedReq_accesses::total 30302 # number of LoadLockedReq accesses(hits+misses)
631system.cpu.dcache.StoreCondReq_accesses::cpu.data 28466 # number of StoreCondReq accesses(hits+misses)
632system.cpu.dcache.StoreCondReq_accesses::total 28466 # number of StoreCondReq accesses(hits+misses)
633system.cpu.dcache.demand_accesses::cpu.data 47245447 # number of demand (read+write) accesses
634system.cpu.dcache.demand_accesses::total 47245447 # number of demand (read+write) accesses
635system.cpu.dcache.overall_accesses::cpu.data 47245447 # number of overall (read+write) accesses
636system.cpu.dcache.overall_accesses::total 47245447 # number of overall (read+write) accesses
637system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000056 # miss rate for ReadReq accesses
638system.cpu.dcache.ReadReq_miss_rate::total 0.000056 # miss rate for ReadReq accesses
639system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000591 # miss rate for WriteReq accesses
640system.cpu.dcache.WriteReq_miss_rate::total 0.000591 # miss rate for WriteReq accesses
483system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000066 # miss rate for LoadLockedReq accesses
484system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000066 # miss rate for LoadLockedReq accesses
641system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000066 # miss rate for LoadLockedReq accesses
642system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000066 # miss rate for LoadLockedReq accesses
485system.cpu.dcache.demand_miss_rate::cpu.data 0.000203 # miss rate for demand accesses
486system.cpu.dcache.demand_miss_rate::total 0.000203 # miss rate for demand accesses
487system.cpu.dcache.overall_miss_rate::cpu.data 0.000203 # miss rate for overall accesses
488system.cpu.dcache.overall_miss_rate::total 0.000203 # miss rate for overall accesses
489system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 31819.191919 # average ReadReq miss latency
490system.cpu.dcache.ReadReq_avg_miss_latency::total 31819.191919 # average ReadReq miss latency
491system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30808.528757 # average WriteReq miss latency
492system.cpu.dcache.WriteReq_avg_miss_latency::total 30808.528757 # average WriteReq miss latency
493system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 34000 # average LoadLockedReq miss latency
494system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 34000 # average LoadLockedReq miss latency
495system.cpu.dcache.demand_avg_miss_latency::cpu.data 31016.696141 # average overall miss latency
496system.cpu.dcache.demand_avg_miss_latency::total 31016.696141 # average overall miss latency
497system.cpu.dcache.overall_avg_miss_latency::cpu.data 31016.696141 # average overall miss latency
498system.cpu.dcache.overall_avg_miss_latency::total 31016.696141 # average overall miss latency
643system.cpu.dcache.demand_miss_rate::cpu.data 0.000196 # miss rate for demand accesses
644system.cpu.dcache.demand_miss_rate::total 0.000196 # miss rate for demand accesses
645system.cpu.dcache.overall_miss_rate::cpu.data 0.000196 # miss rate for overall accesses
646system.cpu.dcache.overall_miss_rate::total 0.000196 # miss rate for overall accesses
647system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 27894.790603 # average ReadReq miss latency
648system.cpu.dcache.ReadReq_avg_miss_latency::total 27894.790603 # average ReadReq miss latency
649system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21625.324942 # average WriteReq miss latency
650system.cpu.dcache.WriteReq_avg_miss_latency::total 21625.324942 # average WriteReq miss latency
651system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 33000 # average LoadLockedReq miss latency
652system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 33000 # average LoadLockedReq miss latency
653system.cpu.dcache.demand_avg_miss_latency::cpu.data 22949.983814 # average overall miss latency
654system.cpu.dcache.demand_avg_miss_latency::total 22949.983814 # average overall miss latency
655system.cpu.dcache.overall_avg_miss_latency::cpu.data 22949.983814 # average overall miss latency
656system.cpu.dcache.overall_avg_miss_latency::total 22949.983814 # average overall miss latency
499system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
657system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
500system.cpu.dcache.blocked_cycles::no_targets 9 # number of cycles access was blocked
658system.cpu.dcache.blocked_cycles::no_targets 8 # number of cycles access was blocked
501system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
502system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
503system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
659system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
660system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
661system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
504system.cpu.dcache.avg_blocked_cycles::no_targets 9 # average number of cycles each access was blocked
662system.cpu.dcache.avg_blocked_cycles::no_targets 8 # average number of cycles each access was blocked
505system.cpu.dcache.fast_writes 0 # number of fast writes performed
506system.cpu.dcache.cache_copies 0 # number of cache copies performed
507system.cpu.dcache.writebacks::writebacks 18 # number of writebacks
508system.cpu.dcache.writebacks::total 18 # number of writebacks
663system.cpu.dcache.fast_writes 0 # number of fast writes performed
664system.cpu.dcache.cache_copies 0 # number of cache copies performed
665system.cpu.dcache.writebacks::writebacks 18 # number of writebacks
666system.cpu.dcache.writebacks::total 18 # number of writebacks
509system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1197 # number of ReadReq MSHR hits
510system.cpu.dcache.ReadReq_mshr_hits::total 1197 # number of ReadReq MSHR hits
511system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6550 # number of WriteReq MSHR hits
512system.cpu.dcache.WriteReq_mshr_hits::total 6550 # number of WriteReq MSHR hits
667system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1172 # number of ReadReq MSHR hits
668system.cpu.dcache.ReadReq_mshr_hits::total 1172 # number of ReadReq MSHR hits
669system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6221 # number of WriteReq MSHR hits
670system.cpu.dcache.WriteReq_mshr_hits::total 6221 # number of WriteReq MSHR hits
513system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
514system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
671system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
672system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
515system.cpu.dcache.demand_mshr_hits::cpu.data 7747 # number of demand (read+write) MSHR hits
516system.cpu.dcache.demand_mshr_hits::total 7747 # number of demand (read+write) MSHR hits
517system.cpu.dcache.overall_mshr_hits::cpu.data 7747 # number of overall MSHR hits
518system.cpu.dcache.overall_mshr_hits::total 7747 # number of overall MSHR hits
519system.cpu.dcache.ReadReq_mshr_misses::cpu.data 783 # number of ReadReq MSHR misses
520system.cpu.dcache.ReadReq_mshr_misses::total 783 # number of ReadReq MSHR misses
521system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1083 # number of WriteReq MSHR misses
522system.cpu.dcache.WriteReq_mshr_misses::total 1083 # number of WriteReq MSHR misses
523system.cpu.dcache.demand_mshr_misses::cpu.data 1866 # number of demand (read+write) MSHR misses
524system.cpu.dcache.demand_mshr_misses::total 1866 # number of demand (read+write) MSHR misses
525system.cpu.dcache.overall_mshr_misses::cpu.data 1866 # number of overall MSHR misses
526system.cpu.dcache.overall_mshr_misses::total 1866 # number of overall MSHR misses
527system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 26488000 # number of ReadReq MSHR miss cycles
528system.cpu.dcache.ReadReq_mshr_miss_latency::total 26488000 # number of ReadReq MSHR miss cycles
529system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 38587500 # number of WriteReq MSHR miss cycles
530system.cpu.dcache.WriteReq_mshr_miss_latency::total 38587500 # number of WriteReq MSHR miss cycles
531system.cpu.dcache.demand_mshr_miss_latency::cpu.data 65075500 # number of demand (read+write) MSHR miss cycles
532system.cpu.dcache.demand_mshr_miss_latency::total 65075500 # number of demand (read+write) MSHR miss cycles
533system.cpu.dcache.overall_mshr_miss_latency::cpu.data 65075500 # number of overall MSHR miss cycles
534system.cpu.dcache.overall_mshr_miss_latency::total 65075500 # number of overall MSHR miss cycles
535system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000022 # mshr miss rate for ReadReq accesses
536system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000022 # mshr miss rate for ReadReq accesses
673system.cpu.dcache.demand_mshr_hits::cpu.data 7393 # number of demand (read+write) MSHR hits
674system.cpu.dcache.demand_mshr_hits::total 7393 # number of demand (read+write) MSHR hits
675system.cpu.dcache.overall_mshr_hits::cpu.data 7393 # number of overall MSHR hits
676system.cpu.dcache.overall_mshr_hits::total 7393 # number of overall MSHR hits
677system.cpu.dcache.ReadReq_mshr_misses::cpu.data 786 # number of ReadReq MSHR misses
678system.cpu.dcache.ReadReq_mshr_misses::total 786 # number of ReadReq MSHR misses
679system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1088 # number of WriteReq MSHR misses
680system.cpu.dcache.WriteReq_mshr_misses::total 1088 # number of WriteReq MSHR misses
681system.cpu.dcache.demand_mshr_misses::cpu.data 1874 # number of demand (read+write) MSHR misses
682system.cpu.dcache.demand_mshr_misses::total 1874 # number of demand (read+write) MSHR misses
683system.cpu.dcache.overall_mshr_misses::cpu.data 1874 # number of overall MSHR misses
684system.cpu.dcache.overall_mshr_misses::total 1874 # number of overall MSHR misses
685system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 23408500 # number of ReadReq MSHR miss cycles
686system.cpu.dcache.ReadReq_mshr_miss_latency::total 23408500 # number of ReadReq MSHR miss cycles
687system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 28137000 # number of WriteReq MSHR miss cycles
688system.cpu.dcache.WriteReq_mshr_miss_latency::total 28137000 # number of WriteReq MSHR miss cycles
689system.cpu.dcache.demand_mshr_miss_latency::cpu.data 51545500 # number of demand (read+write) MSHR miss cycles
690system.cpu.dcache.demand_mshr_miss_latency::total 51545500 # number of demand (read+write) MSHR miss cycles
691system.cpu.dcache.overall_mshr_miss_latency::cpu.data 51545500 # number of overall MSHR miss cycles
692system.cpu.dcache.overall_mshr_miss_latency::total 51545500 # number of overall MSHR miss cycles
693system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000023 # mshr miss rate for ReadReq accesses
694system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000023 # mshr miss rate for ReadReq accesses
537system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000088 # mshr miss rate for WriteReq accesses
538system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000088 # mshr miss rate for WriteReq accesses
695system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000088 # mshr miss rate for WriteReq accesses
696system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000088 # mshr miss rate for WriteReq accesses
539system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000039 # mshr miss rate for demand accesses
540system.cpu.dcache.demand_mshr_miss_rate::total 0.000039 # mshr miss rate for demand accesses
541system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000039 # mshr miss rate for overall accesses
542system.cpu.dcache.overall_mshr_miss_rate::total 0.000039 # mshr miss rate for overall accesses
543system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 33828.863346 # average ReadReq mshr miss latency
544system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 33828.863346 # average ReadReq mshr miss latency
545system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35630.193906 # average WriteReq mshr miss latency
546system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35630.193906 # average WriteReq mshr miss latency
547system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34874.330118 # average overall mshr miss latency
548system.cpu.dcache.demand_avg_mshr_miss_latency::total 34874.330118 # average overall mshr miss latency
549system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34874.330118 # average overall mshr miss latency
550system.cpu.dcache.overall_avg_mshr_miss_latency::total 34874.330118 # average overall mshr miss latency
697system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for demand accesses
698system.cpu.dcache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
699system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for overall accesses
700system.cpu.dcache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
701system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 29781.806616 # average ReadReq mshr miss latency
702system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 29781.806616 # average ReadReq mshr miss latency
703system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 25861.213235 # average WriteReq mshr miss latency
704system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 25861.213235 # average WriteReq mshr miss latency
705system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 27505.602988 # average overall mshr miss latency
706system.cpu.dcache.demand_avg_mshr_miss_latency::total 27505.602988 # average overall mshr miss latency
707system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 27505.602988 # average overall mshr miss latency
708system.cpu.dcache.overall_avg_mshr_miss_latency::total 27505.602988 # average overall mshr miss latency
551system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
552system.cpu.l2cache.replacements 0 # number of replacements
709system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
710system.cpu.l2cache.replacements 0 # number of replacements
553system.cpu.l2cache.tagsinuse 1997.690169 # Cycle average of tags in use
554system.cpu.l2cache.total_refs 2410 # Total number of references to valid blocks.
555system.cpu.l2cache.sampled_refs 2765 # Sample count of references to valid blocks.
556system.cpu.l2cache.avg_refs 0.871609 # Average number of references to valid blocks.
711system.cpu.l2cache.tagsinuse 1993.584817 # Cycle average of tags in use
712system.cpu.l2cache.total_refs 2372 # Total number of references to valid blocks.
713system.cpu.l2cache.sampled_refs 2758 # Sample count of references to valid blocks.
714system.cpu.l2cache.avg_refs 0.860044 # Average number of references to valid blocks.
557system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
715system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
558system.cpu.l2cache.occ_blocks::writebacks 3.999879 # Average occupied blocks per requestor
559system.cpu.l2cache.occ_blocks::cpu.inst 1450.944432 # Average occupied blocks per requestor
560system.cpu.l2cache.occ_blocks::cpu.data 542.745858 # Average occupied blocks per requestor
561system.cpu.l2cache.occ_percent::writebacks 0.000122 # Average percentage of cache occupancy
562system.cpu.l2cache.occ_percent::cpu.inst 0.044279 # Average percentage of cache occupancy
563system.cpu.l2cache.occ_percent::cpu.data 0.016563 # Average percentage of cache occupancy
564system.cpu.l2cache.occ_percent::total 0.060965 # Average percentage of cache occupancy
565system.cpu.l2cache.ReadReq_hits::cpu.inst 2321 # number of ReadReq hits
566system.cpu.l2cache.ReadReq_hits::cpu.data 88 # number of ReadReq hits
567system.cpu.l2cache.ReadReq_hits::total 2409 # number of ReadReq hits
716system.cpu.l2cache.occ_blocks::writebacks 4.994984 # Average occupied blocks per requestor
717system.cpu.l2cache.occ_blocks::cpu.inst 1448.115408 # Average occupied blocks per requestor
718system.cpu.l2cache.occ_blocks::cpu.data 540.474425 # Average occupied blocks per requestor
719system.cpu.l2cache.occ_percent::writebacks 0.000152 # Average percentage of cache occupancy
720system.cpu.l2cache.occ_percent::cpu.inst 0.044193 # Average percentage of cache occupancy
721system.cpu.l2cache.occ_percent::cpu.data 0.016494 # Average percentage of cache occupancy
722system.cpu.l2cache.occ_percent::total 0.060839 # Average percentage of cache occupancy
723system.cpu.l2cache.ReadReq_hits::cpu.inst 2281 # number of ReadReq hits
724system.cpu.l2cache.ReadReq_hits::cpu.data 92 # number of ReadReq hits
725system.cpu.l2cache.ReadReq_hits::total 2373 # number of ReadReq hits
568system.cpu.l2cache.Writeback_hits::writebacks 18 # number of Writeback hits
569system.cpu.l2cache.Writeback_hits::total 18 # number of Writeback hits
726system.cpu.l2cache.Writeback_hits::writebacks 18 # number of Writeback hits
727system.cpu.l2cache.Writeback_hits::total 18 # number of Writeback hits
570system.cpu.l2cache.ReadExReq_hits::cpu.data 9 # number of ReadExReq hits
571system.cpu.l2cache.ReadExReq_hits::total 9 # number of ReadExReq hits
572system.cpu.l2cache.demand_hits::cpu.inst 2321 # number of demand (read+write) hits
573system.cpu.l2cache.demand_hits::cpu.data 97 # number of demand (read+write) hits
574system.cpu.l2cache.demand_hits::total 2418 # number of demand (read+write) hits
575system.cpu.l2cache.overall_hits::cpu.inst 2321 # number of overall hits
576system.cpu.l2cache.overall_hits::cpu.data 97 # number of overall hits
577system.cpu.l2cache.overall_hits::total 2418 # number of overall hits
578system.cpu.l2cache.ReadReq_misses::cpu.inst 2081 # number of ReadReq misses
579system.cpu.l2cache.ReadReq_misses::cpu.data 694 # number of ReadReq misses
728system.cpu.l2cache.UpgradeReq_hits::cpu.data 6 # number of UpgradeReq hits
729system.cpu.l2cache.UpgradeReq_hits::total 6 # number of UpgradeReq hits
730system.cpu.l2cache.ReadExReq_hits::cpu.data 8 # number of ReadExReq hits
731system.cpu.l2cache.ReadExReq_hits::total 8 # number of ReadExReq hits
732system.cpu.l2cache.demand_hits::cpu.inst 2281 # number of demand (read+write) hits
733system.cpu.l2cache.demand_hits::cpu.data 100 # number of demand (read+write) hits
734system.cpu.l2cache.demand_hits::total 2381 # number of demand (read+write) hits
735system.cpu.l2cache.overall_hits::cpu.inst 2281 # number of overall hits
736system.cpu.l2cache.overall_hits::cpu.data 100 # number of overall hits
737system.cpu.l2cache.overall_hits::total 2381 # number of overall hits
738system.cpu.l2cache.ReadReq_misses::cpu.inst 2082 # number of ReadReq misses
739system.cpu.l2cache.ReadReq_misses::cpu.data 693 # number of ReadReq misses
580system.cpu.l2cache.ReadReq_misses::total 2775 # number of ReadReq misses
581system.cpu.l2cache.ReadExReq_misses::cpu.data 1075 # number of ReadExReq misses
582system.cpu.l2cache.ReadExReq_misses::total 1075 # number of ReadExReq misses
740system.cpu.l2cache.ReadReq_misses::total 2775 # number of ReadReq misses
741system.cpu.l2cache.ReadExReq_misses::cpu.data 1075 # number of ReadExReq misses
742system.cpu.l2cache.ReadExReq_misses::total 1075 # number of ReadExReq misses
583system.cpu.l2cache.demand_misses::cpu.inst 2081 # number of demand (read+write) misses
584system.cpu.l2cache.demand_misses::cpu.data 1769 # number of demand (read+write) misses
743system.cpu.l2cache.demand_misses::cpu.inst 2082 # number of demand (read+write) misses
744system.cpu.l2cache.demand_misses::cpu.data 1768 # number of demand (read+write) misses
585system.cpu.l2cache.demand_misses::total 3850 # number of demand (read+write) misses
745system.cpu.l2cache.demand_misses::total 3850 # number of demand (read+write) misses
586system.cpu.l2cache.overall_misses::cpu.inst 2081 # number of overall misses
587system.cpu.l2cache.overall_misses::cpu.data 1769 # number of overall misses
746system.cpu.l2cache.overall_misses::cpu.inst 2082 # number of overall misses
747system.cpu.l2cache.overall_misses::cpu.data 1768 # number of overall misses
588system.cpu.l2cache.overall_misses::total 3850 # number of overall misses
748system.cpu.l2cache.overall_misses::total 3850 # number of overall misses
589system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 73359000 # number of ReadReq miss cycles
590system.cpu.l2cache.ReadReq_miss_latency::cpu.data 25546500 # number of ReadReq miss cycles
591system.cpu.l2cache.ReadReq_miss_latency::total 98905500 # number of ReadReq miss cycles
592system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 37525500 # number of ReadExReq miss cycles
593system.cpu.l2cache.ReadExReq_miss_latency::total 37525500 # number of ReadExReq miss cycles
594system.cpu.l2cache.demand_miss_latency::cpu.inst 73359000 # number of demand (read+write) miss cycles
595system.cpu.l2cache.demand_miss_latency::cpu.data 63072000 # number of demand (read+write) miss cycles
596system.cpu.l2cache.demand_miss_latency::total 136431000 # number of demand (read+write) miss cycles
597system.cpu.l2cache.overall_miss_latency::cpu.inst 73359000 # number of overall miss cycles
598system.cpu.l2cache.overall_miss_latency::cpu.data 63072000 # number of overall miss cycles
599system.cpu.l2cache.overall_miss_latency::total 136431000 # number of overall miss cycles
600system.cpu.l2cache.ReadReq_accesses::cpu.inst 4402 # number of ReadReq accesses(hits+misses)
601system.cpu.l2cache.ReadReq_accesses::cpu.data 782 # number of ReadReq accesses(hits+misses)
602system.cpu.l2cache.ReadReq_accesses::total 5184 # number of ReadReq accesses(hits+misses)
749system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 60972000 # number of ReadReq miss cycles
750system.cpu.l2cache.ReadReq_miss_latency::cpu.data 22472000 # number of ReadReq miss cycles
751system.cpu.l2cache.ReadReq_miss_latency::total 83444000 # number of ReadReq miss cycles
752system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 27053500 # number of ReadExReq miss cycles
753system.cpu.l2cache.ReadExReq_miss_latency::total 27053500 # number of ReadExReq miss cycles
754system.cpu.l2cache.demand_miss_latency::cpu.inst 60972000 # number of demand (read+write) miss cycles
755system.cpu.l2cache.demand_miss_latency::cpu.data 49525500 # number of demand (read+write) miss cycles
756system.cpu.l2cache.demand_miss_latency::total 110497500 # number of demand (read+write) miss cycles
757system.cpu.l2cache.overall_miss_latency::cpu.inst 60972000 # number of overall miss cycles
758system.cpu.l2cache.overall_miss_latency::cpu.data 49525500 # number of overall miss cycles
759system.cpu.l2cache.overall_miss_latency::total 110497500 # number of overall miss cycles
760system.cpu.l2cache.ReadReq_accesses::cpu.inst 4363 # number of ReadReq accesses(hits+misses)
761system.cpu.l2cache.ReadReq_accesses::cpu.data 785 # number of ReadReq accesses(hits+misses)
762system.cpu.l2cache.ReadReq_accesses::total 5148 # number of ReadReq accesses(hits+misses)
603system.cpu.l2cache.Writeback_accesses::writebacks 18 # number of Writeback accesses(hits+misses)
604system.cpu.l2cache.Writeback_accesses::total 18 # number of Writeback accesses(hits+misses)
763system.cpu.l2cache.Writeback_accesses::writebacks 18 # number of Writeback accesses(hits+misses)
764system.cpu.l2cache.Writeback_accesses::total 18 # number of Writeback accesses(hits+misses)
605system.cpu.l2cache.ReadExReq_accesses::cpu.data 1084 # number of ReadExReq accesses(hits+misses)
606system.cpu.l2cache.ReadExReq_accesses::total 1084 # number of ReadExReq accesses(hits+misses)
607system.cpu.l2cache.demand_accesses::cpu.inst 4402 # number of demand (read+write) accesses
608system.cpu.l2cache.demand_accesses::cpu.data 1866 # number of demand (read+write) accesses
609system.cpu.l2cache.demand_accesses::total 6268 # number of demand (read+write) accesses
610system.cpu.l2cache.overall_accesses::cpu.inst 4402 # number of overall (read+write) accesses
611system.cpu.l2cache.overall_accesses::cpu.data 1866 # number of overall (read+write) accesses
612system.cpu.l2cache.overall_accesses::total 6268 # number of overall (read+write) accesses
613system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.472740 # miss rate for ReadReq accesses
614system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.887468 # miss rate for ReadReq accesses
615system.cpu.l2cache.ReadReq_miss_rate::total 0.535301 # miss rate for ReadReq accesses
616system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.991697 # miss rate for ReadExReq accesses
617system.cpu.l2cache.ReadExReq_miss_rate::total 0.991697 # miss rate for ReadExReq accesses
618system.cpu.l2cache.demand_miss_rate::cpu.inst 0.472740 # miss rate for demand accesses
619system.cpu.l2cache.demand_miss_rate::cpu.data 0.948017 # miss rate for demand accesses
620system.cpu.l2cache.demand_miss_rate::total 0.614231 # miss rate for demand accesses
621system.cpu.l2cache.overall_miss_rate::cpu.inst 0.472740 # miss rate for overall accesses
622system.cpu.l2cache.overall_miss_rate::cpu.data 0.948017 # miss rate for overall accesses
623system.cpu.l2cache.overall_miss_rate::total 0.614231 # miss rate for overall accesses
624system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35251.802018 # average ReadReq miss latency
625system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 36810.518732 # average ReadReq miss latency
626system.cpu.l2cache.ReadReq_avg_miss_latency::total 35641.621622 # average ReadReq miss latency
627system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34907.441860 # average ReadExReq miss latency
628system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34907.441860 # average ReadExReq miss latency
629system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35251.802018 # average overall miss latency
630system.cpu.l2cache.demand_avg_miss_latency::cpu.data 35654.041832 # average overall miss latency
631system.cpu.l2cache.demand_avg_miss_latency::total 35436.623377 # average overall miss latency
632system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35251.802018 # average overall miss latency
633system.cpu.l2cache.overall_avg_miss_latency::cpu.data 35654.041832 # average overall miss latency
634system.cpu.l2cache.overall_avg_miss_latency::total 35436.623377 # average overall miss latency
765system.cpu.l2cache.UpgradeReq_accesses::cpu.data 6 # number of UpgradeReq accesses(hits+misses)
766system.cpu.l2cache.UpgradeReq_accesses::total 6 # number of UpgradeReq accesses(hits+misses)
767system.cpu.l2cache.ReadExReq_accesses::cpu.data 1083 # number of ReadExReq accesses(hits+misses)
768system.cpu.l2cache.ReadExReq_accesses::total 1083 # number of ReadExReq accesses(hits+misses)
769system.cpu.l2cache.demand_accesses::cpu.inst 4363 # number of demand (read+write) accesses
770system.cpu.l2cache.demand_accesses::cpu.data 1868 # number of demand (read+write) accesses
771system.cpu.l2cache.demand_accesses::total 6231 # number of demand (read+write) accesses
772system.cpu.l2cache.overall_accesses::cpu.inst 4363 # number of overall (read+write) accesses
773system.cpu.l2cache.overall_accesses::cpu.data 1868 # number of overall (read+write) accesses
774system.cpu.l2cache.overall_accesses::total 6231 # number of overall (read+write) accesses
775system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.477195 # miss rate for ReadReq accesses
776system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.882803 # miss rate for ReadReq accesses
777system.cpu.l2cache.ReadReq_miss_rate::total 0.539044 # miss rate for ReadReq accesses
778system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.992613 # miss rate for ReadExReq accesses
779system.cpu.l2cache.ReadExReq_miss_rate::total 0.992613 # miss rate for ReadExReq accesses
780system.cpu.l2cache.demand_miss_rate::cpu.inst 0.477195 # miss rate for demand accesses
781system.cpu.l2cache.demand_miss_rate::cpu.data 0.946467 # miss rate for demand accesses
782system.cpu.l2cache.demand_miss_rate::total 0.617878 # miss rate for demand accesses
783system.cpu.l2cache.overall_miss_rate::cpu.inst 0.477195 # miss rate for overall accesses
784system.cpu.l2cache.overall_miss_rate::cpu.data 0.946467 # miss rate for overall accesses
785system.cpu.l2cache.overall_miss_rate::total 0.617878 # miss rate for overall accesses
786system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 29285.302594 # average ReadReq miss latency
787system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 32427.128427 # average ReadReq miss latency
788system.cpu.l2cache.ReadReq_avg_miss_latency::total 30069.909910 # average ReadReq miss latency
789system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 25166.046512 # average ReadExReq miss latency
790system.cpu.l2cache.ReadExReq_avg_miss_latency::total 25166.046512 # average ReadExReq miss latency
791system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 29285.302594 # average overall miss latency
792system.cpu.l2cache.demand_avg_miss_latency::cpu.data 28012.160633 # average overall miss latency
793system.cpu.l2cache.demand_avg_miss_latency::total 28700.649351 # average overall miss latency
794system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 29285.302594 # average overall miss latency
795system.cpu.l2cache.overall_avg_miss_latency::cpu.data 28012.160633 # average overall miss latency
796system.cpu.l2cache.overall_avg_miss_latency::total 28700.649351 # average overall miss latency
635system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
636system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
637system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
638system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
639system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
640system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
641system.cpu.l2cache.fast_writes 0 # number of fast writes performed
642system.cpu.l2cache.cache_copies 0 # number of cache copies performed
797system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
798system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
799system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
800system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
801system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
802system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
803system.cpu.l2cache.fast_writes 0 # number of fast writes performed
804system.cpu.l2cache.cache_copies 0 # number of cache copies performed
643system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 5 # number of ReadReq MSHR hits
805system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 8 # number of ReadReq MSHR hits
644system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 13 # number of ReadReq MSHR hits
806system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 13 # number of ReadReq MSHR hits
645system.cpu.l2cache.ReadReq_mshr_hits::total 18 # number of ReadReq MSHR hits
646system.cpu.l2cache.demand_mshr_hits::cpu.inst 5 # number of demand (read+write) MSHR hits
807system.cpu.l2cache.ReadReq_mshr_hits::total 21 # number of ReadReq MSHR hits
808system.cpu.l2cache.demand_mshr_hits::cpu.inst 8 # number of demand (read+write) MSHR hits
647system.cpu.l2cache.demand_mshr_hits::cpu.data 13 # number of demand (read+write) MSHR hits
809system.cpu.l2cache.demand_mshr_hits::cpu.data 13 # number of demand (read+write) MSHR hits
648system.cpu.l2cache.demand_mshr_hits::total 18 # number of demand (read+write) MSHR hits
649system.cpu.l2cache.overall_mshr_hits::cpu.inst 5 # number of overall MSHR hits
810system.cpu.l2cache.demand_mshr_hits::total 21 # number of demand (read+write) MSHR hits
811system.cpu.l2cache.overall_mshr_hits::cpu.inst 8 # number of overall MSHR hits
650system.cpu.l2cache.overall_mshr_hits::cpu.data 13 # number of overall MSHR hits
812system.cpu.l2cache.overall_mshr_hits::cpu.data 13 # number of overall MSHR hits
651system.cpu.l2cache.overall_mshr_hits::total 18 # number of overall MSHR hits
652system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2076 # number of ReadReq MSHR misses
653system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 681 # number of ReadReq MSHR misses
654system.cpu.l2cache.ReadReq_mshr_misses::total 2757 # number of ReadReq MSHR misses
813system.cpu.l2cache.overall_mshr_hits::total 21 # number of overall MSHR hits
814system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2074 # number of ReadReq MSHR misses
815system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 680 # number of ReadReq MSHR misses
816system.cpu.l2cache.ReadReq_mshr_misses::total 2754 # number of ReadReq MSHR misses
655system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1075 # number of ReadExReq MSHR misses
656system.cpu.l2cache.ReadExReq_mshr_misses::total 1075 # number of ReadExReq MSHR misses
817system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1075 # number of ReadExReq MSHR misses
818system.cpu.l2cache.ReadExReq_mshr_misses::total 1075 # number of ReadExReq MSHR misses
657system.cpu.l2cache.demand_mshr_misses::cpu.inst 2076 # number of demand (read+write) MSHR misses
658system.cpu.l2cache.demand_mshr_misses::cpu.data 1756 # number of demand (read+write) MSHR misses
659system.cpu.l2cache.demand_mshr_misses::total 3832 # number of demand (read+write) MSHR misses
660system.cpu.l2cache.overall_mshr_misses::cpu.inst 2076 # number of overall MSHR misses
661system.cpu.l2cache.overall_mshr_misses::cpu.data 1756 # number of overall MSHR misses
662system.cpu.l2cache.overall_mshr_misses::total 3832 # number of overall MSHR misses
663system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 66628500 # number of ReadReq MSHR miss cycles
664system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 22957500 # number of ReadReq MSHR miss cycles
665system.cpu.l2cache.ReadReq_mshr_miss_latency::total 89586000 # number of ReadReq MSHR miss cycles
666system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 33945000 # number of ReadExReq MSHR miss cycles
667system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 33945000 # number of ReadExReq MSHR miss cycles
668system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 66628500 # number of demand (read+write) MSHR miss cycles
669system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 56902500 # number of demand (read+write) MSHR miss cycles
670system.cpu.l2cache.demand_mshr_miss_latency::total 123531000 # number of demand (read+write) MSHR miss cycles
671system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 66628500 # number of overall MSHR miss cycles
672system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 56902500 # number of overall MSHR miss cycles
673system.cpu.l2cache.overall_mshr_miss_latency::total 123531000 # number of overall MSHR miss cycles
674system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.471604 # mshr miss rate for ReadReq accesses
675system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.870844 # mshr miss rate for ReadReq accesses
676system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.531829 # mshr miss rate for ReadReq accesses
677system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.991697 # mshr miss rate for ReadExReq accesses
678system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.991697 # mshr miss rate for ReadExReq accesses
679system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.471604 # mshr miss rate for demand accesses
680system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.941050 # mshr miss rate for demand accesses
681system.cpu.l2cache.demand_mshr_miss_rate::total 0.611359 # mshr miss rate for demand accesses
682system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.471604 # mshr miss rate for overall accesses
683system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.941050 # mshr miss rate for overall accesses
684system.cpu.l2cache.overall_mshr_miss_rate::total 0.611359 # mshr miss rate for overall accesses
685system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32094.653179 # average ReadReq mshr miss latency
686system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 33711.453744 # average ReadReq mshr miss latency
687system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 32494.015234 # average ReadReq mshr miss latency
688system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31576.744186 # average ReadExReq mshr miss latency
689system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31576.744186 # average ReadExReq mshr miss latency
690system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32094.653179 # average overall mshr miss latency
691system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 32404.612756 # average overall mshr miss latency
692system.cpu.l2cache.demand_avg_mshr_miss_latency::total 32236.691023 # average overall mshr miss latency
693system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32094.653179 # average overall mshr miss latency
694system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 32404.612756 # average overall mshr miss latency
695system.cpu.l2cache.overall_avg_mshr_miss_latency::total 32236.691023 # average overall mshr miss latency
819system.cpu.l2cache.demand_mshr_misses::cpu.inst 2074 # number of demand (read+write) MSHR misses
820system.cpu.l2cache.demand_mshr_misses::cpu.data 1755 # number of demand (read+write) MSHR misses
821system.cpu.l2cache.demand_mshr_misses::total 3829 # number of demand (read+write) MSHR misses
822system.cpu.l2cache.overall_mshr_misses::cpu.inst 2074 # number of overall MSHR misses
823system.cpu.l2cache.overall_mshr_misses::cpu.data 1755 # number of overall MSHR misses
824system.cpu.l2cache.overall_mshr_misses::total 3829 # number of overall MSHR misses
825system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 53338835 # number of ReadReq MSHR miss cycles
826system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 19774493 # number of ReadReq MSHR miss cycles
827system.cpu.l2cache.ReadReq_mshr_miss_latency::total 73113328 # number of ReadReq MSHR miss cycles
828system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 23276655 # number of ReadExReq MSHR miss cycles
829system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 23276655 # number of ReadExReq MSHR miss cycles
830system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 53338835 # number of demand (read+write) MSHR miss cycles
831system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 43051148 # number of demand (read+write) MSHR miss cycles
832system.cpu.l2cache.demand_mshr_miss_latency::total 96389983 # number of demand (read+write) MSHR miss cycles
833system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 53338835 # number of overall MSHR miss cycles
834system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 43051148 # number of overall MSHR miss cycles
835system.cpu.l2cache.overall_mshr_miss_latency::total 96389983 # number of overall MSHR miss cycles
836system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.475361 # mshr miss rate for ReadReq accesses
837system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.866242 # mshr miss rate for ReadReq accesses
838system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.534965 # mshr miss rate for ReadReq accesses
839system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.992613 # mshr miss rate for ReadExReq accesses
840system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.992613 # mshr miss rate for ReadExReq accesses
841system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.475361 # mshr miss rate for demand accesses
842system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.939507 # mshr miss rate for demand accesses
843system.cpu.l2cache.demand_mshr_miss_rate::total 0.614508 # mshr miss rate for demand accesses
844system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.475361 # mshr miss rate for overall accesses
845system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.939507 # mshr miss rate for overall accesses
846system.cpu.l2cache.overall_mshr_miss_rate::total 0.614508 # mshr miss rate for overall accesses
847system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 25717.856798 # average ReadReq mshr miss latency
848system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 29080.136765 # average ReadReq mshr miss latency
849system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 26548.049383 # average ReadReq mshr miss latency
850system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 21652.702326 # average ReadExReq mshr miss latency
851system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 21652.702326 # average ReadExReq mshr miss latency
852system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 25717.856798 # average overall mshr miss latency
853system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 24530.568661 # average overall mshr miss latency
854system.cpu.l2cache.demand_avg_mshr_miss_latency::total 25173.670149 # average overall mshr miss latency
855system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 25717.856798 # average overall mshr miss latency
856system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 24530.568661 # average overall mshr miss latency
857system.cpu.l2cache.overall_avg_mshr_miss_latency::total 25173.670149 # average overall mshr miss latency
696system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
697
698---------- End Simulation Statistics ----------
858system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
859
860---------- End Simulation Statistics ----------