3,5c3,5
< sim_seconds 0.770368 # Number of seconds simulated
< sim_ticks 770368138000 # Number of ticks simulated
< final_tick 770368138000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.770336 # Number of seconds simulated
> sim_ticks 770336310500 # Number of ticks simulated
> final_tick 770336310500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 139680 # Simulator instruction rate (inst/s)
< host_op_rate 150484 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 69667014 # Simulator tick rate (ticks/s)
< host_mem_usage 312136 # Number of bytes of host memory used
< host_seconds 11057.86 # Real time elapsed on the host
---
> host_inst_rate 130811 # Simulator instruction rate (inst/s)
> host_op_rate 140929 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 65240720 # Simulator tick rate (ticks/s)
> host_mem_usage 314688 # Number of bytes of host memory used
> host_seconds 11807.60 # Real time elapsed on the host
16,53c16,53
< system.physmem.bytes_read::cpu.inst 65792 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 238160448 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.l2cache.prefetcher 63905024 # Number of bytes read from this memory
< system.physmem.bytes_read::total 302131264 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 65792 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 65792 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 104870272 # Number of bytes written to this memory
< system.physmem.bytes_written::total 104870272 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 1028 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 3721257 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.l2cache.prefetcher 998516 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 4720801 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 1638598 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 1638598 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 85403 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 309151477 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.l2cache.prefetcher 82953877 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 392190758 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 85403 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 85403 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 136130074 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 136130074 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 136130074 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 85403 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 309151477 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.l2cache.prefetcher 82953877 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 528320833 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 4720801 # Number of read requests accepted
< system.physmem.writeReqs 1638598 # Number of write requests accepted
< system.physmem.readBursts 4720801 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 1638598 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 301683008 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 448256 # Total number of bytes read from write queue
< system.physmem.bytesWritten 104867648 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 302131264 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 104870272 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 7004 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 12 # Number of DRAM write bursts merged with an existing one
---
> system.physmem.bytes_read::cpu.inst 66496 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 238054976 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.l2cache.prefetcher 63977600 # Number of bytes read from this memory
> system.physmem.bytes_read::total 302099072 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 66496 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 66496 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 104804160 # Number of bytes written to this memory
> system.physmem.bytes_written::total 104804160 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 1039 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 3719609 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.l2cache.prefetcher 999650 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 4720298 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 1637565 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 1637565 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 86321 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 309027334 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.l2cache.prefetcher 83051518 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 392165172 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 86321 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 86321 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 136049877 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 136049877 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 136049877 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 86321 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 309027334 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.l2cache.prefetcher 83051518 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 528215049 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 4720298 # Number of read requests accepted
> system.physmem.writeReqs 1637565 # Number of write requests accepted
> system.physmem.readBursts 4720298 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 1637565 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 301639360 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 459712 # Total number of bytes read from write queue
> system.physmem.bytesWritten 104801536 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 302099072 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 104804160 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 7183 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 11 # Number of DRAM write bursts merged with an existing one
55,86c55,86
< system.physmem.perBankRdBursts::0 296472 # Per bank write bursts
< system.physmem.perBankRdBursts::1 294660 # Per bank write bursts
< system.physmem.perBankRdBursts::2 288575 # Per bank write bursts
< system.physmem.perBankRdBursts::3 292960 # Per bank write bursts
< system.physmem.perBankRdBursts::4 290749 # Per bank write bursts
< system.physmem.perBankRdBursts::5 289530 # Per bank write bursts
< system.physmem.perBankRdBursts::6 284828 # Per bank write bursts
< system.physmem.perBankRdBursts::7 280913 # Per bank write bursts
< system.physmem.perBankRdBursts::8 297084 # Per bank write bursts
< system.physmem.perBankRdBursts::9 304004 # Per bank write bursts
< system.physmem.perBankRdBursts::10 295272 # Per bank write bursts
< system.physmem.perBankRdBursts::11 301446 # Per bank write bursts
< system.physmem.perBankRdBursts::12 303554 # Per bank write bursts
< system.physmem.perBankRdBursts::13 302544 # Per bank write bursts
< system.physmem.perBankRdBursts::14 297853 # Per bank write bursts
< system.physmem.perBankRdBursts::15 293353 # Per bank write bursts
< system.physmem.perBankWrBursts::0 103842 # Per bank write bursts
< system.physmem.perBankWrBursts::1 101847 # Per bank write bursts
< system.physmem.perBankWrBursts::2 99335 # Per bank write bursts
< system.physmem.perBankWrBursts::3 100097 # Per bank write bursts
< system.physmem.perBankWrBursts::4 99287 # Per bank write bursts
< system.physmem.perBankWrBursts::5 99035 # Per bank write bursts
< system.physmem.perBankWrBursts::6 102669 # Per bank write bursts
< system.physmem.perBankWrBursts::7 104576 # Per bank write bursts
< system.physmem.perBankWrBursts::8 105230 # Per bank write bursts
< system.physmem.perBankWrBursts::9 104522 # Per bank write bursts
< system.physmem.perBankWrBursts::10 102176 # Per bank write bursts
< system.physmem.perBankWrBursts::11 103126 # Per bank write bursts
< system.physmem.perBankWrBursts::12 103102 # Per bank write bursts
< system.physmem.perBankWrBursts::13 102725 # Per bank write bursts
< system.physmem.perBankWrBursts::14 104361 # Per bank write bursts
< system.physmem.perBankWrBursts::15 102627 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 296850 # Per bank write bursts
> system.physmem.perBankRdBursts::1 294498 # Per bank write bursts
> system.physmem.perBankRdBursts::2 288916 # Per bank write bursts
> system.physmem.perBankRdBursts::3 292682 # Per bank write bursts
> system.physmem.perBankRdBursts::4 290729 # Per bank write bursts
> system.physmem.perBankRdBursts::5 289596 # Per bank write bursts
> system.physmem.perBankRdBursts::6 284483 # Per bank write bursts
> system.physmem.perBankRdBursts::7 281209 # Per bank write bursts
> system.physmem.perBankRdBursts::8 297427 # Per bank write bursts
> system.physmem.perBankRdBursts::9 303552 # Per bank write bursts
> system.physmem.perBankRdBursts::10 295336 # Per bank write bursts
> system.physmem.perBankRdBursts::11 302232 # Per bank write bursts
> system.physmem.perBankRdBursts::12 303231 # Per bank write bursts
> system.physmem.perBankRdBursts::13 302345 # Per bank write bursts
> system.physmem.perBankRdBursts::14 297342 # Per bank write bursts
> system.physmem.perBankRdBursts::15 292687 # Per bank write bursts
> system.physmem.perBankWrBursts::0 104014 # Per bank write bursts
> system.physmem.perBankWrBursts::1 101992 # Per bank write bursts
> system.physmem.perBankWrBursts::2 99263 # Per bank write bursts
> system.physmem.perBankWrBursts::3 99947 # Per bank write bursts
> system.physmem.perBankWrBursts::4 99433 # Per bank write bursts
> system.physmem.perBankWrBursts::5 98879 # Per bank write bursts
> system.physmem.perBankWrBursts::6 102579 # Per bank write bursts
> system.physmem.perBankWrBursts::7 104318 # Per bank write bursts
> system.physmem.perBankWrBursts::8 105363 # Per bank write bursts
> system.physmem.perBankWrBursts::9 104471 # Per bank write bursts
> system.physmem.perBankWrBursts::10 102169 # Per bank write bursts
> system.physmem.perBankWrBursts::11 102930 # Per bank write bursts
> system.physmem.perBankWrBursts::12 102920 # Per bank write bursts
> system.physmem.perBankWrBursts::13 102581 # Per bank write bursts
> system.physmem.perBankWrBursts::14 104115 # Per bank write bursts
> system.physmem.perBankWrBursts::15 102550 # Per bank write bursts
89c89
< system.physmem.totGap 770367991500 # Total gap between requests
---
> system.physmem.totGap 770336158500 # Total gap between requests
96c96
< system.physmem.readPktSize::6 4720801 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 4720298 # Read request sizes (log2)
103,119c103,119
< system.physmem.writePktSize::6 1638598 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 2785137 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 1045602 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 327608 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 232677 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 151173 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 83865 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 38451 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 23803 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 18009 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::9 4245 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::10 1721 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 821 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 446 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 231 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::14 6 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::15 2 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 1637565 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 2783946 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 1045590 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 328353 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 232144 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 151285 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 83614 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 38578 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 23869 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 18243 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::9 4278 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::10 1738 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::11 814 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::12 426 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::13 232 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::14 5 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
151,176c151,176
< system.physmem.wrQLenPdf::15 23398 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 25057 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 60199 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 75747 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 85433 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 93667 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 99999 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 103866 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 105492 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 106217 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 106151 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 106693 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 108356 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 111353 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 114123 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 105280 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 101866 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 101152 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 2626 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 1015 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 458 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 215 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 104 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 42 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 27 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 13 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 23160 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 24842 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 60100 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 75642 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 85493 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 93558 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 99663 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 103776 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 105596 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 106367 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 106074 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 106708 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 108208 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 111119 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 114322 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 105421 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 102034 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 101193 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 2551 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 964 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 428 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 159 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 76 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 38 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 21 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 9 # What write queue length does an incoming req see
178,180c178,180
< system.physmem.wrQLenPdf::42 5 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 6 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 3 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::42 4 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 3 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 2 # What write queue length does an incoming req see
200,226c200,228
< system.physmem.bytesPerActivate::samples 4291005 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 94.744514 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 78.906714 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 101.391830 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 3416666 79.62% 79.62% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 676199 15.76% 95.38% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 96816 2.26% 97.64% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 35217 0.82% 98.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 22960 0.54% 98.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 11971 0.28% 99.27% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 7013 0.16% 99.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 5097 0.12% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 19066 0.44% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 4291005 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 98697 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 47.759952 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 32.369236 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 98.446894 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-255 96231 97.50% 97.50% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::256-511 1192 1.21% 98.71% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::512-767 746 0.76% 99.47% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::768-1023 392 0.40% 99.86% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1024-1279 102 0.10% 99.97% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1280-1535 22 0.02% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1536-1791 3 0.00% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1792-2047 3 0.00% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::2304-2559 2 0.00% 100.00% # Reads before turning the bus around for writes
---
> system.physmem.bytesPerActivate::samples 4289513 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 94.751761 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 78.903148 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 101.431882 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 3416049 79.64% 79.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 675171 15.74% 95.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 96645 2.25% 97.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 35451 0.83% 98.46% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 23003 0.54% 98.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 12074 0.28% 99.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 6995 0.16% 99.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 5025 0.12% 99.55% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 19100 0.45% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 4289513 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 98662 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 47.769871 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 32.372187 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 98.540692 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-255 96215 97.52% 97.52% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::256-511 1195 1.21% 98.73% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::512-767 729 0.74% 99.47% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::768-1023 403 0.41% 99.88% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1024-1279 87 0.09% 99.97% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1280-1535 19 0.02% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1536-1791 4 0.00% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1792-2047 4 0.00% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::2048-2303 1 0.00% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::2304-2559 1 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::2560-2815 1 0.00% 100.00% # Reads before turning the bus around for writes
228,245c230,247
< system.physmem.rdPerTurnAround::3584-3839 2 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::4352-4607 1 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 98697 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 98697 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 16.601893 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 16.567781 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 1.107607 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 72640 73.60% 73.60% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::17 1756 1.78% 75.38% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 18593 18.84% 94.22% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 3904 3.96% 98.17% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20 1031 1.04% 99.22% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::21 392 0.40% 99.61% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::22 184 0.19% 99.80% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::23 91 0.09% 99.89% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24 55 0.06% 99.95% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::25 31 0.03% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::26 17 0.02% 100.00% # Writes before turning the bus around for reads
---
> system.physmem.rdPerTurnAround::3584-3839 1 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::5120-5375 1 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 98662 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 98662 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 16.597312 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 16.563431 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 1.103098 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16 72815 73.80% 73.80% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::17 1780 1.80% 75.61% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 18354 18.60% 94.21% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::19 3927 3.98% 98.19% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20 986 1.00% 99.19% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::21 404 0.41% 99.60% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::22 201 0.20% 99.80% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::23 116 0.12% 99.92% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24 44 0.04% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::25 22 0.02% 99.99% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::26 12 0.01% 100.00% # Writes before turning the bus around for reads
247,253c249,253
< system.physmem.wrPerTurnAround::28 1 0.00% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::30 1 0.00% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 98697 # Writes before turning the bus around for reads
< system.physmem.totQLat 131099404549 # Total ticks spent queuing
< system.physmem.totMemAccLat 219483098299 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 23568985000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 27811.85 # Average queueing delay per DRAM burst
---
> system.physmem.wrPerTurnAround::total 98662 # Writes before turning the bus around for reads
> system.physmem.totQLat 131160021238 # Total ticks spent queuing
> system.physmem.totMemAccLat 219530927488 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 23565575000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 27828.73 # Average queueing delay per DRAM burst
255,259c255,259
< system.physmem.avgMemAccLat 46561.85 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 391.61 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 136.13 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 392.19 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 136.13 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 46578.73 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 391.57 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 136.05 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 392.17 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 136.05 # Average system write bandwidth in MiByte/s
265,282c265,282
< system.physmem.avgWrQLen 25.03 # Average write queue length when enqueuing
< system.physmem.readRowHits 1707890 # Number of row buffer hits during reads
< system.physmem.writeRowHits 353447 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 36.23 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 21.57 # Row buffer hit rate for writes
< system.physmem.avgGap 121138.49 # Average gap between requests
< system.physmem.pageHitRate 32.45 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 16077957840 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 8772695250 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 18085189200 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 5253161040 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 50316417840 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 410294660580 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 102310835250 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 611110917000 # Total energy per rank (pJ)
< system.physmem_0.averagePower 793.275483 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 167665323859 # Time in different power states
< system.physmem_0.memoryStateTime::REF 25724140000 # Time in different power states
---
> system.physmem.avgWrQLen 25.01 # Average write queue length when enqueuing
> system.physmem.readRowHits 1707273 # Number of row buffer hits during reads
> system.physmem.writeRowHits 353841 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 36.22 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 21.61 # Row buffer hit rate for writes
> system.physmem.avgGap 121162.75 # Average gap between requests
> system.physmem.pageHitRate 32.46 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 16082924760 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 8775405375 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 18087474600 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 5251508640 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 50314383600 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 409609386630 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 102893262750 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 611014346355 # Total energy per rank (pJ)
> system.physmem_0.averagePower 793.182199 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 168633417027 # Time in different power states
> system.physmem_0.memoryStateTime::REF 25723100000 # Time in different power states
284c284
< system.physmem_0.memoryStateTime::ACT 576975365641 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 575976400473 # Time in different power states
286,296c286,296
< system.physmem_1.actEnergy 16361828280 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 8927584875 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 18681803400 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 5364480960 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 50316417840 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 411044339970 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 101653218750 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 612349674075 # Total energy per rank (pJ)
< system.physmem_1.averagePower 794.883504 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 166565047661 # Time in different power states
< system.physmem_1.memoryStateTime::REF 25724140000 # Time in different power states
---
> system.physmem_1.actEnergy 16345687680 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 8918778000 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 18674323200 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 5359543200 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 50314383600 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 410844304170 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 101810001750 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 612267021600 # Total energy per rank (pJ)
> system.physmem_1.averagePower 794.808347 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 166829398639 # Time in different power states
> system.physmem_1.memoryStateTime::REF 25723100000 # Time in different power states
298c298
< system.physmem_1.memoryStateTime::ACT 578076556839 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 577780670361 # Time in different power states
300,304c300,304
< system.cpu.branchPred.lookups 286273758 # Number of BP lookups
< system.cpu.branchPred.condPredicted 223402774 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 14629982 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 157694112 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 150348271 # Number of BTB hits
---
> system.cpu.branchPred.lookups 286278310 # Number of BP lookups
> system.cpu.branchPred.condPredicted 223407435 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 14630059 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 158227088 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 150348964 # Number of BTB hits
306,308c306,308
< system.cpu.branchPred.BTBHitPct 95.341715 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 16640713 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 63 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 95.021002 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 16641238 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 64 # Number of incorrect RAS predictions.
427c427
< system.cpu.numCycles 1540736277 # number of cpu cycles simulated
---
> system.cpu.numCycles 1540672622 # number of cpu cycles simulated
430,442c430,442
< system.cpu.fetch.icacheStallCycles 13925194 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 2067435227 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 286273758 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 166988984 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 1512088964 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 29284609 # Number of cycles fetch has spent squashing
< system.cpu.fetch.MiscStallCycles 664 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.IcacheWaitRetryStallCycles 1031 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 656921798 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 960 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 1540658157 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 1.437628 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 1.228937 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 13926355 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 2067514794 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 286278310 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 166990202 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 1512022873 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 29284737 # Number of cycles fetch has spent squashing
> system.cpu.fetch.MiscStallCycles 188 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.IcacheWaitRetryStallCycles 1021 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 656940964 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 966 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 1540592805 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 1.437738 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 1.228920 # Number of instructions fetched each cycle (Total)
444,447c444,447
< system.cpu.fetch.rateDist::0 458280922 29.75% 29.75% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 465413379 30.21% 59.95% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 101412163 6.58% 66.54% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 515551693 33.46% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 458181319 29.74% 29.74% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 465421558 30.21% 59.95% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 101422593 6.58% 66.53% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 515567335 33.47% 100.00% # Number of instructions fetched each cycle (Total)
451,478c451,478
< system.cpu.fetch.rateDist::total 1540658157 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.185803 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.341849 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 74641640 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 543291473 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 849963258 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 58120186 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 14641600 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 42202380 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 756 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 2037144212 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 52474408 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 14641600 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 139712786 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 462567620 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 14938 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 837837029 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 85884184 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 1976322026 # Number of instructions processed by rename
< system.cpu.rename.SquashedInsts 26747258 # Number of squashed instructions processed by rename
< system.cpu.rename.ROBFullEvents 45146985 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 125259 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 1471751 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 25027790 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 1985779948 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 9127891240 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 2432801848 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 139 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 1540592805 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.185814 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.341956 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 74646858 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 543216907 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 849967493 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 58119883 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 14641664 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 42201795 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 757 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 2037179352 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 52470113 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 14641664 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 139717275 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 462450514 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 13916 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 837848883 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 85920553 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 1976355004 # Number of instructions processed by rename
> system.cpu.rename.SquashedInsts 26745374 # Number of squashed instructions processed by rename
> system.cpu.rename.ROBFullEvents 45156757 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 125486 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 1486003 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 25049006 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 1985823032 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 9128033727 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 2432836892 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 151 # Number of floating rename lookups
480,497c480,497
< system.cpu.rename.UndoneMaps 310881003 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 157 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 151 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 111429534 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 542545285 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 199304809 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 26862690 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 28866621 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 1947900293 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 216 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 1857514523 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 13512332 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 283868093 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 647012526 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 46 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 1540658157 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 1.205663 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.150942 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 310924087 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 156 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 148 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 111428528 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 542554069 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 199305704 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 26941972 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 29270810 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 1947933260 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 215 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 1857474146 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 13497185 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 283901059 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 647116126 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 45 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 1540592805 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 1.205688 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.150881 # Number of insts issued each cycle
499,504c499,504
< system.cpu.iq.issued_per_cycle::0 587771265 38.15% 38.15% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 326011747 21.16% 59.31% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 378176386 24.55% 83.86% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 219651217 14.26% 98.11% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 29041357 1.88% 100.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 6185 0.00% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 587702275 38.15% 38.15% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 325996808 21.16% 59.31% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 378232244 24.55% 83.86% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 219639231 14.26% 98.12% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 29016078 1.88% 100.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 6169 0.00% 100.00% # Number of insts issued each cycle
511c511
< system.cpu.iq.issued_per_cycle::total 1540658157 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 1540592805 # Number of insts issued each cycle
513,543c513,543
< system.cpu.iq.fu_full::IntAlu 166072420 40.95% 40.95% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 2002 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 40.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 191493456 47.22% 88.18% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 47936528 11.82% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 166081126 41.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 1996 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 41.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 191505284 47.27% 88.27% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 47530605 11.73% 100.00% # attempts to use FU when none available
547,548c547,548
< system.cpu.iq.FU_type_0::IntAlu 1138226056 61.28% 61.28% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 801017 0.04% 61.32% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 1138242397 61.28% 61.28% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 801060 0.04% 61.32% # Type of FU issued
570c570
< system.cpu.iq.FU_type_0::SimdFloatCvt 30 0.00% 61.32% # Type of FU issued
---
> system.cpu.iq.FU_type_0::SimdFloatCvt 32 0.00% 61.32% # Type of FU issued
576,577c576,577
< system.cpu.iq.FU_type_0::MemRead 532163815 28.65% 89.97% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 186323583 10.03% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::MemRead 532116023 28.65% 89.97% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 186314612 10.03% 100.00% # Type of FU issued
580,592c580,592
< system.cpu.iq.FU_type_0::total 1857514523 # Type of FU issued
< system.cpu.iq.rate 1.205602 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 405504406 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.218305 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 5674703700 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 2231781287 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 1805692489 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 241 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 242 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 71 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 2263018794 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 135 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 17823551 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 1857474146 # Type of FU issued
> system.cpu.iq.rate 1.205625 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 405119011 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.218102 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 5674157044 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 2231847189 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 1805703414 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 249 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 266 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 72 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 2262593018 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 139 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 17811740 # Number of loads that had data forwarded from stores
594,597c594,597
< system.cpu.iew.lsq.thread0.squashedLoads 84238951 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 66626 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 13177 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 24457764 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 84247735 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 66708 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 13149 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 24458659 # Number of stores squashed
600,601c600,601
< system.cpu.iew.lsq.thread0.rescheduledLoads 4548930 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 4887285 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 4504401 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 4884981 # Number of times an access to memory failed due to the cache being blocked
603,606c603,606
< system.cpu.iew.iewSquashCycles 14641600 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 25334604 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 1297189 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 1947900591 # Number of instructions dispatched to IQ
---
> system.cpu.iew.iewSquashCycles 14641664 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 25329983 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 1325123 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 1947933556 # Number of instructions dispatched to IQ
608,619c608,619
< system.cpu.iew.iewDispLoadInsts 542545285 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 199304809 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 154 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 159299 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 1136868 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 13177 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 7700706 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 8703944 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 16404650 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 1827845280 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 516985272 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 29669243 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewDispLoadInsts 542554069 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 199305704 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 153 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 159005 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 1165002 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 13149 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 7699177 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 8705456 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 16404633 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 1827812064 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 516937908 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 29662082 # Number of squashed instructions skipped in execute
621,629c621,629
< system.cpu.iew.exec_nop 82 # number of nop insts executed
< system.cpu.iew.exec_refs 698740184 # number of memory reference insts executed
< system.cpu.iew.exec_branches 229542491 # Number of branches executed
< system.cpu.iew.exec_stores 181754912 # Number of stores executed
< system.cpu.iew.exec_rate 1.186345 # Inst execution rate
< system.cpu.iew.wb_sent 1808718850 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 1805692560 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 1169243952 # num instructions producing a value
< system.cpu.iew.wb_consumers 1689620594 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 81 # number of nop insts executed
> system.cpu.iew.exec_refs 698690935 # number of memory reference insts executed
> system.cpu.iew.exec_branches 229542500 # Number of branches executed
> system.cpu.iew.exec_stores 181753027 # Number of stores executed
> system.cpu.iew.exec_rate 1.186373 # Inst execution rate
> system.cpu.iew.wb_sent 1808734068 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 1805703486 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 1169239698 # num instructions producing a value
> system.cpu.iew.wb_consumers 1689624086 # num instructions consuming a value
631,632c631,632
< system.cpu.iew.wb_rate 1.171967 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.692016 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 1.172023 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.692012 # average fanout of values written-back
634c634
< system.cpu.commit.commitSquashedInsts 257974948 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 258007667 # The number of squashed insts skipped by commit
636,639c636,639
< system.cpu.commit.branchMispredicts 14629278 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 1501179372 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 1.108483 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 2.025812 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 14629355 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 1501111622 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 1.108533 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 2.025633 # Number of insts commited each cycle
641,649c641,649
< system.cpu.commit.committed_per_cycle::0 920919616 61.35% 61.35% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 250623048 16.70% 78.04% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 110074231 7.33% 85.37% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 55314266 3.68% 89.06% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 29240414 1.95% 91.01% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 34051194 2.27% 93.27% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 24724968 1.65% 94.92% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 18102388 1.21% 96.13% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 58129247 3.87% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 920819202 61.34% 61.34% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 250634053 16.70% 78.04% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 110061016 7.33% 85.37% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 55281373 3.68% 89.05% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 29321487 1.95% 91.01% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 34081425 2.27% 93.28% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 24716781 1.65% 94.92% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 18131809 1.21% 96.13% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 58064476 3.87% 100.00% # Number of insts commited each cycle
653c653
< system.cpu.commit.committed_per_cycle::total 1501179372 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 1501111622 # Number of insts commited each cycle
699,703c699,703
< system.cpu.commit.bw_lim_events 58129247 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 3365056908 # The number of ROB reads
< system.cpu.rob.rob_writes 3883498749 # The number of ROB writes
< system.cpu.timesIdled 826 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 78120 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 58064476 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 3365086648 # The number of ROB reads
> system.cpu.rob.rob_writes 3883566462 # The number of ROB writes
> system.cpu.timesIdled 859 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 79817 # Total number of cycles that the CPU has spent unscheduled due to idling
706,716c706,716
< system.cpu.cpi 0.997522 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.997522 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.002484 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.002484 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 2175832090 # number of integer regfile reads
< system.cpu.int_regfile_writes 1261554579 # number of integer regfile writes
< system.cpu.fp_regfile_reads 42 # number of floating regfile reads
< system.cpu.fp_regfile_writes 53 # number of floating regfile writes
< system.cpu.cc_regfile_reads 6965806989 # number of cc regfile reads
< system.cpu.cc_regfile_writes 551858746 # number of cc regfile writes
< system.cpu.misc_regfile_reads 675847493 # number of misc regfile reads
---
> system.cpu.cpi 0.997481 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.997481 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.002525 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.002525 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 2175803949 # number of integer regfile reads
> system.cpu.int_regfile_writes 1261568723 # number of integer regfile writes
> system.cpu.fp_regfile_reads 40 # number of floating regfile reads
> system.cpu.fp_regfile_writes 54 # number of floating regfile writes
> system.cpu.cc_regfile_reads 6965710140 # number of cc regfile reads
> system.cpu.cc_regfile_writes 551865181 # number of cc regfile writes
> system.cpu.misc_regfile_reads 675846539 # number of misc regfile reads
718,726c718,726
< system.cpu.dcache.tags.replacements 17004655 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.964606 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 638048144 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 17005167 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 37.520840 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 78823500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.964606 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999931 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999931 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.replacements 17004606 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.964973 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 638063275 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 17005118 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 37.521838 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 77839500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.964973 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999932 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999932 # Average percentage of cache occupancy
728,729c728,729
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 419 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 93 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 420 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 92 # Occupied blocks per task id
731,736c731,736
< system.cpu.dcache.tags.tag_accesses 1335675523 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 1335675523 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 469328921 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 469328921 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 168719105 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 168719105 # number of WriteReq hits
---
> system.cpu.dcache.tags.tag_accesses 1335698850 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 1335698850 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 469343498 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 469343498 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 168719659 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 168719659 # number of WriteReq hits
741,748c741,748
< system.cpu.dcache.demand_hits::cpu.data 638048026 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 638048026 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 638048026 # number of overall hits
< system.cpu.dcache.overall_hits::total 638048026 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 17420086 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 17420086 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 3866942 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 3866942 # number of WriteReq misses
---
> system.cpu.dcache.demand_hits::cpu.data 638063157 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 638063157 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 638063157 # number of overall hits
> system.cpu.dcache.overall_hits::total 638063157 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 17417197 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 17417197 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 3866388 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 3866388 # number of WriteReq misses
753,768c753,768
< system.cpu.dcache.demand_misses::cpu.data 21287028 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 21287028 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 21287030 # number of overall misses
< system.cpu.dcache.overall_misses::total 21287030 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 415615381500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 415615381500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 149888945711 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 149888945711 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 398000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 398000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 565504327211 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 565504327211 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 565504327211 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 565504327211 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 486749007 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 486749007 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.demand_misses::cpu.data 21283585 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 21283585 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 21283587 # number of overall misses
> system.cpu.dcache.overall_misses::total 21283587 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 415522893500 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 415522893500 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 149855935942 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 149855935942 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 216000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 216000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 565378829442 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 565378829442 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 565378829442 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 565378829442 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 486760695 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 486760695 # number of ReadReq accesses(hits+misses)
777,784c777,784
< system.cpu.dcache.demand_accesses::cpu.data 659335054 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 659335054 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 659335056 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 659335056 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035789 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.035789 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022406 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.022406 # miss rate for WriteReq accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 659346742 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 659346742 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 659346744 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 659346744 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035782 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.035782 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022403 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.022403 # miss rate for WriteReq accesses
789,808c789,808
< system.cpu.dcache.demand_miss_rate::cpu.data 0.032286 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.032286 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.032286 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.032286 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23858.400096 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 23858.400096 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38761.622417 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 38761.622417 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 99500 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 99500 # average LoadLockedReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 26565.677802 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 26565.677802 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 26565.675306 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 26565.675306 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 20779473 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 3451346 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 944816 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 67198 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.993143 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 51.360844 # average number of cycles each access was blocked
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.032280 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.032280 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.032280 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.032280 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23857.047348 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 23857.047348 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38758.638797 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 38758.638797 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 54000 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 54000 # average LoadLockedReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 26564.078817 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 26564.078817 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 26564.076320 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 26564.076320 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 20755892 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 3446894 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 946527 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 67143 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.928473 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 51.336610 # average number of cycles each access was blocked
811,816c811,816
< system.cpu.dcache.writebacks::writebacks 4837348 # number of writebacks
< system.cpu.dcache.writebacks::total 4837348 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3152457 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 3152457 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1129405 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1129405 # number of WriteReq MSHR hits
---
> system.cpu.dcache.writebacks::writebacks 4835415 # number of writebacks
> system.cpu.dcache.writebacks::total 4835415 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3149636 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 3149636 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1128832 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 1128832 # number of WriteReq MSHR hits
819,826c819,826
< system.cpu.dcache.demand_mshr_hits::cpu.data 4281862 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 4281862 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 4281862 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 4281862 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14267629 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 14267629 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737537 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 2737537 # number of WriteReq MSHR misses
---
> system.cpu.dcache.demand_mshr_hits::cpu.data 4278468 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 4278468 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 4278468 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 4278468 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14267561 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 14267561 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737556 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 2737556 # number of WriteReq MSHR misses
829,836c829,836
< system.cpu.dcache.demand_mshr_misses::cpu.data 17005166 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 17005166 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 17005167 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 17005167 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 335438494000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 335438494000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116411117573 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 116411117573 # number of WriteReq MSHR miss cycles
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 17005117 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 17005117 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 17005118 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 17005118 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 335383172000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 335383172000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116381847286 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 116381847286 # number of WriteReq MSHR miss cycles
839,844c839,844
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 451849611573 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 451849611573 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 451849679573 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 451849679573 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029312 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029312 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 451765019286 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 451765019286 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 451765087286 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 451765087286 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029311 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029311 # mshr miss rate for ReadReq accesses
853,856c853,856
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23510.458115 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23510.458115 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42524.034405 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42524.034405 # average WriteReq mshr miss latency
---
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23506.692700 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23506.692700 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42513.047144 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42513.047144 # average WriteReq mshr miss latency
859,862c859,862
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26571.314363 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 26571.314363 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26571.316799 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 26571.316799 # average overall mshr miss latency
---
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26566.416408 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 26566.416408 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26566.418844 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 26566.418844 # average overall mshr miss latency
864,868c864,868
< system.cpu.icache.tags.replacements 582 # number of replacements
< system.cpu.icache.tags.tagsinuse 445.815002 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 656920172 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1070 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 613944.085981 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.replacements 592 # number of replacements
> system.cpu.icache.tags.tagsinuse 446.127099 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 656939322 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1080 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 608277.150000 # Average number of references to valid blocks.
870,872c870,872
< system.cpu.icache.tags.occ_blocks::cpu.inst 445.815002 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.870732 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.870732 # Average percentage of cache occupancy
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 446.127099 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.871342 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.871342 # Average percentage of cache occupancy
878,903c878,903
< system.cpu.icache.tags.tag_accesses 1313844660 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 1313844660 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 656920172 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 656920172 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 656920172 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 656920172 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 656920172 # number of overall hits
< system.cpu.icache.overall_hits::total 656920172 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1623 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1623 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1623 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1623 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1623 # number of overall misses
< system.cpu.icache.overall_misses::total 1623 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 104193985 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 104193985 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 104193985 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 104193985 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 104193985 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 104193985 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 656921795 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 656921795 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 656921795 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 656921795 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 656921795 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 656921795 # number of overall (read+write) accesses
---
> system.cpu.icache.tags.tag_accesses 1313883006 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 1313883006 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 656939322 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 656939322 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 656939322 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 656939322 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 656939322 # number of overall hits
> system.cpu.icache.overall_hits::total 656939322 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1641 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1641 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1641 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1641 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1641 # number of overall misses
> system.cpu.icache.overall_misses::total 1641 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 107375484 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 107375484 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 107375484 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 107375484 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 107375484 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 107375484 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 656940963 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 656940963 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 656940963 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 656940963 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 656940963 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 656940963 # number of overall (read+write) accesses
910,921c910,921
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 64198.388786 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 64198.388786 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 64198.388786 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 64198.388786 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 64198.388786 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 64198.388786 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 17135 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 748 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 190 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 11 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 90.184211 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 68 # average number of cycles each access was blocked
---
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 65432.957952 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 65432.957952 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 65432.957952 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 65432.957952 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 65432.957952 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 65432.957952 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 18112 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 1654 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 192 # number of cycles access was blocked
> system.cpu.icache.blocked::no_targets 10 # number of cycles access was blocked
> system.cpu.icache.avg_blocked_cycles::no_mshrs 94.333333 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets 165.400000 # average number of cycles each access was blocked
924,941c924,941
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 553 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 553 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 553 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 553 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 553 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 553 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1070 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1070 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1070 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1070 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1070 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1070 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 75689488 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 75689488 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 75689488 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 75689488 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 75689488 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 75689488 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 561 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 561 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 561 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 561 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 561 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 561 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1080 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1080 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1080 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1080 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1080 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1080 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 76771987 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 76771987 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 76771987 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 76771987 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 76771987 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 76771987 # number of overall MSHR miss cycles
948,953c948,953
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 70737.839252 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 70737.839252 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 70737.839252 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 70737.839252 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 70737.839252 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 70737.839252 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71085.173148 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71085.173148 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71085.173148 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 71085.173148 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71085.173148 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 71085.173148 # average overall mshr miss latency
955,957c955,957
< system.cpu.l2cache.prefetcher.num_hwpf_issued 11618797 # number of hwpf issued
< system.cpu.l2cache.prefetcher.pfIdentified 11638031 # number of prefetch candidates identified
< system.cpu.l2cache.prefetcher.pfBufferHit 14266 # number of redundant prefetches already in prefetch queue
---
> system.cpu.l2cache.prefetcher.num_hwpf_issued 11620529 # number of hwpf issued
> system.cpu.l2cache.prefetcher.pfIdentified 11640215 # number of prefetch candidates identified
> system.cpu.l2cache.prefetcher.pfBufferHit 14721 # number of redundant prefetches already in prefetch queue
960,1066c960,1066
< system.cpu.l2cache.prefetcher.pfSpanPage 4656553 # number of prefetches not generated due to page crossing
< system.cpu.l2cache.tags.replacements 4712696 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 16129.917520 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 27373018 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 4728623 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 5.788793 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 29478535500 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 5230.477637 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 18.698420 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 7539.676601 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 3341.064863 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.319243 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001141 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.460185 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.203922 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.984492 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1022 811 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 15116 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::0 1 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::1 615 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::3 195 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 503 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2303 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1194 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9259 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1857 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1022 0.049500 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.922607 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 551304223 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 551304223 # Number of data accesses
< system.cpu.l2cache.Writeback_hits::writebacks 4837348 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 4837348 # number of Writeback hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 1752512 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 1752512 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 42 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 42 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11483403 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 11483403 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 42 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 13235915 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 13235957 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 42 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 13235915 # number of overall hits
< system.cpu.l2cache.overall_hits::total 13235957 # number of overall hits
< system.cpu.l2cache.ReadExReq_misses::cpu.data 985072 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 985072 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1028 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 1028 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2784180 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 2784180 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 1028 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 3769252 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 3770280 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 1028 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 3769252 # number of overall misses
< system.cpu.l2cache.overall_misses::total 3770280 # number of overall misses
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 99860242499 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 99860242499 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 74336500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 74336500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 238301833000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 238301833000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 74336500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 338162075499 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 338236411999 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 74336500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 338162075499 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 338236411999 # number of overall miss cycles
< system.cpu.l2cache.Writeback_accesses::writebacks 4837348 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 4837348 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737584 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 2737584 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1070 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 1070 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14267583 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 14267583 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1070 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 17005167 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 17006237 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1070 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 17005167 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 17006237 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.359833 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.359833 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.960748 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.960748 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.195140 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.195140 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.960748 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.221653 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.221700 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.960748 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.221653 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.221700 # miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101373.546806 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101373.546806 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 72311.770428 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 72311.770428 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85591.388847 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85591.388847 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72311.770428 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89715.963671 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 89711.218265 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72311.770428 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89715.963671 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 89711.218265 # average overall miss latency
< system.cpu.l2cache.blocked_cycles::no_mshrs 552 # number of cycles access was blocked
---
> system.cpu.l2cache.prefetcher.pfSpanPage 4656609 # number of prefetches not generated due to page crossing
> system.cpu.l2cache.tags.replacements 4712362 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 16129.977996 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 27367770 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 4728288 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 5.788093 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 29479829000 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::writebacks 5227.936161 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 18.488571 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 7534.908085 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 3348.645178 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.319088 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001128 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.459894 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.204385 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.984496 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1022 817 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 15109 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::0 3 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::1 599 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::3 215 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 502 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2347 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1263 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9167 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1830 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1022 0.049866 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.922180 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 551302751 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 551302751 # Number of data accesses
> system.cpu.l2cache.Writeback_hits::writebacks 4835415 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 4835415 # number of Writeback hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 1752988 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 1752988 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 41 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 41 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11483491 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 11483491 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 41 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 13236479 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 13236520 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 41 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 13236479 # number of overall hits
> system.cpu.l2cache.overall_hits::total 13236520 # number of overall hits
> system.cpu.l2cache.ReadExReq_misses::cpu.data 984611 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 984611 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1039 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 1039 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2784028 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 2784028 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 1039 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 3768639 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 3769678 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 1039 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 3768639 # number of overall misses
> system.cpu.l2cache.overall_misses::total 3769678 # number of overall misses
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 99828708999 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 99828708999 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 75380000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 75380000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 238235637000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 238235637000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 75380000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 338064345999 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 338139725999 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 75380000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 338064345999 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 338139725999 # number of overall miss cycles
> system.cpu.l2cache.Writeback_accesses::writebacks 4835415 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 4835415 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737599 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 2737599 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1080 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 1080 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14267519 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 14267519 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1080 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 17005118 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 17006198 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1080 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 17005118 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 17006198 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.359662 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.359662 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.962037 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.962037 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.195130 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.195130 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.962037 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.221618 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.221665 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.962037 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.221618 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.221665 # miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101388.984075 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101388.984075 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 72550.529355 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 72550.529355 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85572.284833 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85572.284833 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72550.529355 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89704.624401 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 89699.896383 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72550.529355 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89704.624401 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 89699.896383 # average overall miss latency
> system.cpu.l2cache.blocked_cycles::no_mshrs 30 # number of cycles access was blocked
1068c1068
< system.cpu.l2cache.blocked::no_mshrs 3 # number of cycles access was blocked
---
> system.cpu.l2cache.blocked::no_mshrs 2 # number of cycles access was blocked
1070c1070
< system.cpu.l2cache.avg_blocked_cycles::no_mshrs 184 # average number of cycles each access was blocked
---
> system.cpu.l2cache.avg_blocked_cycles::no_mshrs 15 # average number of cycles each access was blocked
1074,1115c1074,1115
< system.cpu.l2cache.writebacks::writebacks 1638598 # number of writebacks
< system.cpu.l2cache.writebacks::total 1638598 # number of writebacks
< system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3903 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadExReq_mshr_hits::total 3903 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 44598 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 44598 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.data 48501 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 48501 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.data 48501 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 48501 # number of overall MSHR hits
< system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 100273 # number of CleanEvict MSHR misses
< system.cpu.l2cache.CleanEvict_mshr_misses::total 100273 # number of CleanEvict MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1001612 # number of HardPFReq MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::total 1001612 # number of HardPFReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 981169 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 981169 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1028 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1028 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2739582 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2739582 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 1028 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 3720751 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 3721779 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 1028 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 3720751 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1001612 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 4723391 # number of overall MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 72748405464 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 72748405464 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93609887499 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93609887499 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 68168500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 68168500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 219013270500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 219013270500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 68168500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 312623157999 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 312691326499 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 68168500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 312623157999 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 72748405464 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 385439731963 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.writebacks::writebacks 1637565 # number of writebacks
> system.cpu.l2cache.writebacks::total 1637565 # number of writebacks
> system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 4105 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadExReq_mshr_hits::total 4105 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 45593 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 45593 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.data 49698 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 49698 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.data 49698 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 49698 # number of overall MSHR hits
> system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 100082 # number of CleanEvict MSHR misses
> system.cpu.l2cache.CleanEvict_mshr_misses::total 100082 # number of CleanEvict MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1001959 # number of HardPFReq MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::total 1001959 # number of HardPFReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 980506 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 980506 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1039 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1039 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2738435 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2738435 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 1039 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 3718941 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 3719980 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 1039 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 3718941 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1001959 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 4721939 # number of overall MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 72923665986 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 72923665986 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93548158999 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93548158999 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 69146000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 69146000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 218917649000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 218917649000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 69146000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 312465807999 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 312534953999 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 69146000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 312465807999 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 72923665986 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 385458619985 # number of overall MSHR miss cycles
1120,1130c1120,1130
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.358407 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.358407 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.960748 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.960748 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.192014 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.192014 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.960748 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.218801 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.218848 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.960748 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.218801 # mshr miss rate for overall accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.358163 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.358163 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.962037 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.962037 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.191935 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.191935 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962037 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.218695 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.218743 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962037 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.218695 # mshr miss rate for overall accesses
1132,1147c1132,1147
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.277745 # mshr miss rate for overall accesses
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72631.323770 # average HardPFReq mshr miss latency
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 72631.323770 # average HardPFReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95406.487057 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95406.487057 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66311.770428 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66311.770428 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79944.046391 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79944.046391 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66311.770428 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84021.520924 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84016.629278 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66311.770428 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84021.520924 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72631.323770 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 81602.334417 # average overall mshr miss latency
---
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.277660 # mshr miss rate for overall accesses
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72781.087835 # average HardPFReq mshr miss latency
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 72781.087835 # average HardPFReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95408.043397 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95408.043397 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66550.529355 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66550.529355 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79942.612843 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79942.612843 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66550.529355 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84020.103572 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84015.224275 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66550.529355 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84020.103572 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72781.087835 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 81631.427256 # average overall mshr miss latency
1149,1167c1149,1172
< system.cpu.toL2Bus.trans_dist::ReadResp 14268653 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 6475946 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 15220389 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::HardPFReq 1280497 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::HardPFResp 1 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 2737584 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 2737584 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 1070 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 14267583 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2718 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 50993396 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 50996114 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 68480 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1397921024 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 1397989504 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 5993194 # Total snoops (count)
< system.cpu.toL2Bus.snoop_fanout::samples 40004669 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 1.149812 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.356887 # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_filter.tot_requests 34011398 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 17005208 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 21592 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 111772 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 111653 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 119 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.trans_dist::ReadResp 14268599 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 6472980 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 15222988 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::HardPFReq 1281199 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 2737599 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 2737599 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 1080 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 14267519 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2748 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 50993254 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 50996002 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 69120 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1397794112 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 1397863232 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 5993561 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 40004959 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.003877 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.062190 # Request fanout histogram
1169,1171c1174,1176
< system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 34011476 85.02% 85.02% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 5993193 14.98% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 39849994 99.61% 99.61% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 154846 0.39% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 119 0.00% 100.00% # Request fanout histogram
1173c1178
< system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
1175,1176c1180,1181
< system.cpu.toL2Bus.snoop_fanout::total 40004669 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 21843087497 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 40004959 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 21841114998 # Layer occupancy (ticks)
1178,1180c1183
< system.cpu.toL2Bus.snoopLayer0.occupancy 1500 # Layer occupancy (ticks)
< system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
< system.cpu.toL2Bus.respLayer0.occupancy 1605000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1620000 # Layer occupancy (ticks)
1182c1185
< system.cpu.toL2Bus.respLayer1.occupancy 25507754991 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 25507681990 # Layer occupancy (ticks)
1184,1193c1187,1196
< system.membus.trans_dist::ReadResp 3739456 # Transaction distribution
< system.membus.trans_dist::Writeback 1638598 # Transaction distribution
< system.membus.trans_dist::CleanEvict 3064906 # Transaction distribution
< system.membus.trans_dist::ReadExReq 981345 # Transaction distribution
< system.membus.trans_dist::ReadExResp 981345 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 3739456 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 14145106 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 14145106 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 407001536 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 407001536 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.trans_dist::ReadResp 3739654 # Transaction distribution
> system.membus.trans_dist::Writeback 1637565 # Transaction distribution
> system.membus.trans_dist::CleanEvict 3065415 # Transaction distribution
> system.membus.trans_dist::ReadExReq 980644 # Transaction distribution
> system.membus.trans_dist::ReadExResp 980644 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 3739654 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 14143576 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 14143576 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 406903232 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 406903232 # Cumulative packet size per connected master and slave (bytes)
1195c1198
< system.membus.snoop_fanout::samples 9424305 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 9423278 # Request fanout histogram
1199c1202
< system.membus.snoop_fanout::0 9424305 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 9423278 100.00% 100.00% # Request fanout histogram
1204,1205c1207,1208
< system.membus.snoop_fanout::total 9424305 # Request fanout histogram
< system.membus.reqLayer0.occupancy 17323735553 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 9423278 # Request fanout histogram
> system.membus.reqLayer0.occupancy 17318873513 # Layer occupancy (ticks)
1207c1210
< system.membus.respLayer1.occupancy 25676323677 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 25673835894 # Layer occupancy (ticks)