3,5c3,5
< sim_seconds 0.770277 # Number of seconds simulated
< sim_ticks 770277033000 # Number of ticks simulated
< final_tick 770277033000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.770368 # Number of seconds simulated
> sim_ticks 770368138000 # Number of ticks simulated
> final_tick 770368138000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 139677 # Simulator instruction rate (inst/s)
< host_op_rate 150481 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 69657391 # Simulator tick rate (ticks/s)
< host_mem_usage 313196 # Number of bytes of host memory used
< host_seconds 11058.08 # Real time elapsed on the host
---
> host_inst_rate 139680 # Simulator instruction rate (inst/s)
> host_op_rate 150484 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 69667014 # Simulator tick rate (ticks/s)
> host_mem_usage 312136 # Number of bytes of host memory used
> host_seconds 11057.86 # Real time elapsed on the host
16,53c16,53
< system.physmem.bytes_read::cpu.inst 66048 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 238802560 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.l2cache.prefetcher 63353600 # Number of bytes read from this memory
< system.physmem.bytes_read::total 302222208 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 66048 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 66048 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 104930816 # Number of bytes written to this memory
< system.physmem.bytes_written::total 104930816 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 1032 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 3731290 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.l2cache.prefetcher 989900 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 4722222 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 1639544 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 1639544 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 85746 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 310021654 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.l2cache.prefetcher 82247811 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 392355211 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 85746 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 85746 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 136224776 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 136224776 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 136224776 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 85746 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 310021654 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.l2cache.prefetcher 82247811 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 528579987 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 4722222 # Number of read requests accepted
< system.physmem.writeReqs 1639544 # Number of write requests accepted
< system.physmem.readBursts 4722222 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 1639544 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 301770432 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 451776 # Total number of bytes read from write queue
< system.physmem.bytesWritten 104928448 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 302222208 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 104930816 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 7059 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 16 # Number of DRAM write bursts merged with an existing one
---
> system.physmem.bytes_read::cpu.inst 65792 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 238160448 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.l2cache.prefetcher 63905024 # Number of bytes read from this memory
> system.physmem.bytes_read::total 302131264 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 65792 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 65792 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 104870272 # Number of bytes written to this memory
> system.physmem.bytes_written::total 104870272 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 1028 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 3721257 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.l2cache.prefetcher 998516 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 4720801 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 1638598 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 1638598 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 85403 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 309151477 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.l2cache.prefetcher 82953877 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 392190758 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 85403 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 85403 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 136130074 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 136130074 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 136130074 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 85403 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 309151477 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.l2cache.prefetcher 82953877 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 528320833 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 4720801 # Number of read requests accepted
> system.physmem.writeReqs 1638598 # Number of write requests accepted
> system.physmem.readBursts 4720801 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 1638598 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 301683008 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 448256 # Total number of bytes read from write queue
> system.physmem.bytesWritten 104867648 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 302131264 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 104870272 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 7004 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 12 # Number of DRAM write bursts merged with an existing one
55,86c55,86
< system.physmem.perBankRdBursts::0 297173 # Per bank write bursts
< system.physmem.perBankRdBursts::1 295012 # Per bank write bursts
< system.physmem.perBankRdBursts::2 289245 # Per bank write bursts
< system.physmem.perBankRdBursts::3 293018 # Per bank write bursts
< system.physmem.perBankRdBursts::4 289731 # Per bank write bursts
< system.physmem.perBankRdBursts::5 289594 # Per bank write bursts
< system.physmem.perBankRdBursts::6 284433 # Per bank write bursts
< system.physmem.perBankRdBursts::7 281274 # Per bank write bursts
< system.physmem.perBankRdBursts::8 297880 # Per bank write bursts
< system.physmem.perBankRdBursts::9 304149 # Per bank write bursts
< system.physmem.perBankRdBursts::10 295533 # Per bank write bursts
< system.physmem.perBankRdBursts::11 302217 # Per bank write bursts
< system.physmem.perBankRdBursts::12 302962 # Per bank write bursts
< system.physmem.perBankRdBursts::13 302377 # Per bank write bursts
< system.physmem.perBankRdBursts::14 297334 # Per bank write bursts
< system.physmem.perBankRdBursts::15 293231 # Per bank write bursts
< system.physmem.perBankWrBursts::0 104274 # Per bank write bursts
< system.physmem.perBankWrBursts::1 102166 # Per bank write bursts
< system.physmem.perBankWrBursts::2 99582 # Per bank write bursts
< system.physmem.perBankWrBursts::3 100201 # Per bank write bursts
< system.physmem.perBankWrBursts::4 99226 # Per bank write bursts
< system.physmem.perBankWrBursts::5 98958 # Per bank write bursts
< system.physmem.perBankWrBursts::6 102876 # Per bank write bursts
< system.physmem.perBankWrBursts::7 104542 # Per bank write bursts
< system.physmem.perBankWrBursts::8 105498 # Per bank write bursts
< system.physmem.perBankWrBursts::9 104632 # Per bank write bursts
< system.physmem.perBankWrBursts::10 102325 # Per bank write bursts
< system.physmem.perBankWrBursts::11 102766 # Per bank write bursts
< system.physmem.perBankWrBursts::12 102939 # Per bank write bursts
< system.physmem.perBankWrBursts::13 102535 # Per bank write bursts
< system.physmem.perBankWrBursts::14 104418 # Per bank write bursts
< system.physmem.perBankWrBursts::15 102569 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 296472 # Per bank write bursts
> system.physmem.perBankRdBursts::1 294660 # Per bank write bursts
> system.physmem.perBankRdBursts::2 288575 # Per bank write bursts
> system.physmem.perBankRdBursts::3 292960 # Per bank write bursts
> system.physmem.perBankRdBursts::4 290749 # Per bank write bursts
> system.physmem.perBankRdBursts::5 289530 # Per bank write bursts
> system.physmem.perBankRdBursts::6 284828 # Per bank write bursts
> system.physmem.perBankRdBursts::7 280913 # Per bank write bursts
> system.physmem.perBankRdBursts::8 297084 # Per bank write bursts
> system.physmem.perBankRdBursts::9 304004 # Per bank write bursts
> system.physmem.perBankRdBursts::10 295272 # Per bank write bursts
> system.physmem.perBankRdBursts::11 301446 # Per bank write bursts
> system.physmem.perBankRdBursts::12 303554 # Per bank write bursts
> system.physmem.perBankRdBursts::13 302544 # Per bank write bursts
> system.physmem.perBankRdBursts::14 297853 # Per bank write bursts
> system.physmem.perBankRdBursts::15 293353 # Per bank write bursts
> system.physmem.perBankWrBursts::0 103842 # Per bank write bursts
> system.physmem.perBankWrBursts::1 101847 # Per bank write bursts
> system.physmem.perBankWrBursts::2 99335 # Per bank write bursts
> system.physmem.perBankWrBursts::3 100097 # Per bank write bursts
> system.physmem.perBankWrBursts::4 99287 # Per bank write bursts
> system.physmem.perBankWrBursts::5 99035 # Per bank write bursts
> system.physmem.perBankWrBursts::6 102669 # Per bank write bursts
> system.physmem.perBankWrBursts::7 104576 # Per bank write bursts
> system.physmem.perBankWrBursts::8 105230 # Per bank write bursts
> system.physmem.perBankWrBursts::9 104522 # Per bank write bursts
> system.physmem.perBankWrBursts::10 102176 # Per bank write bursts
> system.physmem.perBankWrBursts::11 103126 # Per bank write bursts
> system.physmem.perBankWrBursts::12 103102 # Per bank write bursts
> system.physmem.perBankWrBursts::13 102725 # Per bank write bursts
> system.physmem.perBankWrBursts::14 104361 # Per bank write bursts
> system.physmem.perBankWrBursts::15 102627 # Per bank write bursts
89c89
< system.physmem.totGap 770276886500 # Total gap between requests
---
> system.physmem.totGap 770367991500 # Total gap between requests
96c96
< system.physmem.readPktSize::6 4722222 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 4720801 # Read request sizes (log2)
103,117c103,117
< system.physmem.writePktSize::6 1639544 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 2779707 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 1048806 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 331545 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 232118 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 150885 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 83926 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 38903 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 23907 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 18114 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::9 4239 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::10 1660 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 740 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 412 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 195 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 1638598 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 2785137 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 1045602 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 327608 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 232677 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 151173 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 83865 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 38451 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 23803 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 18009 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::9 4245 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::10 1721 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::11 821 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::12 446 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::13 231 # What read queue length does an incoming req see
119c119
< system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::15 2 # What read queue length does an incoming req see
151,180c151,180
< system.physmem.wrQLenPdf::15 23226 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 24914 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 60170 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 75550 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 85536 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 93678 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 100036 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 103937 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 105744 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 106378 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 106329 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 106819 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 108389 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 111286 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 114103 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 105493 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 102233 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 101372 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 2580 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 1027 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 427 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 176 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 65 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 27 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 12 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 5 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 23398 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 25057 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 60199 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 75747 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 85433 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 93667 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 99999 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 103866 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 105492 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 106217 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 106151 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 106693 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 108356 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 111353 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 114123 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 105280 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 101866 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 101152 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 2626 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 1015 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 458 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 215 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 104 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 42 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 27 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 13 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 5 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 6 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 3 # What write queue length does an incoming req see
200,252c200,245
< system.physmem.bytesPerActivate::samples 4293402 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 94.726038 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 78.887603 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 101.441683 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 3419558 79.65% 79.65% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 676188 15.75% 95.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 96097 2.24% 97.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 35320 0.82% 98.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 22691 0.53% 98.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 12222 0.28% 99.27% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 7184 0.17% 99.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 5103 0.12% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 19039 0.44% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 4293402 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 98787 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 47.730481 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 32.341812 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 98.609970 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-127 94999 96.17% 96.17% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::128-255 1343 1.36% 97.52% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::256-383 771 0.78% 98.31% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::384-511 397 0.40% 98.71% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::512-639 383 0.39% 99.10% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::640-767 367 0.37% 99.47% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::768-895 255 0.26% 99.72% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::896-1023 139 0.14% 99.87% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1024-1151 71 0.07% 99.94% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1152-1279 36 0.04% 99.97% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1280-1407 14 0.01% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1408-1535 4 0.00% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1536-1663 1 0.00% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::2048-2175 1 0.00% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::2176-2303 1 0.00% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::3328-3455 1 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::3456-3583 1 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::3840-3967 1 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::3968-4095 2 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 98787 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 98787 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 16.596384 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 16.562558 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 1.102794 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 72931 73.83% 73.83% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::17 1712 1.73% 75.56% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 18497 18.72% 94.28% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 3886 3.93% 98.22% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20 1013 1.03% 99.24% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::21 377 0.38% 99.62% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::22 169 0.17% 99.80% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::23 93 0.09% 99.89% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24 49 0.05% 99.94% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::25 46 0.05% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::26 12 0.01% 100.00% # Writes before turning the bus around for reads
---
> system.physmem.bytesPerActivate::samples 4291005 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 94.744514 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 78.906714 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 101.391830 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 3416666 79.62% 79.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 676199 15.76% 95.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 96816 2.26% 97.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 35217 0.82% 98.46% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 22960 0.54% 98.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 11971 0.28% 99.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 7013 0.16% 99.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 5097 0.12% 99.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 19066 0.44% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 4291005 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 98697 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 47.759952 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 32.369236 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 98.446894 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-255 96231 97.50% 97.50% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::256-511 1192 1.21% 98.71% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::512-767 746 0.76% 99.47% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::768-1023 392 0.40% 99.86% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1024-1279 102 0.10% 99.97% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1280-1535 22 0.02% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1536-1791 3 0.00% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1792-2047 3 0.00% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::2304-2559 2 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::3072-3327 1 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::3584-3839 2 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::4352-4607 1 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 98697 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 98697 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 16.601893 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 16.567781 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 1.107607 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16 72640 73.60% 73.60% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::17 1756 1.78% 75.38% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 18593 18.84% 94.22% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::19 3904 3.96% 98.17% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20 1031 1.04% 99.22% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::21 392 0.40% 99.61% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::22 184 0.19% 99.80% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::23 91 0.09% 99.89% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24 55 0.06% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::25 31 0.03% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::26 17 0.02% 100.00% # Writes before turning the bus around for reads
255,259c248,253
< system.physmem.wrPerTurnAround::total 98787 # Writes before turning the bus around for reads
< system.physmem.totQLat 131372718643 # Total ticks spent queuing
< system.physmem.totMemAccLat 219782024893 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 23575815000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 27861.76 # Average queueing delay per DRAM burst
---
> system.physmem.wrPerTurnAround::30 1 0.00% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 98697 # Writes before turning the bus around for reads
> system.physmem.totQLat 131099404549 # Total ticks spent queuing
> system.physmem.totMemAccLat 219483098299 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 23568985000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 27811.85 # Average queueing delay per DRAM burst
261,265c255,259
< system.physmem.avgMemAccLat 46611.76 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 391.77 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 136.22 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 392.36 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 136.22 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 46561.85 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 391.61 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 136.13 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 392.19 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 136.13 # Average system write bandwidth in MiByte/s
271,273c265,267
< system.physmem.avgWrQLen 24.97 # Average write queue length when enqueuing
< system.physmem.readRowHits 1708262 # Number of row buffer hits during reads
< system.physmem.writeRowHits 352995 # Number of row buffer hits during writes
---
> system.physmem.avgWrQLen 25.03 # Average write queue length when enqueuing
> system.physmem.readRowHits 1707890 # Number of row buffer hits during reads
> system.physmem.writeRowHits 353447 # Number of row buffer hits during writes
275,288c269,282
< system.physmem.writeRowHitRate 21.53 # Row buffer hit rate for writes
< system.physmem.avgGap 121079.10 # Average gap between requests
< system.physmem.pageHitRate 32.44 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 16098316920 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 8783803875 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 18090555600 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 5260230720 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 50310315120 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 409970854125 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 102538812000 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 611052888360 # Total energy per rank (pJ)
< system.physmem_0.averagePower 793.296379 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 168045428834 # Time in different power states
< system.physmem_0.memoryStateTime::REF 25721020000 # Time in different power states
---
> system.physmem.writeRowHitRate 21.57 # Row buffer hit rate for writes
> system.physmem.avgGap 121138.49 # Average gap between requests
> system.physmem.pageHitRate 32.45 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 16077957840 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 8772695250 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 18085189200 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 5253161040 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 50316417840 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 410294660580 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 102310835250 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 611110917000 # Total energy per rank (pJ)
> system.physmem_0.averagePower 793.275483 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 167665323859 # Time in different power states
> system.physmem_0.memoryStateTime::REF 25724140000 # Time in different power states
290c284
< system.physmem_0.memoryStateTime::ACT 576504578166 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 576975365641 # Time in different power states
292,302c286,296
< system.physmem_1.actEnergy 16359303240 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 8926207125 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 18686249400 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 5363152560 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 50310315120 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 411485095035 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 101210530500 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 612340852980 # Total energy per rank (pJ)
< system.physmem_1.averagePower 794.968472 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 165832482361 # Time in different power states
< system.physmem_1.memoryStateTime::REF 25721020000 # Time in different power states
---
> system.physmem_1.actEnergy 16361828280 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 8927584875 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 18681803400 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 5364480960 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 50316417840 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 411044339970 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 101653218750 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 612349674075 # Total energy per rank (pJ)
> system.physmem_1.averagePower 794.883504 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 166565047661 # Time in different power states
> system.physmem_1.memoryStateTime::REF 25724140000 # Time in different power states
304c298
< system.physmem_1.memoryStateTime::ACT 578718185889 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 578076556839 # Time in different power states
306,310c300,304
< system.cpu.branchPred.lookups 286281176 # Number of BP lookups
< system.cpu.branchPred.condPredicted 223407845 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 14631280 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 158010784 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 150352507 # Number of BTB hits
---
> system.cpu.branchPred.lookups 286273758 # Number of BP lookups
> system.cpu.branchPred.condPredicted 223402774 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 14629982 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 157694112 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 150348271 # Number of BTB hits
312,314c306,308
< system.cpu.branchPred.BTBHitPct 95.153320 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 16641956 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 64 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 95.341715 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 16640713 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 63 # Number of incorrect RAS predictions.
433c427
< system.cpu.numCycles 1540554067 # number of cpu cycles simulated
---
> system.cpu.numCycles 1540736277 # number of cpu cycles simulated
436,448c430,442
< system.cpu.fetch.icacheStallCycles 13926810 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 2067510841 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 286281176 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 166994463 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 1511903145 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 29287205 # Number of cycles fetch has spent squashing
< system.cpu.fetch.MiscStallCycles 183 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.IcacheWaitRetryStallCycles 944 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 656946227 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 957 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 1540474684 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 1.437849 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 1.228901 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 13925194 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 2067435227 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 286273758 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 166988984 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 1512088964 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 29284609 # Number of cycles fetch has spent squashing
> system.cpu.fetch.MiscStallCycles 664 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.IcacheWaitRetryStallCycles 1031 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 656921798 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 960 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 1540658157 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 1.437628 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 1.228937 # Number of instructions fetched each cycle (Total)
450,453c444,447
< system.cpu.fetch.rateDist::0 458056876 29.73% 29.73% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 465435106 30.21% 59.95% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 101413024 6.58% 66.53% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 515569678 33.47% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 458280922 29.75% 29.75% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 465413379 30.21% 59.95% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 101412163 6.58% 66.54% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 515551693 33.46% 100.00% # Number of instructions fetched each cycle (Total)
457,484c451,478
< system.cpu.fetch.rateDist::total 1540474684 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.185830 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.342057 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 74648924 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 543079640 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 849978540 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 58124682 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 14642898 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 42203677 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 755 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 2037193143 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 52473156 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 14642898 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 139724503 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 462464867 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 13004 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 837848817 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 85780595 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 1976362381 # Number of instructions processed by rename
< system.cpu.rename.SquashedInsts 26752450 # Number of squashed instructions processed by rename
< system.cpu.rename.ROBFullEvents 45148759 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 125663 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 1475660 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 24911172 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 1985832580 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 9128057886 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 2432844380 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 133 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 1540658157 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.185803 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.341849 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 74641640 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 543291473 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 849963258 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 58120186 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 14641600 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 42202380 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 756 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 2037144212 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 52474408 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 14641600 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 139712786 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 462567620 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 14938 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 837837029 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 85884184 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 1976322026 # Number of instructions processed by rename
> system.cpu.rename.SquashedInsts 26747258 # Number of squashed instructions processed by rename
> system.cpu.rename.ROBFullEvents 45146985 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 125259 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 1471751 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 25027790 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 1985779948 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 9127891240 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 2432801848 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 139 # Number of floating rename lookups
486c480
< system.cpu.rename.UndoneMaps 310933635 # Number of HB maps that are undone due to squashing
---
> system.cpu.rename.UndoneMaps 310881003 # Number of HB maps that are undone due to squashing
488,494c482,488
< system.cpu.rename.tempSerializingInsts 149 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 111445716 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 542550479 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 199301883 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 26937332 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 29252722 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 1947933921 # Number of instructions added to the IQ (excludes non-spec)
---
> system.cpu.rename.tempSerializingInsts 151 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 111429534 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 542545285 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 199304809 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 26862690 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 28866621 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 1947900293 # Number of instructions added to the IQ (excludes non-spec)
496,499c490,493
< system.cpu.iq.iqInstsIssued 1857470724 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 13498979 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 283901721 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 647143115 # Number of squashed operands that are examined and possibly removed from graph
---
> system.cpu.iq.iqInstsIssued 1857514523 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 13512332 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 283868093 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 647012526 # Number of squashed operands that are examined and possibly removed from graph
501,503c495,497
< system.cpu.iq.issued_per_cycle::samples 1540474684 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 1.205778 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.150877 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::samples 1540658157 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 1.205663 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.150942 # Number of insts issued each cycle
505,510c499,504
< system.cpu.iq.issued_per_cycle::0 587582159 38.14% 38.14% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 326005186 21.16% 59.31% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 378227465 24.55% 83.86% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 219635075 14.26% 98.12% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 29018612 1.88% 100.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 6187 0.00% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 587771265 38.15% 38.15% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 326011747 21.16% 59.31% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 378176386 24.55% 83.86% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 219651217 14.26% 98.11% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 29041357 1.88% 100.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 6185 0.00% 100.00% # Number of insts issued each cycle
517c511
< system.cpu.iq.issued_per_cycle::total 1540474684 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 1540658157 # Number of insts issued each cycle
519,549c513,543
< system.cpu.iq.fu_full::IntAlu 166090735 41.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 2011 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 41.00% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 191466761 47.26% 88.26% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 47541933 11.74% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 166072420 40.95% 40.95% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 2002 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 40.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 191493456 47.22% 88.18% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 47936528 11.82% 100.00% # attempts to use FU when none available
553,554c547,548
< system.cpu.iq.FU_type_0::IntAlu 1138243565 61.28% 61.28% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 801032 0.04% 61.32% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 1138226056 61.28% 61.28% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 801017 0.04% 61.32% # Type of FU issued
576c570
< system.cpu.iq.FU_type_0::SimdFloatCvt 29 0.00% 61.32% # Type of FU issued
---
> system.cpu.iq.FU_type_0::SimdFloatCvt 30 0.00% 61.32% # Type of FU issued
582,583c576,577
< system.cpu.iq.FU_type_0::MemRead 532113978 28.65% 89.97% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 186312098 10.03% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::MemRead 532163815 28.65% 89.97% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 186323583 10.03% 100.00% # Type of FU issued
586,598c580,592
< system.cpu.iq.FU_type_0::total 1857470724 # Type of FU issued
< system.cpu.iq.rate 1.205716 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 405101440 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.218093 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 5674016313 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 2231848584 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 1805694743 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 238 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 230 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 70 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 2262572030 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 134 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 17810782 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 1857514523 # Type of FU issued
> system.cpu.iq.rate 1.205602 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 405504406 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.218305 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 5674703700 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 2231781287 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 1805692489 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 241 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 242 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 71 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 2263018794 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 135 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 17823551 # Number of loads that had data forwarded from stores
600,603c594,597
< system.cpu.iew.lsq.thread0.squashedLoads 84244145 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 66602 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 13196 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 24454838 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 84238951 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 66626 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 13177 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 24457764 # Number of stores squashed
606,607c600,601
< system.cpu.iew.lsq.thread0.rescheduledLoads 4507141 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 4884537 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 4548930 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 4887285 # Number of times an access to memory failed due to the cache being blocked
609,612c603,606
< system.cpu.iew.iewSquashCycles 14642898 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 25317454 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 1284847 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 1947934221 # Number of instructions dispatched to IQ
---
> system.cpu.iew.iewSquashCycles 14641600 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 25334604 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 1297189 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 1947900591 # Number of instructions dispatched to IQ
614,615c608,609
< system.cpu.iew.iewDispLoadInsts 542550479 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 199301883 # Number of dispatched store instructions
---
> system.cpu.iew.iewDispLoadInsts 542545285 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 199304809 # Number of dispatched store instructions
617,625c611,619
< system.cpu.iew.iewIQFullEvents 159143 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 1124751 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 13196 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 7700546 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 8704736 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 16405282 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 1827804607 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 516933891 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 29666117 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewIQFullEvents 159299 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 1136868 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 13177 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 7700706 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 8703944 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 16404650 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 1827845280 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 516985272 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 29669243 # Number of squashed instructions skipped in execute
627,635c621,629
< system.cpu.iew.exec_nop 84 # number of nop insts executed
< system.cpu.iew.exec_refs 698685293 # number of memory reference insts executed
< system.cpu.iew.exec_branches 229544445 # Number of branches executed
< system.cpu.iew.exec_stores 181751402 # Number of stores executed
< system.cpu.iew.exec_rate 1.186459 # Inst execution rate
< system.cpu.iew.wb_sent 1808724876 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 1805694813 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 1169261823 # num instructions producing a value
< system.cpu.iew.wb_consumers 1689660637 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 82 # number of nop insts executed
> system.cpu.iew.exec_refs 698740184 # number of memory reference insts executed
> system.cpu.iew.exec_branches 229542491 # Number of branches executed
> system.cpu.iew.exec_stores 181754912 # Number of stores executed
> system.cpu.iew.exec_rate 1.186345 # Inst execution rate
> system.cpu.iew.wb_sent 1808718850 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 1805692560 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 1169243952 # num instructions producing a value
> system.cpu.iew.wb_consumers 1689620594 # num instructions consuming a value
637,638c631,632
< system.cpu.iew.wb_rate 1.172107 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.692010 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 1.171967 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.692016 # average fanout of values written-back
640c634
< system.cpu.commit.commitSquashedInsts 258006259 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 257974948 # The number of squashed insts skipped by commit
642,645c636,639
< system.cpu.commit.branchMispredicts 14630576 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 1500991330 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 1.108622 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 2.025694 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 14629278 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 1501179372 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 1.108483 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 2.025812 # Number of insts commited each cycle
647,655c641,649
< system.cpu.commit.committed_per_cycle::0 920697347 61.34% 61.34% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 250635150 16.70% 78.04% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 110066020 7.33% 85.37% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 55280178 3.68% 89.05% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 29318113 1.95% 91.01% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 34079049 2.27% 93.28% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 24716376 1.65% 94.92% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 18134019 1.21% 96.13% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 58065078 3.87% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 920919616 61.35% 61.35% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 250623048 16.70% 78.04% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 110074231 7.33% 85.37% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 55314266 3.68% 89.06% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 29240414 1.95% 91.01% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 34051194 2.27% 93.27% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 24724968 1.65% 94.92% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 18102388 1.21% 96.13% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 58129247 3.87% 100.00% # Number of insts commited each cycle
659c653
< system.cpu.commit.committed_per_cycle::total 1500991330 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 1501179372 # Number of insts commited each cycle
705,709c699,703
< system.cpu.commit.bw_lim_events 58065078 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 3364964346 # The number of ROB reads
< system.cpu.rob.rob_writes 3883565961 # The number of ROB writes
< system.cpu.timesIdled 839 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 79383 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 58129247 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 3365056908 # The number of ROB reads
> system.cpu.rob.rob_writes 3883498749 # The number of ROB writes
> system.cpu.timesIdled 826 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 78120 # Total number of cycles that the CPU has spent unscheduled due to idling
712,717c706,711
< system.cpu.cpi 0.997404 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.997404 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.002602 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.002602 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 2175788919 # number of integer regfile reads
< system.cpu.int_regfile_writes 1261560913 # number of integer regfile writes
---
> system.cpu.cpi 0.997522 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.997522 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.002484 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.002484 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 2175832090 # number of integer regfile reads
> system.cpu.int_regfile_writes 1261554579 # number of integer regfile writes
719,722c713,716
< system.cpu.fp_regfile_writes 52 # number of floating regfile writes
< system.cpu.cc_regfile_reads 6965670330 # number of cc regfile reads
< system.cpu.cc_regfile_writes 551865131 # number of cc regfile writes
< system.cpu.misc_regfile_reads 675839076 # number of misc regfile reads
---
> system.cpu.fp_regfile_writes 53 # number of floating regfile writes
> system.cpu.cc_regfile_reads 6965806989 # number of cc regfile reads
> system.cpu.cc_regfile_writes 551858746 # number of cc regfile writes
> system.cpu.misc_regfile_reads 675847493 # number of misc regfile reads
724,732c718,726
< system.cpu.dcache.tags.replacements 17004565 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.965160 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 638055083 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 17005077 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 37.521446 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 77552500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.965160 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999932 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999932 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.replacements 17004655 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.964606 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 638048144 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 17005167 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 37.520840 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 78823500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.964606 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999931 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999931 # Average percentage of cache occupancy
734,735c728,729
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 415 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 97 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 419 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 93 # Occupied blocks per task id
737,742c731,736
< system.cpu.dcache.tags.tag_accesses 1335687503 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 1335687503 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 469335942 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 469335942 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 168719023 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 168719023 # number of WriteReq hits
---
> system.cpu.dcache.tags.tag_accesses 1335675523 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 1335675523 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 469328921 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 469328921 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 168719105 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 168719105 # number of WriteReq hits
747,754c741,748
< system.cpu.dcache.demand_hits::cpu.data 638054965 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 638054965 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 638054965 # number of overall hits
< system.cpu.dcache.overall_hits::total 638054965 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 17419100 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 17419100 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 3867024 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 3867024 # number of WriteReq misses
---
> system.cpu.dcache.demand_hits::cpu.data 638048026 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 638048026 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 638048026 # number of overall hits
> system.cpu.dcache.overall_hits::total 638048026 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 17420086 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 17420086 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 3866942 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 3866942 # number of WriteReq misses
759,774c753,768
< system.cpu.dcache.demand_misses::cpu.data 21286124 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 21286124 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 21286126 # number of overall misses
< system.cpu.dcache.overall_misses::total 21286126 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 415512136500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 415512136500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 149273741664 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 149273741664 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 290000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 290000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 564785878164 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 564785878164 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 564785878164 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 564785878164 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 486755042 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 486755042 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.demand_misses::cpu.data 21287028 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 21287028 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 21287030 # number of overall misses
> system.cpu.dcache.overall_misses::total 21287030 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 415615381500 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 415615381500 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 149888945711 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 149888945711 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 398000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 398000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 565504327211 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 565504327211 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 565504327211 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 565504327211 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 486749007 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 486749007 # number of ReadReq accesses(hits+misses)
783,788c777,782
< system.cpu.dcache.demand_accesses::cpu.data 659341089 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 659341089 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 659341091 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 659341091 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035786 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.035786 # miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 659335054 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 659335054 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 659335056 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 659335056 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035789 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.035789 # miss rate for ReadReq accesses
795,814c789,808
< system.cpu.dcache.demand_miss_rate::cpu.data 0.032284 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.032284 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.032284 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.032284 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23853.823475 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 23853.823475 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38601.710686 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 38601.710686 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 72500 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 72500 # average LoadLockedReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 26533.054029 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 26533.054029 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 26533.051536 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 26533.051536 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 20783046 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 3318451 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 945637 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 67068 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.977827 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 49.478902 # average number of cycles each access was blocked
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.032286 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.032286 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.032286 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.032286 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23858.400096 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 23858.400096 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38761.622417 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 38761.622417 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 99500 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 99500 # average LoadLockedReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 26565.677802 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 26565.677802 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 26565.675306 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 26565.675306 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 20779473 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 3451346 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 944816 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 67198 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.993143 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 51.360844 # average number of cycles each access was blocked
817,822c811,816
< system.cpu.dcache.writebacks::writebacks 4838877 # number of writebacks
< system.cpu.dcache.writebacks::total 4838877 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3151642 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 3151642 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1129406 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1129406 # number of WriteReq MSHR hits
---
> system.cpu.dcache.writebacks::writebacks 4837348 # number of writebacks
> system.cpu.dcache.writebacks::total 4837348 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3152457 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 3152457 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1129405 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 1129405 # number of WriteReq MSHR hits
825,832c819,826
< system.cpu.dcache.demand_mshr_hits::cpu.data 4281048 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 4281048 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 4281048 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 4281048 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14267458 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 14267458 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737618 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 2737618 # number of WriteReq MSHR misses
---
> system.cpu.dcache.demand_mshr_hits::cpu.data 4281862 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 4281862 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 4281862 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 4281862 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14267629 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 14267629 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737537 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 2737537 # number of WriteReq MSHR misses
835,842c829,836
< system.cpu.dcache.demand_mshr_misses::cpu.data 17005076 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 17005076 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 17005077 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 17005077 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 335579712500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 335579712500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116324734517 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 116324734517 # number of WriteReq MSHR miss cycles
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 17005166 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 17005166 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 17005167 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 17005167 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 335438494000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 335438494000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116411117573 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 116411117573 # number of WriteReq MSHR miss cycles
845,850c839,844
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 451904447017 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 451904447017 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 451904515017 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 451904515017 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029311 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029311 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 451849611573 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 451849611573 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 451849679573 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 451849679573 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029312 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029312 # mshr miss rate for ReadReq accesses
859,862c853,856
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23520.637839 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23520.637839 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42491.222120 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42491.222120 # average WriteReq mshr miss latency
---
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23510.458115 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23510.458115 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42524.034405 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42524.034405 # average WriteReq mshr miss latency
865,868c859,862
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26574.679644 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 26574.679644 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26574.682080 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 26574.682080 # average overall mshr miss latency
---
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26571.314363 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 26571.314363 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26571.316799 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 26571.316799 # average overall mshr miss latency
870,874c864,868
< system.cpu.icache.tags.replacements 585 # number of replacements
< system.cpu.icache.tags.tagsinuse 445.973645 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 656944607 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1073 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 612250.332712 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.replacements 582 # number of replacements
> system.cpu.icache.tags.tagsinuse 445.815002 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 656920172 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1070 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 613944.085981 # Average number of references to valid blocks.
876,878c870,872
< system.cpu.icache.tags.occ_blocks::cpu.inst 445.973645 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.871042 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.871042 # Average percentage of cache occupancy
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 445.815002 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.870732 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.870732 # Average percentage of cache occupancy
884,909c878,903
< system.cpu.icache.tags.tag_accesses 1313893525 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 1313893525 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 656944607 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 656944607 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 656944607 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 656944607 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 656944607 # number of overall hits
< system.cpu.icache.overall_hits::total 656944607 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1619 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1619 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1619 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1619 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1619 # number of overall misses
< system.cpu.icache.overall_misses::total 1619 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 105131986 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 105131986 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 105131986 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 105131986 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 105131986 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 105131986 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 656946226 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 656946226 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 656946226 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 656946226 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 656946226 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 656946226 # number of overall (read+write) accesses
---
> system.cpu.icache.tags.tag_accesses 1313844660 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 1313844660 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 656920172 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 656920172 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 656920172 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 656920172 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 656920172 # number of overall hits
> system.cpu.icache.overall_hits::total 656920172 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1623 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1623 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1623 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1623 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1623 # number of overall misses
> system.cpu.icache.overall_misses::total 1623 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 104193985 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 104193985 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 104193985 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 104193985 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 104193985 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 104193985 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 656921795 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 656921795 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 656921795 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 656921795 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 656921795 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 656921795 # number of overall (read+write) accesses
916,927c910,921
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 64936.371834 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 64936.371834 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 64936.371834 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 64936.371834 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 64936.371834 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 64936.371834 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 17916 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 510 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 192 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 8 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 93.312500 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 63.750000 # average number of cycles each access was blocked
---
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 64198.388786 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 64198.388786 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 64198.388786 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 64198.388786 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 64198.388786 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 64198.388786 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 17135 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 748 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 190 # number of cycles access was blocked
> system.cpu.icache.blocked::no_targets 11 # number of cycles access was blocked
> system.cpu.icache.avg_blocked_cycles::no_mshrs 90.184211 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets 68 # average number of cycles each access was blocked
930,947c924,941
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 546 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 546 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 546 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 546 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 546 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 546 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1073 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1073 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1073 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1073 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1073 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1073 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 76698989 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 76698989 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 76698989 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 76698989 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 76698989 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 76698989 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 553 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 553 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 553 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 553 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 553 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 553 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1070 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1070 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1070 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1070 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1070 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1070 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 75689488 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 75689488 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 75689488 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 75689488 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 75689488 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 75689488 # number of overall MSHR miss cycles
954,959c948,953
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71480.884436 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71480.884436 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71480.884436 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 71480.884436 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71480.884436 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 71480.884436 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 70737.839252 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 70737.839252 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 70737.839252 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 70737.839252 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 70737.839252 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 70737.839252 # average overall mshr miss latency
961,963c955,957
< system.cpu.l2cache.prefetcher.num_hwpf_issued 10956462 # number of hwpf issued
< system.cpu.l2cache.prefetcher.pfIdentified 11638997 # number of prefetch candidates identified
< system.cpu.l2cache.prefetcher.pfBufferHit 427337 # number of redundant prefetches already in prefetch queue
---
> system.cpu.l2cache.prefetcher.num_hwpf_issued 11618797 # number of hwpf issued
> system.cpu.l2cache.prefetcher.pfIdentified 11638031 # number of prefetch candidates identified
> system.cpu.l2cache.prefetcher.pfBufferHit 14266 # number of redundant prefetches already in prefetch queue
965,983c959,977
< system.cpu.l2cache.prefetcher.pfRemovedFull 2 # number of prefetches dropped due to prefetch queue size
< system.cpu.l2cache.prefetcher.pfSpanPage 4654603 # number of prefetches not generated due to page crossing
< system.cpu.l2cache.tags.replacements 4714185 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 16129.978160 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 27368962 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 4730113 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 5.786112 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 29467370500 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 5231.697931 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 18.454317 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 7577.410769 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 3302.415144 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.319318 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001126 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.462488 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.201563 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.984496 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1022 757 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 15171 # Occupied blocks per task id
---
> system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
> system.cpu.l2cache.prefetcher.pfSpanPage 4656553 # number of prefetches not generated due to page crossing
> system.cpu.l2cache.tags.replacements 4712696 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 16129.917520 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 27373018 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 4728623 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 5.788793 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 29478535500 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::writebacks 5230.477637 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 18.698420 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 7539.676601 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 3341.064863 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.319243 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001141 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.460185 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.203922 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.984492 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1022 811 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 15116 # Occupied blocks per task id
985,1072c979,1066
< system.cpu.l2cache.tags.age_task_id_blocks_1022::1 554 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::3 202 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 498 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2399 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1267 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9187 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1820 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1022 0.046204 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.925964 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 551303538 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 551303538 # Number of data accesses
< system.cpu.l2cache.Writeback_hits::writebacks 4838877 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 4838877 # number of Writeback hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 1752165 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 1752165 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 41 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 41 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11480053 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 11480053 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 41 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 13232218 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 13232259 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 41 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 13232218 # number of overall hits
< system.cpu.l2cache.overall_hits::total 13232259 # number of overall hits
< system.cpu.l2cache.ReadExReq_misses::cpu.data 985500 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 985500 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1032 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 1032 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2787359 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 2787359 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 1032 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 3772859 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 3773891 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 1032 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 3772859 # number of overall misses
< system.cpu.l2cache.overall_misses::total 3773891 # number of overall misses
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 99776080498 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 99776080498 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 75349500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 75349500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 238464802000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 238464802000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 75349500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 338240882498 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 338316231998 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 75349500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 338240882498 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 338316231998 # number of overall miss cycles
< system.cpu.l2cache.Writeback_accesses::writebacks 4838877 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 4838877 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737665 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 2737665 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1073 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 1073 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14267412 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 14267412 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1073 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 17005077 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 17006150 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1073 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 17005077 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 17006150 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.359978 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.359978 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.961789 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.961789 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.195365 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.195365 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.961789 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.221867 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.221913 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.961789 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.221867 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.221913 # miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101244.120242 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101244.120242 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 73013.081395 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 73013.081395 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85552.238517 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85552.238517 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73013.081395 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89651.079592 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 89646.529801 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73013.081395 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89651.079592 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 89646.529801 # average overall miss latency
< system.cpu.l2cache.blocked_cycles::no_mshrs 42 # number of cycles access was blocked
---
> system.cpu.l2cache.tags.age_task_id_blocks_1022::1 615 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::3 195 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 503 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2303 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1194 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9259 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1857 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1022 0.049500 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.922607 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 551304223 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 551304223 # Number of data accesses
> system.cpu.l2cache.Writeback_hits::writebacks 4837348 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 4837348 # number of Writeback hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 1752512 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 1752512 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 42 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 42 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11483403 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 11483403 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 42 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 13235915 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 13235957 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 42 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 13235915 # number of overall hits
> system.cpu.l2cache.overall_hits::total 13235957 # number of overall hits
> system.cpu.l2cache.ReadExReq_misses::cpu.data 985072 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 985072 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1028 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 1028 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2784180 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 2784180 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 1028 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 3769252 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 3770280 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 1028 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 3769252 # number of overall misses
> system.cpu.l2cache.overall_misses::total 3770280 # number of overall misses
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 99860242499 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 99860242499 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 74336500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 74336500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 238301833000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 238301833000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 74336500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 338162075499 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 338236411999 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 74336500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 338162075499 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 338236411999 # number of overall miss cycles
> system.cpu.l2cache.Writeback_accesses::writebacks 4837348 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 4837348 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737584 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 2737584 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1070 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 1070 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14267583 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 14267583 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1070 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 17005167 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 17006237 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1070 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 17005167 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 17006237 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.359833 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.359833 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.960748 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.960748 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.195140 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.195140 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.960748 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.221653 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.221700 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.960748 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.221653 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.221700 # miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101373.546806 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101373.546806 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 72311.770428 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 72311.770428 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85591.388847 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85591.388847 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72311.770428 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89715.963671 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 89711.218265 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72311.770428 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89715.963671 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 89711.218265 # average overall miss latency
> system.cpu.l2cache.blocked_cycles::no_mshrs 552 # number of cycles access was blocked
1074c1068
< system.cpu.l2cache.blocked::no_mshrs 2 # number of cycles access was blocked
---
> system.cpu.l2cache.blocked::no_mshrs 3 # number of cycles access was blocked
1076c1070
< system.cpu.l2cache.avg_blocked_cycles::no_mshrs 21 # average number of cycles each access was blocked
---
> system.cpu.l2cache.avg_blocked_cycles::no_mshrs 184 # average number of cycles each access was blocked
1080,1121c1074,1115
< system.cpu.l2cache.writebacks::writebacks 1639544 # number of writebacks
< system.cpu.l2cache.writebacks::total 1639544 # number of writebacks
< system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3899 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadExReq_mshr_hits::total 3899 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 38390 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 38390 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.data 42289 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 42289 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.data 42289 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 42289 # number of overall MSHR hits
< system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 100257 # number of CleanEvict MSHR misses
< system.cpu.l2cache.CleanEvict_mshr_misses::total 100257 # number of CleanEvict MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 993873 # number of HardPFReq MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::total 993873 # number of HardPFReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 981601 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 981601 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1032 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1032 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2748969 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2748969 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 1032 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 3730570 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 3731602 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 1032 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 3730570 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 993873 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 4725475 # number of overall MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 72684245482 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 72684245482 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93518423498 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93518423498 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 69157500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 69157500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 219665951000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 219665951000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 69157500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 313184374498 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 313253531998 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 69157500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 313184374498 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 72684245482 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 385937777480 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.writebacks::writebacks 1638598 # number of writebacks
> system.cpu.l2cache.writebacks::total 1638598 # number of writebacks
> system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3903 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadExReq_mshr_hits::total 3903 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 44598 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 44598 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.data 48501 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 48501 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.data 48501 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 48501 # number of overall MSHR hits
> system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 100273 # number of CleanEvict MSHR misses
> system.cpu.l2cache.CleanEvict_mshr_misses::total 100273 # number of CleanEvict MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1001612 # number of HardPFReq MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::total 1001612 # number of HardPFReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 981169 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 981169 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1028 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1028 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2739582 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2739582 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 1028 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 3720751 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 3721779 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 1028 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 3720751 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1001612 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 4723391 # number of overall MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 72748405464 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 72748405464 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93609887499 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93609887499 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 68168500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 68168500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 219013270500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 219013270500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 68168500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 312623157999 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 312691326499 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 68168500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 312623157999 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 72748405464 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 385439731963 # number of overall MSHR miss cycles
1126,1136c1120,1130
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.358554 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.358554 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.961789 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.961789 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.192675 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.192675 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.961789 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.219380 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.219427 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.961789 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.219380 # mshr miss rate for overall accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.358407 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.358407 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.960748 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.960748 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.192014 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.192014 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.960748 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.218801 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.218848 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.960748 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.218801 # mshr miss rate for overall accesses
1138,1153c1132,1147
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.277869 # mshr miss rate for overall accesses
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 73132.327251 # average HardPFReq mshr miss latency
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 73132.327251 # average HardPFReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95271.320524 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95271.320524 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 67013.081395 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 67013.081395 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79908.486054 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79908.486054 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67013.081395 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 83950.810331 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 83946.126087 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67013.081395 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 83950.810331 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 73132.327251 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 81671.742519 # average overall mshr miss latency
---
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.277745 # mshr miss rate for overall accesses
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72631.323770 # average HardPFReq mshr miss latency
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 72631.323770 # average HardPFReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95406.487057 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95406.487057 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66311.770428 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66311.770428 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79944.046391 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79944.046391 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66311.770428 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84021.520924 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84016.629278 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66311.770428 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84021.520924 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72631.323770 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 81602.334417 # average overall mshr miss latency
1155,1172c1149,1167
< system.cpu.toL2Bus.trans_dist::ReadResp 14268485 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 6478421 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 15219349 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::HardPFReq 1327311 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 2737665 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 2737665 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 1073 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 14267412 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2727 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 50993158 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 50995885 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 68672 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1398013056 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 1398081728 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 6041496 # Total snoops (count)
< system.cpu.toL2Bus.snoop_fanout::samples 40052798 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 1.150838 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.357891 # Request fanout histogram
---
> system.cpu.toL2Bus.trans_dist::ReadResp 14268653 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 6475946 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 15220389 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::HardPFReq 1280497 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::HardPFResp 1 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 2737584 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 2737584 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 1070 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 14267583 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2718 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 50993396 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 50996114 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 68480 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1397921024 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 1397989504 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 5993194 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 40004669 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 1.149812 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.356887 # Request fanout histogram
1175,1176c1170,1171
< system.cpu.toL2Bus.snoop_fanout::1 34011302 84.92% 84.92% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 6041496 15.08% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::1 34011476 85.02% 85.02% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 5993193 14.98% 100.00% # Request fanout histogram
1180,1181c1175,1176
< system.cpu.toL2Bus.snoop_fanout::total 40052798 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 21844528998 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 40004669 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 21843087497 # Layer occupancy (ticks)
1183c1178,1180
< system.cpu.toL2Bus.respLayer0.occupancy 1609500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoopLayer0.occupancy 1500 # Layer occupancy (ticks)
> system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
> system.cpu.toL2Bus.respLayer0.occupancy 1605000 # Layer occupancy (ticks)
1185c1182
< system.cpu.toL2Bus.respLayer1.occupancy 25507619991 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 25507754991 # Layer occupancy (ticks)
1187,1196c1184,1193
< system.membus.trans_dist::ReadResp 3740347 # Transaction distribution
< system.membus.trans_dist::Writeback 1639544 # Transaction distribution
< system.membus.trans_dist::CleanEvict 3065371 # Transaction distribution
< system.membus.trans_dist::ReadExReq 981875 # Transaction distribution
< system.membus.trans_dist::ReadExResp 981875 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 3740347 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 14149359 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 14149359 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 407153024 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 407153024 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.trans_dist::ReadResp 3739456 # Transaction distribution
> system.membus.trans_dist::Writeback 1638598 # Transaction distribution
> system.membus.trans_dist::CleanEvict 3064906 # Transaction distribution
> system.membus.trans_dist::ReadExReq 981345 # Transaction distribution
> system.membus.trans_dist::ReadExResp 981345 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 3739456 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 14145106 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 14145106 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 407001536 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 407001536 # Cumulative packet size per connected master and slave (bytes)
1198c1195
< system.membus.snoop_fanout::samples 9427137 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 9424305 # Request fanout histogram
1202c1199
< system.membus.snoop_fanout::0 9427137 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 9424305 100.00% 100.00% # Request fanout histogram
1207,1208c1204,1205
< system.membus.snoop_fanout::total 9427137 # Request fanout histogram
< system.membus.reqLayer0.occupancy 17268043532 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 9424305 # Request fanout histogram
> system.membus.reqLayer0.occupancy 17323735553 # Layer occupancy (ticks)
1210c1207
< system.membus.respLayer1.occupancy 25679820043 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 25676323677 # Layer occupancy (ticks)