stats.txt (8911:4da2ea94319f) stats.txt (8983:8800b05e1cb3)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.463994 # Number of seconds simulated
4sim_ticks 463993693500 # Number of ticks simulated
5final_tick 463993693500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.463994 # Number of seconds simulated
4sim_ticks 463993693500 # Number of ticks simulated
5final_tick 463993693500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 212934 # Simulator instruction rate (inst/s)
8host_op_rate 237543 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 63966219 # Simulator tick rate (ticks/s)
10host_mem_usage 224764 # Number of bytes of host memory used
11host_seconds 7253.73 # Real time elapsed on the host
7host_inst_rate 113228 # Simulator instruction rate (inst/s)
8host_op_rate 126315 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 34014323 # Simulator tick rate (ticks/s)
10host_mem_usage 231672 # Number of bytes of host memory used
11host_seconds 13641.13 # Real time elapsed on the host
12sim_insts 1544563066 # Number of instructions simulated
13sim_ops 1723073879 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read 189795648 # Number of bytes read from this memory
15system.physmem.bytes_inst_read 49344 # Number of instructions bytes read from this memory
16system.physmem.bytes_written 78222144 # Number of bytes written to this memory
17system.physmem.num_reads 2965557 # Number of read requests responded to by this memory
18system.physmem.num_writes 1222221 # Number of write requests responded to by this memory
19system.physmem.num_other 0 # Number of other requests responded to by this memory
20system.physmem.bw_read 409047904 # Total read bandwidth from this memory (bytes/s)
21system.physmem.bw_inst_read 106346 # Instruction read bandwidth from this memory (bytes/s)
22system.physmem.bw_write 168584498 # Write bandwidth from this memory (bytes/s)
23system.physmem.bw_total 577632403 # Total bandwidth to/from this memory (bytes/s)
24system.cpu.dtb.inst_hits 0 # ITB inst hits
25system.cpu.dtb.inst_misses 0 # ITB inst misses
26system.cpu.dtb.read_hits 0 # DTB read hits
27system.cpu.dtb.read_misses 0 # DTB read misses
28system.cpu.dtb.write_hits 0 # DTB write hits
29system.cpu.dtb.write_misses 0 # DTB write misses
30system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
31system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
32system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
33system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
34system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
35system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
36system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
37system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
38system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
39system.cpu.dtb.read_accesses 0 # DTB read accesses
40system.cpu.dtb.write_accesses 0 # DTB write accesses
41system.cpu.dtb.inst_accesses 0 # ITB inst accesses
42system.cpu.dtb.hits 0 # DTB hits
43system.cpu.dtb.misses 0 # DTB misses
44system.cpu.dtb.accesses 0 # DTB accesses
45system.cpu.itb.inst_hits 0 # ITB inst hits
46system.cpu.itb.inst_misses 0 # ITB inst misses
47system.cpu.itb.read_hits 0 # DTB read hits
48system.cpu.itb.read_misses 0 # DTB read misses
49system.cpu.itb.write_hits 0 # DTB write hits
50system.cpu.itb.write_misses 0 # DTB write misses
51system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
52system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
53system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
54system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
55system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
56system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
57system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
58system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
59system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
60system.cpu.itb.read_accesses 0 # DTB read accesses
61system.cpu.itb.write_accesses 0 # DTB write accesses
62system.cpu.itb.inst_accesses 0 # ITB inst accesses
63system.cpu.itb.hits 0 # DTB hits
64system.cpu.itb.misses 0 # DTB misses
65system.cpu.itb.accesses 0 # DTB accesses
66system.cpu.workload.num_syscalls 46 # Number of system calls
67system.cpu.numCycles 927987388 # number of cpu cycles simulated
68system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
69system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
70system.cpu.BPredUnit.lookups 300553850 # Number of BP lookups
71system.cpu.BPredUnit.condPredicted 246366147 # Number of conditional branches predicted
72system.cpu.BPredUnit.condIncorrect 16098585 # Number of conditional branches incorrect
73system.cpu.BPredUnit.BTBLookups 170916236 # Number of BTB lookups
74system.cpu.BPredUnit.BTBHits 156311774 # Number of BTB hits
75system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
76system.cpu.BPredUnit.usedRAS 18335288 # Number of times the RAS was used to get a target.
77system.cpu.BPredUnit.RASInCorrect 425 # Number of incorrect RAS predictions.
78system.cpu.fetch.icacheStallCycles 292740519 # Number of cycles fetch is stalled on an Icache miss
79system.cpu.fetch.Insts 2158326699 # Number of instructions fetch has processed
80system.cpu.fetch.Branches 300553850 # Number of branches that fetch encountered
81system.cpu.fetch.predictedBranches 174647062 # Number of branches that fetch has predicted taken
82system.cpu.fetch.Cycles 429206926 # Number of cycles fetch has run and was not squashing or blocked
83system.cpu.fetch.SquashCycles 83759589 # Number of cycles fetch has spent squashing
84system.cpu.fetch.BlockedCycles 129259054 # Number of cycles fetch has spent blocked
85system.cpu.fetch.MiscStallCycles 6 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
86system.cpu.fetch.PendingTrapStallCycles 200 # Number of stall cycles due to pending traps
87system.cpu.fetch.CacheLines 283730265 # Number of cache lines fetched
88system.cpu.fetch.IcacheSquashes 5372560 # Number of outstanding Icache misses that were squashed
89system.cpu.fetch.rateDist::samples 918446800 # Number of instructions fetched each cycle (Total)
90system.cpu.fetch.rateDist::mean 2.613763 # Number of instructions fetched each cycle (Total)
91system.cpu.fetch.rateDist::stdev 3.238744 # Number of instructions fetched each cycle (Total)
92system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
93system.cpu.fetch.rateDist::0 489239924 53.27% 53.27% # Number of instructions fetched each cycle (Total)
94system.cpu.fetch.rateDist::1 23020148 2.51% 55.77% # Number of instructions fetched each cycle (Total)
95system.cpu.fetch.rateDist::2 38764254 4.22% 60.00% # Number of instructions fetched each cycle (Total)
96system.cpu.fetch.rateDist::3 47809734 5.21% 65.20% # Number of instructions fetched each cycle (Total)
97system.cpu.fetch.rateDist::4 40766066 4.44% 69.64% # Number of instructions fetched each cycle (Total)
98system.cpu.fetch.rateDist::5 46976906 5.11% 74.75% # Number of instructions fetched each cycle (Total)
99system.cpu.fetch.rateDist::6 39072572 4.25% 79.01% # Number of instructions fetched each cycle (Total)
100system.cpu.fetch.rateDist::7 18137057 1.97% 80.98% # Number of instructions fetched each cycle (Total)
101system.cpu.fetch.rateDist::8 174660139 19.02% 100.00% # Number of instructions fetched each cycle (Total)
102system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
105system.cpu.fetch.rateDist::total 918446800 # Number of instructions fetched each cycle (Total)
106system.cpu.fetch.branchRate 0.323877 # Number of branch fetches per cycle
107system.cpu.fetch.rate 2.325815 # Number of inst fetches per cycle
108system.cpu.decode.IdleCycles 322039794 # Number of cycles decode is idle
109system.cpu.decode.BlockedCycles 109288431 # Number of cycles decode is blocked
110system.cpu.decode.RunCycles 403236235 # Number of cycles decode is running
111system.cpu.decode.UnblockCycles 16643003 # Number of cycles decode is unblocking
112system.cpu.decode.SquashCycles 67239337 # Number of cycles decode is squashing
113system.cpu.decode.BranchResolved 46165390 # Number of times decode resolved a branch
114system.cpu.decode.BranchMispred 810 # Number of times decode detected a branch misprediction
115system.cpu.decode.DecodedInsts 2346870217 # Number of instructions handled by decode
116system.cpu.decode.SquashedInsts 2646 # Number of squashed instructions handled by decode
117system.cpu.rename.SquashCycles 67239337 # Number of cycles rename is squashing
118system.cpu.rename.IdleCycles 343676895 # Number of cycles rename is idle
119system.cpu.rename.BlockCycles 50827249 # Number of cycles rename is blocking
120system.cpu.rename.serializeStallCycles 9551 # count of cycles rename stalled for serializing inst
121system.cpu.rename.RunCycles 397069716 # Number of cycles rename is running
122system.cpu.rename.UnblockCycles 59624052 # Number of cycles rename is unblocking
123system.cpu.rename.RenamedInsts 2289998307 # Number of instructions processed by rename
124system.cpu.rename.ROBFullEvents 23088 # Number of times rename has blocked due to ROB full
125system.cpu.rename.IQFullEvents 4666333 # Number of times rename has blocked due to IQ full
126system.cpu.rename.LSQFullEvents 46320806 # Number of times rename has blocked due to LSQ full
127system.cpu.rename.FullRegisterEvents 5 # Number of times there has been no free registers
128system.cpu.rename.RenamedOperands 2264655243 # Number of destination operands rename has renamed
129system.cpu.rename.RenameLookups 10570139009 # Number of register rename lookups that rename has made
130system.cpu.rename.int_rename_lookups 10570134861 # Number of integer rename lookups
131system.cpu.rename.fp_rename_lookups 4148 # Number of floating rename lookups
132system.cpu.rename.CommittedMaps 1706319999 # Number of HB maps that are committed
133system.cpu.rename.UndoneMaps 558335244 # Number of HB maps that are undone due to squashing
134system.cpu.rename.serializingInsts 4462 # count of serializing insts renamed
135system.cpu.rename.tempSerializingInsts 4454 # count of temporary serializing insts renamed
136system.cpu.rename.skidInsts 136929133 # count of insts added to the skid buffer
137system.cpu.memDep0.insertedLoads 624839821 # Number of loads inserted to the mem dependence unit.
138system.cpu.memDep0.insertedStores 218742392 # Number of stores inserted to the mem dependence unit.
139system.cpu.memDep0.conflictingLoads 85961960 # Number of conflicting loads.
140system.cpu.memDep0.conflictingStores 66558298 # Number of conflicting stores.
141system.cpu.iq.iqInstsAdded 2190567677 # Number of instructions added to the IQ (excludes non-spec)
142system.cpu.iq.iqNonSpecInstsAdded 692 # Number of non-speculative instructions added to the IQ
143system.cpu.iq.iqInstsIssued 2016055896 # Number of instructions issued
144system.cpu.iq.iqSquashedInstsIssued 4892741 # Number of squashed instructions issued
145system.cpu.iq.iqSquashedInstsExamined 462785080 # Number of squashed instructions iterated over during squash; mainly for profiling
146system.cpu.iq.iqSquashedOperandsExamined 1074735939 # Number of squashed operands that are examined and possibly removed from graph
147system.cpu.iq.iqSquashedNonSpecRemoved 515 # Number of squashed non-spec instructions that were removed
148system.cpu.iq.issued_per_cycle::samples 918446800 # Number of insts issued each cycle
149system.cpu.iq.issued_per_cycle::mean 2.195071 # Number of insts issued each cycle
150system.cpu.iq.issued_per_cycle::stdev 1.923309 # Number of insts issued each cycle
151system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
152system.cpu.iq.issued_per_cycle::0 251194344 27.35% 27.35% # Number of insts issued each cycle
153system.cpu.iq.issued_per_cycle::1 138877340 15.12% 42.47% # Number of insts issued each cycle
154system.cpu.iq.issued_per_cycle::2 158309179 17.24% 59.71% # Number of insts issued each cycle
155system.cpu.iq.issued_per_cycle::3 116273452 12.66% 72.37% # Number of insts issued each cycle
156system.cpu.iq.issued_per_cycle::4 125754756 13.69% 86.06% # Number of insts issued each cycle
157system.cpu.iq.issued_per_cycle::5 75525220 8.22% 94.28% # Number of insts issued each cycle
158system.cpu.iq.issued_per_cycle::6 39163504 4.26% 98.55% # Number of insts issued each cycle
159system.cpu.iq.issued_per_cycle::7 10678346 1.16% 99.71% # Number of insts issued each cycle
160system.cpu.iq.issued_per_cycle::8 2670659 0.29% 100.00% # Number of insts issued each cycle
161system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
163system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
164system.cpu.iq.issued_per_cycle::total 918446800 # Number of insts issued each cycle
165system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
166system.cpu.iq.fu_full::IntAlu 824240 3.28% 3.28% # attempts to use FU when none available
167system.cpu.iq.fu_full::IntMult 4827 0.02% 3.30% # attempts to use FU when none available
168system.cpu.iq.fu_full::IntDiv 0 0.00% 3.30% # attempts to use FU when none available
169system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.30% # attempts to use FU when none available
170system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.30% # attempts to use FU when none available
171system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.30% # attempts to use FU when none available
172system.cpu.iq.fu_full::FloatMult 0 0.00% 3.30% # attempts to use FU when none available
173system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.30% # attempts to use FU when none available
174system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.30% # attempts to use FU when none available
175system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.30% # attempts to use FU when none available
176system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.30% # attempts to use FU when none available
177system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.30% # attempts to use FU when none available
178system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.30% # attempts to use FU when none available
179system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.30% # attempts to use FU when none available
180system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.30% # attempts to use FU when none available
181system.cpu.iq.fu_full::SimdMult 0 0.00% 3.30% # attempts to use FU when none available
182system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.30% # attempts to use FU when none available
183system.cpu.iq.fu_full::SimdShift 0 0.00% 3.30% # attempts to use FU when none available
184system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.30% # attempts to use FU when none available
185system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.30% # attempts to use FU when none available
186system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.30% # attempts to use FU when none available
187system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.30% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.30% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.30% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.30% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.30% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.30% # attempts to use FU when none available
193system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.30% # attempts to use FU when none available
194system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.30% # attempts to use FU when none available
195system.cpu.iq.fu_full::MemRead 19025079 75.82% 79.12% # attempts to use FU when none available
196system.cpu.iq.fu_full::MemWrite 5238831 20.88% 100.00% # attempts to use FU when none available
197system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
198system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
199system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
200system.cpu.iq.FU_type_0::IntAlu 1234276939 61.22% 61.22% # Type of FU issued
201system.cpu.iq.FU_type_0::IntMult 932607 0.05% 61.27% # Type of FU issued
202system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.27% # Type of FU issued
203system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.27% # Type of FU issued
204system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.27% # Type of FU issued
205system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.27% # Type of FU issued
206system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.27% # Type of FU issued
207system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.27% # Type of FU issued
208system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.27% # Type of FU issued
209system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.27% # Type of FU issued
210system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.27% # Type of FU issued
211system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.27% # Type of FU issued
212system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.27% # Type of FU issued
213system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.27% # Type of FU issued
214system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.27% # Type of FU issued
215system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.27% # Type of FU issued
216system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.27% # Type of FU issued
217system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.27% # Type of FU issued
218system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.27% # Type of FU issued
219system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.27% # Type of FU issued
220system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.27% # Type of FU issued
221system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.27% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.27% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdFloatCvt 77 0.00% 61.27% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdFloatDiv 3 0.00% 61.27% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdFloatMisc 29 0.00% 61.27% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdFloatMult 14 0.00% 61.27% # Type of FU issued
227system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.27% # Type of FU issued
228system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.27% # Type of FU issued
229system.cpu.iq.FU_type_0::MemRead 587048024 29.12% 90.39% # Type of FU issued
230system.cpu.iq.FU_type_0::MemWrite 193798201 9.61% 100.00% # Type of FU issued
231system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
232system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
233system.cpu.iq.FU_type_0::total 2016055896 # Type of FU issued
234system.cpu.iq.rate 2.172504 # Inst issue rate
235system.cpu.iq.fu_busy_cnt 25092977 # FU busy when requested
236system.cpu.iq.fu_busy_rate 0.012447 # FU busy rate (busy events/executed inst)
237system.cpu.iq.int_inst_queue_reads 4980543862 # Number of integer instruction queue reads
238system.cpu.iq.int_inst_queue_writes 2653539100 # Number of integer instruction queue writes
239system.cpu.iq.int_inst_queue_wakeup_accesses 1958126109 # Number of integer instruction queue wakeup accesses
240system.cpu.iq.fp_inst_queue_reads 448 # Number of floating instruction queue reads
241system.cpu.iq.fp_inst_queue_writes 790 # Number of floating instruction queue writes
242system.cpu.iq.fp_inst_queue_wakeup_accesses 172 # Number of floating instruction queue wakeup accesses
243system.cpu.iq.int_alu_accesses 2041148646 # Number of integer alu accesses
244system.cpu.iq.fp_alu_accesses 227 # Number of floating point alu accesses
245system.cpu.iew.lsq.thread0.forwLoads 63700277 # Number of loads that had data forwarded from stores
246system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
247system.cpu.iew.lsq.thread0.squashedLoads 138913044 # Number of loads squashed
248system.cpu.iew.lsq.thread0.ignoredResponses 284373 # Number of memory responses ignored because the instruction is squashed
249system.cpu.iew.lsq.thread0.memOrderViolation 189336 # Number of memory ordering violations
250system.cpu.iew.lsq.thread0.squashedStores 43895340 # Number of stores squashed
251system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
252system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
253system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
254system.cpu.iew.lsq.thread0.cacheBlocked 451092 # Number of times an access to memory failed due to the cache being blocked
255system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
256system.cpu.iew.iewSquashCycles 67239337 # Number of cycles IEW is squashing
257system.cpu.iew.iewBlockCycles 23164250 # Number of cycles IEW is blocking
258system.cpu.iew.iewUnblockCycles 1316440 # Number of cycles IEW is unblocking
259system.cpu.iew.iewDispatchedInsts 2190576494 # Number of instructions dispatched to IQ
260system.cpu.iew.iewDispSquashedInsts 5585867 # Number of squashed instructions skipped by dispatch
261system.cpu.iew.iewDispLoadInsts 624839821 # Number of dispatched load instructions
262system.cpu.iew.iewDispStoreInsts 218742392 # Number of dispatched store instructions
263system.cpu.iew.iewDispNonSpecInsts 626 # Number of dispatched non-speculative instructions
264system.cpu.iew.iewIQFullEvents 207277 # Number of times the IQ has become full, causing a stall
265system.cpu.iew.iewLSQFullEvents 49894 # Number of times the LSQ has become full, causing a stall
266system.cpu.iew.memOrderViolationEvents 189336 # Number of memory order violations
267system.cpu.iew.predictedTakenIncorrect 8626288 # Number of branches that were predicted taken incorrectly
268system.cpu.iew.predictedNotTakenIncorrect 10208500 # Number of branches that were predicted not taken incorrectly
269system.cpu.iew.branchMispredicts 18834788 # Number of branch mispredicts detected at execute
270system.cpu.iew.iewExecutedInsts 1986583692 # Number of executed instructions
271system.cpu.iew.iewExecLoadInsts 572477440 # Number of load instructions executed
272system.cpu.iew.iewExecSquashedInsts 29472204 # Number of squashed instructions skipped in execute
273system.cpu.iew.exec_swp 0 # number of swp insts executed
274system.cpu.iew.exec_nop 8125 # number of nop insts executed
275system.cpu.iew.exec_refs 763312359 # number of memory reference insts executed
276system.cpu.iew.exec_branches 238194699 # Number of branches executed
277system.cpu.iew.exec_stores 190834919 # Number of stores executed
278system.cpu.iew.exec_rate 2.140744 # Inst execution rate
279system.cpu.iew.wb_sent 1967109112 # cumulative count of insts sent to commit
280system.cpu.iew.wb_count 1958126281 # cumulative count of insts written-back
281system.cpu.iew.wb_producers 1296093484 # num instructions producing a value
282system.cpu.iew.wb_consumers 2068479796 # num instructions consuming a value
283system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
284system.cpu.iew.wb_rate 2.110079 # insts written-back per cycle
285system.cpu.iew.wb_fanout 0.626592 # average fanout of values written-back
286system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
287system.cpu.commit.commitCommittedInsts 1544563084 # The number of committed instructions
288system.cpu.commit.commitCommittedOps 1723073897 # The number of committed instructions
289system.cpu.commit.commitSquashedInsts 467569115 # The number of squashed insts skipped by commit
290system.cpu.commit.commitNonSpecStalls 177 # The number of times commit has been forced to stall to communicate backwards
291system.cpu.commit.branchMispredicts 16098007 # The number of times a branch was mispredicted
292system.cpu.commit.committed_per_cycle::samples 851207464 # Number of insts commited each cycle
293system.cpu.commit.committed_per_cycle::mean 2.024270 # Number of insts commited each cycle
294system.cpu.commit.committed_per_cycle::stdev 2.756192 # Number of insts commited each cycle
295system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
296system.cpu.commit.committed_per_cycle::0 362905349 42.63% 42.63% # Number of insts commited each cycle
297system.cpu.commit.committed_per_cycle::1 192760849 22.65% 65.28% # Number of insts commited each cycle
298system.cpu.commit.committed_per_cycle::2 73571189 8.64% 73.92% # Number of insts commited each cycle
299system.cpu.commit.committed_per_cycle::3 35131293 4.13% 78.05% # Number of insts commited each cycle
300system.cpu.commit.committed_per_cycle::4 18689200 2.20% 80.25% # Number of insts commited each cycle
301system.cpu.commit.committed_per_cycle::5 30622248 3.60% 83.84% # Number of insts commited each cycle
302system.cpu.commit.committed_per_cycle::6 19666355 2.31% 86.15% # Number of insts commited each cycle
303system.cpu.commit.committed_per_cycle::7 10977227 1.29% 87.44% # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::8 106883754 12.56% 100.00% # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
306system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
307system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
308system.cpu.commit.committed_per_cycle::total 851207464 # Number of insts commited each cycle
309system.cpu.commit.committedInsts 1544563084 # Number of instructions committed
310system.cpu.commit.committedOps 1723073897 # Number of ops (including micro ops) committed
311system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
312system.cpu.commit.refs 660773829 # Number of memory references committed
313system.cpu.commit.loads 485926777 # Number of loads committed
314system.cpu.commit.membars 62 # Number of memory barriers committed
315system.cpu.commit.branches 213462371 # Number of branches committed
316system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
317system.cpu.commit.int_insts 1536941877 # Number of committed integer instructions.
318system.cpu.commit.function_calls 13665177 # Number of function calls committed.
319system.cpu.commit.bw_lim_events 106883754 # number cycles where commit BW limit reached
320system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
321system.cpu.rob.rob_reads 2934966123 # The number of ROB reads
322system.cpu.rob.rob_writes 4448699546 # The number of ROB writes
323system.cpu.timesIdled 899596 # Number of times that the entire CPU went into an idle state and unscheduled itself
324system.cpu.idleCycles 9540588 # Total number of cycles that the CPU has spent unscheduled due to idling
325system.cpu.committedInsts 1544563066 # Number of Instructions Simulated
326system.cpu.committedOps 1723073879 # Number of Ops (including micro ops) Simulated
327system.cpu.committedInsts_total 1544563066 # Number of Instructions Simulated
328system.cpu.cpi 0.600809 # CPI: Cycles Per Instruction
329system.cpu.cpi_total 0.600809 # CPI: Total CPI of All Threads
330system.cpu.ipc 1.664422 # IPC: Instructions Per Cycle
331system.cpu.ipc_total 1.664422 # IPC: Total IPC of All Threads
332system.cpu.int_regfile_reads 9951953141 # number of integer regfile reads
333system.cpu.int_regfile_writes 1938266429 # number of integer regfile writes
334system.cpu.fp_regfile_reads 186 # number of floating regfile reads
335system.cpu.fp_regfile_writes 205 # number of floating regfile writes
336system.cpu.misc_regfile_reads 2897977277 # number of misc regfile reads
337system.cpu.misc_regfile_writes 138 # number of misc regfile writes
338system.cpu.icache.replacements 28 # number of replacements
339system.cpu.icache.tagsinuse 641.389873 # Cycle average of tags in use
340system.cpu.icache.total_refs 283729068 # Total number of references to valid blocks.
341system.cpu.icache.sampled_refs 801 # Sample count of references to valid blocks.
342system.cpu.icache.avg_refs 354218.561798 # Average number of references to valid blocks.
343system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
344system.cpu.icache.occ_blocks::cpu.inst 641.389873 # Average occupied blocks per requestor
345system.cpu.icache.occ_percent::cpu.inst 0.313179 # Average percentage of cache occupancy
346system.cpu.icache.occ_percent::total 0.313179 # Average percentage of cache occupancy
347system.cpu.icache.ReadReq_hits::cpu.inst 283729068 # number of ReadReq hits
348system.cpu.icache.ReadReq_hits::total 283729068 # number of ReadReq hits
349system.cpu.icache.demand_hits::cpu.inst 283729068 # number of demand (read+write) hits
350system.cpu.icache.demand_hits::total 283729068 # number of demand (read+write) hits
351system.cpu.icache.overall_hits::cpu.inst 283729068 # number of overall hits
352system.cpu.icache.overall_hits::total 283729068 # number of overall hits
353system.cpu.icache.ReadReq_misses::cpu.inst 1197 # number of ReadReq misses
354system.cpu.icache.ReadReq_misses::total 1197 # number of ReadReq misses
355system.cpu.icache.demand_misses::cpu.inst 1197 # number of demand (read+write) misses
356system.cpu.icache.demand_misses::total 1197 # number of demand (read+write) misses
357system.cpu.icache.overall_misses::cpu.inst 1197 # number of overall misses
358system.cpu.icache.overall_misses::total 1197 # number of overall misses
359system.cpu.icache.ReadReq_miss_latency::cpu.inst 39840000 # number of ReadReq miss cycles
360system.cpu.icache.ReadReq_miss_latency::total 39840000 # number of ReadReq miss cycles
361system.cpu.icache.demand_miss_latency::cpu.inst 39840000 # number of demand (read+write) miss cycles
362system.cpu.icache.demand_miss_latency::total 39840000 # number of demand (read+write) miss cycles
363system.cpu.icache.overall_miss_latency::cpu.inst 39840000 # number of overall miss cycles
364system.cpu.icache.overall_miss_latency::total 39840000 # number of overall miss cycles
365system.cpu.icache.ReadReq_accesses::cpu.inst 283730265 # number of ReadReq accesses(hits+misses)
366system.cpu.icache.ReadReq_accesses::total 283730265 # number of ReadReq accesses(hits+misses)
367system.cpu.icache.demand_accesses::cpu.inst 283730265 # number of demand (read+write) accesses
368system.cpu.icache.demand_accesses::total 283730265 # number of demand (read+write) accesses
369system.cpu.icache.overall_accesses::cpu.inst 283730265 # number of overall (read+write) accesses
370system.cpu.icache.overall_accesses::total 283730265 # number of overall (read+write) accesses
371system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
372system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
373system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
374system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 33283.208020 # average ReadReq miss latency
375system.cpu.icache.demand_avg_miss_latency::cpu.inst 33283.208020 # average overall miss latency
376system.cpu.icache.overall_avg_miss_latency::cpu.inst 33283.208020 # average overall miss latency
377system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
378system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
379system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
380system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
12sim_insts 1544563066 # Number of instructions simulated
13sim_ops 1723073879 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read 189795648 # Number of bytes read from this memory
15system.physmem.bytes_inst_read 49344 # Number of instructions bytes read from this memory
16system.physmem.bytes_written 78222144 # Number of bytes written to this memory
17system.physmem.num_reads 2965557 # Number of read requests responded to by this memory
18system.physmem.num_writes 1222221 # Number of write requests responded to by this memory
19system.physmem.num_other 0 # Number of other requests responded to by this memory
20system.physmem.bw_read 409047904 # Total read bandwidth from this memory (bytes/s)
21system.physmem.bw_inst_read 106346 # Instruction read bandwidth from this memory (bytes/s)
22system.physmem.bw_write 168584498 # Write bandwidth from this memory (bytes/s)
23system.physmem.bw_total 577632403 # Total bandwidth to/from this memory (bytes/s)
24system.cpu.dtb.inst_hits 0 # ITB inst hits
25system.cpu.dtb.inst_misses 0 # ITB inst misses
26system.cpu.dtb.read_hits 0 # DTB read hits
27system.cpu.dtb.read_misses 0 # DTB read misses
28system.cpu.dtb.write_hits 0 # DTB write hits
29system.cpu.dtb.write_misses 0 # DTB write misses
30system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
31system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
32system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
33system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
34system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
35system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
36system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
37system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
38system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
39system.cpu.dtb.read_accesses 0 # DTB read accesses
40system.cpu.dtb.write_accesses 0 # DTB write accesses
41system.cpu.dtb.inst_accesses 0 # ITB inst accesses
42system.cpu.dtb.hits 0 # DTB hits
43system.cpu.dtb.misses 0 # DTB misses
44system.cpu.dtb.accesses 0 # DTB accesses
45system.cpu.itb.inst_hits 0 # ITB inst hits
46system.cpu.itb.inst_misses 0 # ITB inst misses
47system.cpu.itb.read_hits 0 # DTB read hits
48system.cpu.itb.read_misses 0 # DTB read misses
49system.cpu.itb.write_hits 0 # DTB write hits
50system.cpu.itb.write_misses 0 # DTB write misses
51system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
52system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
53system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
54system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
55system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
56system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
57system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
58system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
59system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
60system.cpu.itb.read_accesses 0 # DTB read accesses
61system.cpu.itb.write_accesses 0 # DTB write accesses
62system.cpu.itb.inst_accesses 0 # ITB inst accesses
63system.cpu.itb.hits 0 # DTB hits
64system.cpu.itb.misses 0 # DTB misses
65system.cpu.itb.accesses 0 # DTB accesses
66system.cpu.workload.num_syscalls 46 # Number of system calls
67system.cpu.numCycles 927987388 # number of cpu cycles simulated
68system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
69system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
70system.cpu.BPredUnit.lookups 300553850 # Number of BP lookups
71system.cpu.BPredUnit.condPredicted 246366147 # Number of conditional branches predicted
72system.cpu.BPredUnit.condIncorrect 16098585 # Number of conditional branches incorrect
73system.cpu.BPredUnit.BTBLookups 170916236 # Number of BTB lookups
74system.cpu.BPredUnit.BTBHits 156311774 # Number of BTB hits
75system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
76system.cpu.BPredUnit.usedRAS 18335288 # Number of times the RAS was used to get a target.
77system.cpu.BPredUnit.RASInCorrect 425 # Number of incorrect RAS predictions.
78system.cpu.fetch.icacheStallCycles 292740519 # Number of cycles fetch is stalled on an Icache miss
79system.cpu.fetch.Insts 2158326699 # Number of instructions fetch has processed
80system.cpu.fetch.Branches 300553850 # Number of branches that fetch encountered
81system.cpu.fetch.predictedBranches 174647062 # Number of branches that fetch has predicted taken
82system.cpu.fetch.Cycles 429206926 # Number of cycles fetch has run and was not squashing or blocked
83system.cpu.fetch.SquashCycles 83759589 # Number of cycles fetch has spent squashing
84system.cpu.fetch.BlockedCycles 129259054 # Number of cycles fetch has spent blocked
85system.cpu.fetch.MiscStallCycles 6 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
86system.cpu.fetch.PendingTrapStallCycles 200 # Number of stall cycles due to pending traps
87system.cpu.fetch.CacheLines 283730265 # Number of cache lines fetched
88system.cpu.fetch.IcacheSquashes 5372560 # Number of outstanding Icache misses that were squashed
89system.cpu.fetch.rateDist::samples 918446800 # Number of instructions fetched each cycle (Total)
90system.cpu.fetch.rateDist::mean 2.613763 # Number of instructions fetched each cycle (Total)
91system.cpu.fetch.rateDist::stdev 3.238744 # Number of instructions fetched each cycle (Total)
92system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
93system.cpu.fetch.rateDist::0 489239924 53.27% 53.27% # Number of instructions fetched each cycle (Total)
94system.cpu.fetch.rateDist::1 23020148 2.51% 55.77% # Number of instructions fetched each cycle (Total)
95system.cpu.fetch.rateDist::2 38764254 4.22% 60.00% # Number of instructions fetched each cycle (Total)
96system.cpu.fetch.rateDist::3 47809734 5.21% 65.20% # Number of instructions fetched each cycle (Total)
97system.cpu.fetch.rateDist::4 40766066 4.44% 69.64% # Number of instructions fetched each cycle (Total)
98system.cpu.fetch.rateDist::5 46976906 5.11% 74.75% # Number of instructions fetched each cycle (Total)
99system.cpu.fetch.rateDist::6 39072572 4.25% 79.01% # Number of instructions fetched each cycle (Total)
100system.cpu.fetch.rateDist::7 18137057 1.97% 80.98% # Number of instructions fetched each cycle (Total)
101system.cpu.fetch.rateDist::8 174660139 19.02% 100.00% # Number of instructions fetched each cycle (Total)
102system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
105system.cpu.fetch.rateDist::total 918446800 # Number of instructions fetched each cycle (Total)
106system.cpu.fetch.branchRate 0.323877 # Number of branch fetches per cycle
107system.cpu.fetch.rate 2.325815 # Number of inst fetches per cycle
108system.cpu.decode.IdleCycles 322039794 # Number of cycles decode is idle
109system.cpu.decode.BlockedCycles 109288431 # Number of cycles decode is blocked
110system.cpu.decode.RunCycles 403236235 # Number of cycles decode is running
111system.cpu.decode.UnblockCycles 16643003 # Number of cycles decode is unblocking
112system.cpu.decode.SquashCycles 67239337 # Number of cycles decode is squashing
113system.cpu.decode.BranchResolved 46165390 # Number of times decode resolved a branch
114system.cpu.decode.BranchMispred 810 # Number of times decode detected a branch misprediction
115system.cpu.decode.DecodedInsts 2346870217 # Number of instructions handled by decode
116system.cpu.decode.SquashedInsts 2646 # Number of squashed instructions handled by decode
117system.cpu.rename.SquashCycles 67239337 # Number of cycles rename is squashing
118system.cpu.rename.IdleCycles 343676895 # Number of cycles rename is idle
119system.cpu.rename.BlockCycles 50827249 # Number of cycles rename is blocking
120system.cpu.rename.serializeStallCycles 9551 # count of cycles rename stalled for serializing inst
121system.cpu.rename.RunCycles 397069716 # Number of cycles rename is running
122system.cpu.rename.UnblockCycles 59624052 # Number of cycles rename is unblocking
123system.cpu.rename.RenamedInsts 2289998307 # Number of instructions processed by rename
124system.cpu.rename.ROBFullEvents 23088 # Number of times rename has blocked due to ROB full
125system.cpu.rename.IQFullEvents 4666333 # Number of times rename has blocked due to IQ full
126system.cpu.rename.LSQFullEvents 46320806 # Number of times rename has blocked due to LSQ full
127system.cpu.rename.FullRegisterEvents 5 # Number of times there has been no free registers
128system.cpu.rename.RenamedOperands 2264655243 # Number of destination operands rename has renamed
129system.cpu.rename.RenameLookups 10570139009 # Number of register rename lookups that rename has made
130system.cpu.rename.int_rename_lookups 10570134861 # Number of integer rename lookups
131system.cpu.rename.fp_rename_lookups 4148 # Number of floating rename lookups
132system.cpu.rename.CommittedMaps 1706319999 # Number of HB maps that are committed
133system.cpu.rename.UndoneMaps 558335244 # Number of HB maps that are undone due to squashing
134system.cpu.rename.serializingInsts 4462 # count of serializing insts renamed
135system.cpu.rename.tempSerializingInsts 4454 # count of temporary serializing insts renamed
136system.cpu.rename.skidInsts 136929133 # count of insts added to the skid buffer
137system.cpu.memDep0.insertedLoads 624839821 # Number of loads inserted to the mem dependence unit.
138system.cpu.memDep0.insertedStores 218742392 # Number of stores inserted to the mem dependence unit.
139system.cpu.memDep0.conflictingLoads 85961960 # Number of conflicting loads.
140system.cpu.memDep0.conflictingStores 66558298 # Number of conflicting stores.
141system.cpu.iq.iqInstsAdded 2190567677 # Number of instructions added to the IQ (excludes non-spec)
142system.cpu.iq.iqNonSpecInstsAdded 692 # Number of non-speculative instructions added to the IQ
143system.cpu.iq.iqInstsIssued 2016055896 # Number of instructions issued
144system.cpu.iq.iqSquashedInstsIssued 4892741 # Number of squashed instructions issued
145system.cpu.iq.iqSquashedInstsExamined 462785080 # Number of squashed instructions iterated over during squash; mainly for profiling
146system.cpu.iq.iqSquashedOperandsExamined 1074735939 # Number of squashed operands that are examined and possibly removed from graph
147system.cpu.iq.iqSquashedNonSpecRemoved 515 # Number of squashed non-spec instructions that were removed
148system.cpu.iq.issued_per_cycle::samples 918446800 # Number of insts issued each cycle
149system.cpu.iq.issued_per_cycle::mean 2.195071 # Number of insts issued each cycle
150system.cpu.iq.issued_per_cycle::stdev 1.923309 # Number of insts issued each cycle
151system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
152system.cpu.iq.issued_per_cycle::0 251194344 27.35% 27.35% # Number of insts issued each cycle
153system.cpu.iq.issued_per_cycle::1 138877340 15.12% 42.47% # Number of insts issued each cycle
154system.cpu.iq.issued_per_cycle::2 158309179 17.24% 59.71% # Number of insts issued each cycle
155system.cpu.iq.issued_per_cycle::3 116273452 12.66% 72.37% # Number of insts issued each cycle
156system.cpu.iq.issued_per_cycle::4 125754756 13.69% 86.06% # Number of insts issued each cycle
157system.cpu.iq.issued_per_cycle::5 75525220 8.22% 94.28% # Number of insts issued each cycle
158system.cpu.iq.issued_per_cycle::6 39163504 4.26% 98.55% # Number of insts issued each cycle
159system.cpu.iq.issued_per_cycle::7 10678346 1.16% 99.71% # Number of insts issued each cycle
160system.cpu.iq.issued_per_cycle::8 2670659 0.29% 100.00% # Number of insts issued each cycle
161system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
163system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
164system.cpu.iq.issued_per_cycle::total 918446800 # Number of insts issued each cycle
165system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
166system.cpu.iq.fu_full::IntAlu 824240 3.28% 3.28% # attempts to use FU when none available
167system.cpu.iq.fu_full::IntMult 4827 0.02% 3.30% # attempts to use FU when none available
168system.cpu.iq.fu_full::IntDiv 0 0.00% 3.30% # attempts to use FU when none available
169system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.30% # attempts to use FU when none available
170system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.30% # attempts to use FU when none available
171system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.30% # attempts to use FU when none available
172system.cpu.iq.fu_full::FloatMult 0 0.00% 3.30% # attempts to use FU when none available
173system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.30% # attempts to use FU when none available
174system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.30% # attempts to use FU when none available
175system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.30% # attempts to use FU when none available
176system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.30% # attempts to use FU when none available
177system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.30% # attempts to use FU when none available
178system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.30% # attempts to use FU when none available
179system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.30% # attempts to use FU when none available
180system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.30% # attempts to use FU when none available
181system.cpu.iq.fu_full::SimdMult 0 0.00% 3.30% # attempts to use FU when none available
182system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.30% # attempts to use FU when none available
183system.cpu.iq.fu_full::SimdShift 0 0.00% 3.30% # attempts to use FU when none available
184system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.30% # attempts to use FU when none available
185system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.30% # attempts to use FU when none available
186system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.30% # attempts to use FU when none available
187system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.30% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.30% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.30% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.30% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.30% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.30% # attempts to use FU when none available
193system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.30% # attempts to use FU when none available
194system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.30% # attempts to use FU when none available
195system.cpu.iq.fu_full::MemRead 19025079 75.82% 79.12% # attempts to use FU when none available
196system.cpu.iq.fu_full::MemWrite 5238831 20.88% 100.00% # attempts to use FU when none available
197system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
198system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
199system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
200system.cpu.iq.FU_type_0::IntAlu 1234276939 61.22% 61.22% # Type of FU issued
201system.cpu.iq.FU_type_0::IntMult 932607 0.05% 61.27% # Type of FU issued
202system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.27% # Type of FU issued
203system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.27% # Type of FU issued
204system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.27% # Type of FU issued
205system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.27% # Type of FU issued
206system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.27% # Type of FU issued
207system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.27% # Type of FU issued
208system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.27% # Type of FU issued
209system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.27% # Type of FU issued
210system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.27% # Type of FU issued
211system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.27% # Type of FU issued
212system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.27% # Type of FU issued
213system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.27% # Type of FU issued
214system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.27% # Type of FU issued
215system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.27% # Type of FU issued
216system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.27% # Type of FU issued
217system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.27% # Type of FU issued
218system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.27% # Type of FU issued
219system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.27% # Type of FU issued
220system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.27% # Type of FU issued
221system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.27% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.27% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdFloatCvt 77 0.00% 61.27% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdFloatDiv 3 0.00% 61.27% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdFloatMisc 29 0.00% 61.27% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdFloatMult 14 0.00% 61.27% # Type of FU issued
227system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.27% # Type of FU issued
228system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.27% # Type of FU issued
229system.cpu.iq.FU_type_0::MemRead 587048024 29.12% 90.39% # Type of FU issued
230system.cpu.iq.FU_type_0::MemWrite 193798201 9.61% 100.00% # Type of FU issued
231system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
232system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
233system.cpu.iq.FU_type_0::total 2016055896 # Type of FU issued
234system.cpu.iq.rate 2.172504 # Inst issue rate
235system.cpu.iq.fu_busy_cnt 25092977 # FU busy when requested
236system.cpu.iq.fu_busy_rate 0.012447 # FU busy rate (busy events/executed inst)
237system.cpu.iq.int_inst_queue_reads 4980543862 # Number of integer instruction queue reads
238system.cpu.iq.int_inst_queue_writes 2653539100 # Number of integer instruction queue writes
239system.cpu.iq.int_inst_queue_wakeup_accesses 1958126109 # Number of integer instruction queue wakeup accesses
240system.cpu.iq.fp_inst_queue_reads 448 # Number of floating instruction queue reads
241system.cpu.iq.fp_inst_queue_writes 790 # Number of floating instruction queue writes
242system.cpu.iq.fp_inst_queue_wakeup_accesses 172 # Number of floating instruction queue wakeup accesses
243system.cpu.iq.int_alu_accesses 2041148646 # Number of integer alu accesses
244system.cpu.iq.fp_alu_accesses 227 # Number of floating point alu accesses
245system.cpu.iew.lsq.thread0.forwLoads 63700277 # Number of loads that had data forwarded from stores
246system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
247system.cpu.iew.lsq.thread0.squashedLoads 138913044 # Number of loads squashed
248system.cpu.iew.lsq.thread0.ignoredResponses 284373 # Number of memory responses ignored because the instruction is squashed
249system.cpu.iew.lsq.thread0.memOrderViolation 189336 # Number of memory ordering violations
250system.cpu.iew.lsq.thread0.squashedStores 43895340 # Number of stores squashed
251system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
252system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
253system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
254system.cpu.iew.lsq.thread0.cacheBlocked 451092 # Number of times an access to memory failed due to the cache being blocked
255system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
256system.cpu.iew.iewSquashCycles 67239337 # Number of cycles IEW is squashing
257system.cpu.iew.iewBlockCycles 23164250 # Number of cycles IEW is blocking
258system.cpu.iew.iewUnblockCycles 1316440 # Number of cycles IEW is unblocking
259system.cpu.iew.iewDispatchedInsts 2190576494 # Number of instructions dispatched to IQ
260system.cpu.iew.iewDispSquashedInsts 5585867 # Number of squashed instructions skipped by dispatch
261system.cpu.iew.iewDispLoadInsts 624839821 # Number of dispatched load instructions
262system.cpu.iew.iewDispStoreInsts 218742392 # Number of dispatched store instructions
263system.cpu.iew.iewDispNonSpecInsts 626 # Number of dispatched non-speculative instructions
264system.cpu.iew.iewIQFullEvents 207277 # Number of times the IQ has become full, causing a stall
265system.cpu.iew.iewLSQFullEvents 49894 # Number of times the LSQ has become full, causing a stall
266system.cpu.iew.memOrderViolationEvents 189336 # Number of memory order violations
267system.cpu.iew.predictedTakenIncorrect 8626288 # Number of branches that were predicted taken incorrectly
268system.cpu.iew.predictedNotTakenIncorrect 10208500 # Number of branches that were predicted not taken incorrectly
269system.cpu.iew.branchMispredicts 18834788 # Number of branch mispredicts detected at execute
270system.cpu.iew.iewExecutedInsts 1986583692 # Number of executed instructions
271system.cpu.iew.iewExecLoadInsts 572477440 # Number of load instructions executed
272system.cpu.iew.iewExecSquashedInsts 29472204 # Number of squashed instructions skipped in execute
273system.cpu.iew.exec_swp 0 # number of swp insts executed
274system.cpu.iew.exec_nop 8125 # number of nop insts executed
275system.cpu.iew.exec_refs 763312359 # number of memory reference insts executed
276system.cpu.iew.exec_branches 238194699 # Number of branches executed
277system.cpu.iew.exec_stores 190834919 # Number of stores executed
278system.cpu.iew.exec_rate 2.140744 # Inst execution rate
279system.cpu.iew.wb_sent 1967109112 # cumulative count of insts sent to commit
280system.cpu.iew.wb_count 1958126281 # cumulative count of insts written-back
281system.cpu.iew.wb_producers 1296093484 # num instructions producing a value
282system.cpu.iew.wb_consumers 2068479796 # num instructions consuming a value
283system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
284system.cpu.iew.wb_rate 2.110079 # insts written-back per cycle
285system.cpu.iew.wb_fanout 0.626592 # average fanout of values written-back
286system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
287system.cpu.commit.commitCommittedInsts 1544563084 # The number of committed instructions
288system.cpu.commit.commitCommittedOps 1723073897 # The number of committed instructions
289system.cpu.commit.commitSquashedInsts 467569115 # The number of squashed insts skipped by commit
290system.cpu.commit.commitNonSpecStalls 177 # The number of times commit has been forced to stall to communicate backwards
291system.cpu.commit.branchMispredicts 16098007 # The number of times a branch was mispredicted
292system.cpu.commit.committed_per_cycle::samples 851207464 # Number of insts commited each cycle
293system.cpu.commit.committed_per_cycle::mean 2.024270 # Number of insts commited each cycle
294system.cpu.commit.committed_per_cycle::stdev 2.756192 # Number of insts commited each cycle
295system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
296system.cpu.commit.committed_per_cycle::0 362905349 42.63% 42.63% # Number of insts commited each cycle
297system.cpu.commit.committed_per_cycle::1 192760849 22.65% 65.28% # Number of insts commited each cycle
298system.cpu.commit.committed_per_cycle::2 73571189 8.64% 73.92% # Number of insts commited each cycle
299system.cpu.commit.committed_per_cycle::3 35131293 4.13% 78.05% # Number of insts commited each cycle
300system.cpu.commit.committed_per_cycle::4 18689200 2.20% 80.25% # Number of insts commited each cycle
301system.cpu.commit.committed_per_cycle::5 30622248 3.60% 83.84% # Number of insts commited each cycle
302system.cpu.commit.committed_per_cycle::6 19666355 2.31% 86.15% # Number of insts commited each cycle
303system.cpu.commit.committed_per_cycle::7 10977227 1.29% 87.44% # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::8 106883754 12.56% 100.00% # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
306system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
307system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
308system.cpu.commit.committed_per_cycle::total 851207464 # Number of insts commited each cycle
309system.cpu.commit.committedInsts 1544563084 # Number of instructions committed
310system.cpu.commit.committedOps 1723073897 # Number of ops (including micro ops) committed
311system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
312system.cpu.commit.refs 660773829 # Number of memory references committed
313system.cpu.commit.loads 485926777 # Number of loads committed
314system.cpu.commit.membars 62 # Number of memory barriers committed
315system.cpu.commit.branches 213462371 # Number of branches committed
316system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
317system.cpu.commit.int_insts 1536941877 # Number of committed integer instructions.
318system.cpu.commit.function_calls 13665177 # Number of function calls committed.
319system.cpu.commit.bw_lim_events 106883754 # number cycles where commit BW limit reached
320system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
321system.cpu.rob.rob_reads 2934966123 # The number of ROB reads
322system.cpu.rob.rob_writes 4448699546 # The number of ROB writes
323system.cpu.timesIdled 899596 # Number of times that the entire CPU went into an idle state and unscheduled itself
324system.cpu.idleCycles 9540588 # Total number of cycles that the CPU has spent unscheduled due to idling
325system.cpu.committedInsts 1544563066 # Number of Instructions Simulated
326system.cpu.committedOps 1723073879 # Number of Ops (including micro ops) Simulated
327system.cpu.committedInsts_total 1544563066 # Number of Instructions Simulated
328system.cpu.cpi 0.600809 # CPI: Cycles Per Instruction
329system.cpu.cpi_total 0.600809 # CPI: Total CPI of All Threads
330system.cpu.ipc 1.664422 # IPC: Instructions Per Cycle
331system.cpu.ipc_total 1.664422 # IPC: Total IPC of All Threads
332system.cpu.int_regfile_reads 9951953141 # number of integer regfile reads
333system.cpu.int_regfile_writes 1938266429 # number of integer regfile writes
334system.cpu.fp_regfile_reads 186 # number of floating regfile reads
335system.cpu.fp_regfile_writes 205 # number of floating regfile writes
336system.cpu.misc_regfile_reads 2897977277 # number of misc regfile reads
337system.cpu.misc_regfile_writes 138 # number of misc regfile writes
338system.cpu.icache.replacements 28 # number of replacements
339system.cpu.icache.tagsinuse 641.389873 # Cycle average of tags in use
340system.cpu.icache.total_refs 283729068 # Total number of references to valid blocks.
341system.cpu.icache.sampled_refs 801 # Sample count of references to valid blocks.
342system.cpu.icache.avg_refs 354218.561798 # Average number of references to valid blocks.
343system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
344system.cpu.icache.occ_blocks::cpu.inst 641.389873 # Average occupied blocks per requestor
345system.cpu.icache.occ_percent::cpu.inst 0.313179 # Average percentage of cache occupancy
346system.cpu.icache.occ_percent::total 0.313179 # Average percentage of cache occupancy
347system.cpu.icache.ReadReq_hits::cpu.inst 283729068 # number of ReadReq hits
348system.cpu.icache.ReadReq_hits::total 283729068 # number of ReadReq hits
349system.cpu.icache.demand_hits::cpu.inst 283729068 # number of demand (read+write) hits
350system.cpu.icache.demand_hits::total 283729068 # number of demand (read+write) hits
351system.cpu.icache.overall_hits::cpu.inst 283729068 # number of overall hits
352system.cpu.icache.overall_hits::total 283729068 # number of overall hits
353system.cpu.icache.ReadReq_misses::cpu.inst 1197 # number of ReadReq misses
354system.cpu.icache.ReadReq_misses::total 1197 # number of ReadReq misses
355system.cpu.icache.demand_misses::cpu.inst 1197 # number of demand (read+write) misses
356system.cpu.icache.demand_misses::total 1197 # number of demand (read+write) misses
357system.cpu.icache.overall_misses::cpu.inst 1197 # number of overall misses
358system.cpu.icache.overall_misses::total 1197 # number of overall misses
359system.cpu.icache.ReadReq_miss_latency::cpu.inst 39840000 # number of ReadReq miss cycles
360system.cpu.icache.ReadReq_miss_latency::total 39840000 # number of ReadReq miss cycles
361system.cpu.icache.demand_miss_latency::cpu.inst 39840000 # number of demand (read+write) miss cycles
362system.cpu.icache.demand_miss_latency::total 39840000 # number of demand (read+write) miss cycles
363system.cpu.icache.overall_miss_latency::cpu.inst 39840000 # number of overall miss cycles
364system.cpu.icache.overall_miss_latency::total 39840000 # number of overall miss cycles
365system.cpu.icache.ReadReq_accesses::cpu.inst 283730265 # number of ReadReq accesses(hits+misses)
366system.cpu.icache.ReadReq_accesses::total 283730265 # number of ReadReq accesses(hits+misses)
367system.cpu.icache.demand_accesses::cpu.inst 283730265 # number of demand (read+write) accesses
368system.cpu.icache.demand_accesses::total 283730265 # number of demand (read+write) accesses
369system.cpu.icache.overall_accesses::cpu.inst 283730265 # number of overall (read+write) accesses
370system.cpu.icache.overall_accesses::total 283730265 # number of overall (read+write) accesses
371system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
372system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
373system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
374system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 33283.208020 # average ReadReq miss latency
375system.cpu.icache.demand_avg_miss_latency::cpu.inst 33283.208020 # average overall miss latency
376system.cpu.icache.overall_avg_miss_latency::cpu.inst 33283.208020 # average overall miss latency
377system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
378system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
379system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
380system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
381system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
382system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
381system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
382system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
383system.cpu.icache.fast_writes 0 # number of fast writes performed
384system.cpu.icache.cache_copies 0 # number of cache copies performed
385system.cpu.icache.ReadReq_mshr_hits::cpu.inst 396 # number of ReadReq MSHR hits
386system.cpu.icache.ReadReq_mshr_hits::total 396 # number of ReadReq MSHR hits
387system.cpu.icache.demand_mshr_hits::cpu.inst 396 # number of demand (read+write) MSHR hits
388system.cpu.icache.demand_mshr_hits::total 396 # number of demand (read+write) MSHR hits
389system.cpu.icache.overall_mshr_hits::cpu.inst 396 # number of overall MSHR hits
390system.cpu.icache.overall_mshr_hits::total 396 # number of overall MSHR hits
391system.cpu.icache.ReadReq_mshr_misses::cpu.inst 801 # number of ReadReq MSHR misses
392system.cpu.icache.ReadReq_mshr_misses::total 801 # number of ReadReq MSHR misses
393system.cpu.icache.demand_mshr_misses::cpu.inst 801 # number of demand (read+write) MSHR misses
394system.cpu.icache.demand_mshr_misses::total 801 # number of demand (read+write) MSHR misses
395system.cpu.icache.overall_mshr_misses::cpu.inst 801 # number of overall MSHR misses
396system.cpu.icache.overall_mshr_misses::total 801 # number of overall MSHR misses
397system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 27579500 # number of ReadReq MSHR miss cycles
398system.cpu.icache.ReadReq_mshr_miss_latency::total 27579500 # number of ReadReq MSHR miss cycles
399system.cpu.icache.demand_mshr_miss_latency::cpu.inst 27579500 # number of demand (read+write) MSHR miss cycles
400system.cpu.icache.demand_mshr_miss_latency::total 27579500 # number of demand (read+write) MSHR miss cycles
401system.cpu.icache.overall_mshr_miss_latency::cpu.inst 27579500 # number of overall MSHR miss cycles
402system.cpu.icache.overall_mshr_miss_latency::total 27579500 # number of overall MSHR miss cycles
403system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for ReadReq accesses
404system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for demand accesses
405system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for overall accesses
406system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34431.335830 # average ReadReq mshr miss latency
407system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34431.335830 # average overall mshr miss latency
408system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34431.335830 # average overall mshr miss latency
409system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
410system.cpu.dcache.replacements 9619302 # number of replacements
411system.cpu.dcache.tagsinuse 4087.756066 # Cycle average of tags in use
412system.cpu.dcache.total_refs 660726669 # Total number of references to valid blocks.
413system.cpu.dcache.sampled_refs 9623398 # Sample count of references to valid blocks.
414system.cpu.dcache.avg_refs 68.658354 # Average number of references to valid blocks.
415system.cpu.dcache.warmup_cycle 3346373000 # Cycle when the warmup percentage was hit.
416system.cpu.dcache.occ_blocks::cpu.data 4087.756066 # Average occupied blocks per requestor
417system.cpu.dcache.occ_percent::cpu.data 0.997987 # Average percentage of cache occupancy
418system.cpu.dcache.occ_percent::total 0.997987 # Average percentage of cache occupancy
419system.cpu.dcache.ReadReq_hits::cpu.data 493348220 # number of ReadReq hits
420system.cpu.dcache.ReadReq_hits::total 493348220 # number of ReadReq hits
421system.cpu.dcache.WriteReq_hits::cpu.data 167378287 # number of WriteReq hits
422system.cpu.dcache.WriteReq_hits::total 167378287 # number of WriteReq hits
423system.cpu.dcache.LoadLockedReq_hits::cpu.data 94 # number of LoadLockedReq hits
424system.cpu.dcache.LoadLockedReq_hits::total 94 # number of LoadLockedReq hits
425system.cpu.dcache.StoreCondReq_hits::cpu.data 68 # number of StoreCondReq hits
426system.cpu.dcache.StoreCondReq_hits::total 68 # number of StoreCondReq hits
427system.cpu.dcache.demand_hits::cpu.data 660726507 # number of demand (read+write) hits
428system.cpu.dcache.demand_hits::total 660726507 # number of demand (read+write) hits
429system.cpu.dcache.overall_hits::cpu.data 660726507 # number of overall hits
430system.cpu.dcache.overall_hits::total 660726507 # number of overall hits
431system.cpu.dcache.ReadReq_misses::cpu.data 10693817 # number of ReadReq misses
432system.cpu.dcache.ReadReq_misses::total 10693817 # number of ReadReq misses
433system.cpu.dcache.WriteReq_misses::cpu.data 5207760 # number of WriteReq misses
434system.cpu.dcache.WriteReq_misses::total 5207760 # number of WriteReq misses
435system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
436system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
437system.cpu.dcache.demand_misses::cpu.data 15901577 # number of demand (read+write) misses
438system.cpu.dcache.demand_misses::total 15901577 # number of demand (read+write) misses
439system.cpu.dcache.overall_misses::cpu.data 15901577 # number of overall misses
440system.cpu.dcache.overall_misses::total 15901577 # number of overall misses
441system.cpu.dcache.ReadReq_miss_latency::cpu.data 189065481500 # number of ReadReq miss cycles
442system.cpu.dcache.ReadReq_miss_latency::total 189065481500 # number of ReadReq miss cycles
443system.cpu.dcache.WriteReq_miss_latency::cpu.data 129319032251 # number of WriteReq miss cycles
444system.cpu.dcache.WriteReq_miss_latency::total 129319032251 # number of WriteReq miss cycles
445system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 113500 # number of LoadLockedReq miss cycles
446system.cpu.dcache.LoadLockedReq_miss_latency::total 113500 # number of LoadLockedReq miss cycles
447system.cpu.dcache.demand_miss_latency::cpu.data 318384513751 # number of demand (read+write) miss cycles
448system.cpu.dcache.demand_miss_latency::total 318384513751 # number of demand (read+write) miss cycles
449system.cpu.dcache.overall_miss_latency::cpu.data 318384513751 # number of overall miss cycles
450system.cpu.dcache.overall_miss_latency::total 318384513751 # number of overall miss cycles
451system.cpu.dcache.ReadReq_accesses::cpu.data 504042037 # number of ReadReq accesses(hits+misses)
452system.cpu.dcache.ReadReq_accesses::total 504042037 # number of ReadReq accesses(hits+misses)
453system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
454system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
455system.cpu.dcache.LoadLockedReq_accesses::cpu.data 97 # number of LoadLockedReq accesses(hits+misses)
456system.cpu.dcache.LoadLockedReq_accesses::total 97 # number of LoadLockedReq accesses(hits+misses)
457system.cpu.dcache.StoreCondReq_accesses::cpu.data 68 # number of StoreCondReq accesses(hits+misses)
458system.cpu.dcache.StoreCondReq_accesses::total 68 # number of StoreCondReq accesses(hits+misses)
459system.cpu.dcache.demand_accesses::cpu.data 676628084 # number of demand (read+write) accesses
460system.cpu.dcache.demand_accesses::total 676628084 # number of demand (read+write) accesses
461system.cpu.dcache.overall_accesses::cpu.data 676628084 # number of overall (read+write) accesses
462system.cpu.dcache.overall_accesses::total 676628084 # number of overall (read+write) accesses
463system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.021216 # miss rate for ReadReq accesses
464system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.030175 # miss rate for WriteReq accesses
465system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.030928 # miss rate for LoadLockedReq accesses
466system.cpu.dcache.demand_miss_rate::cpu.data 0.023501 # miss rate for demand accesses
467system.cpu.dcache.overall_miss_rate::cpu.data 0.023501 # miss rate for overall accesses
468system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17679.887499 # average ReadReq miss latency
469system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 24831.987697 # average WriteReq miss latency
470system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 37833.333333 # average LoadLockedReq miss latency
471system.cpu.dcache.demand_avg_miss_latency::cpu.data 20022.197405 # average overall miss latency
472system.cpu.dcache.overall_avg_miss_latency::cpu.data 20022.197405 # average overall miss latency
473system.cpu.dcache.blocked_cycles::no_mshrs 271440605 # number of cycles access was blocked
474system.cpu.dcache.blocked_cycles::no_targets 164500 # number of cycles access was blocked
475system.cpu.dcache.blocked::no_mshrs 91957 # number of cycles access was blocked
476system.cpu.dcache.blocked::no_targets 10 # number of cycles access was blocked
477system.cpu.dcache.avg_blocked_cycles::no_mshrs 2951.821014 # average number of cycles each access was blocked
478system.cpu.dcache.avg_blocked_cycles::no_targets 16450 # average number of cycles each access was blocked
479system.cpu.dcache.fast_writes 0 # number of fast writes performed
480system.cpu.dcache.cache_copies 0 # number of cache copies performed
481system.cpu.dcache.writebacks::writebacks 3133684 # number of writebacks
482system.cpu.dcache.writebacks::total 3133684 # number of writebacks
483system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2964371 # number of ReadReq MSHR hits
484system.cpu.dcache.ReadReq_mshr_hits::total 2964371 # number of ReadReq MSHR hits
485system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3313808 # number of WriteReq MSHR hits
486system.cpu.dcache.WriteReq_mshr_hits::total 3313808 # number of WriteReq MSHR hits
487system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
488system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
489system.cpu.dcache.demand_mshr_hits::cpu.data 6278179 # number of demand (read+write) MSHR hits
490system.cpu.dcache.demand_mshr_hits::total 6278179 # number of demand (read+write) MSHR hits
491system.cpu.dcache.overall_mshr_hits::cpu.data 6278179 # number of overall MSHR hits
492system.cpu.dcache.overall_mshr_hits::total 6278179 # number of overall MSHR hits
493system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7729446 # number of ReadReq MSHR misses
494system.cpu.dcache.ReadReq_mshr_misses::total 7729446 # number of ReadReq MSHR misses
495system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1893952 # number of WriteReq MSHR misses
496system.cpu.dcache.WriteReq_mshr_misses::total 1893952 # number of WriteReq MSHR misses
497system.cpu.dcache.demand_mshr_misses::cpu.data 9623398 # number of demand (read+write) MSHR misses
498system.cpu.dcache.demand_mshr_misses::total 9623398 # number of demand (read+write) MSHR misses
499system.cpu.dcache.overall_mshr_misses::cpu.data 9623398 # number of overall MSHR misses
500system.cpu.dcache.overall_mshr_misses::total 9623398 # number of overall MSHR misses
501system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 93061119500 # number of ReadReq MSHR miss cycles
502system.cpu.dcache.ReadReq_mshr_miss_latency::total 93061119500 # number of ReadReq MSHR miss cycles
503system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 45369971960 # number of WriteReq MSHR miss cycles
504system.cpu.dcache.WriteReq_mshr_miss_latency::total 45369971960 # number of WriteReq MSHR miss cycles
505system.cpu.dcache.demand_mshr_miss_latency::cpu.data 138431091460 # number of demand (read+write) MSHR miss cycles
506system.cpu.dcache.demand_mshr_miss_latency::total 138431091460 # number of demand (read+write) MSHR miss cycles
507system.cpu.dcache.overall_mshr_miss_latency::cpu.data 138431091460 # number of overall MSHR miss cycles
508system.cpu.dcache.overall_mshr_miss_latency::total 138431091460 # number of overall MSHR miss cycles
509system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015335 # mshr miss rate for ReadReq accesses
510system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010974 # mshr miss rate for WriteReq accesses
511system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014223 # mshr miss rate for demand accesses
512system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014223 # mshr miss rate for overall accesses
513system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12039.817537 # average ReadReq mshr miss latency
514system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 23955.185749 # average WriteReq mshr miss latency
515system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14384.845297 # average overall mshr miss latency
516system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14384.845297 # average overall mshr miss latency
517system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
518system.cpu.l2cache.replacements 2953110 # number of replacements
519system.cpu.l2cache.tagsinuse 26875.343151 # Cycle average of tags in use
520system.cpu.l2cache.total_refs 7878336 # Total number of references to valid blocks.
521system.cpu.l2cache.sampled_refs 2980430 # Sample count of references to valid blocks.
522system.cpu.l2cache.avg_refs 2.643355 # Average number of references to valid blocks.
523system.cpu.l2cache.warmup_cycle 100989511500 # Cycle when the warmup percentage was hit.
524system.cpu.l2cache.occ_blocks::writebacks 10758.137226 # Average occupied blocks per requestor
525system.cpu.l2cache.occ_blocks::cpu.inst 11.396468 # Average occupied blocks per requestor
526system.cpu.l2cache.occ_blocks::cpu.data 16105.809458 # Average occupied blocks per requestor
527system.cpu.l2cache.occ_percent::writebacks 0.328312 # Average percentage of cache occupancy
528system.cpu.l2cache.occ_percent::cpu.inst 0.000348 # Average percentage of cache occupancy
529system.cpu.l2cache.occ_percent::cpu.data 0.491510 # Average percentage of cache occupancy
530system.cpu.l2cache.occ_percent::total 0.820170 # Average percentage of cache occupancy
531system.cpu.l2cache.ReadReq_hits::cpu.inst 29 # number of ReadReq hits
532system.cpu.l2cache.ReadReq_hits::cpu.data 5680299 # number of ReadReq hits
533system.cpu.l2cache.ReadReq_hits::total 5680328 # number of ReadReq hits
534system.cpu.l2cache.Writeback_hits::writebacks 3133684 # number of Writeback hits
535system.cpu.l2cache.Writeback_hits::total 3133684 # number of Writeback hits
536system.cpu.l2cache.ReadExReq_hits::cpu.data 978305 # number of ReadExReq hits
537system.cpu.l2cache.ReadExReq_hits::total 978305 # number of ReadExReq hits
538system.cpu.l2cache.demand_hits::cpu.inst 29 # number of demand (read+write) hits
539system.cpu.l2cache.demand_hits::cpu.data 6658604 # number of demand (read+write) hits
540system.cpu.l2cache.demand_hits::total 6658633 # number of demand (read+write) hits
541system.cpu.l2cache.overall_hits::cpu.inst 29 # number of overall hits
542system.cpu.l2cache.overall_hits::cpu.data 6658604 # number of overall hits
543system.cpu.l2cache.overall_hits::total 6658633 # number of overall hits
544system.cpu.l2cache.ReadReq_misses::cpu.inst 772 # number of ReadReq misses
545system.cpu.l2cache.ReadReq_misses::cpu.data 2049145 # number of ReadReq misses
546system.cpu.l2cache.ReadReq_misses::total 2049917 # number of ReadReq misses
547system.cpu.l2cache.ReadExReq_misses::cpu.data 915649 # number of ReadExReq misses
548system.cpu.l2cache.ReadExReq_misses::total 915649 # number of ReadExReq misses
549system.cpu.l2cache.demand_misses::cpu.inst 772 # number of demand (read+write) misses
550system.cpu.l2cache.demand_misses::cpu.data 2964794 # number of demand (read+write) misses
551system.cpu.l2cache.demand_misses::total 2965566 # number of demand (read+write) misses
552system.cpu.l2cache.overall_misses::cpu.inst 772 # number of overall misses
553system.cpu.l2cache.overall_misses::cpu.data 2964794 # number of overall misses
554system.cpu.l2cache.overall_misses::total 2965566 # number of overall misses
555system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26523500 # number of ReadReq miss cycles
556system.cpu.l2cache.ReadReq_miss_latency::cpu.data 70343968500 # number of ReadReq miss cycles
557system.cpu.l2cache.ReadReq_miss_latency::total 70370492000 # number of ReadReq miss cycles
558system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 31764549000 # number of ReadExReq miss cycles
559system.cpu.l2cache.ReadExReq_miss_latency::total 31764549000 # number of ReadExReq miss cycles
560system.cpu.l2cache.demand_miss_latency::cpu.inst 26523500 # number of demand (read+write) miss cycles
561system.cpu.l2cache.demand_miss_latency::cpu.data 102108517500 # number of demand (read+write) miss cycles
562system.cpu.l2cache.demand_miss_latency::total 102135041000 # number of demand (read+write) miss cycles
563system.cpu.l2cache.overall_miss_latency::cpu.inst 26523500 # number of overall miss cycles
564system.cpu.l2cache.overall_miss_latency::cpu.data 102108517500 # number of overall miss cycles
565system.cpu.l2cache.overall_miss_latency::total 102135041000 # number of overall miss cycles
566system.cpu.l2cache.ReadReq_accesses::cpu.inst 801 # number of ReadReq accesses(hits+misses)
567system.cpu.l2cache.ReadReq_accesses::cpu.data 7729444 # number of ReadReq accesses(hits+misses)
568system.cpu.l2cache.ReadReq_accesses::total 7730245 # number of ReadReq accesses(hits+misses)
569system.cpu.l2cache.Writeback_accesses::writebacks 3133684 # number of Writeback accesses(hits+misses)
570system.cpu.l2cache.Writeback_accesses::total 3133684 # number of Writeback accesses(hits+misses)
571system.cpu.l2cache.ReadExReq_accesses::cpu.data 1893954 # number of ReadExReq accesses(hits+misses)
572system.cpu.l2cache.ReadExReq_accesses::total 1893954 # number of ReadExReq accesses(hits+misses)
573system.cpu.l2cache.demand_accesses::cpu.inst 801 # number of demand (read+write) accesses
574system.cpu.l2cache.demand_accesses::cpu.data 9623398 # number of demand (read+write) accesses
575system.cpu.l2cache.demand_accesses::total 9624199 # number of demand (read+write) accesses
576system.cpu.l2cache.overall_accesses::cpu.inst 801 # number of overall (read+write) accesses
577system.cpu.l2cache.overall_accesses::cpu.data 9623398 # number of overall (read+write) accesses
578system.cpu.l2cache.overall_accesses::total 9624199 # number of overall (read+write) accesses
579system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963795 # miss rate for ReadReq accesses
580system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.265109 # miss rate for ReadReq accesses
581system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.483459 # miss rate for ReadExReq accesses
582system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963795 # miss rate for demand accesses
583system.cpu.l2cache.demand_miss_rate::cpu.data 0.308082 # miss rate for demand accesses
584system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963795 # miss rate for overall accesses
585system.cpu.l2cache.overall_miss_rate::cpu.data 0.308082 # miss rate for overall accesses
586system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34356.865285 # average ReadReq miss latency
587system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34328.448450 # average ReadReq miss latency
588system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34690.748311 # average ReadExReq miss latency
589system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34356.865285 # average overall miss latency
590system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34440.341386 # average overall miss latency
591system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34356.865285 # average overall miss latency
592system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34440.341386 # average overall miss latency
593system.cpu.l2cache.blocked_cycles::no_mshrs 57329500 # number of cycles access was blocked
594system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
595system.cpu.l2cache.blocked::no_mshrs 6735 # number of cycles access was blocked
596system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
597system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8512.175204 # average number of cycles each access was blocked
383system.cpu.icache.fast_writes 0 # number of fast writes performed
384system.cpu.icache.cache_copies 0 # number of cache copies performed
385system.cpu.icache.ReadReq_mshr_hits::cpu.inst 396 # number of ReadReq MSHR hits
386system.cpu.icache.ReadReq_mshr_hits::total 396 # number of ReadReq MSHR hits
387system.cpu.icache.demand_mshr_hits::cpu.inst 396 # number of demand (read+write) MSHR hits
388system.cpu.icache.demand_mshr_hits::total 396 # number of demand (read+write) MSHR hits
389system.cpu.icache.overall_mshr_hits::cpu.inst 396 # number of overall MSHR hits
390system.cpu.icache.overall_mshr_hits::total 396 # number of overall MSHR hits
391system.cpu.icache.ReadReq_mshr_misses::cpu.inst 801 # number of ReadReq MSHR misses
392system.cpu.icache.ReadReq_mshr_misses::total 801 # number of ReadReq MSHR misses
393system.cpu.icache.demand_mshr_misses::cpu.inst 801 # number of demand (read+write) MSHR misses
394system.cpu.icache.demand_mshr_misses::total 801 # number of demand (read+write) MSHR misses
395system.cpu.icache.overall_mshr_misses::cpu.inst 801 # number of overall MSHR misses
396system.cpu.icache.overall_mshr_misses::total 801 # number of overall MSHR misses
397system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 27579500 # number of ReadReq MSHR miss cycles
398system.cpu.icache.ReadReq_mshr_miss_latency::total 27579500 # number of ReadReq MSHR miss cycles
399system.cpu.icache.demand_mshr_miss_latency::cpu.inst 27579500 # number of demand (read+write) MSHR miss cycles
400system.cpu.icache.demand_mshr_miss_latency::total 27579500 # number of demand (read+write) MSHR miss cycles
401system.cpu.icache.overall_mshr_miss_latency::cpu.inst 27579500 # number of overall MSHR miss cycles
402system.cpu.icache.overall_mshr_miss_latency::total 27579500 # number of overall MSHR miss cycles
403system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for ReadReq accesses
404system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for demand accesses
405system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for overall accesses
406system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34431.335830 # average ReadReq mshr miss latency
407system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34431.335830 # average overall mshr miss latency
408system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34431.335830 # average overall mshr miss latency
409system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
410system.cpu.dcache.replacements 9619302 # number of replacements
411system.cpu.dcache.tagsinuse 4087.756066 # Cycle average of tags in use
412system.cpu.dcache.total_refs 660726669 # Total number of references to valid blocks.
413system.cpu.dcache.sampled_refs 9623398 # Sample count of references to valid blocks.
414system.cpu.dcache.avg_refs 68.658354 # Average number of references to valid blocks.
415system.cpu.dcache.warmup_cycle 3346373000 # Cycle when the warmup percentage was hit.
416system.cpu.dcache.occ_blocks::cpu.data 4087.756066 # Average occupied blocks per requestor
417system.cpu.dcache.occ_percent::cpu.data 0.997987 # Average percentage of cache occupancy
418system.cpu.dcache.occ_percent::total 0.997987 # Average percentage of cache occupancy
419system.cpu.dcache.ReadReq_hits::cpu.data 493348220 # number of ReadReq hits
420system.cpu.dcache.ReadReq_hits::total 493348220 # number of ReadReq hits
421system.cpu.dcache.WriteReq_hits::cpu.data 167378287 # number of WriteReq hits
422system.cpu.dcache.WriteReq_hits::total 167378287 # number of WriteReq hits
423system.cpu.dcache.LoadLockedReq_hits::cpu.data 94 # number of LoadLockedReq hits
424system.cpu.dcache.LoadLockedReq_hits::total 94 # number of LoadLockedReq hits
425system.cpu.dcache.StoreCondReq_hits::cpu.data 68 # number of StoreCondReq hits
426system.cpu.dcache.StoreCondReq_hits::total 68 # number of StoreCondReq hits
427system.cpu.dcache.demand_hits::cpu.data 660726507 # number of demand (read+write) hits
428system.cpu.dcache.demand_hits::total 660726507 # number of demand (read+write) hits
429system.cpu.dcache.overall_hits::cpu.data 660726507 # number of overall hits
430system.cpu.dcache.overall_hits::total 660726507 # number of overall hits
431system.cpu.dcache.ReadReq_misses::cpu.data 10693817 # number of ReadReq misses
432system.cpu.dcache.ReadReq_misses::total 10693817 # number of ReadReq misses
433system.cpu.dcache.WriteReq_misses::cpu.data 5207760 # number of WriteReq misses
434system.cpu.dcache.WriteReq_misses::total 5207760 # number of WriteReq misses
435system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
436system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
437system.cpu.dcache.demand_misses::cpu.data 15901577 # number of demand (read+write) misses
438system.cpu.dcache.demand_misses::total 15901577 # number of demand (read+write) misses
439system.cpu.dcache.overall_misses::cpu.data 15901577 # number of overall misses
440system.cpu.dcache.overall_misses::total 15901577 # number of overall misses
441system.cpu.dcache.ReadReq_miss_latency::cpu.data 189065481500 # number of ReadReq miss cycles
442system.cpu.dcache.ReadReq_miss_latency::total 189065481500 # number of ReadReq miss cycles
443system.cpu.dcache.WriteReq_miss_latency::cpu.data 129319032251 # number of WriteReq miss cycles
444system.cpu.dcache.WriteReq_miss_latency::total 129319032251 # number of WriteReq miss cycles
445system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 113500 # number of LoadLockedReq miss cycles
446system.cpu.dcache.LoadLockedReq_miss_latency::total 113500 # number of LoadLockedReq miss cycles
447system.cpu.dcache.demand_miss_latency::cpu.data 318384513751 # number of demand (read+write) miss cycles
448system.cpu.dcache.demand_miss_latency::total 318384513751 # number of demand (read+write) miss cycles
449system.cpu.dcache.overall_miss_latency::cpu.data 318384513751 # number of overall miss cycles
450system.cpu.dcache.overall_miss_latency::total 318384513751 # number of overall miss cycles
451system.cpu.dcache.ReadReq_accesses::cpu.data 504042037 # number of ReadReq accesses(hits+misses)
452system.cpu.dcache.ReadReq_accesses::total 504042037 # number of ReadReq accesses(hits+misses)
453system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
454system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
455system.cpu.dcache.LoadLockedReq_accesses::cpu.data 97 # number of LoadLockedReq accesses(hits+misses)
456system.cpu.dcache.LoadLockedReq_accesses::total 97 # number of LoadLockedReq accesses(hits+misses)
457system.cpu.dcache.StoreCondReq_accesses::cpu.data 68 # number of StoreCondReq accesses(hits+misses)
458system.cpu.dcache.StoreCondReq_accesses::total 68 # number of StoreCondReq accesses(hits+misses)
459system.cpu.dcache.demand_accesses::cpu.data 676628084 # number of demand (read+write) accesses
460system.cpu.dcache.demand_accesses::total 676628084 # number of demand (read+write) accesses
461system.cpu.dcache.overall_accesses::cpu.data 676628084 # number of overall (read+write) accesses
462system.cpu.dcache.overall_accesses::total 676628084 # number of overall (read+write) accesses
463system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.021216 # miss rate for ReadReq accesses
464system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.030175 # miss rate for WriteReq accesses
465system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.030928 # miss rate for LoadLockedReq accesses
466system.cpu.dcache.demand_miss_rate::cpu.data 0.023501 # miss rate for demand accesses
467system.cpu.dcache.overall_miss_rate::cpu.data 0.023501 # miss rate for overall accesses
468system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17679.887499 # average ReadReq miss latency
469system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 24831.987697 # average WriteReq miss latency
470system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 37833.333333 # average LoadLockedReq miss latency
471system.cpu.dcache.demand_avg_miss_latency::cpu.data 20022.197405 # average overall miss latency
472system.cpu.dcache.overall_avg_miss_latency::cpu.data 20022.197405 # average overall miss latency
473system.cpu.dcache.blocked_cycles::no_mshrs 271440605 # number of cycles access was blocked
474system.cpu.dcache.blocked_cycles::no_targets 164500 # number of cycles access was blocked
475system.cpu.dcache.blocked::no_mshrs 91957 # number of cycles access was blocked
476system.cpu.dcache.blocked::no_targets 10 # number of cycles access was blocked
477system.cpu.dcache.avg_blocked_cycles::no_mshrs 2951.821014 # average number of cycles each access was blocked
478system.cpu.dcache.avg_blocked_cycles::no_targets 16450 # average number of cycles each access was blocked
479system.cpu.dcache.fast_writes 0 # number of fast writes performed
480system.cpu.dcache.cache_copies 0 # number of cache copies performed
481system.cpu.dcache.writebacks::writebacks 3133684 # number of writebacks
482system.cpu.dcache.writebacks::total 3133684 # number of writebacks
483system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2964371 # number of ReadReq MSHR hits
484system.cpu.dcache.ReadReq_mshr_hits::total 2964371 # number of ReadReq MSHR hits
485system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3313808 # number of WriteReq MSHR hits
486system.cpu.dcache.WriteReq_mshr_hits::total 3313808 # number of WriteReq MSHR hits
487system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
488system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
489system.cpu.dcache.demand_mshr_hits::cpu.data 6278179 # number of demand (read+write) MSHR hits
490system.cpu.dcache.demand_mshr_hits::total 6278179 # number of demand (read+write) MSHR hits
491system.cpu.dcache.overall_mshr_hits::cpu.data 6278179 # number of overall MSHR hits
492system.cpu.dcache.overall_mshr_hits::total 6278179 # number of overall MSHR hits
493system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7729446 # number of ReadReq MSHR misses
494system.cpu.dcache.ReadReq_mshr_misses::total 7729446 # number of ReadReq MSHR misses
495system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1893952 # number of WriteReq MSHR misses
496system.cpu.dcache.WriteReq_mshr_misses::total 1893952 # number of WriteReq MSHR misses
497system.cpu.dcache.demand_mshr_misses::cpu.data 9623398 # number of demand (read+write) MSHR misses
498system.cpu.dcache.demand_mshr_misses::total 9623398 # number of demand (read+write) MSHR misses
499system.cpu.dcache.overall_mshr_misses::cpu.data 9623398 # number of overall MSHR misses
500system.cpu.dcache.overall_mshr_misses::total 9623398 # number of overall MSHR misses
501system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 93061119500 # number of ReadReq MSHR miss cycles
502system.cpu.dcache.ReadReq_mshr_miss_latency::total 93061119500 # number of ReadReq MSHR miss cycles
503system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 45369971960 # number of WriteReq MSHR miss cycles
504system.cpu.dcache.WriteReq_mshr_miss_latency::total 45369971960 # number of WriteReq MSHR miss cycles
505system.cpu.dcache.demand_mshr_miss_latency::cpu.data 138431091460 # number of demand (read+write) MSHR miss cycles
506system.cpu.dcache.demand_mshr_miss_latency::total 138431091460 # number of demand (read+write) MSHR miss cycles
507system.cpu.dcache.overall_mshr_miss_latency::cpu.data 138431091460 # number of overall MSHR miss cycles
508system.cpu.dcache.overall_mshr_miss_latency::total 138431091460 # number of overall MSHR miss cycles
509system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015335 # mshr miss rate for ReadReq accesses
510system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010974 # mshr miss rate for WriteReq accesses
511system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014223 # mshr miss rate for demand accesses
512system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014223 # mshr miss rate for overall accesses
513system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12039.817537 # average ReadReq mshr miss latency
514system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 23955.185749 # average WriteReq mshr miss latency
515system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14384.845297 # average overall mshr miss latency
516system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14384.845297 # average overall mshr miss latency
517system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
518system.cpu.l2cache.replacements 2953110 # number of replacements
519system.cpu.l2cache.tagsinuse 26875.343151 # Cycle average of tags in use
520system.cpu.l2cache.total_refs 7878336 # Total number of references to valid blocks.
521system.cpu.l2cache.sampled_refs 2980430 # Sample count of references to valid blocks.
522system.cpu.l2cache.avg_refs 2.643355 # Average number of references to valid blocks.
523system.cpu.l2cache.warmup_cycle 100989511500 # Cycle when the warmup percentage was hit.
524system.cpu.l2cache.occ_blocks::writebacks 10758.137226 # Average occupied blocks per requestor
525system.cpu.l2cache.occ_blocks::cpu.inst 11.396468 # Average occupied blocks per requestor
526system.cpu.l2cache.occ_blocks::cpu.data 16105.809458 # Average occupied blocks per requestor
527system.cpu.l2cache.occ_percent::writebacks 0.328312 # Average percentage of cache occupancy
528system.cpu.l2cache.occ_percent::cpu.inst 0.000348 # Average percentage of cache occupancy
529system.cpu.l2cache.occ_percent::cpu.data 0.491510 # Average percentage of cache occupancy
530system.cpu.l2cache.occ_percent::total 0.820170 # Average percentage of cache occupancy
531system.cpu.l2cache.ReadReq_hits::cpu.inst 29 # number of ReadReq hits
532system.cpu.l2cache.ReadReq_hits::cpu.data 5680299 # number of ReadReq hits
533system.cpu.l2cache.ReadReq_hits::total 5680328 # number of ReadReq hits
534system.cpu.l2cache.Writeback_hits::writebacks 3133684 # number of Writeback hits
535system.cpu.l2cache.Writeback_hits::total 3133684 # number of Writeback hits
536system.cpu.l2cache.ReadExReq_hits::cpu.data 978305 # number of ReadExReq hits
537system.cpu.l2cache.ReadExReq_hits::total 978305 # number of ReadExReq hits
538system.cpu.l2cache.demand_hits::cpu.inst 29 # number of demand (read+write) hits
539system.cpu.l2cache.demand_hits::cpu.data 6658604 # number of demand (read+write) hits
540system.cpu.l2cache.demand_hits::total 6658633 # number of demand (read+write) hits
541system.cpu.l2cache.overall_hits::cpu.inst 29 # number of overall hits
542system.cpu.l2cache.overall_hits::cpu.data 6658604 # number of overall hits
543system.cpu.l2cache.overall_hits::total 6658633 # number of overall hits
544system.cpu.l2cache.ReadReq_misses::cpu.inst 772 # number of ReadReq misses
545system.cpu.l2cache.ReadReq_misses::cpu.data 2049145 # number of ReadReq misses
546system.cpu.l2cache.ReadReq_misses::total 2049917 # number of ReadReq misses
547system.cpu.l2cache.ReadExReq_misses::cpu.data 915649 # number of ReadExReq misses
548system.cpu.l2cache.ReadExReq_misses::total 915649 # number of ReadExReq misses
549system.cpu.l2cache.demand_misses::cpu.inst 772 # number of demand (read+write) misses
550system.cpu.l2cache.demand_misses::cpu.data 2964794 # number of demand (read+write) misses
551system.cpu.l2cache.demand_misses::total 2965566 # number of demand (read+write) misses
552system.cpu.l2cache.overall_misses::cpu.inst 772 # number of overall misses
553system.cpu.l2cache.overall_misses::cpu.data 2964794 # number of overall misses
554system.cpu.l2cache.overall_misses::total 2965566 # number of overall misses
555system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26523500 # number of ReadReq miss cycles
556system.cpu.l2cache.ReadReq_miss_latency::cpu.data 70343968500 # number of ReadReq miss cycles
557system.cpu.l2cache.ReadReq_miss_latency::total 70370492000 # number of ReadReq miss cycles
558system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 31764549000 # number of ReadExReq miss cycles
559system.cpu.l2cache.ReadExReq_miss_latency::total 31764549000 # number of ReadExReq miss cycles
560system.cpu.l2cache.demand_miss_latency::cpu.inst 26523500 # number of demand (read+write) miss cycles
561system.cpu.l2cache.demand_miss_latency::cpu.data 102108517500 # number of demand (read+write) miss cycles
562system.cpu.l2cache.demand_miss_latency::total 102135041000 # number of demand (read+write) miss cycles
563system.cpu.l2cache.overall_miss_latency::cpu.inst 26523500 # number of overall miss cycles
564system.cpu.l2cache.overall_miss_latency::cpu.data 102108517500 # number of overall miss cycles
565system.cpu.l2cache.overall_miss_latency::total 102135041000 # number of overall miss cycles
566system.cpu.l2cache.ReadReq_accesses::cpu.inst 801 # number of ReadReq accesses(hits+misses)
567system.cpu.l2cache.ReadReq_accesses::cpu.data 7729444 # number of ReadReq accesses(hits+misses)
568system.cpu.l2cache.ReadReq_accesses::total 7730245 # number of ReadReq accesses(hits+misses)
569system.cpu.l2cache.Writeback_accesses::writebacks 3133684 # number of Writeback accesses(hits+misses)
570system.cpu.l2cache.Writeback_accesses::total 3133684 # number of Writeback accesses(hits+misses)
571system.cpu.l2cache.ReadExReq_accesses::cpu.data 1893954 # number of ReadExReq accesses(hits+misses)
572system.cpu.l2cache.ReadExReq_accesses::total 1893954 # number of ReadExReq accesses(hits+misses)
573system.cpu.l2cache.demand_accesses::cpu.inst 801 # number of demand (read+write) accesses
574system.cpu.l2cache.demand_accesses::cpu.data 9623398 # number of demand (read+write) accesses
575system.cpu.l2cache.demand_accesses::total 9624199 # number of demand (read+write) accesses
576system.cpu.l2cache.overall_accesses::cpu.inst 801 # number of overall (read+write) accesses
577system.cpu.l2cache.overall_accesses::cpu.data 9623398 # number of overall (read+write) accesses
578system.cpu.l2cache.overall_accesses::total 9624199 # number of overall (read+write) accesses
579system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963795 # miss rate for ReadReq accesses
580system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.265109 # miss rate for ReadReq accesses
581system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.483459 # miss rate for ReadExReq accesses
582system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963795 # miss rate for demand accesses
583system.cpu.l2cache.demand_miss_rate::cpu.data 0.308082 # miss rate for demand accesses
584system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963795 # miss rate for overall accesses
585system.cpu.l2cache.overall_miss_rate::cpu.data 0.308082 # miss rate for overall accesses
586system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34356.865285 # average ReadReq miss latency
587system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34328.448450 # average ReadReq miss latency
588system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34690.748311 # average ReadExReq miss latency
589system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34356.865285 # average overall miss latency
590system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34440.341386 # average overall miss latency
591system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34356.865285 # average overall miss latency
592system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34440.341386 # average overall miss latency
593system.cpu.l2cache.blocked_cycles::no_mshrs 57329500 # number of cycles access was blocked
594system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
595system.cpu.l2cache.blocked::no_mshrs 6735 # number of cycles access was blocked
596system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
597system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8512.175204 # average number of cycles each access was blocked
598system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
598system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
599system.cpu.l2cache.fast_writes 0 # number of fast writes performed
600system.cpu.l2cache.cache_copies 0 # number of cache copies performed
601system.cpu.l2cache.writebacks::writebacks 1222221 # number of writebacks
602system.cpu.l2cache.writebacks::total 1222221 # number of writebacks
603system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
604system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 8 # number of ReadReq MSHR hits
605system.cpu.l2cache.ReadReq_mshr_hits::total 9 # number of ReadReq MSHR hits
606system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
607system.cpu.l2cache.demand_mshr_hits::cpu.data 8 # number of demand (read+write) MSHR hits
608system.cpu.l2cache.demand_mshr_hits::total 9 # number of demand (read+write) MSHR hits
609system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
610system.cpu.l2cache.overall_mshr_hits::cpu.data 8 # number of overall MSHR hits
611system.cpu.l2cache.overall_mshr_hits::total 9 # number of overall MSHR hits
612system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 771 # number of ReadReq MSHR misses
613system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 2049137 # number of ReadReq MSHR misses
614system.cpu.l2cache.ReadReq_mshr_misses::total 2049908 # number of ReadReq MSHR misses
615system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 915649 # number of ReadExReq MSHR misses
616system.cpu.l2cache.ReadExReq_mshr_misses::total 915649 # number of ReadExReq MSHR misses
617system.cpu.l2cache.demand_mshr_misses::cpu.inst 771 # number of demand (read+write) MSHR misses
618system.cpu.l2cache.demand_mshr_misses::cpu.data 2964786 # number of demand (read+write) MSHR misses
619system.cpu.l2cache.demand_mshr_misses::total 2965557 # number of demand (read+write) MSHR misses
620system.cpu.l2cache.overall_mshr_misses::cpu.inst 771 # number of overall MSHR misses
621system.cpu.l2cache.overall_mshr_misses::cpu.data 2964786 # number of overall MSHR misses
622system.cpu.l2cache.overall_mshr_misses::total 2965557 # number of overall MSHR misses
623system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24050500 # number of ReadReq MSHR miss cycles
624system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 63906561000 # number of ReadReq MSHR miss cycles
625system.cpu.l2cache.ReadReq_mshr_miss_latency::total 63930611500 # number of ReadReq MSHR miss cycles
626system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 28918183500 # number of ReadExReq MSHR miss cycles
627system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 28918183500 # number of ReadExReq MSHR miss cycles
628system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24050500 # number of demand (read+write) MSHR miss cycles
629system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 92824744500 # number of demand (read+write) MSHR miss cycles
630system.cpu.l2cache.demand_mshr_miss_latency::total 92848795000 # number of demand (read+write) MSHR miss cycles
631system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24050500 # number of overall MSHR miss cycles
632system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 92824744500 # number of overall MSHR miss cycles
633system.cpu.l2cache.overall_mshr_miss_latency::total 92848795000 # number of overall MSHR miss cycles
634system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for ReadReq accesses
635system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.265108 # mshr miss rate for ReadReq accesses
636system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.483459 # mshr miss rate for ReadExReq accesses
637system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for demand accesses
638system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.308081 # mshr miss rate for demand accesses
639system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for overall accesses
640system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.308081 # mshr miss rate for overall accesses
641system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31193.904021 # average ReadReq mshr miss latency
642system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31187.061187 # average ReadReq mshr miss latency
643system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31582.171225 # average ReadExReq mshr miss latency
644system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31193.904021 # average overall mshr miss latency
645system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31309.087570 # average overall mshr miss latency
646system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31193.904021 # average overall mshr miss latency
647system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31309.087570 # average overall mshr miss latency
648system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
649
650---------- End Simulation Statistics ----------
599system.cpu.l2cache.fast_writes 0 # number of fast writes performed
600system.cpu.l2cache.cache_copies 0 # number of cache copies performed
601system.cpu.l2cache.writebacks::writebacks 1222221 # number of writebacks
602system.cpu.l2cache.writebacks::total 1222221 # number of writebacks
603system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
604system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 8 # number of ReadReq MSHR hits
605system.cpu.l2cache.ReadReq_mshr_hits::total 9 # number of ReadReq MSHR hits
606system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
607system.cpu.l2cache.demand_mshr_hits::cpu.data 8 # number of demand (read+write) MSHR hits
608system.cpu.l2cache.demand_mshr_hits::total 9 # number of demand (read+write) MSHR hits
609system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
610system.cpu.l2cache.overall_mshr_hits::cpu.data 8 # number of overall MSHR hits
611system.cpu.l2cache.overall_mshr_hits::total 9 # number of overall MSHR hits
612system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 771 # number of ReadReq MSHR misses
613system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 2049137 # number of ReadReq MSHR misses
614system.cpu.l2cache.ReadReq_mshr_misses::total 2049908 # number of ReadReq MSHR misses
615system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 915649 # number of ReadExReq MSHR misses
616system.cpu.l2cache.ReadExReq_mshr_misses::total 915649 # number of ReadExReq MSHR misses
617system.cpu.l2cache.demand_mshr_misses::cpu.inst 771 # number of demand (read+write) MSHR misses
618system.cpu.l2cache.demand_mshr_misses::cpu.data 2964786 # number of demand (read+write) MSHR misses
619system.cpu.l2cache.demand_mshr_misses::total 2965557 # number of demand (read+write) MSHR misses
620system.cpu.l2cache.overall_mshr_misses::cpu.inst 771 # number of overall MSHR misses
621system.cpu.l2cache.overall_mshr_misses::cpu.data 2964786 # number of overall MSHR misses
622system.cpu.l2cache.overall_mshr_misses::total 2965557 # number of overall MSHR misses
623system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24050500 # number of ReadReq MSHR miss cycles
624system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 63906561000 # number of ReadReq MSHR miss cycles
625system.cpu.l2cache.ReadReq_mshr_miss_latency::total 63930611500 # number of ReadReq MSHR miss cycles
626system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 28918183500 # number of ReadExReq MSHR miss cycles
627system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 28918183500 # number of ReadExReq MSHR miss cycles
628system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24050500 # number of demand (read+write) MSHR miss cycles
629system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 92824744500 # number of demand (read+write) MSHR miss cycles
630system.cpu.l2cache.demand_mshr_miss_latency::total 92848795000 # number of demand (read+write) MSHR miss cycles
631system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24050500 # number of overall MSHR miss cycles
632system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 92824744500 # number of overall MSHR miss cycles
633system.cpu.l2cache.overall_mshr_miss_latency::total 92848795000 # number of overall MSHR miss cycles
634system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for ReadReq accesses
635system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.265108 # mshr miss rate for ReadReq accesses
636system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.483459 # mshr miss rate for ReadExReq accesses
637system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for demand accesses
638system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.308081 # mshr miss rate for demand accesses
639system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for overall accesses
640system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.308081 # mshr miss rate for overall accesses
641system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31193.904021 # average ReadReq mshr miss latency
642system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31187.061187 # average ReadReq mshr miss latency
643system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31582.171225 # average ReadExReq mshr miss latency
644system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31193.904021 # average overall mshr miss latency
645system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31309.087570 # average overall mshr miss latency
646system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31193.904021 # average overall mshr miss latency
647system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31309.087570 # average overall mshr miss latency
648system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
649
650---------- End Simulation Statistics ----------