stats.txt (10220:9eab5efc02e8) stats.txt (10229:aae7735450a9)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.528386 # Number of seconds simulated
4sim_ticks 528386107000 # Number of ticks simulated
5final_tick 528386107000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 123376 # Simulator instruction rate (inst/s)
8host_op_rate 137635 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 42206077 # Simulator tick rate (ticks/s)
10host_mem_usage 313484 # Number of bytes of host memory used
11host_seconds 12519.20 # Real time elapsed on the host
12sim_insts 1544563023 # Number of instructions simulated
13sim_ops 1723073835 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 47936 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 143742400 # Number of bytes read from this memory
18system.physmem.bytes_read::total 143790336 # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst 47936 # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total 47936 # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks 70434560 # Number of bytes written to this memory
22system.physmem.bytes_written::total 70434560 # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst 749 # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data 2245975 # Number of read requests responded to by this memory
25system.physmem.num_reads::total 2246724 # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks 1100540 # Number of write requests responded to by this memory
27system.physmem.num_writes::total 1100540 # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst 90722 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data 272040461 # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total 272131182 # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst 90722 # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total 90722 # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks 133301310 # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total 133301310 # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks 133301310 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst 90722 # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data 272040461 # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total 405432492 # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs 2246724 # Number of read requests accepted
40system.physmem.writeReqs 1100540 # Number of write requests accepted
41system.physmem.readBursts 2246724 # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts 1100540 # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM 143697408 # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ 92928 # Total number of bytes read from write queue
45system.physmem.bytesWritten 70433344 # Total number of bytes written to DRAM
46system.physmem.bytesReadSys 143790336 # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys 70434560 # Total written bytes from the system interface side
48system.physmem.servicedByWrQ 1452 # Number of DRAM read bursts serviced by the write queue
49system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
50system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0 139707 # Per bank write bursts
52system.physmem.perBankRdBursts::1 136292 # Per bank write bursts
53system.physmem.perBankRdBursts::2 133767 # Per bank write bursts
54system.physmem.perBankRdBursts::3 136231 # Per bank write bursts
55system.physmem.perBankRdBursts::4 134692 # Per bank write bursts
56system.physmem.perBankRdBursts::5 135454 # Per bank write bursts
57system.physmem.perBankRdBursts::6 136225 # Per bank write bursts
58system.physmem.perBankRdBursts::7 136115 # Per bank write bursts
59system.physmem.perBankRdBursts::8 143769 # Per bank write bursts
60system.physmem.perBankRdBursts::9 146465 # Per bank write bursts
61system.physmem.perBankRdBursts::10 144332 # Per bank write bursts
62system.physmem.perBankRdBursts::11 146005 # Per bank write bursts
63system.physmem.perBankRdBursts::12 145798 # Per bank write bursts
64system.physmem.perBankRdBursts::13 145907 # Per bank write bursts
65system.physmem.perBankRdBursts::14 142108 # Per bank write bursts
66system.physmem.perBankRdBursts::15 142405 # Per bank write bursts
67system.physmem.perBankWrBursts::0 69150 # Per bank write bursts
68system.physmem.perBankWrBursts::1 67464 # Per bank write bursts
69system.physmem.perBankWrBursts::2 65717 # Per bank write bursts
70system.physmem.perBankWrBursts::3 66314 # Per bank write bursts
71system.physmem.perBankWrBursts::4 66158 # Per bank write bursts
72system.physmem.perBankWrBursts::5 66498 # Per bank write bursts
73system.physmem.perBankWrBursts::6 67950 # Per bank write bursts
74system.physmem.perBankWrBursts::7 68767 # Per bank write bursts
75system.physmem.perBankWrBursts::8 70393 # Per bank write bursts
76system.physmem.perBankWrBursts::9 70943 # Per bank write bursts
77system.physmem.perBankWrBursts::10 70514 # Per bank write bursts
78system.physmem.perBankWrBursts::11 70857 # Per bank write bursts
79system.physmem.perBankWrBursts::12 70359 # Per bank write bursts
80system.physmem.perBankWrBursts::13 70734 # Per bank write bursts
81system.physmem.perBankWrBursts::14 69641 # Per bank write bursts
82system.physmem.perBankWrBursts::15 69062 # Per bank write bursts
83system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
84system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
85system.physmem.totGap 528386038000 # Total gap between requests
86system.physmem.readPktSize::0 0 # Read request sizes (log2)
87system.physmem.readPktSize::1 0 # Read request sizes (log2)
88system.physmem.readPktSize::2 0 # Read request sizes (log2)
89system.physmem.readPktSize::3 0 # Read request sizes (log2)
90system.physmem.readPktSize::4 0 # Read request sizes (log2)
91system.physmem.readPktSize::5 0 # Read request sizes (log2)
92system.physmem.readPktSize::6 2246724 # Read request sizes (log2)
93system.physmem.writePktSize::0 0 # Write request sizes (log2)
94system.physmem.writePktSize::1 0 # Write request sizes (log2)
95system.physmem.writePktSize::2 0 # Write request sizes (log2)
96system.physmem.writePktSize::3 0 # Write request sizes (log2)
97system.physmem.writePktSize::4 0 # Write request sizes (log2)
98system.physmem.writePktSize::5 0 # Write request sizes (log2)
99system.physmem.writePktSize::6 1100540 # Write request sizes (log2)
100system.physmem.rdQLenPdf::0 1622160 # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1 446140 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2 134185 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3 42773 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4 12 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
132system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15 24008 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16 25689 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17 49841 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18 60617 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19 65166 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20 66484 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21 66755 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22 66961 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23 67037 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24 67317 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25 67353 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26 67677 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27 68712 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28 70133 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29 67405 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30 67796 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31 66043 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::32 65172 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::33 234 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::34 73 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::35 22 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::36 8 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::37 4 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::38 3 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::39 3 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::40 2 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::44 1 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::46 1 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::48 1 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::49 1 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::50 1 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
196system.physmem.bytesPerActivate::samples 2026945 # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean 105.641008 # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean 82.595213 # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev 129.312456 # Bytes accessed per row activation
200system.physmem.bytesPerActivate::0-127 1568777 77.40% 77.40% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-255 317859 15.68% 93.08% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::256-383 67458 3.33% 96.41% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::384-511 23638 1.17% 97.57% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::512-639 14371 0.71% 98.28% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::640-767 6663 0.33% 98.61% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::768-895 4947 0.24% 98.85% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::896-1023 3635 0.18% 99.03% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::1024-1151 19597 0.97% 100.00% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::total 2026945 # Bytes accessed per row activation
210system.physmem.rdPerTurnAround::samples 65065 # Reads before turning the bus around for writes
211system.physmem.rdPerTurnAround::mean 34.467994 # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::stdev 154.943879 # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::0-1023 65024 99.94% 99.94% # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::1024-2047 17 0.03% 99.96% # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::2048-3071 12 0.02% 99.98% # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::3072-4095 4 0.01% 99.99% # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::4096-5119 3 0.00% 99.99% # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::10240-11263 1 0.00% 99.99% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::12288-13311 2 0.00% 100.00% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::13312-14335 1 0.00% 100.00% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::22528-23551 1 0.00% 100.00% # Reads before turning the bus around for writes
222system.physmem.rdPerTurnAround::total 65065 # Reads before turning the bus around for writes
223system.physmem.wrPerTurnAround::samples 65065 # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::mean 16.914178 # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::gmean 16.872771 # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::stdev 1.215883 # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::16 38677 59.44% 59.44% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::17 1561 2.40% 61.84% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::18 18560 28.53% 90.37% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::19 4956 7.62% 97.99% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::20 979 1.50% 99.49% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::21 233 0.36% 99.85% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::22 49 0.08% 99.92% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::23 12 0.02% 99.94% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::24 5 0.01% 99.95% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::25 7 0.01% 99.96% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::26 2 0.00% 99.96% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::27 3 0.00% 99.97% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::28 3 0.00% 99.97% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::29 2 0.00% 99.98% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::31 10 0.02% 99.99% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::32 2 0.00% 99.99% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::33 1 0.00% 100.00% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::34 2 0.00% 100.00% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::36 1 0.00% 100.00% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::total 65065 # Writes before turning the bus around for reads
247system.physmem.totQLat 49926066500 # Total ticks spent queuing
248system.physmem.totMemAccLat 92024916500 # Total ticks spent from burst creation until serviced by the DRAM
249system.physmem.totBusLat 11226360000 # Total ticks spent in databus transfers
250system.physmem.avgQLat 22236.09 # Average queueing delay per DRAM burst
251system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
252system.physmem.avgMemAccLat 40986.09 # Average memory access latency per DRAM burst
253system.physmem.avgRdBW 271.96 # Average DRAM read bandwidth in MiByte/s
254system.physmem.avgWrBW 133.30 # Average achieved write bandwidth in MiByte/s
255system.physmem.avgRdBWSys 272.13 # Average system read bandwidth in MiByte/s
256system.physmem.avgWrBWSys 133.30 # Average system write bandwidth in MiByte/s
257system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
258system.physmem.busUtil 3.17 # Data bus utilization in percentage
259system.physmem.busUtilRead 2.12 # Data bus utilization in percentage for reads
260system.physmem.busUtilWrite 1.04 # Data bus utilization in percentage for writes
261system.physmem.avgRdQLen 1.17 # Average read queue length when enqueuing
262system.physmem.avgWrQLen 25.15 # Average write queue length when enqueuing
263system.physmem.readRowHits 904882 # Number of row buffer hits during reads
264system.physmem.writeRowHits 413955 # Number of row buffer hits during writes
265system.physmem.readRowHitRate 40.30 # Row buffer hit rate for reads
266system.physmem.writeRowHitRate 37.61 # Row buffer hit rate for writes
267system.physmem.avgGap 157856.10 # Average gap between requests
268system.physmem.pageHitRate 39.42 # Row buffer hit rate, read and write combined
269system.physmem.memoryStateTime::IDLE 96247983250 # Time in different power states
270system.physmem.memoryStateTime::REF 17643860000 # Time in different power states
271system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
272system.physmem.memoryStateTime::ACT 414492555250 # Time in different power states
273system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
274system.membus.throughput 405432371 # Throughput (bytes/s)
275system.membus.trans_dist::ReadReq 1420231 # Transaction distribution
276system.membus.trans_dist::ReadResp 1420230 # Transaction distribution
277system.membus.trans_dist::Writeback 1100540 # Transaction distribution
278system.membus.trans_dist::ReadExReq 826493 # Transaction distribution
279system.membus.trans_dist::ReadExResp 826493 # Transaction distribution
280system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5593987 # Packet count per connected master and slave (bytes)
281system.membus.pkt_count::total 5593987 # Packet count per connected master and slave (bytes)
282system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 214224832 # Cumulative packet size per connected master and slave (bytes)
283system.membus.tot_pkt_size::total 214224832 # Cumulative packet size per connected master and slave (bytes)
284system.membus.data_through_bus 214224832 # Total data (bytes)
285system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
286system.membus.reqLayer0.occupancy 12921710000 # Layer occupancy (ticks)
287system.membus.reqLayer0.utilization 2.4 # Layer utilization (%)
288system.membus.respLayer1.occupancy 21064187250 # Layer occupancy (ticks)
289system.membus.respLayer1.utilization 4.0 # Layer utilization (%)
290system.cpu_clk_domain.clock 500 # Clock period in ticks
291system.cpu.branchPred.lookups 303120066 # Number of BP lookups
292system.cpu.branchPred.condPredicted 249328718 # Number of conditional branches predicted
293system.cpu.branchPred.condIncorrect 15217036 # Number of conditional branches incorrect
294system.cpu.branchPred.BTBLookups 172898211 # Number of BTB lookups
295system.cpu.branchPred.BTBHits 161402010 # Number of BTB hits
296system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
297system.cpu.branchPred.BTBHitPct 93.350885 # BTB Hit Percentage
298system.cpu.branchPred.usedRAS 17552010 # Number of times the RAS was used to get a target.
299system.cpu.branchPred.RASInCorrect 206 # Number of incorrect RAS predictions.
300system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
301system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
302system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
303system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
304system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
305system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
306system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
307system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
308system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
309system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
310system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
311system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
312system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
313system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
314system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
315system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
316system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
317system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
318system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
319system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
320system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
321system.cpu.dtb.inst_hits 0 # ITB inst hits
322system.cpu.dtb.inst_misses 0 # ITB inst misses
323system.cpu.dtb.read_hits 0 # DTB read hits
324system.cpu.dtb.read_misses 0 # DTB read misses
325system.cpu.dtb.write_hits 0 # DTB write hits
326system.cpu.dtb.write_misses 0 # DTB write misses
327system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
328system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
329system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
330system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
331system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
332system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
333system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
334system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
335system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
336system.cpu.dtb.read_accesses 0 # DTB read accesses
337system.cpu.dtb.write_accesses 0 # DTB write accesses
338system.cpu.dtb.inst_accesses 0 # ITB inst accesses
339system.cpu.dtb.hits 0 # DTB hits
340system.cpu.dtb.misses 0 # DTB misses
341system.cpu.dtb.accesses 0 # DTB accesses
342system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
343system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
344system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
345system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
346system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
347system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
348system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
349system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
350system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
351system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
352system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
353system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
354system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
355system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
356system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
357system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
358system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
359system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
360system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
361system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
362system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
363system.cpu.itb.inst_hits 0 # ITB inst hits
364system.cpu.itb.inst_misses 0 # ITB inst misses
365system.cpu.itb.read_hits 0 # DTB read hits
366system.cpu.itb.read_misses 0 # DTB read misses
367system.cpu.itb.write_hits 0 # DTB write hits
368system.cpu.itb.write_misses 0 # DTB write misses
369system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
370system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
371system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
372system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
373system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
374system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
375system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
376system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
377system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
378system.cpu.itb.read_accesses 0 # DTB read accesses
379system.cpu.itb.write_accesses 0 # DTB write accesses
380system.cpu.itb.inst_accesses 0 # ITB inst accesses
381system.cpu.itb.hits 0 # DTB hits
382system.cpu.itb.misses 0 # DTB misses
383system.cpu.itb.accesses 0 # DTB accesses
384system.cpu.workload.num_syscalls 46 # Number of system calls
385system.cpu.numCycles 1056772215 # number of cpu cycles simulated
386system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
387system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
388system.cpu.fetch.icacheStallCycles 298543809 # Number of cycles fetch is stalled on an Icache miss
389system.cpu.fetch.Insts 2186558852 # Number of instructions fetch has processed
390system.cpu.fetch.Branches 303120066 # Number of branches that fetch encountered
391system.cpu.fetch.predictedBranches 178954020 # Number of branches that fetch has predicted taken
392system.cpu.fetch.Cycles 435169965 # Number of cycles fetch has run and was not squashing or blocked
393system.cpu.fetch.SquashCycles 87664150 # Number of cycles fetch has spent squashing
394system.cpu.fetch.BlockedCycles 162830797 # Number of cycles fetch has spent blocked
395system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
396system.cpu.fetch.PendingTrapStallCycles 66 # Number of stall cycles due to pending traps
397system.cpu.fetch.CacheLines 289028116 # Number of cache lines fetched
398system.cpu.fetch.IcacheSquashes 5928471 # Number of outstanding Icache misses that were squashed
399system.cpu.fetch.rateDist::samples 966231390 # Number of instructions fetched each cycle (Total)
400system.cpu.fetch.rateDist::mean 2.503805 # Number of instructions fetched each cycle (Total)
401system.cpu.fetch.rateDist::stdev 3.207339 # Number of instructions fetched each cycle (Total)
402system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
403system.cpu.fetch.rateDist::0 531061564 54.96% 54.96% # Number of instructions fetched each cycle (Total)
404system.cpu.fetch.rateDist::1 25270109 2.62% 57.58% # Number of instructions fetched each cycle (Total)
405system.cpu.fetch.rateDist::2 39059321 4.04% 61.62% # Number of instructions fetched each cycle (Total)
406system.cpu.fetch.rateDist::3 48280752 5.00% 66.62% # Number of instructions fetched each cycle (Total)
407system.cpu.fetch.rateDist::4 43652123 4.52% 71.13% # Number of instructions fetched each cycle (Total)
408system.cpu.fetch.rateDist::5 46384495 4.80% 75.94% # Number of instructions fetched each cycle (Total)
409system.cpu.fetch.rateDist::6 38400203 3.97% 79.91% # Number of instructions fetched each cycle (Total)
410system.cpu.fetch.rateDist::7 18890593 1.96% 81.86% # Number of instructions fetched each cycle (Total)
411system.cpu.fetch.rateDist::8 175232230 18.14% 100.00% # Number of instructions fetched each cycle (Total)
412system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
413system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
414system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
415system.cpu.fetch.rateDist::total 966231390 # Number of instructions fetched each cycle (Total)
416system.cpu.fetch.branchRate 0.286836 # Number of branch fetches per cycle
417system.cpu.fetch.rate 2.069092 # Number of inst fetches per cycle
418system.cpu.decode.IdleCycles 330688304 # Number of cycles decode is idle
419system.cpu.decode.BlockedCycles 140707592 # Number of cycles decode is blocked
420system.cpu.decode.RunCycles 404837901 # Number of cycles decode is running
421system.cpu.decode.UnblockCycles 20311495 # Number of cycles decode is unblocking
422system.cpu.decode.SquashCycles 69686098 # Number of cycles decode is squashing
423system.cpu.decode.BranchResolved 46045464 # Number of times decode resolved a branch
424system.cpu.decode.BranchMispred 686 # Number of times decode detected a branch misprediction
425system.cpu.decode.DecodedInsts 2366336890 # Number of instructions handled by decode
426system.cpu.decode.SquashedInsts 2408 # Number of squashed instructions handled by decode
427system.cpu.rename.SquashCycles 69686098 # Number of cycles rename is squashing
428system.cpu.rename.IdleCycles 354035761 # Number of cycles rename is idle
429system.cpu.rename.BlockCycles 69333450 # Number of cycles rename is blocking
430system.cpu.rename.serializeStallCycles 19564 # count of cycles rename stalled for serializing inst
431system.cpu.rename.RunCycles 400161334 # Number of cycles rename is running
432system.cpu.rename.UnblockCycles 72995183 # Number of cycles rename is unblocking
433system.cpu.rename.RenamedInsts 2304279831 # Number of instructions processed by rename
434system.cpu.rename.ROBFullEvents 149122 # Number of times rename has blocked due to ROB full
435system.cpu.rename.IQFullEvents 5007808 # Number of times rename has blocked due to IQ full
436system.cpu.rename.LSQFullEvents 60068670 # Number of times rename has blocked due to LSQ full
437system.cpu.rename.FullRegisterEvents 28 # Number of times there has been no free registers
438system.cpu.rename.RenamedOperands 2280029311 # Number of destination operands rename has renamed
439system.cpu.rename.RenameLookups 10640069170 # Number of register rename lookups that rename has made
440system.cpu.rename.int_rename_lookups 9754807461 # Number of integer rename lookups
441system.cpu.rename.fp_rename_lookups 523 # Number of floating rename lookups
442system.cpu.rename.CommittedMaps 1706319930 # Number of HB maps that are committed
443system.cpu.rename.UndoneMaps 573709381 # Number of HB maps that are undone due to squashing
444system.cpu.rename.serializingInsts 838 # count of serializing insts renamed
445system.cpu.rename.tempSerializingInsts 835 # count of temporary serializing insts renamed
446system.cpu.rename.skidInsts 160867468 # count of insts added to the skid buffer
447system.cpu.memDep0.insertedLoads 624344109 # Number of loads inserted to the mem dependence unit.
448system.cpu.memDep0.insertedStores 220690096 # Number of stores inserted to the mem dependence unit.
449system.cpu.memDep0.conflictingLoads 85895596 # Number of conflicting loads.
450system.cpu.memDep0.conflictingStores 71104649 # Number of conflicting stores.
451system.cpu.iq.iqInstsAdded 2201067148 # Number of instructions added to the IQ (excludes non-spec)
452system.cpu.iq.iqNonSpecInstsAdded 872 # Number of non-speculative instructions added to the IQ
453system.cpu.iq.iqInstsIssued 2018188753 # Number of instructions issued
454system.cpu.iq.iqSquashedInstsIssued 4009836 # Number of squashed instructions issued
455system.cpu.iq.iqSquashedInstsExamined 473419118 # Number of squashed instructions iterated over during squash; mainly for profiling
456system.cpu.iq.iqSquashedOperandsExamined 1122820623 # Number of squashed operands that are examined and possibly removed from graph
457system.cpu.iq.iqSquashedNonSpecRemoved 702 # Number of squashed non-spec instructions that were removed
458system.cpu.iq.issued_per_cycle::samples 966231390 # Number of insts issued each cycle
459system.cpu.iq.issued_per_cycle::mean 2.088722 # Number of insts issued each cycle
460system.cpu.iq.issued_per_cycle::stdev 1.905985 # Number of insts issued each cycle
461system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
462system.cpu.iq.issued_per_cycle::0 283676122 29.36% 29.36% # Number of insts issued each cycle
463system.cpu.iq.issued_per_cycle::1 153451692 15.88% 45.24% # Number of insts issued each cycle
464system.cpu.iq.issued_per_cycle::2 160814353 16.64% 61.88% # Number of insts issued each cycle
465system.cpu.iq.issued_per_cycle::3 120202627 12.44% 74.32% # Number of insts issued each cycle
466system.cpu.iq.issued_per_cycle::4 123594762 12.79% 87.12% # Number of insts issued each cycle
467system.cpu.iq.issued_per_cycle::5 73761984 7.63% 94.75% # Number of insts issued each cycle
468system.cpu.iq.issued_per_cycle::6 38320993 3.97% 98.72% # Number of insts issued each cycle
469system.cpu.iq.issued_per_cycle::7 9885308 1.02% 99.74% # Number of insts issued each cycle
470system.cpu.iq.issued_per_cycle::8 2523549 0.26% 100.00% # Number of insts issued each cycle
471system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
472system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
473system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
474system.cpu.iq.issued_per_cycle::total 966231390 # Number of insts issued each cycle
475system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
476system.cpu.iq.fu_full::IntAlu 893685 3.74% 3.74% # attempts to use FU when none available
477system.cpu.iq.fu_full::IntMult 5601 0.02% 3.77% # attempts to use FU when none available
478system.cpu.iq.fu_full::IntDiv 0 0.00% 3.77% # attempts to use FU when none available
479system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.77% # attempts to use FU when none available
480system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.77% # attempts to use FU when none available
481system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.77% # attempts to use FU when none available
482system.cpu.iq.fu_full::FloatMult 0 0.00% 3.77% # attempts to use FU when none available
483system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.77% # attempts to use FU when none available
484system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.77% # attempts to use FU when none available
485system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.77% # attempts to use FU when none available
486system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.77% # attempts to use FU when none available
487system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.77% # attempts to use FU when none available
488system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.77% # attempts to use FU when none available
489system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.77% # attempts to use FU when none available
490system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.77% # attempts to use FU when none available
491system.cpu.iq.fu_full::SimdMult 0 0.00% 3.77% # attempts to use FU when none available
492system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.77% # attempts to use FU when none available
493system.cpu.iq.fu_full::SimdShift 0 0.00% 3.77% # attempts to use FU when none available
494system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.77% # attempts to use FU when none available
495system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.77% # attempts to use FU when none available
496system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.77% # attempts to use FU when none available
497system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.77% # attempts to use FU when none available
498system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.77% # attempts to use FU when none available
499system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.77% # attempts to use FU when none available
500system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.77% # attempts to use FU when none available
501system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.77% # attempts to use FU when none available
502system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.77% # attempts to use FU when none available
503system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.77% # attempts to use FU when none available
504system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.77% # attempts to use FU when none available
505system.cpu.iq.fu_full::MemRead 18261914 76.52% 80.29% # attempts to use FU when none available
506system.cpu.iq.fu_full::MemWrite 4703701 19.71% 100.00% # attempts to use FU when none available
507system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
508system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
509system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
510system.cpu.iq.FU_type_0::IntAlu 1236629707 61.27% 61.27% # Type of FU issued
511system.cpu.iq.FU_type_0::IntMult 925874 0.05% 61.32% # Type of FU issued
512system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
513system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.32% # Type of FU issued
514system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.32% # Type of FU issued
515system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.32% # Type of FU issued
516system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.32% # Type of FU issued
517system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.32% # Type of FU issued
518system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.32% # Type of FU issued
519system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.32% # Type of FU issued
520system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.32% # Type of FU issued
521system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.32% # Type of FU issued
522system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.32% # Type of FU issued
523system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.32% # Type of FU issued
524system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.32% # Type of FU issued
525system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.32% # Type of FU issued
526system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.32% # Type of FU issued
527system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.32% # Type of FU issued
528system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.32% # Type of FU issued
529system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.32% # Type of FU issued
530system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.32% # Type of FU issued
531system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.32% # Type of FU issued
532system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.32% # Type of FU issued
533system.cpu.iq.FU_type_0::SimdFloatCvt 54 0.00% 61.32% # Type of FU issued
534system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 61.32% # Type of FU issued
535system.cpu.iq.FU_type_0::SimdFloatMisc 25 0.00% 61.32% # Type of FU issued
536system.cpu.iq.FU_type_0::SimdFloatMult 11 0.00% 61.32% # Type of FU issued
537system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.32% # Type of FU issued
538system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.32% # Type of FU issued
539system.cpu.iq.FU_type_0::MemRead 587570237 29.11% 90.43% # Type of FU issued
540system.cpu.iq.FU_type_0::MemWrite 193062842 9.57% 100.00% # Type of FU issued
541system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
542system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
543system.cpu.iq.FU_type_0::total 2018188753 # Type of FU issued
544system.cpu.iq.rate 1.909767 # Inst issue rate
545system.cpu.iq.fu_busy_cnt 23864901 # FU busy when requested
546system.cpu.iq.fu_busy_rate 0.011825 # FU busy rate (busy events/executed inst)
547system.cpu.iq.int_inst_queue_reads 5030483281 # Number of integer instruction queue reads
548system.cpu.iq.int_inst_queue_writes 2674676202 # Number of integer instruction queue writes
549system.cpu.iq.int_inst_queue_wakeup_accesses 1957157350 # Number of integer instruction queue wakeup accesses
550system.cpu.iq.fp_inst_queue_reads 352 # Number of floating instruction queue reads
551system.cpu.iq.fp_inst_queue_writes 748 # Number of floating instruction queue writes
552system.cpu.iq.fp_inst_queue_wakeup_accesses 139 # Number of floating instruction queue wakeup accesses
553system.cpu.iq.int_alu_accesses 2042053478 # Number of integer alu accesses
554system.cpu.iq.fp_alu_accesses 176 # Number of floating point alu accesses
555system.cpu.iew.lsq.thread0.forwLoads 64607819 # Number of loads that had data forwarded from stores
556system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
557system.cpu.iew.lsq.thread0.squashedLoads 138417340 # Number of loads squashed
558system.cpu.iew.lsq.thread0.ignoredResponses 267938 # Number of memory responses ignored because the instruction is squashed
559system.cpu.iew.lsq.thread0.memOrderViolation 192339 # Number of memory ordering violations
560system.cpu.iew.lsq.thread0.squashedStores 45843051 # Number of stores squashed
561system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
562system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
563system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
564system.cpu.iew.lsq.thread0.cacheBlocked 4440345 # Number of times an access to memory failed due to the cache being blocked
565system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
566system.cpu.iew.iewSquashCycles 69686098 # Number of cycles IEW is squashing
567system.cpu.iew.iewBlockCycles 32530520 # Number of cycles IEW is blocking
568system.cpu.iew.iewUnblockCycles 1603302 # Number of cycles IEW is unblocking
569system.cpu.iew.iewDispatchedInsts 2201068109 # Number of instructions dispatched to IQ
570system.cpu.iew.iewDispSquashedInsts 7883109 # Number of squashed instructions skipped by dispatch
571system.cpu.iew.iewDispLoadInsts 624344109 # Number of dispatched load instructions
572system.cpu.iew.iewDispStoreInsts 220690096 # Number of dispatched store instructions
573system.cpu.iew.iewDispNonSpecInsts 810 # Number of dispatched non-speculative instructions
574system.cpu.iew.iewIQFullEvents 479479 # Number of times the IQ has become full, causing a stall
575system.cpu.iew.iewLSQFullEvents 96880 # Number of times the LSQ has become full, causing a stall
576system.cpu.iew.memOrderViolationEvents 192339 # Number of memory order violations
577system.cpu.iew.predictedTakenIncorrect 8149711 # Number of branches that were predicted taken incorrectly
578system.cpu.iew.predictedNotTakenIncorrect 9614325 # Number of branches that were predicted not taken incorrectly
579system.cpu.iew.branchMispredicts 17764036 # Number of branch mispredicts detected at execute
580system.cpu.iew.iewExecutedInsts 1987581145 # Number of executed instructions
581system.cpu.iew.iewExecLoadInsts 573715440 # Number of load instructions executed
582system.cpu.iew.iewExecSquashedInsts 30607608 # Number of squashed instructions skipped in execute
583system.cpu.iew.exec_swp 0 # number of swp insts executed
584system.cpu.iew.exec_nop 89 # number of nop insts executed
585system.cpu.iew.exec_refs 763896054 # number of memory reference insts executed
586system.cpu.iew.exec_branches 238343533 # Number of branches executed
587system.cpu.iew.exec_stores 190180614 # Number of stores executed
588system.cpu.iew.exec_rate 1.880804 # Inst execution rate
589system.cpu.iew.wb_sent 1965589817 # cumulative count of insts sent to commit
590system.cpu.iew.wb_count 1957157489 # cumulative count of insts written-back
591system.cpu.iew.wb_producers 1295200215 # num instructions producing a value
592system.cpu.iew.wb_consumers 2058841803 # num instructions consuming a value
593system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
594system.cpu.iew.wb_rate 1.852015 # insts written-back per cycle
595system.cpu.iew.wb_fanout 0.629092 # average fanout of values written-back
596system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
597system.cpu.commit.commitSquashedInsts 478093326 # The number of squashed insts skipped by commit
598system.cpu.commit.commitNonSpecStalls 170 # The number of times commit has been forced to stall to communicate backwards
599system.cpu.commit.branchMispredicts 15216382 # The number of times a branch was mispredicted
600system.cpu.commit.committed_per_cycle::samples 896545292 # Number of insts commited each cycle
601system.cpu.commit.committed_per_cycle::mean 1.921904 # Number of insts commited each cycle
602system.cpu.commit.committed_per_cycle::stdev 2.720119 # Number of insts commited each cycle
603system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
604system.cpu.commit.committed_per_cycle::0 407981027 45.51% 45.51% # Number of insts commited each cycle
605system.cpu.commit.committed_per_cycle::1 193272762 21.56% 67.06% # Number of insts commited each cycle
606system.cpu.commit.committed_per_cycle::2 72814151 8.12% 75.19% # Number of insts commited each cycle
607system.cpu.commit.committed_per_cycle::3 35242500 3.93% 79.12% # Number of insts commited each cycle
608system.cpu.commit.committed_per_cycle::4 18951832 2.11% 81.23% # Number of insts commited each cycle
609system.cpu.commit.committed_per_cycle::5 30763398 3.43% 84.66% # Number of insts commited each cycle
610system.cpu.commit.committed_per_cycle::6 19961065 2.23% 86.89% # Number of insts commited each cycle
611system.cpu.commit.committed_per_cycle::7 11413875 1.27% 88.16% # Number of insts commited each cycle
612system.cpu.commit.committed_per_cycle::8 106144682 11.84% 100.00% # Number of insts commited each cycle
613system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
614system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
615system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
616system.cpu.commit.committed_per_cycle::total 896545292 # Number of insts commited each cycle
617system.cpu.commit.committedInsts 1544563041 # Number of instructions committed
618system.cpu.commit.committedOps 1723073853 # Number of ops (including micro ops) committed
619system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
620system.cpu.commit.refs 660773814 # Number of memory references committed
621system.cpu.commit.loads 485926769 # Number of loads committed
622system.cpu.commit.membars 62 # Number of memory barriers committed
623system.cpu.commit.branches 213462426 # Number of branches committed
624system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
625system.cpu.commit.int_insts 1536941841 # Number of committed integer instructions.
626system.cpu.commit.function_calls 13665177 # Number of function calls committed.
627system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
628system.cpu.commit.op_class_0::IntAlu 1061599714 61.61% 61.61% # Class of committed instruction
629system.cpu.commit.op_class_0::IntMult 700322 0.04% 61.65% # Class of committed instruction
630system.cpu.commit.op_class_0::IntDiv 0 0.00% 61.65% # Class of committed instruction
631system.cpu.commit.op_class_0::FloatAdd 0 0.00% 61.65% # Class of committed instruction
632system.cpu.commit.op_class_0::FloatCmp 0 0.00% 61.65% # Class of committed instruction
633system.cpu.commit.op_class_0::FloatCvt 0 0.00% 61.65% # Class of committed instruction
634system.cpu.commit.op_class_0::FloatMult 0 0.00% 61.65% # Class of committed instruction
635system.cpu.commit.op_class_0::FloatDiv 0 0.00% 61.65% # Class of committed instruction
636system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 61.65% # Class of committed instruction
637system.cpu.commit.op_class_0::SimdAdd 0 0.00% 61.65% # Class of committed instruction
638system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 61.65% # Class of committed instruction
639system.cpu.commit.op_class_0::SimdAlu 0 0.00% 61.65% # Class of committed instruction
640system.cpu.commit.op_class_0::SimdCmp 0 0.00% 61.65% # Class of committed instruction
641system.cpu.commit.op_class_0::SimdCvt 0 0.00% 61.65% # Class of committed instruction
642system.cpu.commit.op_class_0::SimdMisc 0 0.00% 61.65% # Class of committed instruction
643system.cpu.commit.op_class_0::SimdMult 0 0.00% 61.65% # Class of committed instruction
644system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 61.65% # Class of committed instruction
645system.cpu.commit.op_class_0::SimdShift 0 0.00% 61.65% # Class of committed instruction
646system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 61.65% # Class of committed instruction
647system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 61.65% # Class of committed instruction
648system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 61.65% # Class of committed instruction
649system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 61.65% # Class of committed instruction
650system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 61.65% # Class of committed instruction
651system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 61.65% # Class of committed instruction
652system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 61.65% # Class of committed instruction
653system.cpu.commit.op_class_0::SimdFloatMisc 3 0.00% 61.65% # Class of committed instruction
654system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 61.65% # Class of committed instruction
655system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 61.65% # Class of committed instruction
656system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 61.65% # Class of committed instruction
657system.cpu.commit.op_class_0::MemRead 485926769 28.20% 89.85% # Class of committed instruction
658system.cpu.commit.op_class_0::MemWrite 174847045 10.15% 100.00% # Class of committed instruction
659system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
660system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
661system.cpu.commit.op_class_0::total 1723073853 # Class of committed instruction
662system.cpu.commit.bw_lim_events 106144682 # number cycles where commit BW limit reached
663system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
664system.cpu.rob.rob_reads 2991567190 # The number of ROB reads
665system.cpu.rob.rob_writes 4472170576 # The number of ROB writes
666system.cpu.timesIdled 1153872 # Number of times that the entire CPU went into an idle state and unscheduled itself
667system.cpu.idleCycles 90540825 # Total number of cycles that the CPU has spent unscheduled due to idling
668system.cpu.committedInsts 1544563023 # Number of Instructions Simulated
669system.cpu.committedOps 1723073835 # Number of Ops (including micro ops) Simulated
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.528386 # Number of seconds simulated
4sim_ticks 528386107000 # Number of ticks simulated
5final_tick 528386107000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 123376 # Simulator instruction rate (inst/s)
8host_op_rate 137635 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 42206077 # Simulator tick rate (ticks/s)
10host_mem_usage 313484 # Number of bytes of host memory used
11host_seconds 12519.20 # Real time elapsed on the host
12sim_insts 1544563023 # Number of instructions simulated
13sim_ops 1723073835 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 47936 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 143742400 # Number of bytes read from this memory
18system.physmem.bytes_read::total 143790336 # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst 47936 # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total 47936 # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks 70434560 # Number of bytes written to this memory
22system.physmem.bytes_written::total 70434560 # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst 749 # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data 2245975 # Number of read requests responded to by this memory
25system.physmem.num_reads::total 2246724 # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks 1100540 # Number of write requests responded to by this memory
27system.physmem.num_writes::total 1100540 # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst 90722 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data 272040461 # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total 272131182 # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst 90722 # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total 90722 # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks 133301310 # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total 133301310 # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks 133301310 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst 90722 # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data 272040461 # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total 405432492 # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs 2246724 # Number of read requests accepted
40system.physmem.writeReqs 1100540 # Number of write requests accepted
41system.physmem.readBursts 2246724 # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts 1100540 # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM 143697408 # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ 92928 # Total number of bytes read from write queue
45system.physmem.bytesWritten 70433344 # Total number of bytes written to DRAM
46system.physmem.bytesReadSys 143790336 # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys 70434560 # Total written bytes from the system interface side
48system.physmem.servicedByWrQ 1452 # Number of DRAM read bursts serviced by the write queue
49system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
50system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0 139707 # Per bank write bursts
52system.physmem.perBankRdBursts::1 136292 # Per bank write bursts
53system.physmem.perBankRdBursts::2 133767 # Per bank write bursts
54system.physmem.perBankRdBursts::3 136231 # Per bank write bursts
55system.physmem.perBankRdBursts::4 134692 # Per bank write bursts
56system.physmem.perBankRdBursts::5 135454 # Per bank write bursts
57system.physmem.perBankRdBursts::6 136225 # Per bank write bursts
58system.physmem.perBankRdBursts::7 136115 # Per bank write bursts
59system.physmem.perBankRdBursts::8 143769 # Per bank write bursts
60system.physmem.perBankRdBursts::9 146465 # Per bank write bursts
61system.physmem.perBankRdBursts::10 144332 # Per bank write bursts
62system.physmem.perBankRdBursts::11 146005 # Per bank write bursts
63system.physmem.perBankRdBursts::12 145798 # Per bank write bursts
64system.physmem.perBankRdBursts::13 145907 # Per bank write bursts
65system.physmem.perBankRdBursts::14 142108 # Per bank write bursts
66system.physmem.perBankRdBursts::15 142405 # Per bank write bursts
67system.physmem.perBankWrBursts::0 69150 # Per bank write bursts
68system.physmem.perBankWrBursts::1 67464 # Per bank write bursts
69system.physmem.perBankWrBursts::2 65717 # Per bank write bursts
70system.physmem.perBankWrBursts::3 66314 # Per bank write bursts
71system.physmem.perBankWrBursts::4 66158 # Per bank write bursts
72system.physmem.perBankWrBursts::5 66498 # Per bank write bursts
73system.physmem.perBankWrBursts::6 67950 # Per bank write bursts
74system.physmem.perBankWrBursts::7 68767 # Per bank write bursts
75system.physmem.perBankWrBursts::8 70393 # Per bank write bursts
76system.physmem.perBankWrBursts::9 70943 # Per bank write bursts
77system.physmem.perBankWrBursts::10 70514 # Per bank write bursts
78system.physmem.perBankWrBursts::11 70857 # Per bank write bursts
79system.physmem.perBankWrBursts::12 70359 # Per bank write bursts
80system.physmem.perBankWrBursts::13 70734 # Per bank write bursts
81system.physmem.perBankWrBursts::14 69641 # Per bank write bursts
82system.physmem.perBankWrBursts::15 69062 # Per bank write bursts
83system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
84system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
85system.physmem.totGap 528386038000 # Total gap between requests
86system.physmem.readPktSize::0 0 # Read request sizes (log2)
87system.physmem.readPktSize::1 0 # Read request sizes (log2)
88system.physmem.readPktSize::2 0 # Read request sizes (log2)
89system.physmem.readPktSize::3 0 # Read request sizes (log2)
90system.physmem.readPktSize::4 0 # Read request sizes (log2)
91system.physmem.readPktSize::5 0 # Read request sizes (log2)
92system.physmem.readPktSize::6 2246724 # Read request sizes (log2)
93system.physmem.writePktSize::0 0 # Write request sizes (log2)
94system.physmem.writePktSize::1 0 # Write request sizes (log2)
95system.physmem.writePktSize::2 0 # Write request sizes (log2)
96system.physmem.writePktSize::3 0 # Write request sizes (log2)
97system.physmem.writePktSize::4 0 # Write request sizes (log2)
98system.physmem.writePktSize::5 0 # Write request sizes (log2)
99system.physmem.writePktSize::6 1100540 # Write request sizes (log2)
100system.physmem.rdQLenPdf::0 1622160 # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1 446140 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2 134185 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3 42773 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4 12 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
132system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15 24008 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16 25689 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17 49841 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18 60617 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19 65166 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20 66484 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21 66755 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22 66961 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23 67037 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24 67317 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25 67353 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26 67677 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27 68712 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28 70133 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29 67405 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30 67796 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31 66043 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::32 65172 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::33 234 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::34 73 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::35 22 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::36 8 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::37 4 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::38 3 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::39 3 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::40 2 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::44 1 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::46 1 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::48 1 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::49 1 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::50 1 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
196system.physmem.bytesPerActivate::samples 2026945 # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean 105.641008 # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean 82.595213 # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev 129.312456 # Bytes accessed per row activation
200system.physmem.bytesPerActivate::0-127 1568777 77.40% 77.40% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-255 317859 15.68% 93.08% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::256-383 67458 3.33% 96.41% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::384-511 23638 1.17% 97.57% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::512-639 14371 0.71% 98.28% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::640-767 6663 0.33% 98.61% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::768-895 4947 0.24% 98.85% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::896-1023 3635 0.18% 99.03% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::1024-1151 19597 0.97% 100.00% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::total 2026945 # Bytes accessed per row activation
210system.physmem.rdPerTurnAround::samples 65065 # Reads before turning the bus around for writes
211system.physmem.rdPerTurnAround::mean 34.467994 # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::stdev 154.943879 # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::0-1023 65024 99.94% 99.94% # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::1024-2047 17 0.03% 99.96% # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::2048-3071 12 0.02% 99.98% # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::3072-4095 4 0.01% 99.99% # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::4096-5119 3 0.00% 99.99% # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::10240-11263 1 0.00% 99.99% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::12288-13311 2 0.00% 100.00% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::13312-14335 1 0.00% 100.00% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::22528-23551 1 0.00% 100.00% # Reads before turning the bus around for writes
222system.physmem.rdPerTurnAround::total 65065 # Reads before turning the bus around for writes
223system.physmem.wrPerTurnAround::samples 65065 # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::mean 16.914178 # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::gmean 16.872771 # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::stdev 1.215883 # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::16 38677 59.44% 59.44% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::17 1561 2.40% 61.84% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::18 18560 28.53% 90.37% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::19 4956 7.62% 97.99% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::20 979 1.50% 99.49% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::21 233 0.36% 99.85% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::22 49 0.08% 99.92% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::23 12 0.02% 99.94% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::24 5 0.01% 99.95% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::25 7 0.01% 99.96% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::26 2 0.00% 99.96% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::27 3 0.00% 99.97% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::28 3 0.00% 99.97% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::29 2 0.00% 99.98% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::31 10 0.02% 99.99% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::32 2 0.00% 99.99% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::33 1 0.00% 100.00% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::34 2 0.00% 100.00% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::36 1 0.00% 100.00% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::total 65065 # Writes before turning the bus around for reads
247system.physmem.totQLat 49926066500 # Total ticks spent queuing
248system.physmem.totMemAccLat 92024916500 # Total ticks spent from burst creation until serviced by the DRAM
249system.physmem.totBusLat 11226360000 # Total ticks spent in databus transfers
250system.physmem.avgQLat 22236.09 # Average queueing delay per DRAM burst
251system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
252system.physmem.avgMemAccLat 40986.09 # Average memory access latency per DRAM burst
253system.physmem.avgRdBW 271.96 # Average DRAM read bandwidth in MiByte/s
254system.physmem.avgWrBW 133.30 # Average achieved write bandwidth in MiByte/s
255system.physmem.avgRdBWSys 272.13 # Average system read bandwidth in MiByte/s
256system.physmem.avgWrBWSys 133.30 # Average system write bandwidth in MiByte/s
257system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
258system.physmem.busUtil 3.17 # Data bus utilization in percentage
259system.physmem.busUtilRead 2.12 # Data bus utilization in percentage for reads
260system.physmem.busUtilWrite 1.04 # Data bus utilization in percentage for writes
261system.physmem.avgRdQLen 1.17 # Average read queue length when enqueuing
262system.physmem.avgWrQLen 25.15 # Average write queue length when enqueuing
263system.physmem.readRowHits 904882 # Number of row buffer hits during reads
264system.physmem.writeRowHits 413955 # Number of row buffer hits during writes
265system.physmem.readRowHitRate 40.30 # Row buffer hit rate for reads
266system.physmem.writeRowHitRate 37.61 # Row buffer hit rate for writes
267system.physmem.avgGap 157856.10 # Average gap between requests
268system.physmem.pageHitRate 39.42 # Row buffer hit rate, read and write combined
269system.physmem.memoryStateTime::IDLE 96247983250 # Time in different power states
270system.physmem.memoryStateTime::REF 17643860000 # Time in different power states
271system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
272system.physmem.memoryStateTime::ACT 414492555250 # Time in different power states
273system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
274system.membus.throughput 405432371 # Throughput (bytes/s)
275system.membus.trans_dist::ReadReq 1420231 # Transaction distribution
276system.membus.trans_dist::ReadResp 1420230 # Transaction distribution
277system.membus.trans_dist::Writeback 1100540 # Transaction distribution
278system.membus.trans_dist::ReadExReq 826493 # Transaction distribution
279system.membus.trans_dist::ReadExResp 826493 # Transaction distribution
280system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5593987 # Packet count per connected master and slave (bytes)
281system.membus.pkt_count::total 5593987 # Packet count per connected master and slave (bytes)
282system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 214224832 # Cumulative packet size per connected master and slave (bytes)
283system.membus.tot_pkt_size::total 214224832 # Cumulative packet size per connected master and slave (bytes)
284system.membus.data_through_bus 214224832 # Total data (bytes)
285system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
286system.membus.reqLayer0.occupancy 12921710000 # Layer occupancy (ticks)
287system.membus.reqLayer0.utilization 2.4 # Layer utilization (%)
288system.membus.respLayer1.occupancy 21064187250 # Layer occupancy (ticks)
289system.membus.respLayer1.utilization 4.0 # Layer utilization (%)
290system.cpu_clk_domain.clock 500 # Clock period in ticks
291system.cpu.branchPred.lookups 303120066 # Number of BP lookups
292system.cpu.branchPred.condPredicted 249328718 # Number of conditional branches predicted
293system.cpu.branchPred.condIncorrect 15217036 # Number of conditional branches incorrect
294system.cpu.branchPred.BTBLookups 172898211 # Number of BTB lookups
295system.cpu.branchPred.BTBHits 161402010 # Number of BTB hits
296system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
297system.cpu.branchPred.BTBHitPct 93.350885 # BTB Hit Percentage
298system.cpu.branchPred.usedRAS 17552010 # Number of times the RAS was used to get a target.
299system.cpu.branchPred.RASInCorrect 206 # Number of incorrect RAS predictions.
300system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
301system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
302system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
303system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
304system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
305system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
306system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
307system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
308system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
309system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
310system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
311system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
312system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
313system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
314system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
315system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
316system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
317system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
318system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
319system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
320system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
321system.cpu.dtb.inst_hits 0 # ITB inst hits
322system.cpu.dtb.inst_misses 0 # ITB inst misses
323system.cpu.dtb.read_hits 0 # DTB read hits
324system.cpu.dtb.read_misses 0 # DTB read misses
325system.cpu.dtb.write_hits 0 # DTB write hits
326system.cpu.dtb.write_misses 0 # DTB write misses
327system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
328system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
329system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
330system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
331system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
332system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
333system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
334system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
335system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
336system.cpu.dtb.read_accesses 0 # DTB read accesses
337system.cpu.dtb.write_accesses 0 # DTB write accesses
338system.cpu.dtb.inst_accesses 0 # ITB inst accesses
339system.cpu.dtb.hits 0 # DTB hits
340system.cpu.dtb.misses 0 # DTB misses
341system.cpu.dtb.accesses 0 # DTB accesses
342system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
343system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
344system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
345system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
346system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
347system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
348system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
349system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
350system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
351system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
352system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
353system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
354system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
355system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
356system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
357system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
358system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
359system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
360system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
361system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
362system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
363system.cpu.itb.inst_hits 0 # ITB inst hits
364system.cpu.itb.inst_misses 0 # ITB inst misses
365system.cpu.itb.read_hits 0 # DTB read hits
366system.cpu.itb.read_misses 0 # DTB read misses
367system.cpu.itb.write_hits 0 # DTB write hits
368system.cpu.itb.write_misses 0 # DTB write misses
369system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
370system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
371system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
372system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
373system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
374system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
375system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
376system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
377system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
378system.cpu.itb.read_accesses 0 # DTB read accesses
379system.cpu.itb.write_accesses 0 # DTB write accesses
380system.cpu.itb.inst_accesses 0 # ITB inst accesses
381system.cpu.itb.hits 0 # DTB hits
382system.cpu.itb.misses 0 # DTB misses
383system.cpu.itb.accesses 0 # DTB accesses
384system.cpu.workload.num_syscalls 46 # Number of system calls
385system.cpu.numCycles 1056772215 # number of cpu cycles simulated
386system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
387system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
388system.cpu.fetch.icacheStallCycles 298543809 # Number of cycles fetch is stalled on an Icache miss
389system.cpu.fetch.Insts 2186558852 # Number of instructions fetch has processed
390system.cpu.fetch.Branches 303120066 # Number of branches that fetch encountered
391system.cpu.fetch.predictedBranches 178954020 # Number of branches that fetch has predicted taken
392system.cpu.fetch.Cycles 435169965 # Number of cycles fetch has run and was not squashing or blocked
393system.cpu.fetch.SquashCycles 87664150 # Number of cycles fetch has spent squashing
394system.cpu.fetch.BlockedCycles 162830797 # Number of cycles fetch has spent blocked
395system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
396system.cpu.fetch.PendingTrapStallCycles 66 # Number of stall cycles due to pending traps
397system.cpu.fetch.CacheLines 289028116 # Number of cache lines fetched
398system.cpu.fetch.IcacheSquashes 5928471 # Number of outstanding Icache misses that were squashed
399system.cpu.fetch.rateDist::samples 966231390 # Number of instructions fetched each cycle (Total)
400system.cpu.fetch.rateDist::mean 2.503805 # Number of instructions fetched each cycle (Total)
401system.cpu.fetch.rateDist::stdev 3.207339 # Number of instructions fetched each cycle (Total)
402system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
403system.cpu.fetch.rateDist::0 531061564 54.96% 54.96% # Number of instructions fetched each cycle (Total)
404system.cpu.fetch.rateDist::1 25270109 2.62% 57.58% # Number of instructions fetched each cycle (Total)
405system.cpu.fetch.rateDist::2 39059321 4.04% 61.62% # Number of instructions fetched each cycle (Total)
406system.cpu.fetch.rateDist::3 48280752 5.00% 66.62% # Number of instructions fetched each cycle (Total)
407system.cpu.fetch.rateDist::4 43652123 4.52% 71.13% # Number of instructions fetched each cycle (Total)
408system.cpu.fetch.rateDist::5 46384495 4.80% 75.94% # Number of instructions fetched each cycle (Total)
409system.cpu.fetch.rateDist::6 38400203 3.97% 79.91% # Number of instructions fetched each cycle (Total)
410system.cpu.fetch.rateDist::7 18890593 1.96% 81.86% # Number of instructions fetched each cycle (Total)
411system.cpu.fetch.rateDist::8 175232230 18.14% 100.00% # Number of instructions fetched each cycle (Total)
412system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
413system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
414system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
415system.cpu.fetch.rateDist::total 966231390 # Number of instructions fetched each cycle (Total)
416system.cpu.fetch.branchRate 0.286836 # Number of branch fetches per cycle
417system.cpu.fetch.rate 2.069092 # Number of inst fetches per cycle
418system.cpu.decode.IdleCycles 330688304 # Number of cycles decode is idle
419system.cpu.decode.BlockedCycles 140707592 # Number of cycles decode is blocked
420system.cpu.decode.RunCycles 404837901 # Number of cycles decode is running
421system.cpu.decode.UnblockCycles 20311495 # Number of cycles decode is unblocking
422system.cpu.decode.SquashCycles 69686098 # Number of cycles decode is squashing
423system.cpu.decode.BranchResolved 46045464 # Number of times decode resolved a branch
424system.cpu.decode.BranchMispred 686 # Number of times decode detected a branch misprediction
425system.cpu.decode.DecodedInsts 2366336890 # Number of instructions handled by decode
426system.cpu.decode.SquashedInsts 2408 # Number of squashed instructions handled by decode
427system.cpu.rename.SquashCycles 69686098 # Number of cycles rename is squashing
428system.cpu.rename.IdleCycles 354035761 # Number of cycles rename is idle
429system.cpu.rename.BlockCycles 69333450 # Number of cycles rename is blocking
430system.cpu.rename.serializeStallCycles 19564 # count of cycles rename stalled for serializing inst
431system.cpu.rename.RunCycles 400161334 # Number of cycles rename is running
432system.cpu.rename.UnblockCycles 72995183 # Number of cycles rename is unblocking
433system.cpu.rename.RenamedInsts 2304279831 # Number of instructions processed by rename
434system.cpu.rename.ROBFullEvents 149122 # Number of times rename has blocked due to ROB full
435system.cpu.rename.IQFullEvents 5007808 # Number of times rename has blocked due to IQ full
436system.cpu.rename.LSQFullEvents 60068670 # Number of times rename has blocked due to LSQ full
437system.cpu.rename.FullRegisterEvents 28 # Number of times there has been no free registers
438system.cpu.rename.RenamedOperands 2280029311 # Number of destination operands rename has renamed
439system.cpu.rename.RenameLookups 10640069170 # Number of register rename lookups that rename has made
440system.cpu.rename.int_rename_lookups 9754807461 # Number of integer rename lookups
441system.cpu.rename.fp_rename_lookups 523 # Number of floating rename lookups
442system.cpu.rename.CommittedMaps 1706319930 # Number of HB maps that are committed
443system.cpu.rename.UndoneMaps 573709381 # Number of HB maps that are undone due to squashing
444system.cpu.rename.serializingInsts 838 # count of serializing insts renamed
445system.cpu.rename.tempSerializingInsts 835 # count of temporary serializing insts renamed
446system.cpu.rename.skidInsts 160867468 # count of insts added to the skid buffer
447system.cpu.memDep0.insertedLoads 624344109 # Number of loads inserted to the mem dependence unit.
448system.cpu.memDep0.insertedStores 220690096 # Number of stores inserted to the mem dependence unit.
449system.cpu.memDep0.conflictingLoads 85895596 # Number of conflicting loads.
450system.cpu.memDep0.conflictingStores 71104649 # Number of conflicting stores.
451system.cpu.iq.iqInstsAdded 2201067148 # Number of instructions added to the IQ (excludes non-spec)
452system.cpu.iq.iqNonSpecInstsAdded 872 # Number of non-speculative instructions added to the IQ
453system.cpu.iq.iqInstsIssued 2018188753 # Number of instructions issued
454system.cpu.iq.iqSquashedInstsIssued 4009836 # Number of squashed instructions issued
455system.cpu.iq.iqSquashedInstsExamined 473419118 # Number of squashed instructions iterated over during squash; mainly for profiling
456system.cpu.iq.iqSquashedOperandsExamined 1122820623 # Number of squashed operands that are examined and possibly removed from graph
457system.cpu.iq.iqSquashedNonSpecRemoved 702 # Number of squashed non-spec instructions that were removed
458system.cpu.iq.issued_per_cycle::samples 966231390 # Number of insts issued each cycle
459system.cpu.iq.issued_per_cycle::mean 2.088722 # Number of insts issued each cycle
460system.cpu.iq.issued_per_cycle::stdev 1.905985 # Number of insts issued each cycle
461system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
462system.cpu.iq.issued_per_cycle::0 283676122 29.36% 29.36% # Number of insts issued each cycle
463system.cpu.iq.issued_per_cycle::1 153451692 15.88% 45.24% # Number of insts issued each cycle
464system.cpu.iq.issued_per_cycle::2 160814353 16.64% 61.88% # Number of insts issued each cycle
465system.cpu.iq.issued_per_cycle::3 120202627 12.44% 74.32% # Number of insts issued each cycle
466system.cpu.iq.issued_per_cycle::4 123594762 12.79% 87.12% # Number of insts issued each cycle
467system.cpu.iq.issued_per_cycle::5 73761984 7.63% 94.75% # Number of insts issued each cycle
468system.cpu.iq.issued_per_cycle::6 38320993 3.97% 98.72% # Number of insts issued each cycle
469system.cpu.iq.issued_per_cycle::7 9885308 1.02% 99.74% # Number of insts issued each cycle
470system.cpu.iq.issued_per_cycle::8 2523549 0.26% 100.00% # Number of insts issued each cycle
471system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
472system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
473system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
474system.cpu.iq.issued_per_cycle::total 966231390 # Number of insts issued each cycle
475system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
476system.cpu.iq.fu_full::IntAlu 893685 3.74% 3.74% # attempts to use FU when none available
477system.cpu.iq.fu_full::IntMult 5601 0.02% 3.77% # attempts to use FU when none available
478system.cpu.iq.fu_full::IntDiv 0 0.00% 3.77% # attempts to use FU when none available
479system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.77% # attempts to use FU when none available
480system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.77% # attempts to use FU when none available
481system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.77% # attempts to use FU when none available
482system.cpu.iq.fu_full::FloatMult 0 0.00% 3.77% # attempts to use FU when none available
483system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.77% # attempts to use FU when none available
484system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.77% # attempts to use FU when none available
485system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.77% # attempts to use FU when none available
486system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.77% # attempts to use FU when none available
487system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.77% # attempts to use FU when none available
488system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.77% # attempts to use FU when none available
489system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.77% # attempts to use FU when none available
490system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.77% # attempts to use FU when none available
491system.cpu.iq.fu_full::SimdMult 0 0.00% 3.77% # attempts to use FU when none available
492system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.77% # attempts to use FU when none available
493system.cpu.iq.fu_full::SimdShift 0 0.00% 3.77% # attempts to use FU when none available
494system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.77% # attempts to use FU when none available
495system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.77% # attempts to use FU when none available
496system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.77% # attempts to use FU when none available
497system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.77% # attempts to use FU when none available
498system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.77% # attempts to use FU when none available
499system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.77% # attempts to use FU when none available
500system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.77% # attempts to use FU when none available
501system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.77% # attempts to use FU when none available
502system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.77% # attempts to use FU when none available
503system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.77% # attempts to use FU when none available
504system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.77% # attempts to use FU when none available
505system.cpu.iq.fu_full::MemRead 18261914 76.52% 80.29% # attempts to use FU when none available
506system.cpu.iq.fu_full::MemWrite 4703701 19.71% 100.00% # attempts to use FU when none available
507system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
508system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
509system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
510system.cpu.iq.FU_type_0::IntAlu 1236629707 61.27% 61.27% # Type of FU issued
511system.cpu.iq.FU_type_0::IntMult 925874 0.05% 61.32% # Type of FU issued
512system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
513system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.32% # Type of FU issued
514system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.32% # Type of FU issued
515system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.32% # Type of FU issued
516system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.32% # Type of FU issued
517system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.32% # Type of FU issued
518system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.32% # Type of FU issued
519system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.32% # Type of FU issued
520system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.32% # Type of FU issued
521system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.32% # Type of FU issued
522system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.32% # Type of FU issued
523system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.32% # Type of FU issued
524system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.32% # Type of FU issued
525system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.32% # Type of FU issued
526system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.32% # Type of FU issued
527system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.32% # Type of FU issued
528system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.32% # Type of FU issued
529system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.32% # Type of FU issued
530system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.32% # Type of FU issued
531system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.32% # Type of FU issued
532system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.32% # Type of FU issued
533system.cpu.iq.FU_type_0::SimdFloatCvt 54 0.00% 61.32% # Type of FU issued
534system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 61.32% # Type of FU issued
535system.cpu.iq.FU_type_0::SimdFloatMisc 25 0.00% 61.32% # Type of FU issued
536system.cpu.iq.FU_type_0::SimdFloatMult 11 0.00% 61.32% # Type of FU issued
537system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.32% # Type of FU issued
538system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.32% # Type of FU issued
539system.cpu.iq.FU_type_0::MemRead 587570237 29.11% 90.43% # Type of FU issued
540system.cpu.iq.FU_type_0::MemWrite 193062842 9.57% 100.00% # Type of FU issued
541system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
542system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
543system.cpu.iq.FU_type_0::total 2018188753 # Type of FU issued
544system.cpu.iq.rate 1.909767 # Inst issue rate
545system.cpu.iq.fu_busy_cnt 23864901 # FU busy when requested
546system.cpu.iq.fu_busy_rate 0.011825 # FU busy rate (busy events/executed inst)
547system.cpu.iq.int_inst_queue_reads 5030483281 # Number of integer instruction queue reads
548system.cpu.iq.int_inst_queue_writes 2674676202 # Number of integer instruction queue writes
549system.cpu.iq.int_inst_queue_wakeup_accesses 1957157350 # Number of integer instruction queue wakeup accesses
550system.cpu.iq.fp_inst_queue_reads 352 # Number of floating instruction queue reads
551system.cpu.iq.fp_inst_queue_writes 748 # Number of floating instruction queue writes
552system.cpu.iq.fp_inst_queue_wakeup_accesses 139 # Number of floating instruction queue wakeup accesses
553system.cpu.iq.int_alu_accesses 2042053478 # Number of integer alu accesses
554system.cpu.iq.fp_alu_accesses 176 # Number of floating point alu accesses
555system.cpu.iew.lsq.thread0.forwLoads 64607819 # Number of loads that had data forwarded from stores
556system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
557system.cpu.iew.lsq.thread0.squashedLoads 138417340 # Number of loads squashed
558system.cpu.iew.lsq.thread0.ignoredResponses 267938 # Number of memory responses ignored because the instruction is squashed
559system.cpu.iew.lsq.thread0.memOrderViolation 192339 # Number of memory ordering violations
560system.cpu.iew.lsq.thread0.squashedStores 45843051 # Number of stores squashed
561system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
562system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
563system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
564system.cpu.iew.lsq.thread0.cacheBlocked 4440345 # Number of times an access to memory failed due to the cache being blocked
565system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
566system.cpu.iew.iewSquashCycles 69686098 # Number of cycles IEW is squashing
567system.cpu.iew.iewBlockCycles 32530520 # Number of cycles IEW is blocking
568system.cpu.iew.iewUnblockCycles 1603302 # Number of cycles IEW is unblocking
569system.cpu.iew.iewDispatchedInsts 2201068109 # Number of instructions dispatched to IQ
570system.cpu.iew.iewDispSquashedInsts 7883109 # Number of squashed instructions skipped by dispatch
571system.cpu.iew.iewDispLoadInsts 624344109 # Number of dispatched load instructions
572system.cpu.iew.iewDispStoreInsts 220690096 # Number of dispatched store instructions
573system.cpu.iew.iewDispNonSpecInsts 810 # Number of dispatched non-speculative instructions
574system.cpu.iew.iewIQFullEvents 479479 # Number of times the IQ has become full, causing a stall
575system.cpu.iew.iewLSQFullEvents 96880 # Number of times the LSQ has become full, causing a stall
576system.cpu.iew.memOrderViolationEvents 192339 # Number of memory order violations
577system.cpu.iew.predictedTakenIncorrect 8149711 # Number of branches that were predicted taken incorrectly
578system.cpu.iew.predictedNotTakenIncorrect 9614325 # Number of branches that were predicted not taken incorrectly
579system.cpu.iew.branchMispredicts 17764036 # Number of branch mispredicts detected at execute
580system.cpu.iew.iewExecutedInsts 1987581145 # Number of executed instructions
581system.cpu.iew.iewExecLoadInsts 573715440 # Number of load instructions executed
582system.cpu.iew.iewExecSquashedInsts 30607608 # Number of squashed instructions skipped in execute
583system.cpu.iew.exec_swp 0 # number of swp insts executed
584system.cpu.iew.exec_nop 89 # number of nop insts executed
585system.cpu.iew.exec_refs 763896054 # number of memory reference insts executed
586system.cpu.iew.exec_branches 238343533 # Number of branches executed
587system.cpu.iew.exec_stores 190180614 # Number of stores executed
588system.cpu.iew.exec_rate 1.880804 # Inst execution rate
589system.cpu.iew.wb_sent 1965589817 # cumulative count of insts sent to commit
590system.cpu.iew.wb_count 1957157489 # cumulative count of insts written-back
591system.cpu.iew.wb_producers 1295200215 # num instructions producing a value
592system.cpu.iew.wb_consumers 2058841803 # num instructions consuming a value
593system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
594system.cpu.iew.wb_rate 1.852015 # insts written-back per cycle
595system.cpu.iew.wb_fanout 0.629092 # average fanout of values written-back
596system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
597system.cpu.commit.commitSquashedInsts 478093326 # The number of squashed insts skipped by commit
598system.cpu.commit.commitNonSpecStalls 170 # The number of times commit has been forced to stall to communicate backwards
599system.cpu.commit.branchMispredicts 15216382 # The number of times a branch was mispredicted
600system.cpu.commit.committed_per_cycle::samples 896545292 # Number of insts commited each cycle
601system.cpu.commit.committed_per_cycle::mean 1.921904 # Number of insts commited each cycle
602system.cpu.commit.committed_per_cycle::stdev 2.720119 # Number of insts commited each cycle
603system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
604system.cpu.commit.committed_per_cycle::0 407981027 45.51% 45.51% # Number of insts commited each cycle
605system.cpu.commit.committed_per_cycle::1 193272762 21.56% 67.06% # Number of insts commited each cycle
606system.cpu.commit.committed_per_cycle::2 72814151 8.12% 75.19% # Number of insts commited each cycle
607system.cpu.commit.committed_per_cycle::3 35242500 3.93% 79.12% # Number of insts commited each cycle
608system.cpu.commit.committed_per_cycle::4 18951832 2.11% 81.23% # Number of insts commited each cycle
609system.cpu.commit.committed_per_cycle::5 30763398 3.43% 84.66% # Number of insts commited each cycle
610system.cpu.commit.committed_per_cycle::6 19961065 2.23% 86.89% # Number of insts commited each cycle
611system.cpu.commit.committed_per_cycle::7 11413875 1.27% 88.16% # Number of insts commited each cycle
612system.cpu.commit.committed_per_cycle::8 106144682 11.84% 100.00% # Number of insts commited each cycle
613system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
614system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
615system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
616system.cpu.commit.committed_per_cycle::total 896545292 # Number of insts commited each cycle
617system.cpu.commit.committedInsts 1544563041 # Number of instructions committed
618system.cpu.commit.committedOps 1723073853 # Number of ops (including micro ops) committed
619system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
620system.cpu.commit.refs 660773814 # Number of memory references committed
621system.cpu.commit.loads 485926769 # Number of loads committed
622system.cpu.commit.membars 62 # Number of memory barriers committed
623system.cpu.commit.branches 213462426 # Number of branches committed
624system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
625system.cpu.commit.int_insts 1536941841 # Number of committed integer instructions.
626system.cpu.commit.function_calls 13665177 # Number of function calls committed.
627system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
628system.cpu.commit.op_class_0::IntAlu 1061599714 61.61% 61.61% # Class of committed instruction
629system.cpu.commit.op_class_0::IntMult 700322 0.04% 61.65% # Class of committed instruction
630system.cpu.commit.op_class_0::IntDiv 0 0.00% 61.65% # Class of committed instruction
631system.cpu.commit.op_class_0::FloatAdd 0 0.00% 61.65% # Class of committed instruction
632system.cpu.commit.op_class_0::FloatCmp 0 0.00% 61.65% # Class of committed instruction
633system.cpu.commit.op_class_0::FloatCvt 0 0.00% 61.65% # Class of committed instruction
634system.cpu.commit.op_class_0::FloatMult 0 0.00% 61.65% # Class of committed instruction
635system.cpu.commit.op_class_0::FloatDiv 0 0.00% 61.65% # Class of committed instruction
636system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 61.65% # Class of committed instruction
637system.cpu.commit.op_class_0::SimdAdd 0 0.00% 61.65% # Class of committed instruction
638system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 61.65% # Class of committed instruction
639system.cpu.commit.op_class_0::SimdAlu 0 0.00% 61.65% # Class of committed instruction
640system.cpu.commit.op_class_0::SimdCmp 0 0.00% 61.65% # Class of committed instruction
641system.cpu.commit.op_class_0::SimdCvt 0 0.00% 61.65% # Class of committed instruction
642system.cpu.commit.op_class_0::SimdMisc 0 0.00% 61.65% # Class of committed instruction
643system.cpu.commit.op_class_0::SimdMult 0 0.00% 61.65% # Class of committed instruction
644system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 61.65% # Class of committed instruction
645system.cpu.commit.op_class_0::SimdShift 0 0.00% 61.65% # Class of committed instruction
646system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 61.65% # Class of committed instruction
647system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 61.65% # Class of committed instruction
648system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 61.65% # Class of committed instruction
649system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 61.65% # Class of committed instruction
650system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 61.65% # Class of committed instruction
651system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 61.65% # Class of committed instruction
652system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 61.65% # Class of committed instruction
653system.cpu.commit.op_class_0::SimdFloatMisc 3 0.00% 61.65% # Class of committed instruction
654system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 61.65% # Class of committed instruction
655system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 61.65% # Class of committed instruction
656system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 61.65% # Class of committed instruction
657system.cpu.commit.op_class_0::MemRead 485926769 28.20% 89.85% # Class of committed instruction
658system.cpu.commit.op_class_0::MemWrite 174847045 10.15% 100.00% # Class of committed instruction
659system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
660system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
661system.cpu.commit.op_class_0::total 1723073853 # Class of committed instruction
662system.cpu.commit.bw_lim_events 106144682 # number cycles where commit BW limit reached
663system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
664system.cpu.rob.rob_reads 2991567190 # The number of ROB reads
665system.cpu.rob.rob_writes 4472170576 # The number of ROB writes
666system.cpu.timesIdled 1153872 # Number of times that the entire CPU went into an idle state and unscheduled itself
667system.cpu.idleCycles 90540825 # Total number of cycles that the CPU has spent unscheduled due to idling
668system.cpu.committedInsts 1544563023 # Number of Instructions Simulated
669system.cpu.committedOps 1723073835 # Number of Ops (including micro ops) Simulated
670system.cpu.committedInsts_total 1544563023 # Number of Instructions Simulated
671system.cpu.cpi 0.684188 # CPI: Cycles Per Instruction
672system.cpu.cpi_total 0.684188 # CPI: Total CPI of All Threads
673system.cpu.ipc 1.461586 # IPC: Instructions Per Cycle
674system.cpu.ipc_total 1.461586 # IPC: Total IPC of All Threads
675system.cpu.int_regfile_reads 9954183829 # number of integer regfile reads
676system.cpu.int_regfile_writes 1937102211 # number of integer regfile writes
677system.cpu.fp_regfile_reads 137 # number of floating regfile reads
678system.cpu.fp_regfile_writes 142 # number of floating regfile writes
679system.cpu.misc_regfile_reads 737626428 # number of misc regfile reads
680system.cpu.misc_regfile_writes 124 # number of misc regfile writes
681system.cpu.toL2Bus.throughput 1621046225 # Throughput (bytes/s)
682system.cpu.toL2Bus.trans_dist::ReadReq 7708753 # Transaction distribution
683system.cpu.toL2Bus.trans_dist::ReadResp 7708752 # Transaction distribution
684system.cpu.toL2Bus.trans_dist::Writeback 3781180 # Transaction distribution
685system.cpu.toL2Bus.trans_dist::ReadExReq 1893479 # Transaction distribution
686system.cpu.toL2Bus.trans_dist::ReadExResp 1893479 # Transaction distribution
687system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1556 # Packet count per connected master and slave (bytes)
688system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22984087 # Packet count per connected master and slave (bytes)
689system.cpu.toL2Bus.pkt_count::total 22985643 # Packet count per connected master and slave (bytes)
690system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 49792 # Cumulative packet size per connected master and slave (bytes)
691system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 856488512 # Cumulative packet size per connected master and slave (bytes)
692system.cpu.toL2Bus.tot_pkt_size::total 856538304 # Cumulative packet size per connected master and slave (bytes)
693system.cpu.toL2Bus.data_through_bus 856538304 # Total data (bytes)
694system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
695system.cpu.toL2Bus.reqLayer0.occupancy 10473041845 # Layer occupancy (ticks)
696system.cpu.toL2Bus.reqLayer0.utilization 2.0 # Layer utilization (%)
697system.cpu.toL2Bus.respLayer0.occupancy 1300248 # Layer occupancy (ticks)
698system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
699system.cpu.toL2Bus.respLayer1.occupancy 14753489741 # Layer occupancy (ticks)
700system.cpu.toL2Bus.respLayer1.utilization 2.8 # Layer utilization (%)
701system.cpu.icache.tags.replacements 20 # number of replacements
702system.cpu.icache.tags.tagsinuse 629.404083 # Cycle average of tags in use
703system.cpu.icache.tags.total_refs 289026911 # Total number of references to valid blocks.
704system.cpu.icache.tags.sampled_refs 778 # Sample count of references to valid blocks.
705system.cpu.icache.tags.avg_refs 371499.885604 # Average number of references to valid blocks.
706system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
707system.cpu.icache.tags.occ_blocks::cpu.inst 629.404083 # Average occupied blocks per requestor
708system.cpu.icache.tags.occ_percent::cpu.inst 0.307326 # Average percentage of cache occupancy
709system.cpu.icache.tags.occ_percent::total 0.307326 # Average percentage of cache occupancy
710system.cpu.icache.tags.occ_task_id_blocks::1024 758 # Occupied blocks per task id
711system.cpu.icache.tags.age_task_id_blocks_1024::0 23 # Occupied blocks per task id
712system.cpu.icache.tags.age_task_id_blocks_1024::2 4 # Occupied blocks per task id
713system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
714system.cpu.icache.tags.age_task_id_blocks_1024::4 730 # Occupied blocks per task id
715system.cpu.icache.tags.occ_task_id_percent::1024 0.370117 # Percentage of cache occupancy per task id
716system.cpu.icache.tags.tag_accesses 578057010 # Number of tag accesses
717system.cpu.icache.tags.data_accesses 578057010 # Number of data accesses
718system.cpu.icache.ReadReq_hits::cpu.inst 289026911 # number of ReadReq hits
719system.cpu.icache.ReadReq_hits::total 289026911 # number of ReadReq hits
720system.cpu.icache.demand_hits::cpu.inst 289026911 # number of demand (read+write) hits
721system.cpu.icache.demand_hits::total 289026911 # number of demand (read+write) hits
722system.cpu.icache.overall_hits::cpu.inst 289026911 # number of overall hits
723system.cpu.icache.overall_hits::total 289026911 # number of overall hits
724system.cpu.icache.ReadReq_misses::cpu.inst 1205 # number of ReadReq misses
725system.cpu.icache.ReadReq_misses::total 1205 # number of ReadReq misses
726system.cpu.icache.demand_misses::cpu.inst 1205 # number of demand (read+write) misses
727system.cpu.icache.demand_misses::total 1205 # number of demand (read+write) misses
728system.cpu.icache.overall_misses::cpu.inst 1205 # number of overall misses
729system.cpu.icache.overall_misses::total 1205 # number of overall misses
730system.cpu.icache.ReadReq_miss_latency::cpu.inst 80982998 # number of ReadReq miss cycles
731system.cpu.icache.ReadReq_miss_latency::total 80982998 # number of ReadReq miss cycles
732system.cpu.icache.demand_miss_latency::cpu.inst 80982998 # number of demand (read+write) miss cycles
733system.cpu.icache.demand_miss_latency::total 80982998 # number of demand (read+write) miss cycles
734system.cpu.icache.overall_miss_latency::cpu.inst 80982998 # number of overall miss cycles
735system.cpu.icache.overall_miss_latency::total 80982998 # number of overall miss cycles
736system.cpu.icache.ReadReq_accesses::cpu.inst 289028116 # number of ReadReq accesses(hits+misses)
737system.cpu.icache.ReadReq_accesses::total 289028116 # number of ReadReq accesses(hits+misses)
738system.cpu.icache.demand_accesses::cpu.inst 289028116 # number of demand (read+write) accesses
739system.cpu.icache.demand_accesses::total 289028116 # number of demand (read+write) accesses
740system.cpu.icache.overall_accesses::cpu.inst 289028116 # number of overall (read+write) accesses
741system.cpu.icache.overall_accesses::total 289028116 # number of overall (read+write) accesses
742system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
743system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
744system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
745system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
746system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
747system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
748system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67205.807469 # average ReadReq miss latency
749system.cpu.icache.ReadReq_avg_miss_latency::total 67205.807469 # average ReadReq miss latency
750system.cpu.icache.demand_avg_miss_latency::cpu.inst 67205.807469 # average overall miss latency
751system.cpu.icache.demand_avg_miss_latency::total 67205.807469 # average overall miss latency
752system.cpu.icache.overall_avg_miss_latency::cpu.inst 67205.807469 # average overall miss latency
753system.cpu.icache.overall_avg_miss_latency::total 67205.807469 # average overall miss latency
754system.cpu.icache.blocked_cycles::no_mshrs 202 # number of cycles access was blocked
755system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
756system.cpu.icache.blocked::no_mshrs 4 # number of cycles access was blocked
757system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
758system.cpu.icache.avg_blocked_cycles::no_mshrs 50.500000 # average number of cycles each access was blocked
759system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
760system.cpu.icache.fast_writes 0 # number of fast writes performed
761system.cpu.icache.cache_copies 0 # number of cache copies performed
762system.cpu.icache.ReadReq_mshr_hits::cpu.inst 427 # number of ReadReq MSHR hits
763system.cpu.icache.ReadReq_mshr_hits::total 427 # number of ReadReq MSHR hits
764system.cpu.icache.demand_mshr_hits::cpu.inst 427 # number of demand (read+write) MSHR hits
765system.cpu.icache.demand_mshr_hits::total 427 # number of demand (read+write) MSHR hits
766system.cpu.icache.overall_mshr_hits::cpu.inst 427 # number of overall MSHR hits
767system.cpu.icache.overall_mshr_hits::total 427 # number of overall MSHR hits
768system.cpu.icache.ReadReq_mshr_misses::cpu.inst 778 # number of ReadReq MSHR misses
769system.cpu.icache.ReadReq_mshr_misses::total 778 # number of ReadReq MSHR misses
770system.cpu.icache.demand_mshr_misses::cpu.inst 778 # number of demand (read+write) MSHR misses
771system.cpu.icache.demand_mshr_misses::total 778 # number of demand (read+write) MSHR misses
772system.cpu.icache.overall_mshr_misses::cpu.inst 778 # number of overall MSHR misses
773system.cpu.icache.overall_mshr_misses::total 778 # number of overall MSHR misses
774system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 55589252 # number of ReadReq MSHR miss cycles
775system.cpu.icache.ReadReq_mshr_miss_latency::total 55589252 # number of ReadReq MSHR miss cycles
776system.cpu.icache.demand_mshr_miss_latency::cpu.inst 55589252 # number of demand (read+write) MSHR miss cycles
777system.cpu.icache.demand_mshr_miss_latency::total 55589252 # number of demand (read+write) MSHR miss cycles
778system.cpu.icache.overall_mshr_miss_latency::cpu.inst 55589252 # number of overall MSHR miss cycles
779system.cpu.icache.overall_mshr_miss_latency::total 55589252 # number of overall MSHR miss cycles
780system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for ReadReq accesses
781system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000003 # mshr miss rate for ReadReq accesses
782system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for demand accesses
783system.cpu.icache.demand_mshr_miss_rate::total 0.000003 # mshr miss rate for demand accesses
784system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for overall accesses
785system.cpu.icache.overall_mshr_miss_rate::total 0.000003 # mshr miss rate for overall accesses
786system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71451.480720 # average ReadReq mshr miss latency
787system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71451.480720 # average ReadReq mshr miss latency
788system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71451.480720 # average overall mshr miss latency
789system.cpu.icache.demand_avg_mshr_miss_latency::total 71451.480720 # average overall mshr miss latency
790system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71451.480720 # average overall mshr miss latency
791system.cpu.icache.overall_avg_mshr_miss_latency::total 71451.480720 # average overall mshr miss latency
792system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
793system.cpu.l2cache.tags.replacements 2214034 # number of replacements
794system.cpu.l2cache.tags.tagsinuse 31529.362843 # Cycle average of tags in use
795system.cpu.l2cache.tags.total_refs 9245387 # Total number of references to valid blocks.
796system.cpu.l2cache.tags.sampled_refs 2243807 # Sample count of references to valid blocks.
797system.cpu.l2cache.tags.avg_refs 4.120402 # Average number of references to valid blocks.
798system.cpu.l2cache.tags.warmup_cycle 21611639250 # Cycle when the warmup percentage was hit.
799system.cpu.l2cache.tags.occ_blocks::writebacks 14288.917834 # Average occupied blocks per requestor
800system.cpu.l2cache.tags.occ_blocks::cpu.inst 20.667187 # Average occupied blocks per requestor
801system.cpu.l2cache.tags.occ_blocks::cpu.data 17219.777822 # Average occupied blocks per requestor
802system.cpu.l2cache.tags.occ_percent::writebacks 0.436063 # Average percentage of cache occupancy
803system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000631 # Average percentage of cache occupancy
804system.cpu.l2cache.tags.occ_percent::cpu.data 0.525506 # Average percentage of cache occupancy
805system.cpu.l2cache.tags.occ_percent::total 0.962200 # Average percentage of cache occupancy
806system.cpu.l2cache.tags.occ_task_id_blocks::1024 29773 # Occupied blocks per task id
807system.cpu.l2cache.tags.age_task_id_blocks_1024::0 90 # Occupied blocks per task id
808system.cpu.l2cache.tags.age_task_id_blocks_1024::1 79 # Occupied blocks per task id
809system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1894 # Occupied blocks per task id
810system.cpu.l2cache.tags.age_task_id_blocks_1024::3 23771 # Occupied blocks per task id
811system.cpu.l2cache.tags.age_task_id_blocks_1024::4 3939 # Occupied blocks per task id
812system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908600 # Percentage of cache occupancy per task id
813system.cpu.l2cache.tags.tag_accesses 111204582 # Number of tag accesses
814system.cpu.l2cache.tags.data_accesses 111204582 # Number of data accesses
815system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits
816system.cpu.l2cache.ReadReq_hits::cpu.data 6288484 # number of ReadReq hits
817system.cpu.l2cache.ReadReq_hits::total 6288511 # number of ReadReq hits
818system.cpu.l2cache.Writeback_hits::writebacks 3781180 # number of Writeback hits
819system.cpu.l2cache.Writeback_hits::total 3781180 # number of Writeback hits
820system.cpu.l2cache.ReadExReq_hits::cpu.data 1066986 # number of ReadExReq hits
821system.cpu.l2cache.ReadExReq_hits::total 1066986 # number of ReadExReq hits
822system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits
823system.cpu.l2cache.demand_hits::cpu.data 7355470 # number of demand (read+write) hits
824system.cpu.l2cache.demand_hits::total 7355497 # number of demand (read+write) hits
825system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits
826system.cpu.l2cache.overall_hits::cpu.data 7355470 # number of overall hits
827system.cpu.l2cache.overall_hits::total 7355497 # number of overall hits
828system.cpu.l2cache.ReadReq_misses::cpu.inst 751 # number of ReadReq misses
829system.cpu.l2cache.ReadReq_misses::cpu.data 1419491 # number of ReadReq misses
830system.cpu.l2cache.ReadReq_misses::total 1420242 # number of ReadReq misses
831system.cpu.l2cache.ReadExReq_misses::cpu.data 826493 # number of ReadExReq misses
832system.cpu.l2cache.ReadExReq_misses::total 826493 # number of ReadExReq misses
833system.cpu.l2cache.demand_misses::cpu.inst 751 # number of demand (read+write) misses
834system.cpu.l2cache.demand_misses::cpu.data 2245984 # number of demand (read+write) misses
835system.cpu.l2cache.demand_misses::total 2246735 # number of demand (read+write) misses
836system.cpu.l2cache.overall_misses::cpu.inst 751 # number of overall misses
837system.cpu.l2cache.overall_misses::cpu.data 2245984 # number of overall misses
838system.cpu.l2cache.overall_misses::total 2246735 # number of overall misses
839system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 54536250 # number of ReadReq miss cycles
840system.cpu.l2cache.ReadReq_miss_latency::cpu.data 119001772500 # number of ReadReq miss cycles
841system.cpu.l2cache.ReadReq_miss_latency::total 119056308750 # number of ReadReq miss cycles
842system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 70780259250 # number of ReadExReq miss cycles
843system.cpu.l2cache.ReadExReq_miss_latency::total 70780259250 # number of ReadExReq miss cycles
844system.cpu.l2cache.demand_miss_latency::cpu.inst 54536250 # number of demand (read+write) miss cycles
845system.cpu.l2cache.demand_miss_latency::cpu.data 189782031750 # number of demand (read+write) miss cycles
846system.cpu.l2cache.demand_miss_latency::total 189836568000 # number of demand (read+write) miss cycles
847system.cpu.l2cache.overall_miss_latency::cpu.inst 54536250 # number of overall miss cycles
848system.cpu.l2cache.overall_miss_latency::cpu.data 189782031750 # number of overall miss cycles
849system.cpu.l2cache.overall_miss_latency::total 189836568000 # number of overall miss cycles
850system.cpu.l2cache.ReadReq_accesses::cpu.inst 778 # number of ReadReq accesses(hits+misses)
851system.cpu.l2cache.ReadReq_accesses::cpu.data 7707975 # number of ReadReq accesses(hits+misses)
852system.cpu.l2cache.ReadReq_accesses::total 7708753 # number of ReadReq accesses(hits+misses)
853system.cpu.l2cache.Writeback_accesses::writebacks 3781180 # number of Writeback accesses(hits+misses)
854system.cpu.l2cache.Writeback_accesses::total 3781180 # number of Writeback accesses(hits+misses)
855system.cpu.l2cache.ReadExReq_accesses::cpu.data 1893479 # number of ReadExReq accesses(hits+misses)
856system.cpu.l2cache.ReadExReq_accesses::total 1893479 # number of ReadExReq accesses(hits+misses)
857system.cpu.l2cache.demand_accesses::cpu.inst 778 # number of demand (read+write) accesses
858system.cpu.l2cache.demand_accesses::cpu.data 9601454 # number of demand (read+write) accesses
859system.cpu.l2cache.demand_accesses::total 9602232 # number of demand (read+write) accesses
860system.cpu.l2cache.overall_accesses::cpu.inst 778 # number of overall (read+write) accesses
861system.cpu.l2cache.overall_accesses::cpu.data 9601454 # number of overall (read+write) accesses
862system.cpu.l2cache.overall_accesses::total 9602232 # number of overall (read+write) accesses
863system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.965296 # miss rate for ReadReq accesses
864system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.184159 # miss rate for ReadReq accesses
865system.cpu.l2cache.ReadReq_miss_rate::total 0.184238 # miss rate for ReadReq accesses
866system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.436494 # miss rate for ReadExReq accesses
867system.cpu.l2cache.ReadExReq_miss_rate::total 0.436494 # miss rate for ReadExReq accesses
868system.cpu.l2cache.demand_miss_rate::cpu.inst 0.965296 # miss rate for demand accesses
869system.cpu.l2cache.demand_miss_rate::cpu.data 0.233921 # miss rate for demand accesses
870system.cpu.l2cache.demand_miss_rate::total 0.233980 # miss rate for demand accesses
871system.cpu.l2cache.overall_miss_rate::cpu.inst 0.965296 # miss rate for overall accesses
872system.cpu.l2cache.overall_miss_rate::cpu.data 0.233921 # miss rate for overall accesses
873system.cpu.l2cache.overall_miss_rate::total 0.233980 # miss rate for overall accesses
874system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72618.175766 # average ReadReq miss latency
875system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 83834.115539 # average ReadReq miss latency
876system.cpu.l2cache.ReadReq_avg_miss_latency::total 83828.184739 # average ReadReq miss latency
877system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 85639.272504 # average ReadExReq miss latency
878system.cpu.l2cache.ReadExReq_avg_miss_latency::total 85639.272504 # average ReadExReq miss latency
879system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72618.175766 # average overall miss latency
880system.cpu.l2cache.demand_avg_miss_latency::cpu.data 84498.389904 # average overall miss latency
881system.cpu.l2cache.demand_avg_miss_latency::total 84494.418790 # average overall miss latency
882system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72618.175766 # average overall miss latency
883system.cpu.l2cache.overall_avg_miss_latency::cpu.data 84498.389904 # average overall miss latency
884system.cpu.l2cache.overall_avg_miss_latency::total 84494.418790 # average overall miss latency
885system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
886system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
887system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
888system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
889system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
890system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
891system.cpu.l2cache.fast_writes 0 # number of fast writes performed
892system.cpu.l2cache.cache_copies 0 # number of cache copies performed
893system.cpu.l2cache.writebacks::writebacks 1100540 # number of writebacks
894system.cpu.l2cache.writebacks::total 1100540 # number of writebacks
895system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits
896system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits
897system.cpu.l2cache.ReadReq_mshr_hits::total 11 # number of ReadReq MSHR hits
898system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
899system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits
900system.cpu.l2cache.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits
901system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
902system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits
903system.cpu.l2cache.overall_mshr_hits::total 11 # number of overall MSHR hits
904system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 749 # number of ReadReq MSHR misses
905system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1419482 # number of ReadReq MSHR misses
906system.cpu.l2cache.ReadReq_mshr_misses::total 1420231 # number of ReadReq MSHR misses
907system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 826493 # number of ReadExReq MSHR misses
908system.cpu.l2cache.ReadExReq_mshr_misses::total 826493 # number of ReadExReq MSHR misses
909system.cpu.l2cache.demand_mshr_misses::cpu.inst 749 # number of demand (read+write) MSHR misses
910system.cpu.l2cache.demand_mshr_misses::cpu.data 2245975 # number of demand (read+write) MSHR misses
911system.cpu.l2cache.demand_mshr_misses::total 2246724 # number of demand (read+write) MSHR misses
912system.cpu.l2cache.overall_mshr_misses::cpu.inst 749 # number of overall MSHR misses
913system.cpu.l2cache.overall_mshr_misses::cpu.data 2245975 # number of overall MSHR misses
914system.cpu.l2cache.overall_mshr_misses::total 2246724 # number of overall MSHR misses
915system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 44958250 # number of ReadReq MSHR miss cycles
916system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 101218844750 # number of ReadReq MSHR miss cycles
917system.cpu.l2cache.ReadReq_mshr_miss_latency::total 101263803000 # number of ReadReq MSHR miss cycles
918system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 60411500250 # number of ReadExReq MSHR miss cycles
919system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 60411500250 # number of ReadExReq MSHR miss cycles
920system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 44958250 # number of demand (read+write) MSHR miss cycles
921system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 161630345000 # number of demand (read+write) MSHR miss cycles
922system.cpu.l2cache.demand_mshr_miss_latency::total 161675303250 # number of demand (read+write) MSHR miss cycles
923system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 44958250 # number of overall MSHR miss cycles
924system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 161630345000 # number of overall MSHR miss cycles
925system.cpu.l2cache.overall_mshr_miss_latency::total 161675303250 # number of overall MSHR miss cycles
926system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962725 # mshr miss rate for ReadReq accesses
927system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.184158 # mshr miss rate for ReadReq accesses
928system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.184236 # mshr miss rate for ReadReq accesses
929system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.436494 # mshr miss rate for ReadExReq accesses
930system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.436494 # mshr miss rate for ReadExReq accesses
931system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962725 # mshr miss rate for demand accesses
932system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.233920 # mshr miss rate for demand accesses
933system.cpu.l2cache.demand_mshr_miss_rate::total 0.233979 # mshr miss rate for demand accesses
934system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962725 # mshr miss rate for overall accesses
935system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.233920 # mshr miss rate for overall accesses
936system.cpu.l2cache.overall_mshr_miss_rate::total 0.233979 # mshr miss rate for overall accesses
937system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60024.365821 # average ReadReq mshr miss latency
938system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 71306.888534 # average ReadReq mshr miss latency
939system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 71300.938368 # average ReadReq mshr miss latency
940system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 73093.783311 # average ReadExReq mshr miss latency
941system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 73093.783311 # average ReadExReq mshr miss latency
942system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60024.365821 # average overall mshr miss latency
943system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71964.445285 # average overall mshr miss latency
944system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71960.464770 # average overall mshr miss latency
945system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60024.365821 # average overall mshr miss latency
946system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71964.445285 # average overall mshr miss latency
947system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71960.464770 # average overall mshr miss latency
948system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
949system.cpu.dcache.tags.replacements 9597357 # number of replacements
950system.cpu.dcache.tags.tagsinuse 4087.971590 # Cycle average of tags in use
951system.cpu.dcache.tags.total_refs 656031329 # Total number of references to valid blocks.
952system.cpu.dcache.tags.sampled_refs 9601453 # Sample count of references to valid blocks.
953system.cpu.dcache.tags.avg_refs 68.326255 # Average number of references to valid blocks.
954system.cpu.dcache.tags.warmup_cycle 3540268250 # Cycle when the warmup percentage was hit.
955system.cpu.dcache.tags.occ_blocks::cpu.data 4087.971590 # Average occupied blocks per requestor
956system.cpu.dcache.tags.occ_percent::cpu.data 0.998040 # Average percentage of cache occupancy
957system.cpu.dcache.tags.occ_percent::total 0.998040 # Average percentage of cache occupancy
958system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
959system.cpu.dcache.tags.age_task_id_blocks_1024::0 640 # Occupied blocks per task id
960system.cpu.dcache.tags.age_task_id_blocks_1024::1 2362 # Occupied blocks per task id
961system.cpu.dcache.tags.age_task_id_blocks_1024::2 1093 # Occupied blocks per task id
962system.cpu.dcache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
963system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
964system.cpu.dcache.tags.tag_accesses 1355949467 # Number of tag accesses
965system.cpu.dcache.tags.data_accesses 1355949467 # Number of data accesses
966system.cpu.dcache.ReadReq_hits::cpu.data 489075849 # number of ReadReq hits
967system.cpu.dcache.ReadReq_hits::total 489075849 # number of ReadReq hits
968system.cpu.dcache.WriteReq_hits::cpu.data 166955354 # number of WriteReq hits
969system.cpu.dcache.WriteReq_hits::total 166955354 # number of WriteReq hits
970system.cpu.dcache.LoadLockedReq_hits::cpu.data 65 # number of LoadLockedReq hits
971system.cpu.dcache.LoadLockedReq_hits::total 65 # number of LoadLockedReq hits
972system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
973system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
974system.cpu.dcache.demand_hits::cpu.data 656031203 # number of demand (read+write) hits
975system.cpu.dcache.demand_hits::total 656031203 # number of demand (read+write) hits
976system.cpu.dcache.overall_hits::cpu.data 656031203 # number of overall hits
977system.cpu.dcache.overall_hits::total 656031203 # number of overall hits
978system.cpu.dcache.ReadReq_misses::cpu.data 11511982 # number of ReadReq misses
979system.cpu.dcache.ReadReq_misses::total 11511982 # number of ReadReq misses
980system.cpu.dcache.WriteReq_misses::cpu.data 5630693 # number of WriteReq misses
981system.cpu.dcache.WriteReq_misses::total 5630693 # number of WriteReq misses
982system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
983system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
984system.cpu.dcache.demand_misses::cpu.data 17142675 # number of demand (read+write) misses
985system.cpu.dcache.demand_misses::total 17142675 # number of demand (read+write) misses
986system.cpu.dcache.overall_misses::cpu.data 17142675 # number of overall misses
987system.cpu.dcache.overall_misses::total 17142675 # number of overall misses
988system.cpu.dcache.ReadReq_miss_latency::cpu.data 350608925483 # number of ReadReq miss cycles
989system.cpu.dcache.ReadReq_miss_latency::total 350608925483 # number of ReadReq miss cycles
990system.cpu.dcache.WriteReq_miss_latency::cpu.data 296498774019 # number of WriteReq miss cycles
991system.cpu.dcache.WriteReq_miss_latency::total 296498774019 # number of WriteReq miss cycles
992system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 225500 # number of LoadLockedReq miss cycles
993system.cpu.dcache.LoadLockedReq_miss_latency::total 225500 # number of LoadLockedReq miss cycles
994system.cpu.dcache.demand_miss_latency::cpu.data 647107699502 # number of demand (read+write) miss cycles
995system.cpu.dcache.demand_miss_latency::total 647107699502 # number of demand (read+write) miss cycles
996system.cpu.dcache.overall_miss_latency::cpu.data 647107699502 # number of overall miss cycles
997system.cpu.dcache.overall_miss_latency::total 647107699502 # number of overall miss cycles
998system.cpu.dcache.ReadReq_accesses::cpu.data 500587831 # number of ReadReq accesses(hits+misses)
999system.cpu.dcache.ReadReq_accesses::total 500587831 # number of ReadReq accesses(hits+misses)
1000system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
1001system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
1002system.cpu.dcache.LoadLockedReq_accesses::cpu.data 68 # number of LoadLockedReq accesses(hits+misses)
1003system.cpu.dcache.LoadLockedReq_accesses::total 68 # number of LoadLockedReq accesses(hits+misses)
1004system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
1005system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
1006system.cpu.dcache.demand_accesses::cpu.data 673173878 # number of demand (read+write) accesses
1007system.cpu.dcache.demand_accesses::total 673173878 # number of demand (read+write) accesses
1008system.cpu.dcache.overall_accesses::cpu.data 673173878 # number of overall (read+write) accesses
1009system.cpu.dcache.overall_accesses::total 673173878 # number of overall (read+write) accesses
1010system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022997 # miss rate for ReadReq accesses
1011system.cpu.dcache.ReadReq_miss_rate::total 0.022997 # miss rate for ReadReq accesses
1012system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032625 # miss rate for WriteReq accesses
1013system.cpu.dcache.WriteReq_miss_rate::total 0.032625 # miss rate for WriteReq accesses
1014system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.044118 # miss rate for LoadLockedReq accesses
1015system.cpu.dcache.LoadLockedReq_miss_rate::total 0.044118 # miss rate for LoadLockedReq accesses
1016system.cpu.dcache.demand_miss_rate::cpu.data 0.025465 # miss rate for demand accesses
1017system.cpu.dcache.demand_miss_rate::total 0.025465 # miss rate for demand accesses
1018system.cpu.dcache.overall_miss_rate::cpu.data 0.025465 # miss rate for overall accesses
1019system.cpu.dcache.overall_miss_rate::total 0.025465 # miss rate for overall accesses
1020system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 30456.000147 # average ReadReq miss latency
1021system.cpu.dcache.ReadReq_avg_miss_latency::total 30456.000147 # average ReadReq miss latency
1022system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 52657.598988 # average WriteReq miss latency
1023system.cpu.dcache.WriteReq_avg_miss_latency::total 52657.598988 # average WriteReq miss latency
1024system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 75166.666667 # average LoadLockedReq miss latency
1025system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 75166.666667 # average LoadLockedReq miss latency
1026system.cpu.dcache.demand_avg_miss_latency::cpu.data 37748.350214 # average overall miss latency
1027system.cpu.dcache.demand_avg_miss_latency::total 37748.350214 # average overall miss latency
1028system.cpu.dcache.overall_avg_miss_latency::cpu.data 37748.350214 # average overall miss latency
1029system.cpu.dcache.overall_avg_miss_latency::total 37748.350214 # average overall miss latency
1030system.cpu.dcache.blocked_cycles::no_mshrs 22019527 # number of cycles access was blocked
1031system.cpu.dcache.blocked_cycles::no_targets 3996591 # number of cycles access was blocked
1032system.cpu.dcache.blocked::no_mshrs 1208409 # number of cycles access was blocked
1033system.cpu.dcache.blocked::no_targets 65132 # number of cycles access was blocked
1034system.cpu.dcache.avg_blocked_cycles::no_mshrs 18.221916 # average number of cycles each access was blocked
1035system.cpu.dcache.avg_blocked_cycles::no_targets 61.361405 # average number of cycles each access was blocked
1036system.cpu.dcache.fast_writes 0 # number of fast writes performed
1037system.cpu.dcache.cache_copies 0 # number of cache copies performed
1038system.cpu.dcache.writebacks::writebacks 3781180 # number of writebacks
1039system.cpu.dcache.writebacks::total 3781180 # number of writebacks
1040system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3804007 # number of ReadReq MSHR hits
1041system.cpu.dcache.ReadReq_mshr_hits::total 3804007 # number of ReadReq MSHR hits
1042system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3737214 # number of WriteReq MSHR hits
1043system.cpu.dcache.WriteReq_mshr_hits::total 3737214 # number of WriteReq MSHR hits
1044system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
1045system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
1046system.cpu.dcache.demand_mshr_hits::cpu.data 7541221 # number of demand (read+write) MSHR hits
1047system.cpu.dcache.demand_mshr_hits::total 7541221 # number of demand (read+write) MSHR hits
1048system.cpu.dcache.overall_mshr_hits::cpu.data 7541221 # number of overall MSHR hits
1049system.cpu.dcache.overall_mshr_hits::total 7541221 # number of overall MSHR hits
1050system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7707975 # number of ReadReq MSHR misses
1051system.cpu.dcache.ReadReq_mshr_misses::total 7707975 # number of ReadReq MSHR misses
1052system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1893479 # number of WriteReq MSHR misses
1053system.cpu.dcache.WriteReq_mshr_misses::total 1893479 # number of WriteReq MSHR misses
1054system.cpu.dcache.demand_mshr_misses::cpu.data 9601454 # number of demand (read+write) MSHR misses
1055system.cpu.dcache.demand_mshr_misses::total 9601454 # number of demand (read+write) MSHR misses
1056system.cpu.dcache.overall_mshr_misses::cpu.data 9601454 # number of overall MSHR misses
1057system.cpu.dcache.overall_mshr_misses::total 9601454 # number of overall MSHR misses
1058system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 191480901509 # number of ReadReq MSHR miss cycles
1059system.cpu.dcache.ReadReq_mshr_miss_latency::total 191480901509 # number of ReadReq MSHR miss cycles
1060system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 83841557570 # number of WriteReq MSHR miss cycles
1061system.cpu.dcache.WriteReq_mshr_miss_latency::total 83841557570 # number of WriteReq MSHR miss cycles
1062system.cpu.dcache.demand_mshr_miss_latency::cpu.data 275322459079 # number of demand (read+write) MSHR miss cycles
1063system.cpu.dcache.demand_mshr_miss_latency::total 275322459079 # number of demand (read+write) MSHR miss cycles
1064system.cpu.dcache.overall_mshr_miss_latency::cpu.data 275322459079 # number of overall MSHR miss cycles
1065system.cpu.dcache.overall_mshr_miss_latency::total 275322459079 # number of overall MSHR miss cycles
1066system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015398 # mshr miss rate for ReadReq accesses
1067system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015398 # mshr miss rate for ReadReq accesses
1068system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010971 # mshr miss rate for WriteReq accesses
1069system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010971 # mshr miss rate for WriteReq accesses
1070system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014263 # mshr miss rate for demand accesses
1071system.cpu.dcache.demand_mshr_miss_rate::total 0.014263 # mshr miss rate for demand accesses
1072system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014263 # mshr miss rate for overall accesses
1073system.cpu.dcache.overall_mshr_miss_rate::total 0.014263 # mshr miss rate for overall accesses
1074system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24841.920415 # average ReadReq mshr miss latency
1075system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24841.920415 # average ReadReq mshr miss latency
1076system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44279.106116 # average WriteReq mshr miss latency
1077system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44279.106116 # average WriteReq mshr miss latency
1078system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28675.079741 # average overall mshr miss latency
1079system.cpu.dcache.demand_avg_mshr_miss_latency::total 28675.079741 # average overall mshr miss latency
1080system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28675.079741 # average overall mshr miss latency
1081system.cpu.dcache.overall_avg_mshr_miss_latency::total 28675.079741 # average overall mshr miss latency
1082system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
1083
1084---------- End Simulation Statistics ----------
670system.cpu.cpi 0.684188 # CPI: Cycles Per Instruction
671system.cpu.cpi_total 0.684188 # CPI: Total CPI of All Threads
672system.cpu.ipc 1.461586 # IPC: Instructions Per Cycle
673system.cpu.ipc_total 1.461586 # IPC: Total IPC of All Threads
674system.cpu.int_regfile_reads 9954183829 # number of integer regfile reads
675system.cpu.int_regfile_writes 1937102211 # number of integer regfile writes
676system.cpu.fp_regfile_reads 137 # number of floating regfile reads
677system.cpu.fp_regfile_writes 142 # number of floating regfile writes
678system.cpu.misc_regfile_reads 737626428 # number of misc regfile reads
679system.cpu.misc_regfile_writes 124 # number of misc regfile writes
680system.cpu.toL2Bus.throughput 1621046225 # Throughput (bytes/s)
681system.cpu.toL2Bus.trans_dist::ReadReq 7708753 # Transaction distribution
682system.cpu.toL2Bus.trans_dist::ReadResp 7708752 # Transaction distribution
683system.cpu.toL2Bus.trans_dist::Writeback 3781180 # Transaction distribution
684system.cpu.toL2Bus.trans_dist::ReadExReq 1893479 # Transaction distribution
685system.cpu.toL2Bus.trans_dist::ReadExResp 1893479 # Transaction distribution
686system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1556 # Packet count per connected master and slave (bytes)
687system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22984087 # Packet count per connected master and slave (bytes)
688system.cpu.toL2Bus.pkt_count::total 22985643 # Packet count per connected master and slave (bytes)
689system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 49792 # Cumulative packet size per connected master and slave (bytes)
690system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 856488512 # Cumulative packet size per connected master and slave (bytes)
691system.cpu.toL2Bus.tot_pkt_size::total 856538304 # Cumulative packet size per connected master and slave (bytes)
692system.cpu.toL2Bus.data_through_bus 856538304 # Total data (bytes)
693system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
694system.cpu.toL2Bus.reqLayer0.occupancy 10473041845 # Layer occupancy (ticks)
695system.cpu.toL2Bus.reqLayer0.utilization 2.0 # Layer utilization (%)
696system.cpu.toL2Bus.respLayer0.occupancy 1300248 # Layer occupancy (ticks)
697system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
698system.cpu.toL2Bus.respLayer1.occupancy 14753489741 # Layer occupancy (ticks)
699system.cpu.toL2Bus.respLayer1.utilization 2.8 # Layer utilization (%)
700system.cpu.icache.tags.replacements 20 # number of replacements
701system.cpu.icache.tags.tagsinuse 629.404083 # Cycle average of tags in use
702system.cpu.icache.tags.total_refs 289026911 # Total number of references to valid blocks.
703system.cpu.icache.tags.sampled_refs 778 # Sample count of references to valid blocks.
704system.cpu.icache.tags.avg_refs 371499.885604 # Average number of references to valid blocks.
705system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
706system.cpu.icache.tags.occ_blocks::cpu.inst 629.404083 # Average occupied blocks per requestor
707system.cpu.icache.tags.occ_percent::cpu.inst 0.307326 # Average percentage of cache occupancy
708system.cpu.icache.tags.occ_percent::total 0.307326 # Average percentage of cache occupancy
709system.cpu.icache.tags.occ_task_id_blocks::1024 758 # Occupied blocks per task id
710system.cpu.icache.tags.age_task_id_blocks_1024::0 23 # Occupied blocks per task id
711system.cpu.icache.tags.age_task_id_blocks_1024::2 4 # Occupied blocks per task id
712system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
713system.cpu.icache.tags.age_task_id_blocks_1024::4 730 # Occupied blocks per task id
714system.cpu.icache.tags.occ_task_id_percent::1024 0.370117 # Percentage of cache occupancy per task id
715system.cpu.icache.tags.tag_accesses 578057010 # Number of tag accesses
716system.cpu.icache.tags.data_accesses 578057010 # Number of data accesses
717system.cpu.icache.ReadReq_hits::cpu.inst 289026911 # number of ReadReq hits
718system.cpu.icache.ReadReq_hits::total 289026911 # number of ReadReq hits
719system.cpu.icache.demand_hits::cpu.inst 289026911 # number of demand (read+write) hits
720system.cpu.icache.demand_hits::total 289026911 # number of demand (read+write) hits
721system.cpu.icache.overall_hits::cpu.inst 289026911 # number of overall hits
722system.cpu.icache.overall_hits::total 289026911 # number of overall hits
723system.cpu.icache.ReadReq_misses::cpu.inst 1205 # number of ReadReq misses
724system.cpu.icache.ReadReq_misses::total 1205 # number of ReadReq misses
725system.cpu.icache.demand_misses::cpu.inst 1205 # number of demand (read+write) misses
726system.cpu.icache.demand_misses::total 1205 # number of demand (read+write) misses
727system.cpu.icache.overall_misses::cpu.inst 1205 # number of overall misses
728system.cpu.icache.overall_misses::total 1205 # number of overall misses
729system.cpu.icache.ReadReq_miss_latency::cpu.inst 80982998 # number of ReadReq miss cycles
730system.cpu.icache.ReadReq_miss_latency::total 80982998 # number of ReadReq miss cycles
731system.cpu.icache.demand_miss_latency::cpu.inst 80982998 # number of demand (read+write) miss cycles
732system.cpu.icache.demand_miss_latency::total 80982998 # number of demand (read+write) miss cycles
733system.cpu.icache.overall_miss_latency::cpu.inst 80982998 # number of overall miss cycles
734system.cpu.icache.overall_miss_latency::total 80982998 # number of overall miss cycles
735system.cpu.icache.ReadReq_accesses::cpu.inst 289028116 # number of ReadReq accesses(hits+misses)
736system.cpu.icache.ReadReq_accesses::total 289028116 # number of ReadReq accesses(hits+misses)
737system.cpu.icache.demand_accesses::cpu.inst 289028116 # number of demand (read+write) accesses
738system.cpu.icache.demand_accesses::total 289028116 # number of demand (read+write) accesses
739system.cpu.icache.overall_accesses::cpu.inst 289028116 # number of overall (read+write) accesses
740system.cpu.icache.overall_accesses::total 289028116 # number of overall (read+write) accesses
741system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
742system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
743system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
744system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
745system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
746system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
747system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67205.807469 # average ReadReq miss latency
748system.cpu.icache.ReadReq_avg_miss_latency::total 67205.807469 # average ReadReq miss latency
749system.cpu.icache.demand_avg_miss_latency::cpu.inst 67205.807469 # average overall miss latency
750system.cpu.icache.demand_avg_miss_latency::total 67205.807469 # average overall miss latency
751system.cpu.icache.overall_avg_miss_latency::cpu.inst 67205.807469 # average overall miss latency
752system.cpu.icache.overall_avg_miss_latency::total 67205.807469 # average overall miss latency
753system.cpu.icache.blocked_cycles::no_mshrs 202 # number of cycles access was blocked
754system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
755system.cpu.icache.blocked::no_mshrs 4 # number of cycles access was blocked
756system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
757system.cpu.icache.avg_blocked_cycles::no_mshrs 50.500000 # average number of cycles each access was blocked
758system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
759system.cpu.icache.fast_writes 0 # number of fast writes performed
760system.cpu.icache.cache_copies 0 # number of cache copies performed
761system.cpu.icache.ReadReq_mshr_hits::cpu.inst 427 # number of ReadReq MSHR hits
762system.cpu.icache.ReadReq_mshr_hits::total 427 # number of ReadReq MSHR hits
763system.cpu.icache.demand_mshr_hits::cpu.inst 427 # number of demand (read+write) MSHR hits
764system.cpu.icache.demand_mshr_hits::total 427 # number of demand (read+write) MSHR hits
765system.cpu.icache.overall_mshr_hits::cpu.inst 427 # number of overall MSHR hits
766system.cpu.icache.overall_mshr_hits::total 427 # number of overall MSHR hits
767system.cpu.icache.ReadReq_mshr_misses::cpu.inst 778 # number of ReadReq MSHR misses
768system.cpu.icache.ReadReq_mshr_misses::total 778 # number of ReadReq MSHR misses
769system.cpu.icache.demand_mshr_misses::cpu.inst 778 # number of demand (read+write) MSHR misses
770system.cpu.icache.demand_mshr_misses::total 778 # number of demand (read+write) MSHR misses
771system.cpu.icache.overall_mshr_misses::cpu.inst 778 # number of overall MSHR misses
772system.cpu.icache.overall_mshr_misses::total 778 # number of overall MSHR misses
773system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 55589252 # number of ReadReq MSHR miss cycles
774system.cpu.icache.ReadReq_mshr_miss_latency::total 55589252 # number of ReadReq MSHR miss cycles
775system.cpu.icache.demand_mshr_miss_latency::cpu.inst 55589252 # number of demand (read+write) MSHR miss cycles
776system.cpu.icache.demand_mshr_miss_latency::total 55589252 # number of demand (read+write) MSHR miss cycles
777system.cpu.icache.overall_mshr_miss_latency::cpu.inst 55589252 # number of overall MSHR miss cycles
778system.cpu.icache.overall_mshr_miss_latency::total 55589252 # number of overall MSHR miss cycles
779system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for ReadReq accesses
780system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000003 # mshr miss rate for ReadReq accesses
781system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for demand accesses
782system.cpu.icache.demand_mshr_miss_rate::total 0.000003 # mshr miss rate for demand accesses
783system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for overall accesses
784system.cpu.icache.overall_mshr_miss_rate::total 0.000003 # mshr miss rate for overall accesses
785system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71451.480720 # average ReadReq mshr miss latency
786system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71451.480720 # average ReadReq mshr miss latency
787system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71451.480720 # average overall mshr miss latency
788system.cpu.icache.demand_avg_mshr_miss_latency::total 71451.480720 # average overall mshr miss latency
789system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71451.480720 # average overall mshr miss latency
790system.cpu.icache.overall_avg_mshr_miss_latency::total 71451.480720 # average overall mshr miss latency
791system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
792system.cpu.l2cache.tags.replacements 2214034 # number of replacements
793system.cpu.l2cache.tags.tagsinuse 31529.362843 # Cycle average of tags in use
794system.cpu.l2cache.tags.total_refs 9245387 # Total number of references to valid blocks.
795system.cpu.l2cache.tags.sampled_refs 2243807 # Sample count of references to valid blocks.
796system.cpu.l2cache.tags.avg_refs 4.120402 # Average number of references to valid blocks.
797system.cpu.l2cache.tags.warmup_cycle 21611639250 # Cycle when the warmup percentage was hit.
798system.cpu.l2cache.tags.occ_blocks::writebacks 14288.917834 # Average occupied blocks per requestor
799system.cpu.l2cache.tags.occ_blocks::cpu.inst 20.667187 # Average occupied blocks per requestor
800system.cpu.l2cache.tags.occ_blocks::cpu.data 17219.777822 # Average occupied blocks per requestor
801system.cpu.l2cache.tags.occ_percent::writebacks 0.436063 # Average percentage of cache occupancy
802system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000631 # Average percentage of cache occupancy
803system.cpu.l2cache.tags.occ_percent::cpu.data 0.525506 # Average percentage of cache occupancy
804system.cpu.l2cache.tags.occ_percent::total 0.962200 # Average percentage of cache occupancy
805system.cpu.l2cache.tags.occ_task_id_blocks::1024 29773 # Occupied blocks per task id
806system.cpu.l2cache.tags.age_task_id_blocks_1024::0 90 # Occupied blocks per task id
807system.cpu.l2cache.tags.age_task_id_blocks_1024::1 79 # Occupied blocks per task id
808system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1894 # Occupied blocks per task id
809system.cpu.l2cache.tags.age_task_id_blocks_1024::3 23771 # Occupied blocks per task id
810system.cpu.l2cache.tags.age_task_id_blocks_1024::4 3939 # Occupied blocks per task id
811system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908600 # Percentage of cache occupancy per task id
812system.cpu.l2cache.tags.tag_accesses 111204582 # Number of tag accesses
813system.cpu.l2cache.tags.data_accesses 111204582 # Number of data accesses
814system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits
815system.cpu.l2cache.ReadReq_hits::cpu.data 6288484 # number of ReadReq hits
816system.cpu.l2cache.ReadReq_hits::total 6288511 # number of ReadReq hits
817system.cpu.l2cache.Writeback_hits::writebacks 3781180 # number of Writeback hits
818system.cpu.l2cache.Writeback_hits::total 3781180 # number of Writeback hits
819system.cpu.l2cache.ReadExReq_hits::cpu.data 1066986 # number of ReadExReq hits
820system.cpu.l2cache.ReadExReq_hits::total 1066986 # number of ReadExReq hits
821system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits
822system.cpu.l2cache.demand_hits::cpu.data 7355470 # number of demand (read+write) hits
823system.cpu.l2cache.demand_hits::total 7355497 # number of demand (read+write) hits
824system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits
825system.cpu.l2cache.overall_hits::cpu.data 7355470 # number of overall hits
826system.cpu.l2cache.overall_hits::total 7355497 # number of overall hits
827system.cpu.l2cache.ReadReq_misses::cpu.inst 751 # number of ReadReq misses
828system.cpu.l2cache.ReadReq_misses::cpu.data 1419491 # number of ReadReq misses
829system.cpu.l2cache.ReadReq_misses::total 1420242 # number of ReadReq misses
830system.cpu.l2cache.ReadExReq_misses::cpu.data 826493 # number of ReadExReq misses
831system.cpu.l2cache.ReadExReq_misses::total 826493 # number of ReadExReq misses
832system.cpu.l2cache.demand_misses::cpu.inst 751 # number of demand (read+write) misses
833system.cpu.l2cache.demand_misses::cpu.data 2245984 # number of demand (read+write) misses
834system.cpu.l2cache.demand_misses::total 2246735 # number of demand (read+write) misses
835system.cpu.l2cache.overall_misses::cpu.inst 751 # number of overall misses
836system.cpu.l2cache.overall_misses::cpu.data 2245984 # number of overall misses
837system.cpu.l2cache.overall_misses::total 2246735 # number of overall misses
838system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 54536250 # number of ReadReq miss cycles
839system.cpu.l2cache.ReadReq_miss_latency::cpu.data 119001772500 # number of ReadReq miss cycles
840system.cpu.l2cache.ReadReq_miss_latency::total 119056308750 # number of ReadReq miss cycles
841system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 70780259250 # number of ReadExReq miss cycles
842system.cpu.l2cache.ReadExReq_miss_latency::total 70780259250 # number of ReadExReq miss cycles
843system.cpu.l2cache.demand_miss_latency::cpu.inst 54536250 # number of demand (read+write) miss cycles
844system.cpu.l2cache.demand_miss_latency::cpu.data 189782031750 # number of demand (read+write) miss cycles
845system.cpu.l2cache.demand_miss_latency::total 189836568000 # number of demand (read+write) miss cycles
846system.cpu.l2cache.overall_miss_latency::cpu.inst 54536250 # number of overall miss cycles
847system.cpu.l2cache.overall_miss_latency::cpu.data 189782031750 # number of overall miss cycles
848system.cpu.l2cache.overall_miss_latency::total 189836568000 # number of overall miss cycles
849system.cpu.l2cache.ReadReq_accesses::cpu.inst 778 # number of ReadReq accesses(hits+misses)
850system.cpu.l2cache.ReadReq_accesses::cpu.data 7707975 # number of ReadReq accesses(hits+misses)
851system.cpu.l2cache.ReadReq_accesses::total 7708753 # number of ReadReq accesses(hits+misses)
852system.cpu.l2cache.Writeback_accesses::writebacks 3781180 # number of Writeback accesses(hits+misses)
853system.cpu.l2cache.Writeback_accesses::total 3781180 # number of Writeback accesses(hits+misses)
854system.cpu.l2cache.ReadExReq_accesses::cpu.data 1893479 # number of ReadExReq accesses(hits+misses)
855system.cpu.l2cache.ReadExReq_accesses::total 1893479 # number of ReadExReq accesses(hits+misses)
856system.cpu.l2cache.demand_accesses::cpu.inst 778 # number of demand (read+write) accesses
857system.cpu.l2cache.demand_accesses::cpu.data 9601454 # number of demand (read+write) accesses
858system.cpu.l2cache.demand_accesses::total 9602232 # number of demand (read+write) accesses
859system.cpu.l2cache.overall_accesses::cpu.inst 778 # number of overall (read+write) accesses
860system.cpu.l2cache.overall_accesses::cpu.data 9601454 # number of overall (read+write) accesses
861system.cpu.l2cache.overall_accesses::total 9602232 # number of overall (read+write) accesses
862system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.965296 # miss rate for ReadReq accesses
863system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.184159 # miss rate for ReadReq accesses
864system.cpu.l2cache.ReadReq_miss_rate::total 0.184238 # miss rate for ReadReq accesses
865system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.436494 # miss rate for ReadExReq accesses
866system.cpu.l2cache.ReadExReq_miss_rate::total 0.436494 # miss rate for ReadExReq accesses
867system.cpu.l2cache.demand_miss_rate::cpu.inst 0.965296 # miss rate for demand accesses
868system.cpu.l2cache.demand_miss_rate::cpu.data 0.233921 # miss rate for demand accesses
869system.cpu.l2cache.demand_miss_rate::total 0.233980 # miss rate for demand accesses
870system.cpu.l2cache.overall_miss_rate::cpu.inst 0.965296 # miss rate for overall accesses
871system.cpu.l2cache.overall_miss_rate::cpu.data 0.233921 # miss rate for overall accesses
872system.cpu.l2cache.overall_miss_rate::total 0.233980 # miss rate for overall accesses
873system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72618.175766 # average ReadReq miss latency
874system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 83834.115539 # average ReadReq miss latency
875system.cpu.l2cache.ReadReq_avg_miss_latency::total 83828.184739 # average ReadReq miss latency
876system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 85639.272504 # average ReadExReq miss latency
877system.cpu.l2cache.ReadExReq_avg_miss_latency::total 85639.272504 # average ReadExReq miss latency
878system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72618.175766 # average overall miss latency
879system.cpu.l2cache.demand_avg_miss_latency::cpu.data 84498.389904 # average overall miss latency
880system.cpu.l2cache.demand_avg_miss_latency::total 84494.418790 # average overall miss latency
881system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72618.175766 # average overall miss latency
882system.cpu.l2cache.overall_avg_miss_latency::cpu.data 84498.389904 # average overall miss latency
883system.cpu.l2cache.overall_avg_miss_latency::total 84494.418790 # average overall miss latency
884system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
885system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
886system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
887system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
888system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
889system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
890system.cpu.l2cache.fast_writes 0 # number of fast writes performed
891system.cpu.l2cache.cache_copies 0 # number of cache copies performed
892system.cpu.l2cache.writebacks::writebacks 1100540 # number of writebacks
893system.cpu.l2cache.writebacks::total 1100540 # number of writebacks
894system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits
895system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits
896system.cpu.l2cache.ReadReq_mshr_hits::total 11 # number of ReadReq MSHR hits
897system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
898system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits
899system.cpu.l2cache.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits
900system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
901system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits
902system.cpu.l2cache.overall_mshr_hits::total 11 # number of overall MSHR hits
903system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 749 # number of ReadReq MSHR misses
904system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1419482 # number of ReadReq MSHR misses
905system.cpu.l2cache.ReadReq_mshr_misses::total 1420231 # number of ReadReq MSHR misses
906system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 826493 # number of ReadExReq MSHR misses
907system.cpu.l2cache.ReadExReq_mshr_misses::total 826493 # number of ReadExReq MSHR misses
908system.cpu.l2cache.demand_mshr_misses::cpu.inst 749 # number of demand (read+write) MSHR misses
909system.cpu.l2cache.demand_mshr_misses::cpu.data 2245975 # number of demand (read+write) MSHR misses
910system.cpu.l2cache.demand_mshr_misses::total 2246724 # number of demand (read+write) MSHR misses
911system.cpu.l2cache.overall_mshr_misses::cpu.inst 749 # number of overall MSHR misses
912system.cpu.l2cache.overall_mshr_misses::cpu.data 2245975 # number of overall MSHR misses
913system.cpu.l2cache.overall_mshr_misses::total 2246724 # number of overall MSHR misses
914system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 44958250 # number of ReadReq MSHR miss cycles
915system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 101218844750 # number of ReadReq MSHR miss cycles
916system.cpu.l2cache.ReadReq_mshr_miss_latency::total 101263803000 # number of ReadReq MSHR miss cycles
917system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 60411500250 # number of ReadExReq MSHR miss cycles
918system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 60411500250 # number of ReadExReq MSHR miss cycles
919system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 44958250 # number of demand (read+write) MSHR miss cycles
920system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 161630345000 # number of demand (read+write) MSHR miss cycles
921system.cpu.l2cache.demand_mshr_miss_latency::total 161675303250 # number of demand (read+write) MSHR miss cycles
922system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 44958250 # number of overall MSHR miss cycles
923system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 161630345000 # number of overall MSHR miss cycles
924system.cpu.l2cache.overall_mshr_miss_latency::total 161675303250 # number of overall MSHR miss cycles
925system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962725 # mshr miss rate for ReadReq accesses
926system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.184158 # mshr miss rate for ReadReq accesses
927system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.184236 # mshr miss rate for ReadReq accesses
928system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.436494 # mshr miss rate for ReadExReq accesses
929system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.436494 # mshr miss rate for ReadExReq accesses
930system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962725 # mshr miss rate for demand accesses
931system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.233920 # mshr miss rate for demand accesses
932system.cpu.l2cache.demand_mshr_miss_rate::total 0.233979 # mshr miss rate for demand accesses
933system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962725 # mshr miss rate for overall accesses
934system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.233920 # mshr miss rate for overall accesses
935system.cpu.l2cache.overall_mshr_miss_rate::total 0.233979 # mshr miss rate for overall accesses
936system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60024.365821 # average ReadReq mshr miss latency
937system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 71306.888534 # average ReadReq mshr miss latency
938system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 71300.938368 # average ReadReq mshr miss latency
939system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 73093.783311 # average ReadExReq mshr miss latency
940system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 73093.783311 # average ReadExReq mshr miss latency
941system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60024.365821 # average overall mshr miss latency
942system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71964.445285 # average overall mshr miss latency
943system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71960.464770 # average overall mshr miss latency
944system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60024.365821 # average overall mshr miss latency
945system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71964.445285 # average overall mshr miss latency
946system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71960.464770 # average overall mshr miss latency
947system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
948system.cpu.dcache.tags.replacements 9597357 # number of replacements
949system.cpu.dcache.tags.tagsinuse 4087.971590 # Cycle average of tags in use
950system.cpu.dcache.tags.total_refs 656031329 # Total number of references to valid blocks.
951system.cpu.dcache.tags.sampled_refs 9601453 # Sample count of references to valid blocks.
952system.cpu.dcache.tags.avg_refs 68.326255 # Average number of references to valid blocks.
953system.cpu.dcache.tags.warmup_cycle 3540268250 # Cycle when the warmup percentage was hit.
954system.cpu.dcache.tags.occ_blocks::cpu.data 4087.971590 # Average occupied blocks per requestor
955system.cpu.dcache.tags.occ_percent::cpu.data 0.998040 # Average percentage of cache occupancy
956system.cpu.dcache.tags.occ_percent::total 0.998040 # Average percentage of cache occupancy
957system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
958system.cpu.dcache.tags.age_task_id_blocks_1024::0 640 # Occupied blocks per task id
959system.cpu.dcache.tags.age_task_id_blocks_1024::1 2362 # Occupied blocks per task id
960system.cpu.dcache.tags.age_task_id_blocks_1024::2 1093 # Occupied blocks per task id
961system.cpu.dcache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
962system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
963system.cpu.dcache.tags.tag_accesses 1355949467 # Number of tag accesses
964system.cpu.dcache.tags.data_accesses 1355949467 # Number of data accesses
965system.cpu.dcache.ReadReq_hits::cpu.data 489075849 # number of ReadReq hits
966system.cpu.dcache.ReadReq_hits::total 489075849 # number of ReadReq hits
967system.cpu.dcache.WriteReq_hits::cpu.data 166955354 # number of WriteReq hits
968system.cpu.dcache.WriteReq_hits::total 166955354 # number of WriteReq hits
969system.cpu.dcache.LoadLockedReq_hits::cpu.data 65 # number of LoadLockedReq hits
970system.cpu.dcache.LoadLockedReq_hits::total 65 # number of LoadLockedReq hits
971system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
972system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
973system.cpu.dcache.demand_hits::cpu.data 656031203 # number of demand (read+write) hits
974system.cpu.dcache.demand_hits::total 656031203 # number of demand (read+write) hits
975system.cpu.dcache.overall_hits::cpu.data 656031203 # number of overall hits
976system.cpu.dcache.overall_hits::total 656031203 # number of overall hits
977system.cpu.dcache.ReadReq_misses::cpu.data 11511982 # number of ReadReq misses
978system.cpu.dcache.ReadReq_misses::total 11511982 # number of ReadReq misses
979system.cpu.dcache.WriteReq_misses::cpu.data 5630693 # number of WriteReq misses
980system.cpu.dcache.WriteReq_misses::total 5630693 # number of WriteReq misses
981system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
982system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
983system.cpu.dcache.demand_misses::cpu.data 17142675 # number of demand (read+write) misses
984system.cpu.dcache.demand_misses::total 17142675 # number of demand (read+write) misses
985system.cpu.dcache.overall_misses::cpu.data 17142675 # number of overall misses
986system.cpu.dcache.overall_misses::total 17142675 # number of overall misses
987system.cpu.dcache.ReadReq_miss_latency::cpu.data 350608925483 # number of ReadReq miss cycles
988system.cpu.dcache.ReadReq_miss_latency::total 350608925483 # number of ReadReq miss cycles
989system.cpu.dcache.WriteReq_miss_latency::cpu.data 296498774019 # number of WriteReq miss cycles
990system.cpu.dcache.WriteReq_miss_latency::total 296498774019 # number of WriteReq miss cycles
991system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 225500 # number of LoadLockedReq miss cycles
992system.cpu.dcache.LoadLockedReq_miss_latency::total 225500 # number of LoadLockedReq miss cycles
993system.cpu.dcache.demand_miss_latency::cpu.data 647107699502 # number of demand (read+write) miss cycles
994system.cpu.dcache.demand_miss_latency::total 647107699502 # number of demand (read+write) miss cycles
995system.cpu.dcache.overall_miss_latency::cpu.data 647107699502 # number of overall miss cycles
996system.cpu.dcache.overall_miss_latency::total 647107699502 # number of overall miss cycles
997system.cpu.dcache.ReadReq_accesses::cpu.data 500587831 # number of ReadReq accesses(hits+misses)
998system.cpu.dcache.ReadReq_accesses::total 500587831 # number of ReadReq accesses(hits+misses)
999system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
1000system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
1001system.cpu.dcache.LoadLockedReq_accesses::cpu.data 68 # number of LoadLockedReq accesses(hits+misses)
1002system.cpu.dcache.LoadLockedReq_accesses::total 68 # number of LoadLockedReq accesses(hits+misses)
1003system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
1004system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
1005system.cpu.dcache.demand_accesses::cpu.data 673173878 # number of demand (read+write) accesses
1006system.cpu.dcache.demand_accesses::total 673173878 # number of demand (read+write) accesses
1007system.cpu.dcache.overall_accesses::cpu.data 673173878 # number of overall (read+write) accesses
1008system.cpu.dcache.overall_accesses::total 673173878 # number of overall (read+write) accesses
1009system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022997 # miss rate for ReadReq accesses
1010system.cpu.dcache.ReadReq_miss_rate::total 0.022997 # miss rate for ReadReq accesses
1011system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032625 # miss rate for WriteReq accesses
1012system.cpu.dcache.WriteReq_miss_rate::total 0.032625 # miss rate for WriteReq accesses
1013system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.044118 # miss rate for LoadLockedReq accesses
1014system.cpu.dcache.LoadLockedReq_miss_rate::total 0.044118 # miss rate for LoadLockedReq accesses
1015system.cpu.dcache.demand_miss_rate::cpu.data 0.025465 # miss rate for demand accesses
1016system.cpu.dcache.demand_miss_rate::total 0.025465 # miss rate for demand accesses
1017system.cpu.dcache.overall_miss_rate::cpu.data 0.025465 # miss rate for overall accesses
1018system.cpu.dcache.overall_miss_rate::total 0.025465 # miss rate for overall accesses
1019system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 30456.000147 # average ReadReq miss latency
1020system.cpu.dcache.ReadReq_avg_miss_latency::total 30456.000147 # average ReadReq miss latency
1021system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 52657.598988 # average WriteReq miss latency
1022system.cpu.dcache.WriteReq_avg_miss_latency::total 52657.598988 # average WriteReq miss latency
1023system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 75166.666667 # average LoadLockedReq miss latency
1024system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 75166.666667 # average LoadLockedReq miss latency
1025system.cpu.dcache.demand_avg_miss_latency::cpu.data 37748.350214 # average overall miss latency
1026system.cpu.dcache.demand_avg_miss_latency::total 37748.350214 # average overall miss latency
1027system.cpu.dcache.overall_avg_miss_latency::cpu.data 37748.350214 # average overall miss latency
1028system.cpu.dcache.overall_avg_miss_latency::total 37748.350214 # average overall miss latency
1029system.cpu.dcache.blocked_cycles::no_mshrs 22019527 # number of cycles access was blocked
1030system.cpu.dcache.blocked_cycles::no_targets 3996591 # number of cycles access was blocked
1031system.cpu.dcache.blocked::no_mshrs 1208409 # number of cycles access was blocked
1032system.cpu.dcache.blocked::no_targets 65132 # number of cycles access was blocked
1033system.cpu.dcache.avg_blocked_cycles::no_mshrs 18.221916 # average number of cycles each access was blocked
1034system.cpu.dcache.avg_blocked_cycles::no_targets 61.361405 # average number of cycles each access was blocked
1035system.cpu.dcache.fast_writes 0 # number of fast writes performed
1036system.cpu.dcache.cache_copies 0 # number of cache copies performed
1037system.cpu.dcache.writebacks::writebacks 3781180 # number of writebacks
1038system.cpu.dcache.writebacks::total 3781180 # number of writebacks
1039system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3804007 # number of ReadReq MSHR hits
1040system.cpu.dcache.ReadReq_mshr_hits::total 3804007 # number of ReadReq MSHR hits
1041system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3737214 # number of WriteReq MSHR hits
1042system.cpu.dcache.WriteReq_mshr_hits::total 3737214 # number of WriteReq MSHR hits
1043system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
1044system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
1045system.cpu.dcache.demand_mshr_hits::cpu.data 7541221 # number of demand (read+write) MSHR hits
1046system.cpu.dcache.demand_mshr_hits::total 7541221 # number of demand (read+write) MSHR hits
1047system.cpu.dcache.overall_mshr_hits::cpu.data 7541221 # number of overall MSHR hits
1048system.cpu.dcache.overall_mshr_hits::total 7541221 # number of overall MSHR hits
1049system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7707975 # number of ReadReq MSHR misses
1050system.cpu.dcache.ReadReq_mshr_misses::total 7707975 # number of ReadReq MSHR misses
1051system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1893479 # number of WriteReq MSHR misses
1052system.cpu.dcache.WriteReq_mshr_misses::total 1893479 # number of WriteReq MSHR misses
1053system.cpu.dcache.demand_mshr_misses::cpu.data 9601454 # number of demand (read+write) MSHR misses
1054system.cpu.dcache.demand_mshr_misses::total 9601454 # number of demand (read+write) MSHR misses
1055system.cpu.dcache.overall_mshr_misses::cpu.data 9601454 # number of overall MSHR misses
1056system.cpu.dcache.overall_mshr_misses::total 9601454 # number of overall MSHR misses
1057system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 191480901509 # number of ReadReq MSHR miss cycles
1058system.cpu.dcache.ReadReq_mshr_miss_latency::total 191480901509 # number of ReadReq MSHR miss cycles
1059system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 83841557570 # number of WriteReq MSHR miss cycles
1060system.cpu.dcache.WriteReq_mshr_miss_latency::total 83841557570 # number of WriteReq MSHR miss cycles
1061system.cpu.dcache.demand_mshr_miss_latency::cpu.data 275322459079 # number of demand (read+write) MSHR miss cycles
1062system.cpu.dcache.demand_mshr_miss_latency::total 275322459079 # number of demand (read+write) MSHR miss cycles
1063system.cpu.dcache.overall_mshr_miss_latency::cpu.data 275322459079 # number of overall MSHR miss cycles
1064system.cpu.dcache.overall_mshr_miss_latency::total 275322459079 # number of overall MSHR miss cycles
1065system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015398 # mshr miss rate for ReadReq accesses
1066system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015398 # mshr miss rate for ReadReq accesses
1067system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010971 # mshr miss rate for WriteReq accesses
1068system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010971 # mshr miss rate for WriteReq accesses
1069system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014263 # mshr miss rate for demand accesses
1070system.cpu.dcache.demand_mshr_miss_rate::total 0.014263 # mshr miss rate for demand accesses
1071system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014263 # mshr miss rate for overall accesses
1072system.cpu.dcache.overall_mshr_miss_rate::total 0.014263 # mshr miss rate for overall accesses
1073system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24841.920415 # average ReadReq mshr miss latency
1074system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24841.920415 # average ReadReq mshr miss latency
1075system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44279.106116 # average WriteReq mshr miss latency
1076system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44279.106116 # average WriteReq mshr miss latency
1077system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28675.079741 # average overall mshr miss latency
1078system.cpu.dcache.demand_avg_mshr_miss_latency::total 28675.079741 # average overall mshr miss latency
1079system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28675.079741 # average overall mshr miss latency
1080system.cpu.dcache.overall_avg_mshr_miss_latency::total 28675.079741 # average overall mshr miss latency
1081system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
1082
1083---------- End Simulation Statistics ----------