Deleted Added
sdiff udiff text old ( 11606:6b749761c398 ) new ( 11680:b4d943429dc6 )
full compact
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.787742 # Number of seconds simulated
4sim_ticks 787742202500 # Number of ticks simulated
5final_tick 787742202500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 201500 # Simulator instruction rate (inst/s)
8host_op_rate 217086 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 102767126 # Simulator tick rate (ticks/s)
10host_mem_usage 327820 # Number of bytes of host memory used
11host_seconds 7665.31 # Real time elapsed on the host
12sim_insts 1544563024 # Number of instructions simulated
13sim_ops 1664032416 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
17system.physmem.bytes_read::cpu.inst 65664 # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.data 236035776 # Number of bytes read from this memory
19system.physmem.bytes_read::cpu.l2cache.prefetcher 63780672 # Number of bytes read from this memory
20system.physmem.bytes_read::total 299882112 # Number of bytes read from this memory
21system.physmem.bytes_inst_read::cpu.inst 65664 # Number of instructions bytes read from this memory
22system.physmem.bytes_inst_read::total 65664 # Number of instructions bytes read from this memory
23system.physmem.bytes_written::writebacks 104579136 # Number of bytes written to this memory
24system.physmem.bytes_written::total 104579136 # Number of bytes written to this memory
25system.physmem.num_reads::cpu.inst 1026 # Number of read requests responded to by this memory
26system.physmem.num_reads::cpu.data 3688059 # Number of read requests responded to by this memory
27system.physmem.num_reads::cpu.l2cache.prefetcher 996573 # Number of read requests responded to by this memory
28system.physmem.num_reads::total 4685658 # Number of read requests responded to by this memory
29system.physmem.num_writes::writebacks 1634049 # Number of write requests responded to by this memory
30system.physmem.num_writes::total 1634049 # Number of write requests responded to by this memory
31system.physmem.bw_read::cpu.inst 83357 # Total read bandwidth from this memory (bytes/s)
32system.physmem.bw_read::cpu.data 299635814 # Total read bandwidth from this memory (bytes/s)
33system.physmem.bw_read::cpu.l2cache.prefetcher 80966428 # Total read bandwidth from this memory (bytes/s)
34system.physmem.bw_read::total 380685599 # Total read bandwidth from this memory (bytes/s)
35system.physmem.bw_inst_read::cpu.inst 83357 # Instruction read bandwidth from this memory (bytes/s)
36system.physmem.bw_inst_read::total 83357 # Instruction read bandwidth from this memory (bytes/s)
37system.physmem.bw_write::writebacks 132758072 # Write bandwidth from this memory (bytes/s)
38system.physmem.bw_write::total 132758072 # Write bandwidth from this memory (bytes/s)
39system.physmem.bw_total::writebacks 132758072 # Total bandwidth to/from this memory (bytes/s)
40system.physmem.bw_total::cpu.inst 83357 # Total bandwidth to/from this memory (bytes/s)
41system.physmem.bw_total::cpu.data 299635814 # Total bandwidth to/from this memory (bytes/s)
42system.physmem.bw_total::cpu.l2cache.prefetcher 80966428 # Total bandwidth to/from this memory (bytes/s)
43system.physmem.bw_total::total 513443671 # Total bandwidth to/from this memory (bytes/s)
44system.physmem.readReqs 4685658 # Number of read requests accepted
45system.physmem.writeReqs 1634049 # Number of write requests accepted
46system.physmem.readBursts 4685658 # Number of DRAM read bursts, including those serviced by the write queue
47system.physmem.writeBursts 1634049 # Number of DRAM write bursts, including those merged in the write queue
48system.physmem.bytesReadDRAM 299378880 # Total number of bytes read from DRAM
49system.physmem.bytesReadWrQ 503232 # Total number of bytes read from write queue
50system.physmem.bytesWritten 104576512 # Total number of bytes written to DRAM
51system.physmem.bytesReadSys 299882112 # Total read bytes from the system interface side
52system.physmem.bytesWrittenSys 104579136 # Total written bytes from the system interface side
53system.physmem.servicedByWrQ 7863 # Number of DRAM read bursts serviced by the write queue
54system.physmem.mergedWrBursts 17 # Number of DRAM write bursts merged with an existing one
55system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
56system.physmem.perBankRdBursts::0 301431 # Per bank write bursts
57system.physmem.perBankRdBursts::1 301123 # Per bank write bursts
58system.physmem.perBankRdBursts::2 285299 # Per bank write bursts
59system.physmem.perBankRdBursts::3 287676 # Per bank write bursts
60system.physmem.perBankRdBursts::4 288751 # Per bank write bursts
61system.physmem.perBankRdBursts::5 286469 # Per bank write bursts
62system.physmem.perBankRdBursts::6 281133 # Per bank write bursts
63system.physmem.perBankRdBursts::7 278330 # Per bank write bursts
64system.physmem.perBankRdBursts::8 294107 # Per bank write bursts
65system.physmem.perBankRdBursts::9 299584 # Per bank write bursts
66system.physmem.perBankRdBursts::10 292343 # Per bank write bursts
67system.physmem.perBankRdBursts::11 297976 # Per bank write bursts
68system.physmem.perBankRdBursts::12 299704 # Per bank write bursts
69system.physmem.perBankRdBursts::13 299189 # Per bank write bursts
70system.physmem.perBankRdBursts::14 294388 # Per bank write bursts
71system.physmem.perBankRdBursts::15 290292 # Per bank write bursts
72system.physmem.perBankWrBursts::0 103694 # Per bank write bursts
73system.physmem.perBankWrBursts::1 101682 # Per bank write bursts
74system.physmem.perBankWrBursts::2 99052 # Per bank write bursts
75system.physmem.perBankWrBursts::3 99844 # Per bank write bursts
76system.physmem.perBankWrBursts::4 99095 # Per bank write bursts
77system.physmem.perBankWrBursts::5 98699 # Per bank write bursts
78system.physmem.perBankWrBursts::6 102473 # Per bank write bursts
79system.physmem.perBankWrBursts::7 104090 # Per bank write bursts
80system.physmem.perBankWrBursts::8 105068 # Per bank write bursts
81system.physmem.perBankWrBursts::9 104102 # Per bank write bursts
82system.physmem.perBankWrBursts::10 101990 # Per bank write bursts
83system.physmem.perBankWrBursts::11 102510 # Per bank write bursts
84system.physmem.perBankWrBursts::12 102612 # Per bank write bursts
85system.physmem.perBankWrBursts::13 102296 # Per bank write bursts
86system.physmem.perBankWrBursts::14 104281 # Per bank write bursts
87system.physmem.perBankWrBursts::15 102520 # Per bank write bursts
88system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
89system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
90system.physmem.totGap 787742161500 # Total gap between requests
91system.physmem.readPktSize::0 0 # Read request sizes (log2)
92system.physmem.readPktSize::1 0 # Read request sizes (log2)
93system.physmem.readPktSize::2 0 # Read request sizes (log2)
94system.physmem.readPktSize::3 0 # Read request sizes (log2)
95system.physmem.readPktSize::4 0 # Read request sizes (log2)
96system.physmem.readPktSize::5 0 # Read request sizes (log2)
97system.physmem.readPktSize::6 4685658 # Read request sizes (log2)
98system.physmem.writePktSize::0 0 # Write request sizes (log2)
99system.physmem.writePktSize::1 0 # Write request sizes (log2)
100system.physmem.writePktSize::2 0 # Write request sizes (log2)
101system.physmem.writePktSize::3 0 # Write request sizes (log2)
102system.physmem.writePktSize::4 0 # Write request sizes (log2)
103system.physmem.writePktSize::5 0 # Write request sizes (log2)
104system.physmem.writePktSize::6 1634049 # Write request sizes (log2)
105system.physmem.rdQLenPdf::0 2727854 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::1 1051064 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::2 327817 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::3 232993 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::4 158136 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::5 89940 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::6 39970 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::7 24320 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::8 17966 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::9 4404 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::10 1761 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::11 825 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::12 484 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::13 248 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::14 11 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::15 2 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see

--- 15 unchanged lines hidden (view full) ---

144system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::15 24393 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::16 26784 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::17 55742 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::18 73104 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::19 84746 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::20 93459 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::21 99625 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::22 103284 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::23 105129 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::24 105804 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::25 106233 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::26 107403 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::27 108454 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::28 109545 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::29 110077 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::30 108778 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::31 102213 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::32 101052 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::33 4490 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::34 1853 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::35 898 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::36 461 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::37 229 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::38 132 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::39 59 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::40 32 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::41 19 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::42 8 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::43 3 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::44 3 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::46 1 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::48 2 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
200system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
201system.physmem.bytesPerActivate::samples 4258602 # Bytes accessed per row activation
202system.physmem.bytesPerActivate::mean 94.856263 # Bytes accessed per row activation
203system.physmem.bytesPerActivate::gmean 78.818587 # Bytes accessed per row activation
204system.physmem.bytesPerActivate::stdev 102.740363 # Bytes accessed per row activation
205system.physmem.bytesPerActivate::0-127 3399214 79.82% 79.82% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::128-255 662534 15.56% 95.38% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::256-383 94110 2.21% 97.59% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::384-511 35203 0.83% 98.41% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::512-639 22640 0.53% 98.95% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::640-767 12473 0.29% 99.24% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::768-895 7407 0.17% 99.41% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::896-1023 5223 0.12% 99.54% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::1024-1151 19798 0.46% 100.00% # Bytes accessed per row activation
214system.physmem.bytesPerActivate::total 4258602 # Bytes accessed per row activation
215system.physmem.rdPerTurnAround::samples 97968 # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::mean 47.747867 # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::stdev 99.462080 # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::0-255 95523 97.50% 97.50% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::256-511 1197 1.22% 98.73% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::512-767 705 0.72% 99.45% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::768-1023 407 0.42% 99.86% # Reads before turning the bus around for writes
222system.physmem.rdPerTurnAround::1024-1279 106 0.11% 99.97% # Reads before turning the bus around for writes
223system.physmem.rdPerTurnAround::1280-1535 17 0.02% 99.99% # Reads before turning the bus around for writes
224system.physmem.rdPerTurnAround::1536-1791 4 0.00% 99.99% # Reads before turning the bus around for writes
225system.physmem.rdPerTurnAround::1792-2047 4 0.00% 99.99% # Reads before turning the bus around for writes
226system.physmem.rdPerTurnAround::2048-2303 1 0.00% 100.00% # Reads before turning the bus around for writes
227system.physmem.rdPerTurnAround::2304-2559 1 0.00% 100.00% # Reads before turning the bus around for writes
228system.physmem.rdPerTurnAround::3584-3839 1 0.00% 100.00% # Reads before turning the bus around for writes
229system.physmem.rdPerTurnAround::4352-4607 1 0.00% 100.00% # Reads before turning the bus around for writes
230system.physmem.rdPerTurnAround::4608-4863 1 0.00% 100.00% # Reads before turning the bus around for writes
231system.physmem.rdPerTurnAround::total 97968 # Reads before turning the bus around for writes
232system.physmem.wrPerTurnAround::samples 97968 # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::mean 16.678997 # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::gmean 16.638691 # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::stdev 1.208217 # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::16 70313 71.77% 71.77% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::17 1920 1.96% 73.73% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::18 17565 17.93% 91.66% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::19 5314 5.42% 97.08% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::20 1711 1.75% 98.83% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::21 637 0.65% 99.48% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::22 262 0.27% 99.75% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::23 130 0.13% 99.88% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::24 63 0.06% 99.95% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::25 33 0.03% 99.98% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::26 13 0.01% 99.99% # Writes before turning the bus around for reads
247system.physmem.wrPerTurnAround::27 2 0.00% 99.99% # Writes before turning the bus around for reads
248system.physmem.wrPerTurnAround::28 2 0.00% 100.00% # Writes before turning the bus around for reads
249system.physmem.wrPerTurnAround::29 2 0.00% 100.00% # Writes before turning the bus around for reads
250system.physmem.wrPerTurnAround::30 1 0.00% 100.00% # Writes before turning the bus around for reads
251system.physmem.wrPerTurnAround::total 97968 # Writes before turning the bus around for reads
252system.physmem.totQLat 162666982970 # Total ticks spent queuing
253system.physmem.totMemAccLat 250375639220 # Total ticks spent from burst creation until serviced by the DRAM
254system.physmem.totBusLat 23388975000 # Total ticks spent in databus transfers
255system.physmem.avgQLat 34774.29 # Average queueing delay per DRAM burst
256system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
257system.physmem.avgMemAccLat 53524.29 # Average memory access latency per DRAM burst
258system.physmem.avgRdBW 380.05 # Average DRAM read bandwidth in MiByte/s
259system.physmem.avgWrBW 132.75 # Average achieved write bandwidth in MiByte/s
260system.physmem.avgRdBWSys 380.69 # Average system read bandwidth in MiByte/s
261system.physmem.avgWrBWSys 132.76 # Average system write bandwidth in MiByte/s
262system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
263system.physmem.busUtil 4.01 # Data bus utilization in percentage
264system.physmem.busUtilRead 2.97 # Data bus utilization in percentage for reads
265system.physmem.busUtilWrite 1.04 # Data bus utilization in percentage for writes
266system.physmem.avgRdQLen 1.44 # Average read queue length when enqueuing
267system.physmem.avgWrQLen 24.91 # Average write queue length when enqueuing
268system.physmem.readRowHits 1712898 # Number of row buffer hits during reads
269system.physmem.writeRowHits 340301 # Number of row buffer hits during writes
270system.physmem.readRowHitRate 36.62 # Row buffer hit rate for reads
271system.physmem.writeRowHitRate 20.83 # Row buffer hit rate for writes
272system.physmem.avgGap 124648.53 # Average gap between requests
273system.physmem.pageHitRate 32.53 # Row buffer hit rate, read and write combined
274system.physmem_0.actEnergy 15106540680 # Energy for activate commands per rank (pJ)
275system.physmem_0.preEnergy 8029309200 # Energy for precharge commands per rank (pJ)
276system.physmem_0.readEnergy 16494913680 # Energy for read commands per rank (pJ)
277system.physmem_0.writeEnergy 4221043380 # Energy for write commands per rank (pJ)
278system.physmem_0.refreshEnergy 59407414560.000015 # Energy for refresh commands per rank (pJ)
279system.physmem_0.actBackEnergy 64582002630 # Energy for active background per rank (pJ)
280system.physmem_0.preBackEnergy 1606944480 # Energy for precharge background per rank (pJ)
281system.physmem_0.actPowerDownEnergy 223006056720 # Energy for active power-down per rank (pJ)
282system.physmem_0.prePowerDownEnergy 35875852320 # Energy for precharge power-down per rank (pJ)
283system.physmem_0.selfRefreshEnergy 16122239730 # Energy for self refresh per rank (pJ)
284system.physmem_0.totalEnergy 444464207160 # Total energy per rank (pJ)
285system.physmem_0.averagePower 564.225454 # Core power per rank (mW)
286system.physmem_0.totalIdleTime 641904162368 # Total Idle time Per DRAM Rank
287system.physmem_0.memoryStateTime::IDLE 1401750889 # Time in different power states
288system.physmem_0.memoryStateTime::REF 25151370000 # Time in different power states
289system.physmem_0.memoryStateTime::SREF 59428702250 # Time in different power states
290system.physmem_0.memoryStateTime::PRE_PDN 93425472309 # Time in different power states
291system.physmem_0.memoryStateTime::ACT 119284909993 # Time in different power states
292system.physmem_0.memoryStateTime::ACT_PDN 489049997059 # Time in different power states
293system.physmem_1.actEnergy 15299891880 # Energy for activate commands per rank (pJ)
294system.physmem_1.preEnergy 8132085390 # Energy for precharge commands per rank (pJ)
295system.physmem_1.readEnergy 16904542620 # Energy for read commands per rank (pJ)
296system.physmem_1.writeEnergy 4308478380 # Energy for write commands per rank (pJ)
297system.physmem_1.refreshEnergy 58934141760.000015 # Energy for refresh commands per rank (pJ)
298system.physmem_1.actBackEnergy 64765265610 # Energy for active background per rank (pJ)
299system.physmem_1.preBackEnergy 1612336320 # Energy for precharge background per rank (pJ)
300system.physmem_1.actPowerDownEnergy 219700492200 # Energy for active power-down per rank (pJ)
301system.physmem_1.prePowerDownEnergy 35552759520 # Energy for precharge power-down per rank (pJ)
302system.physmem_1.selfRefreshEnergy 18091245240 # Energy for self refresh per rank (pJ)
303system.physmem_1.totalEnergy 443312102310 # Total energy per rank (pJ)
304system.physmem_1.averagePower 562.762917 # Core power per rank (mW)
305system.physmem_1.totalIdleTime 641480248383 # Total Idle time Per DRAM Rank
306system.physmem_1.memoryStateTime::IDLE 1450220904 # Time in different power states
307system.physmem_1.memoryStateTime::REF 24952394000 # Time in different power states
308system.physmem_1.memoryStateTime::SREF 67105561000 # Time in different power states
309system.physmem_1.memoryStateTime::PRE_PDN 92583809905 # Time in different power states
310system.physmem_1.memoryStateTime::ACT 119858377963 # Time in different power states
311system.physmem_1.memoryStateTime::ACT_PDN 481791838728 # Time in different power states
312system.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
313system.cpu.branchPred.lookups 286283098 # Number of BP lookups
314system.cpu.branchPred.condPredicted 223408244 # Number of conditional branches predicted
315system.cpu.branchPred.condIncorrect 14630421 # Number of conditional branches incorrect
316system.cpu.branchPred.BTBLookups 158004936 # Number of BTB lookups
317system.cpu.branchPred.BTBHits 150354998 # Number of BTB hits
318system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
319system.cpu.branchPred.BTBHitPct 95.158418 # BTB Hit Percentage
320system.cpu.branchPred.usedRAS 16643073 # Number of times the RAS was used to get a target.
321system.cpu.branchPred.RASInCorrect 65 # Number of incorrect RAS predictions.
322system.cpu.branchPred.indirectLookups 3065 # Number of indirect predictor lookups.
323system.cpu.branchPred.indirectHits 1898 # Number of indirect target hits.
324system.cpu.branchPred.indirectMisses 1167 # Number of indirect misses.
325system.cpu.branchPredindirectMispredicted 134 # Number of mispredicted indirect branches.
326system.cpu_clk_domain.clock 500 # Clock period in ticks
327system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
328system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
329system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
330system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
331system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
332system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
333system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
334system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
335system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst

--- 13 unchanged lines hidden (view full) ---

349system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
350system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
351system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
352system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
353system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
354system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
355system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
356system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
357system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
358system.cpu.dtb.walker.walks 0 # Table walker walks requested
359system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
360system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
361system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
362system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
363system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
364system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
365system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst

--- 13 unchanged lines hidden (view full) ---

379system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
380system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
381system.cpu.dtb.read_accesses 0 # DTB read accesses
382system.cpu.dtb.write_accesses 0 # DTB write accesses
383system.cpu.dtb.inst_accesses 0 # ITB inst accesses
384system.cpu.dtb.hits 0 # DTB hits
385system.cpu.dtb.misses 0 # DTB misses
386system.cpu.dtb.accesses 0 # DTB accesses
387system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
388system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
389system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
390system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
391system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
392system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
393system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
394system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
395system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst

--- 13 unchanged lines hidden (view full) ---

409system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
410system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
411system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
412system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
413system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
414system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
415system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
416system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
417system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
418system.cpu.itb.walker.walks 0 # Table walker walks requested
419system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
420system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
421system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
422system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
423system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
424system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
425system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst

--- 14 unchanged lines hidden (view full) ---

440system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
441system.cpu.itb.read_accesses 0 # DTB read accesses
442system.cpu.itb.write_accesses 0 # DTB write accesses
443system.cpu.itb.inst_accesses 0 # ITB inst accesses
444system.cpu.itb.hits 0 # DTB hits
445system.cpu.itb.misses 0 # DTB misses
446system.cpu.itb.accesses 0 # DTB accesses
447system.cpu.workload.num_syscalls 46 # Number of system calls
448system.cpu.pwrStateResidencyTicks::ON 787742202500 # Cumulative time (in ticks) in various power states
449system.cpu.numCycles 1575484406 # number of cpu cycles simulated
450system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
451system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
452system.cpu.fetch.icacheStallCycles 13928690 # Number of cycles fetch is stalled on an Icache miss
453system.cpu.fetch.Insts 2067537239 # Number of instructions fetch has processed
454system.cpu.fetch.Branches 286283098 # Number of branches that fetch encountered
455system.cpu.fetch.predictedBranches 166999969 # Number of branches that fetch has predicted taken
456system.cpu.fetch.Cycles 1546809233 # Number of cycles fetch has run and was not squashing or blocked
457system.cpu.fetch.SquashCycles 29285745 # Number of cycles fetch has spent squashing
458system.cpu.fetch.MiscStallCycles 303 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
459system.cpu.fetch.IcacheWaitRetryStallCycles 986 # Number of stall cycles due to full MSHR
460system.cpu.fetch.CacheLines 656964714 # Number of cache lines fetched
461system.cpu.fetch.IcacheSquashes 942 # Number of outstanding Icache misses that were squashed
462system.cpu.fetch.rateDist::samples 1575382084 # Number of instructions fetched each cycle (Total)
463system.cpu.fetch.rateDist::mean 1.406011 # Number of instructions fetched each cycle (Total)
464system.cpu.fetch.rateDist::stdev 1.233492 # Number of instructions fetched each cycle (Total)
465system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
466system.cpu.fetch.rateDist::0 492942163 31.29% 31.29% # Number of instructions fetched each cycle (Total)
467system.cpu.fetch.rateDist::1 465443083 29.54% 60.84% # Number of instructions fetched each cycle (Total)
468system.cpu.fetch.rateDist::2 101428647 6.44% 67.27% # Number of instructions fetched each cycle (Total)
469system.cpu.fetch.rateDist::3 515568191 32.73% 100.00% # Number of instructions fetched each cycle (Total)
470system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
471system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
472system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
473system.cpu.fetch.rateDist::total 1575382084 # Number of instructions fetched each cycle (Total)
474system.cpu.fetch.branchRate 0.181711 # Number of branch fetches per cycle
475system.cpu.fetch.rate 1.312318 # Number of inst fetches per cycle
476system.cpu.decode.IdleCycles 74686824 # Number of cycles decode is idle
477system.cpu.decode.BlockedCycles 577980395 # Number of cycles decode is blocked
478system.cpu.decode.RunCycles 849907031 # Number of cycles decode is running
479system.cpu.decode.UnblockCycles 58165638 # Number of cycles decode is unblocking
480system.cpu.decode.SquashCycles 14642196 # Number of cycles decode is squashing
481system.cpu.decode.BranchResolved 42200734 # Number of times decode resolved a branch
482system.cpu.decode.BranchMispred 724 # Number of times decode detected a branch misprediction
483system.cpu.decode.DecodedInsts 2037196735 # Number of instructions handled by decode
484system.cpu.decode.SquashedInsts 52499519 # Number of squashed instructions handled by decode
485system.cpu.rename.SquashCycles 14642196 # Number of cycles rename is squashing
486system.cpu.rename.IdleCycles 139768268 # Number of cycles rename is idle
487system.cpu.rename.BlockCycles 492678513 # Number of cycles rename is blocking
488system.cpu.rename.serializeStallCycles 15538 # count of cycles rename stalled for serializing inst
489system.cpu.rename.RunCycles 837819054 # Number of cycles rename is running
490system.cpu.rename.UnblockCycles 90458515 # Number of cycles rename is unblocking
491system.cpu.rename.RenamedInsts 1976393108 # Number of instructions processed by rename
492system.cpu.rename.SquashedInsts 26740093 # Number of squashed instructions processed by rename
493system.cpu.rename.ROBFullEvents 45400307 # Number of times rename has blocked due to ROB full
494system.cpu.rename.IQFullEvents 126273 # Number of times rename has blocked due to IQ full
495system.cpu.rename.LQFullEvents 1723349 # Number of times rename has blocked due to LQ full
496system.cpu.rename.SQFullEvents 29315109 # Number of times rename has blocked due to SQ full
497system.cpu.rename.RenamedOperands 1985867653 # Number of destination operands rename has renamed
498system.cpu.rename.RenameLookups 9128208959 # Number of register rename lookups that rename has made
499system.cpu.rename.int_rename_lookups 2432891999 # Number of integer rename lookups
500system.cpu.rename.fp_rename_lookups 131 # Number of floating rename lookups
501system.cpu.rename.CommittedMaps 1674898945 # Number of HB maps that are committed
502system.cpu.rename.UndoneMaps 310968708 # Number of HB maps that are undone due to squashing
503system.cpu.rename.serializingInsts 177 # count of serializing insts renamed
504system.cpu.rename.tempSerializingInsts 176 # count of temporary serializing insts renamed
505system.cpu.rename.skidInsts 111448171 # count of insts added to the skid buffer
506system.cpu.memDep0.insertedLoads 542564068 # Number of loads inserted to the mem dependence unit.
507system.cpu.memDep0.insertedStores 199306440 # Number of stores inserted to the mem dependence unit.
508system.cpu.memDep0.conflictingLoads 26831952 # Number of conflicting loads.
509system.cpu.memDep0.conflictingStores 28868587 # Number of conflicting stores.
510system.cpu.iq.iqInstsAdded 1947979256 # Number of instructions added to the IQ (excludes non-spec)
511system.cpu.iq.iqNonSpecInstsAdded 230 # Number of non-speculative instructions added to the IQ
512system.cpu.iq.iqInstsIssued 1857513748 # Number of instructions issued
513system.cpu.iq.iqSquashedInstsIssued 13517148 # Number of squashed instructions issued
514system.cpu.iq.iqSquashedInstsExamined 283947070 # Number of squashed instructions iterated over during squash; mainly for profiling
515system.cpu.iq.iqSquashedOperandsExamined 647252748 # Number of squashed operands that are examined and possibly removed from graph
516system.cpu.iq.iqSquashedNonSpecRemoved 60 # Number of squashed non-spec instructions that were removed
517system.cpu.iq.issued_per_cycle::samples 1575382084 # Number of insts issued each cycle
518system.cpu.iq.issued_per_cycle::mean 1.179088 # Number of insts issued each cycle
519system.cpu.iq.issued_per_cycle::stdev 1.151868 # Number of insts issued each cycle
520system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
521system.cpu.iq.issued_per_cycle::0 622503864 39.51% 39.51% # Number of insts issued each cycle
522system.cpu.iq.issued_per_cycle::1 326012726 20.69% 60.21% # Number of insts issued each cycle
523system.cpu.iq.issued_per_cycle::2 378121823 24.00% 84.21% # Number of insts issued each cycle
524system.cpu.iq.issued_per_cycle::3 219723484 13.95% 98.16% # Number of insts issued each cycle
525system.cpu.iq.issued_per_cycle::4 29014011 1.84% 100.00% # Number of insts issued each cycle
526system.cpu.iq.issued_per_cycle::5 6176 0.00% 100.00% # Number of insts issued each cycle
527system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
528system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
529system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
530system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
531system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
532system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
533system.cpu.iq.issued_per_cycle::total 1575382084 # Number of insts issued each cycle
534system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
535system.cpu.iq.fu_full::IntAlu 166098751 40.96% 40.96% # attempts to use FU when none available
536system.cpu.iq.fu_full::IntMult 2024 0.00% 40.96% # attempts to use FU when none available
537system.cpu.iq.fu_full::IntDiv 0 0.00% 40.96% # attempts to use FU when none available
538system.cpu.iq.fu_full::FloatAdd 0 0.00% 40.96% # attempts to use FU when none available
539system.cpu.iq.fu_full::FloatCmp 0 0.00% 40.96% # attempts to use FU when none available
540system.cpu.iq.fu_full::FloatCvt 0 0.00% 40.96% # attempts to use FU when none available
541system.cpu.iq.fu_full::FloatMult 0 0.00% 40.96% # attempts to use FU when none available
542system.cpu.iq.fu_full::FloatDiv 0 0.00% 40.96% # attempts to use FU when none available
543system.cpu.iq.fu_full::FloatSqrt 0 0.00% 40.96% # attempts to use FU when none available
544system.cpu.iq.fu_full::SimdAdd 0 0.00% 40.96% # attempts to use FU when none available
545system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 40.96% # attempts to use FU when none available
546system.cpu.iq.fu_full::SimdAlu 0 0.00% 40.96% # attempts to use FU when none available
547system.cpu.iq.fu_full::SimdCmp 0 0.00% 40.96% # attempts to use FU when none available
548system.cpu.iq.fu_full::SimdCvt 0 0.00% 40.96% # attempts to use FU when none available
549system.cpu.iq.fu_full::SimdMisc 0 0.00% 40.96% # attempts to use FU when none available
550system.cpu.iq.fu_full::SimdMult 0 0.00% 40.96% # attempts to use FU when none available
551system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 40.96% # attempts to use FU when none available
552system.cpu.iq.fu_full::SimdShift 0 0.00% 40.96% # attempts to use FU when none available
553system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 40.96% # attempts to use FU when none available
554system.cpu.iq.fu_full::SimdSqrt 0 0.00% 40.96% # attempts to use FU when none available
555system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 40.96% # attempts to use FU when none available
556system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 40.96% # attempts to use FU when none available
557system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 40.96% # attempts to use FU when none available
558system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 40.96% # attempts to use FU when none available
559system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 40.96% # attempts to use FU when none available
560system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 40.96% # attempts to use FU when none available
561system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 40.96% # attempts to use FU when none available
562system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.96% # attempts to use FU when none available
563system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 40.96% # attempts to use FU when none available
564system.cpu.iq.fu_full::MemRead 191460462 47.22% 88.18% # attempts to use FU when none available
565system.cpu.iq.fu_full::MemWrite 47920671 11.82% 100.00% # attempts to use FU when none available
566system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
567system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
568system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
569system.cpu.iq.FU_type_0::IntAlu 1138250302 61.28% 61.28% # Type of FU issued
570system.cpu.iq.FU_type_0::IntMult 801028 0.04% 61.32% # Type of FU issued
571system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
572system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 61.32% # Type of FU issued
573system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.32% # Type of FU issued
574system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.32% # Type of FU issued
575system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.32% # Type of FU issued
576system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.32% # Type of FU issued
577system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.32% # Type of FU issued
578system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.32% # Type of FU issued

--- 11 unchanged lines hidden (view full) ---

590system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.32% # Type of FU issued
591system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.32% # Type of FU issued
592system.cpu.iq.FU_type_0::SimdFloatCvt 29 0.00% 61.32% # Type of FU issued
593system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 61.32% # Type of FU issued
594system.cpu.iq.FU_type_0::SimdFloatMisc 22 0.00% 61.32% # Type of FU issued
595system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.32% # Type of FU issued
596system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.32% # Type of FU issued
597system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.32% # Type of FU issued
598system.cpu.iq.FU_type_0::MemRead 532139540 28.65% 89.97% # Type of FU issued
599system.cpu.iq.FU_type_0::MemWrite 186322827 10.03% 100.00% # Type of FU issued
600system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
601system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
602system.cpu.iq.FU_type_0::total 1857513748 # Type of FU issued
603system.cpu.iq.rate 1.179011 # Inst issue rate
604system.cpu.iq.fu_busy_cnt 405481908 # FU busy when requested
605system.cpu.iq.fu_busy_rate 0.218293 # FU busy rate (busy events/executed inst)
606system.cpu.iq.int_inst_queue_reads 5709408399 # Number of integer instruction queue reads
607system.cpu.iq.int_inst_queue_writes 2231939413 # Number of integer instruction queue writes
608system.cpu.iq.int_inst_queue_wakeup_accesses 1805717250 # Number of integer instruction queue wakeup accesses
609system.cpu.iq.fp_inst_queue_reads 237 # Number of floating instruction queue reads
610system.cpu.iq.fp_inst_queue_writes 228 # Number of floating instruction queue writes
611system.cpu.iq.fp_inst_queue_wakeup_accesses 69 # Number of floating instruction queue wakeup accesses
612system.cpu.iq.int_alu_accesses 2262995523 # Number of integer alu accesses
613system.cpu.iq.fp_alu_accesses 133 # Number of floating point alu accesses
614system.cpu.iew.lsq.thread0.forwLoads 17822173 # Number of loads that had data forwarded from stores
615system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
616system.cpu.iew.lsq.thread0.squashedLoads 84257734 # Number of loads squashed
617system.cpu.iew.lsq.thread0.ignoredResponses 66715 # Number of memory responses ignored because the instruction is squashed
618system.cpu.iew.lsq.thread0.memOrderViolation 13309 # Number of memory ordering violations
619system.cpu.iew.lsq.thread0.squashedStores 24459395 # Number of stores squashed
620system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
621system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
622system.cpu.iew.lsq.thread0.rescheduledLoads 4550351 # Number of loads that were rescheduled
623system.cpu.iew.lsq.thread0.cacheBlocked 4849996 # Number of times an access to memory failed due to the cache being blocked
624system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
625system.cpu.iew.iewSquashCycles 14642196 # Number of cycles IEW is squashing
626system.cpu.iew.iewBlockCycles 25436916 # Number of cycles IEW is blocking
627system.cpu.iew.iewUnblockCycles 1454941 # Number of cycles IEW is unblocking
628system.cpu.iew.iewDispatchedInsts 1947979633 # Number of instructions dispatched to IQ
629system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
630system.cpu.iew.iewDispLoadInsts 542564068 # Number of dispatched load instructions
631system.cpu.iew.iewDispStoreInsts 199306440 # Number of dispatched store instructions
632system.cpu.iew.iewDispNonSpecInsts 168 # Number of dispatched non-speculative instructions
633system.cpu.iew.iewIQFullEvents 159182 # Number of times the IQ has become full, causing a stall
634system.cpu.iew.iewLSQFullEvents 1294449 # Number of times the LSQ has become full, causing a stall
635system.cpu.iew.memOrderViolationEvents 13309 # Number of memory order violations
636system.cpu.iew.predictedTakenIncorrect 7700831 # Number of branches that were predicted taken incorrectly
637system.cpu.iew.predictedNotTakenIncorrect 8703764 # Number of branches that were predicted not taken incorrectly
638system.cpu.iew.branchMispredicts 16404595 # Number of branch mispredicts detected at execute
639system.cpu.iew.iewExecutedInsts 1827842620 # Number of executed instructions
640system.cpu.iew.iewExecLoadInsts 516961097 # Number of load instructions executed
641system.cpu.iew.iewExecSquashedInsts 29671128 # Number of squashed instructions skipped in execute
642system.cpu.iew.exec_swp 0 # number of swp insts executed
643system.cpu.iew.exec_nop 147 # number of nop insts executed
644system.cpu.iew.exec_refs 698716504 # number of memory reference insts executed
645system.cpu.iew.exec_branches 229543654 # Number of branches executed
646system.cpu.iew.exec_stores 181755407 # Number of stores executed
647system.cpu.iew.exec_rate 1.160178 # Inst execution rate
648system.cpu.iew.wb_sent 1808745333 # cumulative count of insts sent to commit
649system.cpu.iew.wb_count 1805717319 # cumulative count of insts written-back
650system.cpu.iew.wb_producers 1169202335 # num instructions producing a value
651system.cpu.iew.wb_consumers 1689603795 # num instructions consuming a value
652system.cpu.iew.wb_rate 1.146135 # insts written-back per cycle
653system.cpu.iew.wb_fanout 0.691998 # average fanout of values written-back
654system.cpu.commit.commitSquashedInsts 258049766 # The number of squashed insts skipped by commit
655system.cpu.commit.commitNonSpecStalls 170 # The number of times commit has been forced to stall to communicate backwards
656system.cpu.commit.branchMispredicts 14629745 # The number of times a branch was mispredicted
657system.cpu.commit.committed_per_cycle::samples 1535892995 # Number of insts commited each cycle
658system.cpu.commit.committed_per_cycle::mean 1.083430 # Number of insts commited each cycle
659system.cpu.commit.committed_per_cycle::stdev 2.009496 # Number of insts commited each cycle
660system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
661system.cpu.commit.committed_per_cycle::0 955612705 62.22% 62.22% # Number of insts commited each cycle
662system.cpu.commit.committed_per_cycle::1 250634240 16.32% 78.54% # Number of insts commited each cycle
663system.cpu.commit.committed_per_cycle::2 110090472 7.17% 85.71% # Number of insts commited each cycle
664system.cpu.commit.committed_per_cycle::3 55300497 3.60% 89.31% # Number of insts commited each cycle
665system.cpu.commit.committed_per_cycle::4 29246766 1.90% 91.21% # Number of insts commited each cycle
666system.cpu.commit.committed_per_cycle::5 34056030 2.22% 93.43% # Number of insts commited each cycle
667system.cpu.commit.committed_per_cycle::6 24731317 1.61% 95.04% # Number of insts commited each cycle
668system.cpu.commit.committed_per_cycle::7 18107101 1.18% 96.22% # Number of insts commited each cycle
669system.cpu.commit.committed_per_cycle::8 58113867 3.78% 100.00% # Number of insts commited each cycle
670system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
671system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
672system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
673system.cpu.commit.committed_per_cycle::total 1535892995 # Number of insts commited each cycle
674system.cpu.commit.committedInsts 1544563042 # Number of instructions committed
675system.cpu.commit.committedOps 1664032434 # Number of ops (including micro ops) committed
676system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
677system.cpu.commit.refs 633153379 # Number of memory references committed
678system.cpu.commit.loads 458306334 # Number of loads committed
679system.cpu.commit.membars 62 # Number of memory barriers committed
680system.cpu.commit.branches 213462427 # Number of branches committed
681system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.

--- 29 unchanged lines hidden (view full) ---

711system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 61.95% # Class of committed instruction
712system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 61.95% # Class of committed instruction
713system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 61.95% # Class of committed instruction
714system.cpu.commit.op_class_0::MemRead 458306334 27.54% 89.49% # Class of committed instruction
715system.cpu.commit.op_class_0::MemWrite 174847045 10.51% 100.00% # Class of committed instruction
716system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
717system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
718system.cpu.commit.op_class_0::total 1664032434 # Class of committed instruction
719system.cpu.commit.bw_lim_events 58113867 # number cycles where commit BW limit reached
720system.cpu.rob.rob_reads 3399860729 # The number of ROB reads
721system.cpu.rob.rob_writes 3883658641 # The number of ROB writes
722system.cpu.timesIdled 841 # Number of times that the entire CPU went into an idle state and unscheduled itself
723system.cpu.idleCycles 102322 # Total number of cycles that the CPU has spent unscheduled due to idling
724system.cpu.committedInsts 1544563024 # Number of Instructions Simulated
725system.cpu.committedOps 1664032416 # Number of Ops (including micro ops) Simulated
726system.cpu.cpi 1.020020 # CPI: Cycles Per Instruction
727system.cpu.cpi_total 1.020020 # CPI: Total CPI of All Threads
728system.cpu.ipc 0.980373 # IPC: Instructions Per Cycle
729system.cpu.ipc_total 0.980373 # IPC: Total IPC of All Threads
730system.cpu.int_regfile_reads 2175838440 # number of integer regfile reads
731system.cpu.int_regfile_writes 1261579513 # number of integer regfile writes
732system.cpu.fp_regfile_reads 40 # number of floating regfile reads
733system.cpu.fp_regfile_writes 51 # number of floating regfile writes
734system.cpu.cc_regfile_reads 6965813253 # number of cc regfile reads
735system.cpu.cc_regfile_writes 551861987 # number of cc regfile writes
736system.cpu.misc_regfile_reads 675852638 # number of misc regfile reads
737system.cpu.misc_regfile_writes 124 # number of misc regfile writes
738system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
739system.cpu.dcache.tags.replacements 17003360 # number of replacements
740system.cpu.dcache.tags.tagsinuse 511.963277 # Cycle average of tags in use
741system.cpu.dcache.tags.total_refs 638058665 # Total number of references to valid blocks.
742system.cpu.dcache.tags.sampled_refs 17003872 # Sample count of references to valid blocks.
743system.cpu.dcache.tags.avg_refs 37.524316 # Average number of references to valid blocks.
744system.cpu.dcache.tags.warmup_cycle 83293500 # Cycle when the warmup percentage was hit.
745system.cpu.dcache.tags.occ_blocks::cpu.data 511.963277 # Average occupied blocks per requestor
746system.cpu.dcache.tags.occ_percent::cpu.data 0.999928 # Average percentage of cache occupancy
747system.cpu.dcache.tags.occ_percent::total 0.999928 # Average percentage of cache occupancy
748system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
749system.cpu.dcache.tags.age_task_id_blocks_1024::0 382 # Occupied blocks per task id
750system.cpu.dcache.tags.age_task_id_blocks_1024::1 130 # Occupied blocks per task id
751system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
752system.cpu.dcache.tags.tag_accesses 1335696042 # Number of tag accesses
753system.cpu.dcache.tags.data_accesses 1335696042 # Number of data accesses
754system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
755system.cpu.dcache.ReadReq_hits::cpu.data 469342719 # number of ReadReq hits
756system.cpu.dcache.ReadReq_hits::total 469342719 # number of ReadReq hits
757system.cpu.dcache.WriteReq_hits::cpu.data 168715791 # number of WriteReq hits
758system.cpu.dcache.WriteReq_hits::total 168715791 # number of WriteReq hits
759system.cpu.dcache.LoadLockedReq_hits::cpu.data 57 # number of LoadLockedReq hits
760system.cpu.dcache.LoadLockedReq_hits::total 57 # number of LoadLockedReq hits
761system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
762system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
763system.cpu.dcache.demand_hits::cpu.data 638058510 # number of demand (read+write) hits
764system.cpu.dcache.demand_hits::total 638058510 # number of demand (read+write) hits
765system.cpu.dcache.overall_hits::cpu.data 638058510 # number of overall hits
766system.cpu.dcache.overall_hits::total 638058510 # number of overall hits
767system.cpu.dcache.ReadReq_misses::cpu.data 17417195 # number of ReadReq misses
768system.cpu.dcache.ReadReq_misses::total 17417195 # number of ReadReq misses
769system.cpu.dcache.WriteReq_misses::cpu.data 3870256 # number of WriteReq misses
770system.cpu.dcache.WriteReq_misses::total 3870256 # number of WriteReq misses
771system.cpu.dcache.SoftPFReq_misses::cpu.data 2 # number of SoftPFReq misses
772system.cpu.dcache.SoftPFReq_misses::total 2 # number of SoftPFReq misses
773system.cpu.dcache.LoadLockedReq_misses::cpu.data 4 # number of LoadLockedReq misses
774system.cpu.dcache.LoadLockedReq_misses::total 4 # number of LoadLockedReq misses
775system.cpu.dcache.demand_misses::cpu.data 21287451 # number of demand (read+write) misses
776system.cpu.dcache.demand_misses::total 21287451 # number of demand (read+write) misses
777system.cpu.dcache.overall_misses::cpu.data 21287453 # number of overall misses
778system.cpu.dcache.overall_misses::total 21287453 # number of overall misses
779system.cpu.dcache.ReadReq_miss_latency::cpu.data 440618340000 # number of ReadReq miss cycles
780system.cpu.dcache.ReadReq_miss_latency::total 440618340000 # number of ReadReq miss cycles
781system.cpu.dcache.WriteReq_miss_latency::cpu.data 157333375444 # number of WriteReq miss cycles
782system.cpu.dcache.WriteReq_miss_latency::total 157333375444 # number of WriteReq miss cycles
783system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 245500 # number of LoadLockedReq miss cycles
784system.cpu.dcache.LoadLockedReq_miss_latency::total 245500 # number of LoadLockedReq miss cycles
785system.cpu.dcache.demand_miss_latency::cpu.data 597951715444 # number of demand (read+write) miss cycles
786system.cpu.dcache.demand_miss_latency::total 597951715444 # number of demand (read+write) miss cycles
787system.cpu.dcache.overall_miss_latency::cpu.data 597951715444 # number of overall miss cycles
788system.cpu.dcache.overall_miss_latency::total 597951715444 # number of overall miss cycles
789system.cpu.dcache.ReadReq_accesses::cpu.data 486759914 # number of ReadReq accesses(hits+misses)
790system.cpu.dcache.ReadReq_accesses::total 486759914 # number of ReadReq accesses(hits+misses)
791system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
792system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
793system.cpu.dcache.SoftPFReq_accesses::cpu.data 2 # number of SoftPFReq accesses(hits+misses)
794system.cpu.dcache.SoftPFReq_accesses::total 2 # number of SoftPFReq accesses(hits+misses)
795system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 # number of LoadLockedReq accesses(hits+misses)
796system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses)
797system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
798system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
799system.cpu.dcache.demand_accesses::cpu.data 659345961 # number of demand (read+write) accesses
800system.cpu.dcache.demand_accesses::total 659345961 # number of demand (read+write) accesses
801system.cpu.dcache.overall_accesses::cpu.data 659345963 # number of overall (read+write) accesses
802system.cpu.dcache.overall_accesses::total 659345963 # number of overall (read+write) accesses
803system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035782 # miss rate for ReadReq accesses
804system.cpu.dcache.ReadReq_miss_rate::total 0.035782 # miss rate for ReadReq accesses
805system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022425 # miss rate for WriteReq accesses
806system.cpu.dcache.WriteReq_miss_rate::total 0.022425 # miss rate for WriteReq accesses
807system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 1 # miss rate for SoftPFReq accesses
808system.cpu.dcache.SoftPFReq_miss_rate::total 1 # miss rate for SoftPFReq accesses
809system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.065574 # miss rate for LoadLockedReq accesses
810system.cpu.dcache.LoadLockedReq_miss_rate::total 0.065574 # miss rate for LoadLockedReq accesses
811system.cpu.dcache.demand_miss_rate::cpu.data 0.032286 # miss rate for demand accesses
812system.cpu.dcache.demand_miss_rate::total 0.032286 # miss rate for demand accesses
813system.cpu.dcache.overall_miss_rate::cpu.data 0.032286 # miss rate for overall accesses
814system.cpu.dcache.overall_miss_rate::total 0.032286 # miss rate for overall accesses
815system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 25297.893260 # average ReadReq miss latency
816system.cpu.dcache.ReadReq_avg_miss_latency::total 25297.893260 # average ReadReq miss latency
817system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 40651.929858 # average WriteReq miss latency
818system.cpu.dcache.WriteReq_avg_miss_latency::total 40651.929858 # average WriteReq miss latency
819system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 61375 # average LoadLockedReq miss latency
820system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 61375 # average LoadLockedReq miss latency
821system.cpu.dcache.demand_avg_miss_latency::cpu.data 28089.399499 # average overall miss latency
822system.cpu.dcache.demand_avg_miss_latency::total 28089.399499 # average overall miss latency
823system.cpu.dcache.overall_avg_miss_latency::cpu.data 28089.396859 # average overall miss latency
824system.cpu.dcache.overall_avg_miss_latency::total 28089.396859 # average overall miss latency
825system.cpu.dcache.blocked_cycles::no_mshrs 21254267 # number of cycles access was blocked
826system.cpu.dcache.blocked_cycles::no_targets 3791320 # number of cycles access was blocked
827system.cpu.dcache.blocked::no_mshrs 940376 # number of cycles access was blocked
828system.cpu.dcache.blocked::no_targets 67438 # number of cycles access was blocked
829system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.601882 # average number of cycles each access was blocked
830system.cpu.dcache.avg_blocked_cycles::no_targets 56.219342 # average number of cycles each access was blocked
831system.cpu.dcache.writebacks::writebacks 17003360 # number of writebacks
832system.cpu.dcache.writebacks::total 17003360 # number of writebacks
833system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3150878 # number of ReadReq MSHR hits
834system.cpu.dcache.ReadReq_mshr_hits::total 3150878 # number of ReadReq MSHR hits
835system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1132695 # number of WriteReq MSHR hits
836system.cpu.dcache.WriteReq_mshr_hits::total 1132695 # number of WriteReq MSHR hits
837system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 4 # number of LoadLockedReq MSHR hits
838system.cpu.dcache.LoadLockedReq_mshr_hits::total 4 # number of LoadLockedReq MSHR hits
839system.cpu.dcache.demand_mshr_hits::cpu.data 4283573 # number of demand (read+write) MSHR hits
840system.cpu.dcache.demand_mshr_hits::total 4283573 # number of demand (read+write) MSHR hits
841system.cpu.dcache.overall_mshr_hits::cpu.data 4283573 # number of overall MSHR hits
842system.cpu.dcache.overall_mshr_hits::total 4283573 # number of overall MSHR hits
843system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14266317 # number of ReadReq MSHR misses
844system.cpu.dcache.ReadReq_mshr_misses::total 14266317 # number of ReadReq MSHR misses
845system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737561 # number of WriteReq MSHR misses
846system.cpu.dcache.WriteReq_mshr_misses::total 2737561 # number of WriteReq MSHR misses
847system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses
848system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses
849system.cpu.dcache.demand_mshr_misses::cpu.data 17003878 # number of demand (read+write) MSHR misses
850system.cpu.dcache.demand_mshr_misses::total 17003878 # number of demand (read+write) MSHR misses
851system.cpu.dcache.overall_mshr_misses::cpu.data 17003879 # number of overall MSHR misses
852system.cpu.dcache.overall_mshr_misses::total 17003879 # number of overall MSHR misses
853system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 354302060000 # number of ReadReq MSHR miss cycles
854system.cpu.dcache.ReadReq_mshr_miss_latency::total 354302060000 # number of ReadReq MSHR miss cycles
855system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 121168074300 # number of WriteReq MSHR miss cycles
856system.cpu.dcache.WriteReq_mshr_miss_latency::total 121168074300 # number of WriteReq MSHR miss cycles
857system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 75000 # number of SoftPFReq MSHR miss cycles
858system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 75000 # number of SoftPFReq MSHR miss cycles
859system.cpu.dcache.demand_mshr_miss_latency::cpu.data 475470134300 # number of demand (read+write) MSHR miss cycles
860system.cpu.dcache.demand_mshr_miss_latency::total 475470134300 # number of demand (read+write) MSHR miss cycles
861system.cpu.dcache.overall_mshr_miss_latency::cpu.data 475470209300 # number of overall MSHR miss cycles
862system.cpu.dcache.overall_mshr_miss_latency::total 475470209300 # number of overall MSHR miss cycles
863system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029309 # mshr miss rate for ReadReq accesses
864system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029309 # mshr miss rate for ReadReq accesses
865system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015862 # mshr miss rate for WriteReq accesses
866system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015862 # mshr miss rate for WriteReq accesses
867system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SoftPFReq accesses
868system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SoftPFReq accesses
869system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025789 # mshr miss rate for demand accesses
870system.cpu.dcache.demand_mshr_miss_rate::total 0.025789 # mshr miss rate for demand accesses
871system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025789 # mshr miss rate for overall accesses
872system.cpu.dcache.overall_mshr_miss_rate::total 0.025789 # mshr miss rate for overall accesses
873system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24834.865228 # average ReadReq mshr miss latency
874system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24834.865228 # average ReadReq mshr miss latency
875system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44261.323967 # average WriteReq mshr miss latency
876system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44261.323967 # average WriteReq mshr miss latency
877system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 75000 # average SoftPFReq mshr miss latency
878system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 75000 # average SoftPFReq mshr miss latency
879system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 27962.452700 # average overall mshr miss latency
880system.cpu.dcache.demand_avg_mshr_miss_latency::total 27962.452700 # average overall mshr miss latency
881system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 27962.455467 # average overall mshr miss latency
882system.cpu.dcache.overall_avg_mshr_miss_latency::total 27962.455467 # average overall mshr miss latency
883system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
884system.cpu.icache.tags.replacements 589 # number of replacements
885system.cpu.icache.tags.tagsinuse 445.623702 # Cycle average of tags in use
886system.cpu.icache.tags.total_refs 656963104 # Total number of references to valid blocks.
887system.cpu.icache.tags.sampled_refs 1076 # Sample count of references to valid blocks.
888system.cpu.icache.tags.avg_refs 610560.505576 # Average number of references to valid blocks.
889system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
890system.cpu.icache.tags.occ_blocks::cpu.inst 445.623702 # Average occupied blocks per requestor
891system.cpu.icache.tags.occ_percent::cpu.inst 0.870359 # Average percentage of cache occupancy
892system.cpu.icache.tags.occ_percent::total 0.870359 # Average percentage of cache occupancy
893system.cpu.icache.tags.occ_task_id_blocks::1024 487 # Occupied blocks per task id
894system.cpu.icache.tags.age_task_id_blocks_1024::0 30 # Occupied blocks per task id
895system.cpu.icache.tags.age_task_id_blocks_1024::1 14 # Occupied blocks per task id
896system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
897system.cpu.icache.tags.age_task_id_blocks_1024::4 442 # Occupied blocks per task id
898system.cpu.icache.tags.occ_task_id_percent::1024 0.951172 # Percentage of cache occupancy per task id
899system.cpu.icache.tags.tag_accesses 1313930500 # Number of tag accesses
900system.cpu.icache.tags.data_accesses 1313930500 # Number of data accesses
901system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
902system.cpu.icache.ReadReq_hits::cpu.inst 656963104 # number of ReadReq hits
903system.cpu.icache.ReadReq_hits::total 656963104 # number of ReadReq hits
904system.cpu.icache.demand_hits::cpu.inst 656963104 # number of demand (read+write) hits
905system.cpu.icache.demand_hits::total 656963104 # number of demand (read+write) hits
906system.cpu.icache.overall_hits::cpu.inst 656963104 # number of overall hits
907system.cpu.icache.overall_hits::total 656963104 # number of overall hits
908system.cpu.icache.ReadReq_misses::cpu.inst 1608 # number of ReadReq misses
909system.cpu.icache.ReadReq_misses::total 1608 # number of ReadReq misses
910system.cpu.icache.demand_misses::cpu.inst 1608 # number of demand (read+write) misses
911system.cpu.icache.demand_misses::total 1608 # number of demand (read+write) misses
912system.cpu.icache.overall_misses::cpu.inst 1608 # number of overall misses
913system.cpu.icache.overall_misses::total 1608 # number of overall misses
914system.cpu.icache.ReadReq_miss_latency::cpu.inst 127367486 # number of ReadReq miss cycles
915system.cpu.icache.ReadReq_miss_latency::total 127367486 # number of ReadReq miss cycles
916system.cpu.icache.demand_miss_latency::cpu.inst 127367486 # number of demand (read+write) miss cycles
917system.cpu.icache.demand_miss_latency::total 127367486 # number of demand (read+write) miss cycles
918system.cpu.icache.overall_miss_latency::cpu.inst 127367486 # number of overall miss cycles
919system.cpu.icache.overall_miss_latency::total 127367486 # number of overall miss cycles
920system.cpu.icache.ReadReq_accesses::cpu.inst 656964712 # number of ReadReq accesses(hits+misses)
921system.cpu.icache.ReadReq_accesses::total 656964712 # number of ReadReq accesses(hits+misses)
922system.cpu.icache.demand_accesses::cpu.inst 656964712 # number of demand (read+write) accesses
923system.cpu.icache.demand_accesses::total 656964712 # number of demand (read+write) accesses
924system.cpu.icache.overall_accesses::cpu.inst 656964712 # number of overall (read+write) accesses
925system.cpu.icache.overall_accesses::total 656964712 # number of overall (read+write) accesses
926system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses
927system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses
928system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses
929system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses
930system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses
931system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses
932system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 79208.635572 # average ReadReq miss latency
933system.cpu.icache.ReadReq_avg_miss_latency::total 79208.635572 # average ReadReq miss latency
934system.cpu.icache.demand_avg_miss_latency::cpu.inst 79208.635572 # average overall miss latency
935system.cpu.icache.demand_avg_miss_latency::total 79208.635572 # average overall miss latency
936system.cpu.icache.overall_avg_miss_latency::cpu.inst 79208.635572 # average overall miss latency
937system.cpu.icache.overall_avg_miss_latency::total 79208.635572 # average overall miss latency
938system.cpu.icache.blocked_cycles::no_mshrs 21110 # number of cycles access was blocked
939system.cpu.icache.blocked_cycles::no_targets 318 # number of cycles access was blocked
940system.cpu.icache.blocked::no_mshrs 193 # number of cycles access was blocked
941system.cpu.icache.blocked::no_targets 9 # number of cycles access was blocked
942system.cpu.icache.avg_blocked_cycles::no_mshrs 109.378238 # average number of cycles each access was blocked
943system.cpu.icache.avg_blocked_cycles::no_targets 35.333333 # average number of cycles each access was blocked
944system.cpu.icache.writebacks::writebacks 589 # number of writebacks
945system.cpu.icache.writebacks::total 589 # number of writebacks
946system.cpu.icache.ReadReq_mshr_hits::cpu.inst 531 # number of ReadReq MSHR hits
947system.cpu.icache.ReadReq_mshr_hits::total 531 # number of ReadReq MSHR hits
948system.cpu.icache.demand_mshr_hits::cpu.inst 531 # number of demand (read+write) MSHR hits
949system.cpu.icache.demand_mshr_hits::total 531 # number of demand (read+write) MSHR hits
950system.cpu.icache.overall_mshr_hits::cpu.inst 531 # number of overall MSHR hits
951system.cpu.icache.overall_mshr_hits::total 531 # number of overall MSHR hits
952system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1077 # number of ReadReq MSHR misses
953system.cpu.icache.ReadReq_mshr_misses::total 1077 # number of ReadReq MSHR misses
954system.cpu.icache.demand_mshr_misses::cpu.inst 1077 # number of demand (read+write) MSHR misses
955system.cpu.icache.demand_mshr_misses::total 1077 # number of demand (read+write) MSHR misses
956system.cpu.icache.overall_mshr_misses::cpu.inst 1077 # number of overall MSHR misses
957system.cpu.icache.overall_mshr_misses::total 1077 # number of overall MSHR misses
958system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 92273990 # number of ReadReq MSHR miss cycles
959system.cpu.icache.ReadReq_mshr_miss_latency::total 92273990 # number of ReadReq MSHR miss cycles
960system.cpu.icache.demand_mshr_miss_latency::cpu.inst 92273990 # number of demand (read+write) MSHR miss cycles
961system.cpu.icache.demand_mshr_miss_latency::total 92273990 # number of demand (read+write) MSHR miss cycles
962system.cpu.icache.overall_mshr_miss_latency::cpu.inst 92273990 # number of overall MSHR miss cycles
963system.cpu.icache.overall_mshr_miss_latency::total 92273990 # number of overall MSHR miss cycles
964system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
965system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
966system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
967system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
968system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
969system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
970system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 85676.870938 # average ReadReq mshr miss latency
971system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 85676.870938 # average ReadReq mshr miss latency
972system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 85676.870938 # average overall mshr miss latency
973system.cpu.icache.demand_avg_mshr_miss_latency::total 85676.870938 # average overall mshr miss latency
974system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 85676.870938 # average overall mshr miss latency
975system.cpu.icache.overall_avg_mshr_miss_latency::total 85676.870938 # average overall mshr miss latency
976system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
977system.cpu.l2cache.prefetcher.num_hwpf_issued 11610963 # number of hwpf issued
978system.cpu.l2cache.prefetcher.pfIdentified 11639700 # number of prefetch candidates identified
979system.cpu.l2cache.prefetcher.pfBufferHit 19388 # number of redundant prefetches already in prefetch queue
980system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
981system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
982system.cpu.l2cache.prefetcher.pfSpanPage 4657940 # number of prefetches not generated due to page crossing
983system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
984system.cpu.l2cache.tags.replacements 4647528 # number of replacements
985system.cpu.l2cache.tags.tagsinuse 15870.760193 # Cycle average of tags in use
986system.cpu.l2cache.tags.total_refs 13267468 # Total number of references to valid blocks.
987system.cpu.l2cache.tags.sampled_refs 4663442 # Sample count of references to valid blocks.
988system.cpu.l2cache.tags.avg_refs 2.844995 # Average number of references to valid blocks.
989system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
990system.cpu.l2cache.tags.occ_blocks::writebacks 15649.753914 # Average occupied blocks per requestor
991system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 221.006278 # Average occupied blocks per requestor
992system.cpu.l2cache.tags.occ_percent::writebacks 0.955185 # Average percentage of cache occupancy
993system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.013489 # Average percentage of cache occupancy
994system.cpu.l2cache.tags.occ_percent::total 0.968674 # Average percentage of cache occupancy
995system.cpu.l2cache.tags.occ_task_id_blocks::1022 144 # Occupied blocks per task id
996system.cpu.l2cache.tags.occ_task_id_blocks::1024 15770 # Occupied blocks per task id
997system.cpu.l2cache.tags.age_task_id_blocks_1022::0 1 # Occupied blocks per task id
998system.cpu.l2cache.tags.age_task_id_blocks_1022::1 116 # Occupied blocks per task id
999system.cpu.l2cache.tags.age_task_id_blocks_1022::3 27 # Occupied blocks per task id
1000system.cpu.l2cache.tags.age_task_id_blocks_1024::0 430 # Occupied blocks per task id
1001system.cpu.l2cache.tags.age_task_id_blocks_1024::1 4072 # Occupied blocks per task id
1002system.cpu.l2cache.tags.age_task_id_blocks_1024::2 7121 # Occupied blocks per task id
1003system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2569 # Occupied blocks per task id
1004system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1578 # Occupied blocks per task id
1005system.cpu.l2cache.tags.occ_task_id_percent::1022 0.008789 # Percentage of cache occupancy per task id
1006system.cpu.l2cache.tags.occ_task_id_percent::1024 0.962524 # Percentage of cache occupancy per task id
1007system.cpu.l2cache.tags.tag_accesses 561783529 # Number of tag accesses
1008system.cpu.l2cache.tags.data_accesses 561783529 # Number of data accesses
1009system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
1010system.cpu.l2cache.WritebackDirty_hits::writebacks 4825740 # number of WritebackDirty hits
1011system.cpu.l2cache.WritebackDirty_hits::total 4825740 # number of WritebackDirty hits
1012system.cpu.l2cache.WritebackClean_hits::writebacks 12156985 # number of WritebackClean hits
1013system.cpu.l2cache.WritebackClean_hits::total 12156985 # number of WritebackClean hits
1014system.cpu.l2cache.ReadExReq_hits::cpu.data 1756408 # number of ReadExReq hits
1015system.cpu.l2cache.ReadExReq_hits::total 1756408 # number of ReadExReq hits
1016system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 50 # number of ReadCleanReq hits
1017system.cpu.l2cache.ReadCleanReq_hits::total 50 # number of ReadCleanReq hits
1018system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11511753 # number of ReadSharedReq hits
1019system.cpu.l2cache.ReadSharedReq_hits::total 11511753 # number of ReadSharedReq hits
1020system.cpu.l2cache.demand_hits::cpu.inst 50 # number of demand (read+write) hits
1021system.cpu.l2cache.demand_hits::cpu.data 13268161 # number of demand (read+write) hits
1022system.cpu.l2cache.demand_hits::total 13268211 # number of demand (read+write) hits
1023system.cpu.l2cache.overall_hits::cpu.inst 50 # number of overall hits
1024system.cpu.l2cache.overall_hits::cpu.data 13268161 # number of overall hits
1025system.cpu.l2cache.overall_hits::total 13268211 # number of overall hits
1026system.cpu.l2cache.UpgradeReq_misses::cpu.data 7 # number of UpgradeReq misses
1027system.cpu.l2cache.UpgradeReq_misses::total 7 # number of UpgradeReq misses
1028system.cpu.l2cache.ReadExReq_misses::cpu.data 981196 # number of ReadExReq misses
1029system.cpu.l2cache.ReadExReq_misses::total 981196 # number of ReadExReq misses
1030system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1027 # number of ReadCleanReq misses
1031system.cpu.l2cache.ReadCleanReq_misses::total 1027 # number of ReadCleanReq misses
1032system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2754515 # number of ReadSharedReq misses
1033system.cpu.l2cache.ReadSharedReq_misses::total 2754515 # number of ReadSharedReq misses
1034system.cpu.l2cache.demand_misses::cpu.inst 1027 # number of demand (read+write) misses
1035system.cpu.l2cache.demand_misses::cpu.data 3735711 # number of demand (read+write) misses
1036system.cpu.l2cache.demand_misses::total 3736738 # number of demand (read+write) misses
1037system.cpu.l2cache.overall_misses::cpu.inst 1027 # number of overall misses
1038system.cpu.l2cache.overall_misses::cpu.data 3735711 # number of overall misses
1039system.cpu.l2cache.overall_misses::total 3736738 # number of overall misses
1040system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 148500 # number of UpgradeReq miss cycles
1041system.cpu.l2cache.UpgradeReq_miss_latency::total 148500 # number of UpgradeReq miss cycles
1042system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 104535366500 # number of ReadExReq miss cycles
1043system.cpu.l2cache.ReadExReq_miss_latency::total 104535366500 # number of ReadExReq miss cycles
1044system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 90830000 # number of ReadCleanReq miss cycles
1045system.cpu.l2cache.ReadCleanReq_miss_latency::total 90830000 # number of ReadCleanReq miss cycles
1046system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 256701151000 # number of ReadSharedReq miss cycles
1047system.cpu.l2cache.ReadSharedReq_miss_latency::total 256701151000 # number of ReadSharedReq miss cycles
1048system.cpu.l2cache.demand_miss_latency::cpu.inst 90830000 # number of demand (read+write) miss cycles
1049system.cpu.l2cache.demand_miss_latency::cpu.data 361236517500 # number of demand (read+write) miss cycles
1050system.cpu.l2cache.demand_miss_latency::total 361327347500 # number of demand (read+write) miss cycles
1051system.cpu.l2cache.overall_miss_latency::cpu.inst 90830000 # number of overall miss cycles
1052system.cpu.l2cache.overall_miss_latency::cpu.data 361236517500 # number of overall miss cycles
1053system.cpu.l2cache.overall_miss_latency::total 361327347500 # number of overall miss cycles
1054system.cpu.l2cache.WritebackDirty_accesses::writebacks 4825740 # number of WritebackDirty accesses(hits+misses)
1055system.cpu.l2cache.WritebackDirty_accesses::total 4825740 # number of WritebackDirty accesses(hits+misses)
1056system.cpu.l2cache.WritebackClean_accesses::writebacks 12156985 # number of WritebackClean accesses(hits+misses)
1057system.cpu.l2cache.WritebackClean_accesses::total 12156985 # number of WritebackClean accesses(hits+misses)
1058system.cpu.l2cache.UpgradeReq_accesses::cpu.data 7 # number of UpgradeReq accesses(hits+misses)
1059system.cpu.l2cache.UpgradeReq_accesses::total 7 # number of UpgradeReq accesses(hits+misses)
1060system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737604 # number of ReadExReq accesses(hits+misses)
1061system.cpu.l2cache.ReadExReq_accesses::total 2737604 # number of ReadExReq accesses(hits+misses)
1062system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1077 # number of ReadCleanReq accesses(hits+misses)
1063system.cpu.l2cache.ReadCleanReq_accesses::total 1077 # number of ReadCleanReq accesses(hits+misses)
1064system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14266268 # number of ReadSharedReq accesses(hits+misses)
1065system.cpu.l2cache.ReadSharedReq_accesses::total 14266268 # number of ReadSharedReq accesses(hits+misses)
1066system.cpu.l2cache.demand_accesses::cpu.inst 1077 # number of demand (read+write) accesses
1067system.cpu.l2cache.demand_accesses::cpu.data 17003872 # number of demand (read+write) accesses
1068system.cpu.l2cache.demand_accesses::total 17004949 # number of demand (read+write) accesses
1069system.cpu.l2cache.overall_accesses::cpu.inst 1077 # number of overall (read+write) accesses
1070system.cpu.l2cache.overall_accesses::cpu.data 17003872 # number of overall (read+write) accesses
1071system.cpu.l2cache.overall_accesses::total 17004949 # number of overall (read+write) accesses
1072system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
1073system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
1074system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.358414 # miss rate for ReadExReq accesses
1075system.cpu.l2cache.ReadExReq_miss_rate::total 0.358414 # miss rate for ReadExReq accesses
1076system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.953575 # miss rate for ReadCleanReq accesses
1077system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.953575 # miss rate for ReadCleanReq accesses
1078system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.193079 # miss rate for ReadSharedReq accesses
1079system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.193079 # miss rate for ReadSharedReq accesses
1080system.cpu.l2cache.demand_miss_rate::cpu.inst 0.953575 # miss rate for demand accesses
1081system.cpu.l2cache.demand_miss_rate::cpu.data 0.219698 # miss rate for demand accesses
1082system.cpu.l2cache.demand_miss_rate::total 0.219744 # miss rate for demand accesses
1083system.cpu.l2cache.overall_miss_rate::cpu.inst 0.953575 # miss rate for overall accesses
1084system.cpu.l2cache.overall_miss_rate::cpu.data 0.219698 # miss rate for overall accesses
1085system.cpu.l2cache.overall_miss_rate::total 0.219744 # miss rate for overall accesses
1086system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 21214.285714 # average UpgradeReq miss latency
1087system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 21214.285714 # average UpgradeReq miss latency
1088system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 106538.720602 # average ReadExReq miss latency
1089system.cpu.l2cache.ReadExReq_avg_miss_latency::total 106538.720602 # average ReadExReq miss latency
1090system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 88442.064265 # average ReadCleanReq miss latency
1091system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 88442.064265 # average ReadCleanReq miss latency
1092system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 93192.867347 # average ReadSharedReq miss latency
1093system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 93192.867347 # average ReadSharedReq miss latency
1094system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 88442.064265 # average overall miss latency
1095system.cpu.l2cache.demand_avg_miss_latency::cpu.data 96698.196809 # average overall miss latency
1096system.cpu.l2cache.demand_avg_miss_latency::total 96695.927705 # average overall miss latency
1097system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 88442.064265 # average overall miss latency
1098system.cpu.l2cache.overall_avg_miss_latency::cpu.data 96698.196809 # average overall miss latency
1099system.cpu.l2cache.overall_avg_miss_latency::total 96695.927705 # average overall miss latency
1100system.cpu.l2cache.blocked_cycles::no_mshrs 541 # number of cycles access was blocked
1101system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1102system.cpu.l2cache.blocked::no_mshrs 4 # number of cycles access was blocked
1103system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1104system.cpu.l2cache.avg_blocked_cycles::no_mshrs 135.250000 # average number of cycles each access was blocked
1105system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1106system.cpu.l2cache.unused_prefetches 58311 # number of HardPF blocks evicted w/o reference
1107system.cpu.l2cache.writebacks::writebacks 1634049 # number of writebacks
1108system.cpu.l2cache.writebacks::total 1634049 # number of writebacks
1109system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3931 # number of ReadExReq MSHR hits
1110system.cpu.l2cache.ReadExReq_mshr_hits::total 3931 # number of ReadExReq MSHR hits
1111system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits
1112system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
1113system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 45060 # number of ReadSharedReq MSHR hits
1114system.cpu.l2cache.ReadSharedReq_mshr_hits::total 45060 # number of ReadSharedReq MSHR hits
1115system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
1116system.cpu.l2cache.demand_mshr_hits::cpu.data 48991 # number of demand (read+write) MSHR hits
1117system.cpu.l2cache.demand_mshr_hits::total 48992 # number of demand (read+write) MSHR hits
1118system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
1119system.cpu.l2cache.overall_mshr_hits::cpu.data 48991 # number of overall MSHR hits
1120system.cpu.l2cache.overall_mshr_hits::total 48992 # number of overall MSHR hits
1121system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1197394 # number of HardPFReq MSHR misses
1122system.cpu.l2cache.HardPFReq_mshr_misses::total 1197394 # number of HardPFReq MSHR misses
1123system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 7 # number of UpgradeReq MSHR misses
1124system.cpu.l2cache.UpgradeReq_mshr_misses::total 7 # number of UpgradeReq MSHR misses
1125system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 977265 # number of ReadExReq MSHR misses
1126system.cpu.l2cache.ReadExReq_mshr_misses::total 977265 # number of ReadExReq MSHR misses
1127system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1026 # number of ReadCleanReq MSHR misses
1128system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1026 # number of ReadCleanReq MSHR misses
1129system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2709455 # number of ReadSharedReq MSHR misses
1130system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2709455 # number of ReadSharedReq MSHR misses
1131system.cpu.l2cache.demand_mshr_misses::cpu.inst 1026 # number of demand (read+write) MSHR misses
1132system.cpu.l2cache.demand_mshr_misses::cpu.data 3686720 # number of demand (read+write) MSHR misses
1133system.cpu.l2cache.demand_mshr_misses::total 3687746 # number of demand (read+write) MSHR misses
1134system.cpu.l2cache.overall_mshr_misses::cpu.inst 1026 # number of overall MSHR misses
1135system.cpu.l2cache.overall_mshr_misses::cpu.data 3686720 # number of overall MSHR misses
1136system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1197394 # number of overall MSHR misses
1137system.cpu.l2cache.overall_mshr_misses::total 4885140 # number of overall MSHR misses
1138system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 84175133455 # number of HardPFReq MSHR miss cycles
1139system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 84175133455 # number of HardPFReq MSHR miss cycles
1140system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 106500 # number of UpgradeReq MSHR miss cycles
1141system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 106500 # number of UpgradeReq MSHR miss cycles
1142system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 98289203000 # number of ReadExReq MSHR miss cycles
1143system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 98289203000 # number of ReadExReq MSHR miss cycles
1144system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 84580000 # number of ReadCleanReq MSHR miss cycles
1145system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 84580000 # number of ReadCleanReq MSHR miss cycles
1146system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 237438885500 # number of ReadSharedReq MSHR miss cycles
1147system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 237438885500 # number of ReadSharedReq MSHR miss cycles
1148system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 84580000 # number of demand (read+write) MSHR miss cycles
1149system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 335728088500 # number of demand (read+write) MSHR miss cycles
1150system.cpu.l2cache.demand_mshr_miss_latency::total 335812668500 # number of demand (read+write) MSHR miss cycles
1151system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 84580000 # number of overall MSHR miss cycles
1152system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 335728088500 # number of overall MSHR miss cycles
1153system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 84175133455 # number of overall MSHR miss cycles
1154system.cpu.l2cache.overall_mshr_miss_latency::total 419987801955 # number of overall MSHR miss cycles
1155system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
1156system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
1157system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
1158system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
1159system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.356978 # mshr miss rate for ReadExReq accesses
1160system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.356978 # mshr miss rate for ReadExReq accesses
1161system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.952646 # mshr miss rate for ReadCleanReq accesses
1162system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.952646 # mshr miss rate for ReadCleanReq accesses
1163system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.189920 # mshr miss rate for ReadSharedReq accesses
1164system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.189920 # mshr miss rate for ReadSharedReq accesses
1165system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.952646 # mshr miss rate for demand accesses
1166system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.216816 # mshr miss rate for demand accesses
1167system.cpu.l2cache.demand_mshr_miss_rate::total 0.216863 # mshr miss rate for demand accesses
1168system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.952646 # mshr miss rate for overall accesses
1169system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.216816 # mshr miss rate for overall accesses
1170system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
1171system.cpu.l2cache.overall_mshr_miss_rate::total 0.287278 # mshr miss rate for overall accesses
1172system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 70298.609693 # average HardPFReq mshr miss latency
1173system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 70298.609693 # average HardPFReq mshr miss latency
1174system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15214.285714 # average UpgradeReq mshr miss latency
1175system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15214.285714 # average UpgradeReq mshr miss latency
1176system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 100575.793669 # average ReadExReq mshr miss latency
1177system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 100575.793669 # average ReadExReq mshr miss latency
1178system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 82436.647173 # average ReadCleanReq mshr miss latency
1179system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 82436.647173 # average ReadCleanReq mshr miss latency
1180system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 87633.448609 # average ReadSharedReq mshr miss latency
1181system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 87633.448609 # average ReadSharedReq mshr miss latency
1182system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 82436.647173 # average overall mshr miss latency
1183system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 91064.167743 # average overall mshr miss latency
1184system.cpu.l2cache.demand_avg_mshr_miss_latency::total 91061.767405 # average overall mshr miss latency
1185system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 82436.647173 # average overall mshr miss latency
1186system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 91064.167743 # average overall mshr miss latency
1187system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 70298.609693 # average overall mshr miss latency
1188system.cpu.l2cache.overall_avg_mshr_miss_latency::total 85972.521147 # average overall mshr miss latency
1189system.cpu.toL2Bus.snoop_filter.tot_requests 34008905 # Total number of requests made to the snoop filter.
1190system.cpu.toL2Bus.snoop_filter.hit_single_requests 17003965 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1191system.cpu.toL2Bus.snoop_filter.hit_multi_requests 21224 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1192system.cpu.toL2Bus.snoop_filter.tot_snoops 200821 # Total number of snoops made to the snoop filter.
1193system.cpu.toL2Bus.snoop_filter.hit_single_snoops 200820 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1194system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 1 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1195system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
1196system.cpu.toL2Bus.trans_dist::ReadResp 14267344 # Transaction distribution
1197system.cpu.toL2Bus.trans_dist::WritebackDirty 6459789 # Transaction distribution
1198system.cpu.toL2Bus.trans_dist::WritebackClean 12178209 # Transaction distribution
1199system.cpu.toL2Bus.trans_dist::CleanEvict 3013479 # Transaction distribution
1200system.cpu.toL2Bus.trans_dist::HardPFReq 1493524 # Transaction distribution
1201system.cpu.toL2Bus.trans_dist::HardPFResp 11 # Transaction distribution
1202system.cpu.toL2Bus.trans_dist::UpgradeReq 7 # Transaction distribution
1203system.cpu.toL2Bus.trans_dist::UpgradeResp 7 # Transaction distribution
1204system.cpu.toL2Bus.trans_dist::ReadExReq 2737604 # Transaction distribution
1205system.cpu.toL2Bus.trans_dist::ReadExResp 2737604 # Transaction distribution
1206system.cpu.toL2Bus.trans_dist::ReadCleanReq 1077 # Transaction distribution
1207system.cpu.toL2Bus.trans_dist::ReadSharedReq 14266268 # Transaction distribution
1208system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2742 # Packet count per connected master and slave (bytes)
1209system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 51011129 # Packet count per connected master and slave (bytes)
1210system.cpu.toL2Bus.pkt_count::total 51013871 # Packet count per connected master and slave (bytes)
1211system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 106560 # Cumulative packet size per connected master and slave (bytes)
1212system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2176463552 # Cumulative packet size per connected master and slave (bytes)
1213system.cpu.toL2Bus.pkt_size::total 2176570112 # Cumulative packet size per connected master and slave (bytes)
1214system.cpu.toL2Bus.snoops 6141063 # Total snoops (count)
1215system.cpu.toL2Bus.snoopTraffic 104579840 # Total snoop traffic (bytes)
1216system.cpu.toL2Bus.snoop_fanout::samples 23146008 # Request fanout histogram
1217system.cpu.toL2Bus.snoop_fanout::mean 0.009594 # Request fanout histogram
1218system.cpu.toL2Bus.snoop_fanout::stdev 0.097477 # Request fanout histogram
1219system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1220system.cpu.toL2Bus.snoop_fanout::0 22923954 99.04% 99.04% # Request fanout histogram
1221system.cpu.toL2Bus.snoop_fanout::1 222053 0.96% 100.00% # Request fanout histogram
1222system.cpu.toL2Bus.snoop_fanout::2 1 0.00% 100.00% # Request fanout histogram
1223system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1224system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
1225system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
1226system.cpu.toL2Bus.snoop_fanout::total 23146008 # Request fanout histogram
1227system.cpu.toL2Bus.reqLayer0.occupancy 34008401540 # Layer occupancy (ticks)
1228system.cpu.toL2Bus.reqLayer0.utilization 4.3 # Layer utilization (%)
1229system.cpu.toL2Bus.snoopLayer0.occupancy 16551 # Layer occupancy (ticks)
1230system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
1231system.cpu.toL2Bus.respLayer0.occupancy 1614499 # Layer occupancy (ticks)
1232system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
1233system.cpu.toL2Bus.respLayer1.occupancy 25505814993 # Layer occupancy (ticks)
1234system.cpu.toL2Bus.respLayer1.utilization 3.2 # Layer utilization (%)
1235system.membus.snoop_filter.tot_requests 9333193 # Total number of requests made to the snoop filter.
1236system.membus.snoop_filter.hit_single_requests 4668760 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1237system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1238system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
1239system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1240system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1241system.membus.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states
1242system.membus.trans_dist::ReadResp 3708223 # Transaction distribution
1243system.membus.trans_dist::WritebackDirty 1634049 # Transaction distribution
1244system.membus.trans_dist::CleanEvict 3013479 # Transaction distribution
1245system.membus.trans_dist::UpgradeReq 7 # Transaction distribution
1246system.membus.trans_dist::ReadExReq 977434 # Transaction distribution
1247system.membus.trans_dist::ReadExResp 977434 # Transaction distribution
1248system.membus.trans_dist::ReadSharedReq 3708224 # Transaction distribution
1249system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 14018850 # Packet count per connected master and slave (bytes)
1250system.membus.pkt_count::total 14018850 # Packet count per connected master and slave (bytes)
1251system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 404461184 # Cumulative packet size per connected master and slave (bytes)
1252system.membus.pkt_size::total 404461184 # Cumulative packet size per connected master and slave (bytes)
1253system.membus.snoops 0 # Total snoops (count)
1254system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
1255system.membus.snoop_fanout::samples 4685665 # Request fanout histogram
1256system.membus.snoop_fanout::mean 0 # Request fanout histogram
1257system.membus.snoop_fanout::stdev 0 # Request fanout histogram
1258system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1259system.membus.snoop_fanout::0 4685665 100.00% 100.00% # Request fanout histogram
1260system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
1261system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1262system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1263system.membus.snoop_fanout::max_value 0 # Request fanout histogram
1264system.membus.snoop_fanout::total 4685665 # Request fanout histogram
1265system.membus.reqLayer0.occupancy 17659262741 # Layer occupancy (ticks)
1266system.membus.reqLayer0.utilization 2.2 # Layer utilization (%)
1267system.membus.respLayer1.occupancy 25448696800 # Layer occupancy (ticks)
1268system.membus.respLayer1.utilization 3.2 # Layer utilization (%)
1269
1270---------- End Simulation Statistics ----------