stats.txt (9289:a31a1243a3ed) stats.txt (9312:e05e1b69ebf2)
1
2---------- Begin Simulation Statistics ----------
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.659244 # Number of seconds simulated
4sim_ticks 659244465000 # Number of ticks simulated
5final_tick 659244465000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
3sim_seconds 0.659992 # Number of seconds simulated
4sim_ticks 659991928000 # Number of ticks simulated
5final_tick 659991928000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 153116 # Simulator instruction rate (inst/s)
8host_op_rate 208523 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 72914339 # Simulator tick rate (ticks/s)
10host_mem_usage 237584 # Number of bytes of host memory used
11host_seconds 9041.36 # Real time elapsed on the host
12sim_insts 1384375635 # Number of instructions simulated
13sim_ops 1885330387 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 199616 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 94515200 # Number of bytes read from this memory
16system.physmem.bytes_read::total 94714816 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 199616 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 199616 # Number of instructions bytes read from this memory
19system.physmem.bytes_written::writebacks 4230336 # Number of bytes written to this memory
20system.physmem.bytes_written::total 4230336 # Number of bytes written to this memory
21system.physmem.num_reads::cpu.inst 3119 # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data 1476800 # Number of read requests responded to by this memory
23system.physmem.num_reads::total 1479919 # Number of read requests responded to by this memory
24system.physmem.num_writes::writebacks 66099 # Number of write requests responded to by this memory
25system.physmem.num_writes::total 66099 # Number of write requests responded to by this memory
26system.physmem.bw_read::cpu.inst 302795 # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::cpu.data 143368970 # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::total 143671765 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::cpu.inst 302795 # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_inst_read::total 302795 # Instruction read bandwidth from this memory (bytes/s)
31system.physmem.bw_write::writebacks 6416946 # Write bandwidth from this memory (bytes/s)
32system.physmem.bw_write::total 6416946 # Write bandwidth from this memory (bytes/s)
33system.physmem.bw_total::writebacks 6416946 # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.inst 302795 # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::cpu.data 143368970 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::total 150088711 # Total bandwidth to/from this memory (bytes/s)
7host_inst_rate 102750 # Simulator instruction rate (inst/s)
8host_op_rate 139931 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 48985343 # Simulator tick rate (ticks/s)
10host_mem_usage 254632 # Number of bytes of host memory used
11host_seconds 13473.25 # Real time elapsed on the host
12sim_insts 1384374560 # Number of instructions simulated
13sim_ops 1885329312 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 198528 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 94517696 # Number of bytes read from this memory
16system.physmem.bytes_read::total 94716224 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 198528 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 198528 # Number of instructions bytes read from this memory
19system.physmem.bytes_written::writebacks 4230272 # Number of bytes written to this memory
20system.physmem.bytes_written::total 4230272 # Number of bytes written to this memory
21system.physmem.num_reads::cpu.inst 3102 # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data 1476839 # Number of read requests responded to by this memory
23system.physmem.num_reads::total 1479941 # Number of read requests responded to by this memory
24system.physmem.num_writes::writebacks 66098 # Number of write requests responded to by this memory
25system.physmem.num_writes::total 66098 # Number of write requests responded to by this memory
26system.physmem.bw_read::cpu.inst 300804 # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::cpu.data 143210382 # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::total 143511185 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::cpu.inst 300804 # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_inst_read::total 300804 # Instruction read bandwidth from this memory (bytes/s)
31system.physmem.bw_write::writebacks 6409581 # Write bandwidth from this memory (bytes/s)
32system.physmem.bw_write::total 6409581 # Write bandwidth from this memory (bytes/s)
33system.physmem.bw_total::writebacks 6409581 # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.inst 300804 # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::cpu.data 143210382 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::total 149920767 # Total bandwidth to/from this memory (bytes/s)
37system.physmem.readReqs 1479941 # Total number of read requests seen
38system.physmem.writeReqs 66098 # Total number of write requests seen
39system.physmem.cpureqs 1550203 # Reqs generatd by CPU via cache - shady
40system.physmem.bytesRead 94716224 # Total number of bytes read from memory
41system.physmem.bytesWritten 4230272 # Total number of bytes written to memory
42system.physmem.bytesConsumedRd 94716224 # bytesRead derated as per pkt->getSize()
43system.physmem.bytesConsumedWr 4230272 # bytesWritten derated as per pkt->getSize()
44system.physmem.servicedByWrQ 4222 # Number of read reqs serviced by write Q
45system.physmem.neitherReadNorWrite 4164 # Reqs where no action is needed
46system.physmem.perBankRdReqs::0 92954 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::1 91941 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::2 92050 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::3 91689 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::4 92209 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::5 92061 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::6 92149 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::7 92666 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::8 91875 # Track reads on a per bank basis
55system.physmem.perBankRdReqs::9 92213 # Track reads on a per bank basis
56system.physmem.perBankRdReqs::10 92439 # Track reads on a per bank basis
57system.physmem.perBankRdReqs::11 92957 # Track reads on a per bank basis
58system.physmem.perBankRdReqs::12 92247 # Track reads on a per bank basis
59system.physmem.perBankRdReqs::13 91863 # Track reads on a per bank basis
60system.physmem.perBankRdReqs::14 92572 # Track reads on a per bank basis
61system.physmem.perBankRdReqs::15 91834 # Track reads on a per bank basis
62system.physmem.perBankWrReqs::0 4129 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::1 4141 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::2 4096 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::3 4102 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::4 4129 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::5 4105 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::6 4104 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::7 4141 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::8 4162 # Track writes on a per bank basis
71system.physmem.perBankWrReqs::9 4162 # Track writes on a per bank basis
72system.physmem.perBankWrReqs::10 4162 # Track writes on a per bank basis
73system.physmem.perBankWrReqs::11 4159 # Track writes on a per bank basis
74system.physmem.perBankWrReqs::12 4135 # Track writes on a per bank basis
75system.physmem.perBankWrReqs::13 4135 # Track writes on a per bank basis
76system.physmem.perBankWrReqs::14 4108 # Track writes on a per bank basis
77system.physmem.perBankWrReqs::15 4128 # Track writes on a per bank basis
78system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
79system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
80system.physmem.totGap 659991863500 # Total gap between requests
81system.physmem.readPktSize::0 0 # Categorize read packet sizes
82system.physmem.readPktSize::1 0 # Categorize read packet sizes
83system.physmem.readPktSize::2 0 # Categorize read packet sizes
84system.physmem.readPktSize::3 0 # Categorize read packet sizes
85system.physmem.readPktSize::4 0 # Categorize read packet sizes
86system.physmem.readPktSize::5 0 # Categorize read packet sizes
87system.physmem.readPktSize::6 1479941 # Categorize read packet sizes
88system.physmem.readPktSize::7 0 # Categorize read packet sizes
89system.physmem.readPktSize::8 0 # Categorize read packet sizes
90system.physmem.writePktSize::0 0 # categorize write packet sizes
91system.physmem.writePktSize::1 0 # categorize write packet sizes
92system.physmem.writePktSize::2 0 # categorize write packet sizes
93system.physmem.writePktSize::3 0 # categorize write packet sizes
94system.physmem.writePktSize::4 0 # categorize write packet sizes
95system.physmem.writePktSize::5 0 # categorize write packet sizes
96system.physmem.writePktSize::6 66098 # categorize write packet sizes
97system.physmem.writePktSize::7 0 # categorize write packet sizes
98system.physmem.writePktSize::8 0 # categorize write packet sizes
99system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
100system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
101system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
102system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
103system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
104system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
105system.physmem.neitherpktsize::6 4164 # categorize neither packet sizes
106system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
107system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
108system.physmem.rdQLenPdf::0 1408404 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::1 66850 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::2 338 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::3 89 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::4 27 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::5 7 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::7 2 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
139system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
140system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
141system.physmem.wrQLenPdf::0 2842 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::1 2874 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::2 2874 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::3 2874 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::4 2874 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::5 2874 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::6 2874 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::7 2874 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::8 2874 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::9 2874 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::10 2874 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::11 2874 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::12 2874 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::13 2874 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::14 2874 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::15 2874 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::16 2874 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::17 2874 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::18 2874 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::19 2873 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::20 2873 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::21 2873 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::22 2873 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::23 32 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
174system.physmem.totQLat 5597502027 # Total cycles spent in queuing delays
175system.physmem.totMemAccLat 50332290027 # Sum of mem lat for all requests
176system.physmem.totBusLat 5902876000 # Total cycles spent in databus access
177system.physmem.totBankLat 38831912000 # Total cycles spent in bank access
178system.physmem.avgQLat 3793.07 # Average queueing delay per request
179system.physmem.avgBankLat 26313.89 # Average bank access latency per request
180system.physmem.avgBusLat 4000.00 # Average bus latency per request
181system.physmem.avgMemAccLat 34106.96 # Average memory access latency
182system.physmem.avgRdBW 143.51 # Average achieved read bandwidth in MB/s
183system.physmem.avgWrBW 6.41 # Average achieved write bandwidth in MB/s
184system.physmem.avgConsumedRdBW 143.51 # Average consumed read bandwidth in MB/s
185system.physmem.avgConsumedWrBW 6.41 # Average consumed write bandwidth in MB/s
186system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
187system.physmem.busUtil 0.94 # Data bus utilization in percentage
188system.physmem.avgRdQLen 0.08 # Average read queue length over time
189system.physmem.avgWrQLen 14.18 # Average write queue length over time
190system.physmem.readRowHits 809039 # Number of row buffer hits during reads
191system.physmem.writeRowHits 36662 # Number of row buffer hits during writes
192system.physmem.readRowHitRate 54.82 # Row buffer hit rate for reads
193system.physmem.writeRowHitRate 55.47 # Row buffer hit rate for writes
194system.physmem.avgGap 426892.12 # Average gap between requests
37system.cpu.dtb.inst_hits 0 # ITB inst hits
38system.cpu.dtb.inst_misses 0 # ITB inst misses
39system.cpu.dtb.read_hits 0 # DTB read hits
40system.cpu.dtb.read_misses 0 # DTB read misses
41system.cpu.dtb.write_hits 0 # DTB write hits
42system.cpu.dtb.write_misses 0 # DTB write misses
43system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
44system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA

--- 27 unchanged lines hidden (view full) ---

72system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
73system.cpu.itb.read_accesses 0 # DTB read accesses
74system.cpu.itb.write_accesses 0 # DTB write accesses
75system.cpu.itb.inst_accesses 0 # ITB inst accesses
76system.cpu.itb.hits 0 # DTB hits
77system.cpu.itb.misses 0 # DTB misses
78system.cpu.itb.accesses 0 # DTB accesses
79system.cpu.workload.num_syscalls 1411 # Number of system calls
195system.cpu.dtb.inst_hits 0 # ITB inst hits
196system.cpu.dtb.inst_misses 0 # ITB inst misses
197system.cpu.dtb.read_hits 0 # DTB read hits
198system.cpu.dtb.read_misses 0 # DTB read misses
199system.cpu.dtb.write_hits 0 # DTB write hits
200system.cpu.dtb.write_misses 0 # DTB write misses
201system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
202system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA

--- 27 unchanged lines hidden (view full) ---

230system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
231system.cpu.itb.read_accesses 0 # DTB read accesses
232system.cpu.itb.write_accesses 0 # DTB write accesses
233system.cpu.itb.inst_accesses 0 # ITB inst accesses
234system.cpu.itb.hits 0 # DTB hits
235system.cpu.itb.misses 0 # DTB misses
236system.cpu.itb.accesses 0 # DTB accesses
237system.cpu.workload.num_syscalls 1411 # Number of system calls
80system.cpu.numCycles 1318488931 # number of cpu cycles simulated
238system.cpu.numCycles 1319983857 # number of cpu cycles simulated
81system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
82system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
239system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
240system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
83system.cpu.BPredUnit.lookups 461326092 # Number of BP lookups
84system.cpu.BPredUnit.condPredicted 364071075 # Number of conditional branches predicted
85system.cpu.BPredUnit.condIncorrect 34100101 # Number of conditional branches incorrect
86system.cpu.BPredUnit.BTBLookups 298580925 # Number of BTB lookups
87system.cpu.BPredUnit.BTBHits 245422956 # Number of BTB hits
241system.cpu.BPredUnit.lookups 454350981 # Number of BP lookups
242system.cpu.BPredUnit.condPredicted 358310478 # Number of conditional branches predicted
243system.cpu.BPredUnit.condIncorrect 33373061 # Number of conditional branches incorrect
244system.cpu.BPredUnit.BTBLookups 312072233 # Number of BTB lookups
245system.cpu.BPredUnit.BTBHits 240275028 # Number of BTB hits
88system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
246system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
89system.cpu.BPredUnit.usedRAS 54976315 # Number of times the RAS was used to get a target.
90system.cpu.BPredUnit.RASInCorrect 2806988 # Number of incorrect RAS predictions.
91system.cpu.fetch.icacheStallCycles 381926912 # Number of cycles fetch is stalled on an Icache miss
92system.cpu.fetch.Insts 2354617227 # Number of instructions fetch has processed
93system.cpu.fetch.Branches 461326092 # Number of branches that fetch encountered
94system.cpu.fetch.predictedBranches 300399271 # Number of branches that fetch has predicted taken
95system.cpu.fetch.Cycles 631966560 # Number of cycles fetch has run and was not squashing or blocked
96system.cpu.fetch.SquashCycles 174781634 # Number of cycles fetch has spent squashing
97system.cpu.fetch.BlockedCycles 133381872 # Number of cycles fetch has spent blocked
98system.cpu.fetch.MiscStallCycles 1547 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
99system.cpu.fetch.PendingTrapStallCycles 26290 # Number of stall cycles due to pending traps
100system.cpu.fetch.CacheLines 359560180 # Number of cache lines fetched
101system.cpu.fetch.IcacheSquashes 11891763 # Number of outstanding Icache misses that were squashed
102system.cpu.fetch.rateDist::samples 1287933807 # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::mean 2.529860 # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.rateDist::stdev 3.156146 # Number of instructions fetched each cycle (Total)
247system.cpu.BPredUnit.usedRAS 53876645 # Number of times the RAS was used to get a target.
248system.cpu.BPredUnit.RASInCorrect 2808673 # Number of incorrect RAS predictions.
249system.cpu.fetch.icacheStallCycles 374001286 # Number of cycles fetch is stalled on an Icache miss
250system.cpu.fetch.Insts 2331861224 # Number of instructions fetch has processed
251system.cpu.fetch.Branches 454350981 # Number of branches that fetch encountered
252system.cpu.fetch.predictedBranches 294151673 # Number of branches that fetch has predicted taken
253system.cpu.fetch.Cycles 622796021 # Number of cycles fetch has run and was not squashing or blocked
254system.cpu.fetch.SquashCycles 170528608 # Number of cycles fetch has spent squashing
255system.cpu.fetch.BlockedCycles 135818762 # Number of cycles fetch has spent blocked
256system.cpu.fetch.MiscStallCycles 2051 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
257system.cpu.fetch.PendingTrapStallCycles 24217 # Number of stall cycles due to pending traps
258system.cpu.fetch.CacheLines 352463772 # Number of cache lines fetched
259system.cpu.fetch.IcacheSquashes 11980006 # Number of outstanding Icache misses that were squashed
260system.cpu.fetch.rateDist::samples 1269746213 # Number of instructions fetched each cycle (Total)
261system.cpu.fetch.rateDist::mean 2.542801 # Number of instructions fetched each cycle (Total)
262system.cpu.fetch.rateDist::stdev 3.164977 # Number of instructions fetched each cycle (Total)
105system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
263system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
106system.cpu.fetch.rateDist::0 656012764 50.94% 50.94% # Number of instructions fetched each cycle (Total)
107system.cpu.fetch.rateDist::1 47127862 3.66% 54.59% # Number of instructions fetched each cycle (Total)
108system.cpu.fetch.rateDist::2 105351348 8.18% 62.77% # Number of instructions fetched each cycle (Total)
109system.cpu.fetch.rateDist::3 60429666 4.69% 67.47% # Number of instructions fetched each cycle (Total)
110system.cpu.fetch.rateDist::4 75027065 5.83% 73.29% # Number of instructions fetched each cycle (Total)
111system.cpu.fetch.rateDist::5 45419751 3.53% 76.82% # Number of instructions fetched each cycle (Total)
112system.cpu.fetch.rateDist::6 32157937 2.50% 79.32% # Number of instructions fetched each cycle (Total)
113system.cpu.fetch.rateDist::7 32241388 2.50% 81.82% # Number of instructions fetched each cycle (Total)
114system.cpu.fetch.rateDist::8 234166026 18.18% 100.00% # Number of instructions fetched each cycle (Total)
264system.cpu.fetch.rateDist::0 646995456 50.95% 50.95% # Number of instructions fetched each cycle (Total)
265system.cpu.fetch.rateDist::1 44687712 3.52% 54.47% # Number of instructions fetched each cycle (Total)
266system.cpu.fetch.rateDist::2 102379693 8.06% 62.54% # Number of instructions fetched each cycle (Total)
267system.cpu.fetch.rateDist::3 59922071 4.72% 67.26% # Number of instructions fetched each cycle (Total)
268system.cpu.fetch.rateDist::4 74129472 5.84% 73.09% # Number of instructions fetched each cycle (Total)
269system.cpu.fetch.rateDist::5 45582835 3.59% 76.68% # Number of instructions fetched each cycle (Total)
270system.cpu.fetch.rateDist::6 31361893 2.47% 79.15% # Number of instructions fetched each cycle (Total)
271system.cpu.fetch.rateDist::7 30601811 2.41% 81.56% # Number of instructions fetched each cycle (Total)
272system.cpu.fetch.rateDist::8 234085270 18.44% 100.00% # Number of instructions fetched each cycle (Total)
115system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
116system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
117system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
273system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
274system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
275system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
118system.cpu.fetch.rateDist::total 1287933807 # Number of instructions fetched each cycle (Total)
119system.cpu.fetch.branchRate 0.349890 # Number of branch fetches per cycle
120system.cpu.fetch.rate 1.785845 # Number of inst fetches per cycle
121system.cpu.decode.IdleCycles 433461682 # Number of cycles decode is idle
122system.cpu.decode.BlockedCycles 105761116 # Number of cycles decode is blocked
123system.cpu.decode.RunCycles 591844441 # Number of cycles decode is running
124system.cpu.decode.UnblockCycles 16248270 # Number of cycles decode is unblocking
125system.cpu.decode.SquashCycles 140618298 # Number of cycles decode is squashing
126system.cpu.decode.BranchResolved 52072887 # Number of times decode resolved a branch
127system.cpu.decode.BranchMispred 12605 # Number of times decode detected a branch misprediction
128system.cpu.decode.DecodedInsts 3150187282 # Number of instructions handled by decode
129system.cpu.decode.SquashedInsts 23939 # Number of squashed instructions handled by decode
130system.cpu.rename.SquashCycles 140618298 # Number of cycles rename is squashing
131system.cpu.rename.IdleCycles 469309271 # Number of cycles rename is idle
132system.cpu.rename.BlockCycles 39277977 # Number of cycles rename is blocking
133system.cpu.rename.serializeStallCycles 483250 # count of cycles rename stalled for serializing inst
134system.cpu.rename.RunCycles 570159229 # Number of cycles rename is running
135system.cpu.rename.UnblockCycles 68085782 # Number of cycles rename is unblocking
136system.cpu.rename.RenamedInsts 3069262221 # Number of instructions processed by rename
137system.cpu.rename.ROBFullEvents 155 # Number of times rename has blocked due to ROB full
138system.cpu.rename.IQFullEvents 4380621 # Number of times rename has blocked due to IQ full
139system.cpu.rename.LSQFullEvents 54394099 # Number of times rename has blocked due to LSQ full
140system.cpu.rename.FullRegisterEvents 1922 # Number of times there has been no free registers
141system.cpu.rename.RenamedOperands 3038163295 # Number of destination operands rename has renamed
142system.cpu.rename.RenameLookups 14611934802 # Number of register rename lookups that rename has made
143system.cpu.rename.int_rename_lookups 13977694721 # Number of integer rename lookups
144system.cpu.rename.fp_rename_lookups 634240081 # Number of floating rename lookups
145system.cpu.rename.CommittedMaps 1993148162 # Number of HB maps that are committed
146system.cpu.rename.UndoneMaps 1045015133 # Number of HB maps that are undone due to squashing
147system.cpu.rename.serializingInsts 27322 # count of serializing insts renamed
148system.cpu.rename.tempSerializingInsts 23140 # count of temporary serializing insts renamed
149system.cpu.rename.skidInsts 179514029 # count of insts added to the skid buffer
150system.cpu.memDep0.insertedLoads 982659180 # Number of loads inserted to the mem dependence unit.
151system.cpu.memDep0.insertedStores 514844433 # Number of stores inserted to the mem dependence unit.
152system.cpu.memDep0.conflictingLoads 35819898 # Number of conflicting loads.
153system.cpu.memDep0.conflictingStores 36120464 # Number of conflicting stores.
154system.cpu.iq.iqInstsAdded 2890303698 # Number of instructions added to the IQ (excludes non-spec)
155system.cpu.iq.iqNonSpecInstsAdded 33130 # Number of non-speculative instructions added to the IQ
156system.cpu.iq.iqInstsIssued 2506565055 # Number of instructions issued
157system.cpu.iq.iqSquashedInstsIssued 17234382 # Number of squashed instructions issued
158system.cpu.iq.iqSquashedInstsExamined 992532581 # Number of squashed instructions iterated over during squash; mainly for profiling
159system.cpu.iq.iqSquashedOperandsExamined 2476785189 # Number of squashed operands that are examined and possibly removed from graph
160system.cpu.iq.iqSquashedNonSpecRemoved 10737 # Number of squashed non-spec instructions that were removed
161system.cpu.iq.issued_per_cycle::samples 1287933807 # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::mean 1.946191 # Number of insts issued each cycle
163system.cpu.iq.issued_per_cycle::stdev 1.883330 # Number of insts issued each cycle
276system.cpu.fetch.rateDist::total 1269746213 # Number of instructions fetched each cycle (Total)
277system.cpu.fetch.branchRate 0.344209 # Number of branch fetches per cycle
278system.cpu.fetch.rate 1.766583 # Number of inst fetches per cycle
279system.cpu.decode.IdleCycles 425403268 # Number of cycles decode is idle
280system.cpu.decode.BlockedCycles 107718588 # Number of cycles decode is blocked
281system.cpu.decode.RunCycles 581478902 # Number of cycles decode is running
282system.cpu.decode.UnblockCycles 18055452 # Number of cycles decode is unblocking
283system.cpu.decode.SquashCycles 137090003 # Number of cycles decode is squashing
284system.cpu.decode.BranchResolved 51078179 # Number of times decode resolved a branch
285system.cpu.decode.BranchMispred 15137 # Number of times decode detected a branch misprediction
286system.cpu.decode.DecodedInsts 3127640414 # Number of instructions handled by decode
287system.cpu.decode.SquashedInsts 28961 # Number of squashed instructions handled by decode
288system.cpu.rename.SquashCycles 137090003 # Number of cycles rename is squashing
289system.cpu.rename.IdleCycles 461511464 # Number of cycles rename is idle
290system.cpu.rename.BlockCycles 39177126 # Number of cycles rename is blocking
291system.cpu.rename.serializeStallCycles 530700 # count of cycles rename stalled for serializing inst
292system.cpu.rename.RunCycles 561763722 # Number of cycles rename is running
293system.cpu.rename.UnblockCycles 69673198 # Number of cycles rename is unblocking
294system.cpu.rename.RenamedInsts 3042064401 # Number of instructions processed by rename
295system.cpu.rename.ROBFullEvents 391 # Number of times rename has blocked due to ROB full
296system.cpu.rename.IQFullEvents 4490697 # Number of times rename has blocked due to IQ full
297system.cpu.rename.LSQFullEvents 56029467 # Number of times rename has blocked due to LSQ full
298system.cpu.rename.FullRegisterEvents 2572 # Number of times there has been no free registers
299system.cpu.rename.RenamedOperands 2999547883 # Number of destination operands rename has renamed
300system.cpu.rename.RenameLookups 14489457877 # Number of register rename lookups that rename has made
301system.cpu.rename.int_rename_lookups 13880825981 # Number of integer rename lookups
302system.cpu.rename.fp_rename_lookups 608631896 # Number of floating rename lookups
303system.cpu.rename.CommittedMaps 1993146442 # Number of HB maps that are committed
304system.cpu.rename.UndoneMaps 1006401441 # Number of HB maps that are undone due to squashing
305system.cpu.rename.serializingInsts 29463 # count of serializing insts renamed
306system.cpu.rename.tempSerializingInsts 25504 # count of temporary serializing insts renamed
307system.cpu.rename.skidInsts 180658895 # count of insts added to the skid buffer
308system.cpu.memDep0.insertedLoads 975543094 # Number of loads inserted to the mem dependence unit.
309system.cpu.memDep0.insertedStores 514319343 # Number of stores inserted to the mem dependence unit.
310system.cpu.memDep0.conflictingLoads 34765547 # Number of conflicting loads.
311system.cpu.memDep0.conflictingStores 38827815 # Number of conflicting stores.
312system.cpu.iq.iqInstsAdded 2864053634 # Number of instructions added to the IQ (excludes non-spec)
313system.cpu.iq.iqNonSpecInstsAdded 32821 # Number of non-speculative instructions added to the IQ
314system.cpu.iq.iqInstsIssued 2484775177 # Number of instructions issued
315system.cpu.iq.iqSquashedInstsIssued 12535683 # Number of squashed instructions issued
316system.cpu.iq.iqSquashedInstsExamined 966091505 # Number of squashed instructions iterated over during squash; mainly for profiling
317system.cpu.iq.iqSquashedOperandsExamined 2435627475 # Number of squashed operands that are examined and possibly removed from graph
318system.cpu.iq.iqSquashedNonSpecRemoved 10643 # Number of squashed non-spec instructions that were removed
319system.cpu.iq.issued_per_cycle::samples 1269746213 # Number of insts issued each cycle
320system.cpu.iq.issued_per_cycle::mean 1.956907 # Number of insts issued each cycle
321system.cpu.iq.issued_per_cycle::stdev 1.886378 # Number of insts issued each cycle
164system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
322system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
165system.cpu.iq.issued_per_cycle::0 425460645 33.03% 33.03% # Number of insts issued each cycle
166system.cpu.iq.issued_per_cycle::1 193710960 15.04% 48.07% # Number of insts issued each cycle
167system.cpu.iq.issued_per_cycle::2 207680071 16.13% 64.20% # Number of insts issued each cycle
168system.cpu.iq.issued_per_cycle::3 174651445 13.56% 77.76% # Number of insts issued each cycle
169system.cpu.iq.issued_per_cycle::4 137124890 10.65% 88.41% # Number of insts issued each cycle
170system.cpu.iq.issued_per_cycle::5 94993427 7.38% 95.78% # Number of insts issued each cycle
171system.cpu.iq.issued_per_cycle::6 35869114 2.79% 98.57% # Number of insts issued each cycle
172system.cpu.iq.issued_per_cycle::7 12687801 0.99% 99.55% # Number of insts issued each cycle
173system.cpu.iq.issued_per_cycle::8 5755454 0.45% 100.00% # Number of insts issued each cycle
323system.cpu.iq.issued_per_cycle::0 414113290 32.61% 32.61% # Number of insts issued each cycle
324system.cpu.iq.issued_per_cycle::1 194811826 15.34% 47.96% # Number of insts issued each cycle
325system.cpu.iq.issued_per_cycle::2 206120235 16.23% 64.19% # Number of insts issued each cycle
326system.cpu.iq.issued_per_cycle::3 171548762 13.51% 77.70% # Number of insts issued each cycle
327system.cpu.iq.issued_per_cycle::4 130841431 10.30% 88.00% # Number of insts issued each cycle
328system.cpu.iq.issued_per_cycle::5 97116191 7.65% 95.65% # Number of insts issued each cycle
329system.cpu.iq.issued_per_cycle::6 37554058 2.96% 98.61% # Number of insts issued each cycle
330system.cpu.iq.issued_per_cycle::7 12317792 0.97% 99.58% # Number of insts issued each cycle
331system.cpu.iq.issued_per_cycle::8 5322628 0.42% 100.00% # Number of insts issued each cycle
174system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
175system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
176system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
332system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
333system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
334system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
177system.cpu.iq.issued_per_cycle::total 1287933807 # Number of insts issued each cycle
335system.cpu.iq.issued_per_cycle::total 1269746213 # Number of insts issued each cycle
178system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
336system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
179system.cpu.iq.fu_full::IntAlu 692420 0.75% 0.75% # attempts to use FU when none available
180system.cpu.iq.fu_full::IntMult 24115 0.03% 0.78% # attempts to use FU when none available
181system.cpu.iq.fu_full::IntDiv 0 0.00% 0.78% # attempts to use FU when none available
182system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.78% # attempts to use FU when none available
183system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.78% # attempts to use FU when none available
184system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.78% # attempts to use FU when none available
185system.cpu.iq.fu_full::FloatMult 0 0.00% 0.78% # attempts to use FU when none available
186system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.78% # attempts to use FU when none available
187system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.78% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.78% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.78% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.78% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.78% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.78% # attempts to use FU when none available
193system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.78% # attempts to use FU when none available
194system.cpu.iq.fu_full::SimdMult 0 0.00% 0.78% # attempts to use FU when none available
195system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.78% # attempts to use FU when none available
196system.cpu.iq.fu_full::SimdShift 0 0.00% 0.78% # attempts to use FU when none available
197system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.78% # attempts to use FU when none available
198system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.78% # attempts to use FU when none available
199system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.78% # attempts to use FU when none available
200system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.78% # attempts to use FU when none available
201system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.78% # attempts to use FU when none available
202system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.78% # attempts to use FU when none available
203system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.78% # attempts to use FU when none available
204system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.78% # attempts to use FU when none available
205system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.78% # attempts to use FU when none available
206system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.78% # attempts to use FU when none available
207system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.78% # attempts to use FU when none available
208system.cpu.iq.fu_full::MemRead 56113360 61.04% 61.82% # attempts to use FU when none available
209system.cpu.iq.fu_full::MemWrite 35101326 38.18% 100.00% # attempts to use FU when none available
337system.cpu.iq.fu_full::IntAlu 947301 1.02% 1.02% # attempts to use FU when none available
338system.cpu.iq.fu_full::IntMult 24145 0.03% 1.04% # attempts to use FU when none available
339system.cpu.iq.fu_full::IntDiv 0 0.00% 1.04% # attempts to use FU when none available
340system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.04% # attempts to use FU when none available
341system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.04% # attempts to use FU when none available
342system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.04% # attempts to use FU when none available
343system.cpu.iq.fu_full::FloatMult 0 0.00% 1.04% # attempts to use FU when none available
344system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.04% # attempts to use FU when none available
345system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.04% # attempts to use FU when none available
346system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.04% # attempts to use FU when none available
347system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.04% # attempts to use FU when none available
348system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.04% # attempts to use FU when none available
349system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.04% # attempts to use FU when none available
350system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.04% # attempts to use FU when none available
351system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.04% # attempts to use FU when none available
352system.cpu.iq.fu_full::SimdMult 0 0.00% 1.04% # attempts to use FU when none available
353system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.04% # attempts to use FU when none available
354system.cpu.iq.fu_full::SimdShift 0 0.00% 1.04% # attempts to use FU when none available
355system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.04% # attempts to use FU when none available
356system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.04% # attempts to use FU when none available
357system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.04% # attempts to use FU when none available
358system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.04% # attempts to use FU when none available
359system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.04% # attempts to use FU when none available
360system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.04% # attempts to use FU when none available
361system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.04% # attempts to use FU when none available
362system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.04% # attempts to use FU when none available
363system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.04% # attempts to use FU when none available
364system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.04% # attempts to use FU when none available
365system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.04% # attempts to use FU when none available
366system.cpu.iq.fu_full::MemRead 56191268 60.42% 61.46% # attempts to use FU when none available
367system.cpu.iq.fu_full::MemWrite 35841535 38.54% 100.00% # attempts to use FU when none available
210system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
211system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
212system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
368system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
369system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
370system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
213system.cpu.iq.FU_type_0::IntAlu 1147061112 45.76% 45.76% # Type of FU issued
214system.cpu.iq.FU_type_0::IntMult 11228333 0.45% 46.21% # Type of FU issued
215system.cpu.iq.FU_type_0::IntDiv 0 0.00% 46.21% # Type of FU issued
216system.cpu.iq.FU_type_0::FloatAdd 1 0.00% 46.21% # Type of FU issued
217system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 46.21% # Type of FU issued
218system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 46.21% # Type of FU issued
219system.cpu.iq.FU_type_0::FloatMult 0 0.00% 46.21% # Type of FU issued
220system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 46.21% # Type of FU issued
221system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 46.21% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 46.21% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 46.21% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 46.21% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 46.21% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 46.21% # Type of FU issued
227system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 46.21% # Type of FU issued
228system.cpu.iq.FU_type_0::SimdMult 0 0.00% 46.21% # Type of FU issued
229system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 46.21% # Type of FU issued
230system.cpu.iq.FU_type_0::SimdShift 0 0.00% 46.21% # Type of FU issued
231system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 46.21% # Type of FU issued
232system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 46.21% # Type of FU issued
233system.cpu.iq.FU_type_0::SimdFloatAdd 1375289 0.05% 46.27% # Type of FU issued
234system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 46.27% # Type of FU issued
235system.cpu.iq.FU_type_0::SimdFloatCmp 6876483 0.27% 46.54% # Type of FU issued
236system.cpu.iq.FU_type_0::SimdFloatCvt 5512765 0.22% 46.76% # Type of FU issued
237system.cpu.iq.FU_type_0::SimdFloatDiv 16 0.00% 46.76% # Type of FU issued
238system.cpu.iq.FU_type_0::SimdFloatMisc 23755231 0.95% 47.71% # Type of FU issued
239system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.71% # Type of FU issued
240system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 47.71% # Type of FU issued
241system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.71% # Type of FU issued
242system.cpu.iq.FU_type_0::MemRead 846734490 33.78% 81.49% # Type of FU issued
243system.cpu.iq.FU_type_0::MemWrite 464021335 18.51% 100.00% # Type of FU issued
371system.cpu.iq.FU_type_0::IntAlu 1133457764 45.62% 45.62% # Type of FU issued
372system.cpu.iq.FU_type_0::IntMult 11237396 0.45% 46.07% # Type of FU issued
373system.cpu.iq.FU_type_0::IntDiv 0 0.00% 46.07% # Type of FU issued
374system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 46.07% # Type of FU issued
375system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 46.07% # Type of FU issued
376system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 46.07% # Type of FU issued
377system.cpu.iq.FU_type_0::FloatMult 0 0.00% 46.07% # Type of FU issued
378system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 46.07% # Type of FU issued
379system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 46.07% # Type of FU issued
380system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 46.07% # Type of FU issued
381system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 46.07% # Type of FU issued
382system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 46.07% # Type of FU issued
383system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 46.07% # Type of FU issued
384system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 46.07% # Type of FU issued
385system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 46.07% # Type of FU issued
386system.cpu.iq.FU_type_0::SimdMult 0 0.00% 46.07% # Type of FU issued
387system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 46.07% # Type of FU issued
388system.cpu.iq.FU_type_0::SimdShift 0 0.00% 46.07% # Type of FU issued
389system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 46.07% # Type of FU issued
390system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 46.07% # Type of FU issued
391system.cpu.iq.FU_type_0::SimdFloatAdd 1375289 0.06% 46.12% # Type of FU issued
392system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 46.12% # Type of FU issued
393system.cpu.iq.FU_type_0::SimdFloatCmp 6876496 0.28% 46.40% # Type of FU issued
394system.cpu.iq.FU_type_0::SimdFloatCvt 5506177 0.22% 46.62% # Type of FU issued
395system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 46.62% # Type of FU issued
396system.cpu.iq.FU_type_0::SimdFloatMisc 23536328 0.95% 47.57% # Type of FU issued
397system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.57% # Type of FU issued
398system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 47.57% # Type of FU issued
399system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.57% # Type of FU issued
400system.cpu.iq.FU_type_0::MemRead 838863420 33.76% 81.33% # Type of FU issued
401system.cpu.iq.FU_type_0::MemWrite 463922306 18.67% 100.00% # Type of FU issued
244system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
245system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
402system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
403system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
246system.cpu.iq.FU_type_0::total 2506565055 # Type of FU issued
247system.cpu.iq.rate 1.901089 # Inst issue rate
248system.cpu.iq.fu_busy_cnt 91931221 # FU busy when requested
249system.cpu.iq.fu_busy_rate 0.036676 # FU busy rate (busy events/executed inst)
250system.cpu.iq.int_inst_queue_reads 6281789129 # Number of integer instruction queue reads
251system.cpu.iq.int_inst_queue_writes 3788847878 # Number of integer instruction queue writes
252system.cpu.iq.int_inst_queue_wakeup_accesses 2312502456 # Number of integer instruction queue wakeup accesses
253system.cpu.iq.fp_inst_queue_reads 128440391 # Number of floating instruction queue reads
254system.cpu.iq.fp_inst_queue_writes 94088071 # Number of floating instruction queue writes
255system.cpu.iq.fp_inst_queue_wakeup_accesses 58648289 # Number of floating instruction queue wakeup accesses
256system.cpu.iq.int_alu_accesses 2531838073 # Number of integer alu accesses
257system.cpu.iq.fp_alu_accesses 66658203 # Number of floating point alu accesses
258system.cpu.iew.lsq.thread0.forwLoads 81288215 # Number of loads that had data forwarded from stores
404system.cpu.iq.FU_type_0::total 2484775177 # Type of FU issued
405system.cpu.iq.rate 1.882428 # Inst issue rate
406system.cpu.iq.fu_busy_cnt 93004249 # FU busy when requested
407system.cpu.iq.fu_busy_rate 0.037430 # FU busy rate (busy events/executed inst)
408system.cpu.iq.int_inst_queue_reads 6215984950 # Number of integer instruction queue reads
409system.cpu.iq.int_inst_queue_writes 3740236476 # Number of integer instruction queue writes
410system.cpu.iq.int_inst_queue_wakeup_accesses 2293829225 # Number of integer instruction queue wakeup accesses
411system.cpu.iq.fp_inst_queue_reads 128851549 # Number of floating instruction queue reads
412system.cpu.iq.fp_inst_queue_writes 90009348 # Number of floating instruction queue writes
413system.cpu.iq.fp_inst_queue_wakeup_accesses 59026271 # Number of floating instruction queue wakeup accesses
414system.cpu.iq.int_alu_accesses 2510712861 # Number of integer alu accesses
415system.cpu.iq.fp_alu_accesses 67066565 # Number of floating point alu accesses
416system.cpu.iew.lsq.thread0.forwLoads 78532237 # Number of loads that had data forwarded from stores
259system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
417system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
260system.cpu.iew.lsq.thread0.squashedLoads 351270990 # Number of loads squashed
261system.cpu.iew.lsq.thread0.ignoredResponses 24451 # Number of memory responses ignored because the instruction is squashed
262system.cpu.iew.lsq.thread0.memOrderViolation 1405210 # Number of memory ordering violations
263system.cpu.iew.lsq.thread0.squashedStores 237848127 # Number of stores squashed
418system.cpu.iew.lsq.thread0.squashedLoads 344155119 # Number of loads squashed
419system.cpu.iew.lsq.thread0.ignoredResponses 5694 # Number of memory responses ignored because the instruction is squashed
420system.cpu.iew.lsq.thread0.memOrderViolation 1300004 # Number of memory ordering violations
421system.cpu.iew.lsq.thread0.squashedStores 237323252 # Number of stores squashed
264system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
265system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
422system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
423system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
266system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
267system.cpu.iew.lsq.thread0.cacheBlocked 13 # Number of times an access to memory failed due to the cache being blocked
424system.cpu.iew.lsq.thread0.rescheduledLoads 4 # Number of loads that were rescheduled
425system.cpu.iew.lsq.thread0.cacheBlocked 18 # Number of times an access to memory failed due to the cache being blocked
268system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
426system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
269system.cpu.iew.iewSquashCycles 140618298 # Number of cycles IEW is squashing
270system.cpu.iew.iewBlockCycles 16819525 # Number of cycles IEW is blocking
271system.cpu.iew.iewUnblockCycles 1547443 # Number of cycles IEW is unblocking
272system.cpu.iew.iewDispatchedInsts 2890351322 # Number of instructions dispatched to IQ
273system.cpu.iew.iewDispSquashedInsts 8718298 # Number of squashed instructions skipped by dispatch
274system.cpu.iew.iewDispLoadInsts 982659180 # Number of dispatched load instructions
275system.cpu.iew.iewDispStoreInsts 514844433 # Number of dispatched store instructions
276system.cpu.iew.iewDispNonSpecInsts 22537 # Number of dispatched non-speculative instructions
277system.cpu.iew.iewIQFullEvents 1538114 # Number of times the IQ has become full, causing a stall
278system.cpu.iew.iewLSQFullEvents 1067 # Number of times the LSQ has become full, causing a stall
279system.cpu.iew.memOrderViolationEvents 1405210 # Number of memory order violations
280system.cpu.iew.predictedTakenIncorrect 36121914 # Number of branches that were predicted taken incorrectly
281system.cpu.iew.predictedNotTakenIncorrect 2298987 # Number of branches that were predicted not taken incorrectly
282system.cpu.iew.branchMispredicts 38420901 # Number of branch mispredicts detected at execute
283system.cpu.iew.iewExecutedInsts 2424696979 # Number of executed instructions
284system.cpu.iew.iewExecLoadInsts 800223206 # Number of load instructions executed
285system.cpu.iew.iewExecSquashedInsts 81868076 # Number of squashed instructions skipped in execute
427system.cpu.iew.iewSquashCycles 137090003 # Number of cycles IEW is squashing
428system.cpu.iew.iewBlockCycles 17084434 # Number of cycles IEW is blocking
429system.cpu.iew.iewUnblockCycles 1439762 # Number of cycles IEW is unblocking
430system.cpu.iew.iewDispatchedInsts 2864100864 # Number of instructions dispatched to IQ
431system.cpu.iew.iewDispSquashedInsts 11154453 # Number of squashed instructions skipped by dispatch
432system.cpu.iew.iewDispLoadInsts 975543094 # Number of dispatched load instructions
433system.cpu.iew.iewDispStoreInsts 514319343 # Number of dispatched store instructions
434system.cpu.iew.iewDispNonSpecInsts 22441 # Number of dispatched non-speculative instructions
435system.cpu.iew.iewIQFullEvents 1430096 # Number of times the IQ has become full, causing a stall
436system.cpu.iew.iewLSQFullEvents 1153 # Number of times the LSQ has become full, causing a stall
437system.cpu.iew.memOrderViolationEvents 1300004 # Number of memory order violations
438system.cpu.iew.predictedTakenIncorrect 35278606 # Number of branches that were predicted taken incorrectly
439system.cpu.iew.predictedNotTakenIncorrect 1697024 # Number of branches that were predicted not taken incorrectly
440system.cpu.iew.branchMispredicts 36975630 # Number of branch mispredicts detected at execute
441system.cpu.iew.iewExecutedInsts 2406030122 # Number of executed instructions
442system.cpu.iew.iewExecLoadInsts 793312488 # Number of load instructions executed
443system.cpu.iew.iewExecSquashedInsts 78745055 # Number of squashed instructions skipped in execute
286system.cpu.iew.exec_swp 0 # number of swp insts executed
444system.cpu.iew.exec_swp 0 # number of swp insts executed
287system.cpu.iew.exec_nop 14494 # number of nop insts executed
288system.cpu.iew.exec_refs 1240121255 # number of memory reference insts executed
289system.cpu.iew.exec_branches 334180264 # Number of branches executed
290system.cpu.iew.exec_stores 439898049 # Number of stores executed
291system.cpu.iew.exec_rate 1.838997 # Inst execution rate
292system.cpu.iew.wb_sent 2396725321 # cumulative count of insts sent to commit
293system.cpu.iew.wb_count 2371150745 # cumulative count of insts written-back
294system.cpu.iew.wb_producers 1368219909 # num instructions producing a value
295system.cpu.iew.wb_consumers 2564381587 # num instructions consuming a value
445system.cpu.iew.exec_nop 14409 # number of nop insts executed
446system.cpu.iew.exec_refs 1235149676 # number of memory reference insts executed
447system.cpu.iew.exec_branches 329779468 # Number of branches executed
448system.cpu.iew.exec_stores 441837188 # Number of stores executed
449system.cpu.iew.exec_rate 1.822772 # Inst execution rate
450system.cpu.iew.wb_sent 2378266547 # cumulative count of insts sent to commit
451system.cpu.iew.wb_count 2352855496 # cumulative count of insts written-back
452system.cpu.iew.wb_producers 1358943525 # num instructions producing a value
453system.cpu.iew.wb_consumers 2560958188 # num instructions consuming a value
296system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
454system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
297system.cpu.iew.wb_rate 1.798385 # insts written-back per cycle
298system.cpu.iew.wb_fanout 0.533548 # average fanout of values written-back
455system.cpu.iew.wb_rate 1.782488 # insts written-back per cycle
456system.cpu.iew.wb_fanout 0.530639 # average fanout of values written-back
299system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
457system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
300system.cpu.commit.commitSquashedInsts 1005010225 # The number of squashed insts skipped by commit
301system.cpu.commit.commitNonSpecStalls 22393 # The number of times commit has been forced to stall to communicate backwards
302system.cpu.commit.branchMispredicts 34087773 # The number of times a branch was mispredicted
303system.cpu.commit.committed_per_cycle::samples 1147315511 # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::mean 1.643263 # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::stdev 2.351044 # Number of insts commited each cycle
458system.cpu.commit.commitSquashedInsts 978761117 # The number of squashed insts skipped by commit
459system.cpu.commit.commitNonSpecStalls 22178 # The number of times commit has been forced to stall to communicate backwards
460system.cpu.commit.branchMispredicts 33359188 # The number of times a branch was mispredicted
461system.cpu.commit.committed_per_cycle::samples 1132656212 # Number of insts commited each cycle
462system.cpu.commit.committed_per_cycle::mean 1.664530 # Number of insts commited each cycle
463system.cpu.commit.committed_per_cycle::stdev 2.366367 # Number of insts commited each cycle
306system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
464system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
307system.cpu.commit.committed_per_cycle::0 497187613 43.33% 43.33% # Number of insts commited each cycle
308system.cpu.commit.committed_per_cycle::1 300050723 26.15% 69.49% # Number of insts commited each cycle
309system.cpu.commit.committed_per_cycle::2 93458742 8.15% 77.63% # Number of insts commited each cycle
310system.cpu.commit.committed_per_cycle::3 72384885 6.31% 83.94% # Number of insts commited each cycle
311system.cpu.commit.committed_per_cycle::4 45393865 3.96% 87.90% # Number of insts commited each cycle
312system.cpu.commit.committed_per_cycle::5 22818775 1.99% 89.89% # Number of insts commited each cycle
313system.cpu.commit.committed_per_cycle::6 15801520 1.38% 91.26% # Number of insts commited each cycle
314system.cpu.commit.committed_per_cycle::7 11015018 0.96% 92.22% # Number of insts commited each cycle
315system.cpu.commit.committed_per_cycle::8 89204370 7.78% 100.00% # Number of insts commited each cycle
465system.cpu.commit.committed_per_cycle::0 484847147 42.81% 42.81% # Number of insts commited each cycle
466system.cpu.commit.committed_per_cycle::1 300235204 26.51% 69.31% # Number of insts commited each cycle
467system.cpu.commit.committed_per_cycle::2 89818902 7.93% 77.24% # Number of insts commited each cycle
468system.cpu.commit.committed_per_cycle::3 73190759 6.46% 83.71% # Number of insts commited each cycle
469system.cpu.commit.committed_per_cycle::4 44951546 3.97% 87.67% # Number of insts commited each cycle
470system.cpu.commit.committed_per_cycle::5 23093029 2.04% 89.71% # Number of insts commited each cycle
471system.cpu.commit.committed_per_cycle::6 15848859 1.40% 91.11% # Number of insts commited each cycle
472system.cpu.commit.committed_per_cycle::7 9835568 0.87% 91.98% # Number of insts commited each cycle
473system.cpu.commit.committed_per_cycle::8 90835198 8.02% 100.00% # Number of insts commited each cycle
316system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
317system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
318system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
474system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
475system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
476system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
319system.cpu.commit.committed_per_cycle::total 1147315511 # Number of insts commited each cycle
320system.cpu.commit.committedInsts 1384386651 # Number of instructions committed
321system.cpu.commit.committedOps 1885341403 # Number of ops (including micro ops) committed
477system.cpu.commit.committed_per_cycle::total 1132656212 # Number of insts commited each cycle
478system.cpu.commit.committedInsts 1384385576 # Number of instructions committed
479system.cpu.commit.committedOps 1885340328 # Number of ops (including micro ops) committed
322system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
480system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
323system.cpu.commit.refs 908384496 # Number of memory references committed
324system.cpu.commit.loads 631388190 # Number of loads committed
481system.cpu.commit.refs 908384066 # Number of memory references committed
482system.cpu.commit.loads 631387975 # Number of loads committed
325system.cpu.commit.membars 9986 # Number of memory barriers committed
483system.cpu.commit.membars 9986 # Number of memory barriers committed
326system.cpu.commit.branches 299635404 # Number of branches committed
484system.cpu.commit.branches 299635189 # Number of branches committed
327system.cpu.commit.fp_insts 52289415 # Number of committed floating point instructions.
485system.cpu.commit.fp_insts 52289415 # Number of committed floating point instructions.
328system.cpu.commit.int_insts 1653702903 # Number of committed integer instructions.
486system.cpu.commit.int_insts 1653702043 # Number of committed integer instructions.
329system.cpu.commit.function_calls 41577833 # Number of function calls committed.
487system.cpu.commit.function_calls 41577833 # Number of function calls committed.
330system.cpu.commit.bw_lim_events 89204370 # number cycles where commit BW limit reached
488system.cpu.commit.bw_lim_events 90835198 # number cycles where commit BW limit reached
331system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
489system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
332system.cpu.rob.rob_reads 3948444424 # The number of ROB reads
333system.cpu.rob.rob_writes 5921335810 # The number of ROB writes
334system.cpu.timesIdled 1335770 # Number of times that the entire CPU went into an idle state and unscheduled itself
335system.cpu.idleCycles 30555124 # Total number of cycles that the CPU has spent unscheduled due to idling
336system.cpu.committedInsts 1384375635 # Number of Instructions Simulated
337system.cpu.committedOps 1885330387 # Number of Ops (including micro ops) Simulated
338system.cpu.committedInsts_total 1384375635 # Number of Instructions Simulated
339system.cpu.cpi 0.952407 # CPI: Cycles Per Instruction
340system.cpu.cpi_total 0.952407 # CPI: Total CPI of All Threads
341system.cpu.ipc 1.049971 # IPC: Instructions Per Cycle
342system.cpu.ipc_total 1.049971 # IPC: Total IPC of All Threads
343system.cpu.int_regfile_reads 12040516185 # number of integer regfile reads
344system.cpu.int_regfile_writes 2278755627 # number of integer regfile writes
345system.cpu.fp_regfile_reads 70304928 # number of floating regfile reads
346system.cpu.fp_regfile_writes 50983418 # number of floating regfile writes
347system.cpu.misc_regfile_reads 3755360027 # number of misc regfile reads
348system.cpu.misc_regfile_writes 13774920 # number of misc regfile writes
349system.cpu.icache.replacements 22971 # number of replacements
350system.cpu.icache.tagsinuse 1659.651348 # Cycle average of tags in use
351system.cpu.icache.total_refs 359526375 # Total number of references to valid blocks.
352system.cpu.icache.sampled_refs 24666 # Sample count of references to valid blocks.
353system.cpu.icache.avg_refs 14575.787521 # Average number of references to valid blocks.
490system.cpu.rob.rob_reads 3905904114 # The number of ROB reads
491system.cpu.rob.rob_writes 5865307964 # The number of ROB writes
492system.cpu.timesIdled 1232544 # Number of times that the entire CPU went into an idle state and unscheduled itself
493system.cpu.idleCycles 50237644 # Total number of cycles that the CPU has spent unscheduled due to idling
494system.cpu.committedInsts 1384374560 # Number of Instructions Simulated
495system.cpu.committedOps 1885329312 # Number of Ops (including micro ops) Simulated
496system.cpu.committedInsts_total 1384374560 # Number of Instructions Simulated
497system.cpu.cpi 0.953488 # CPI: Cycles Per Instruction
498system.cpu.cpi_total 0.953488 # CPI: Total CPI of All Threads
499system.cpu.ipc 1.048781 # IPC: Instructions Per Cycle
500system.cpu.ipc_total 1.048781 # IPC: Total IPC of All Threads
501system.cpu.int_regfile_reads 11951457171 # number of integer regfile reads
502system.cpu.int_regfile_writes 2254061534 # number of integer regfile writes
503system.cpu.fp_regfile_reads 71109797 # number of floating regfile reads
504system.cpu.fp_regfile_writes 50119198 # number of floating regfile writes
505system.cpu.misc_regfile_reads 3727888158 # number of misc regfile reads
506system.cpu.misc_regfile_writes 13774490 # number of misc regfile writes
507system.cpu.icache.replacements 23076 # number of replacements
508system.cpu.icache.tagsinuse 1653.132974 # Cycle average of tags in use
509system.cpu.icache.total_refs 352429997 # Total number of references to valid blocks.
510system.cpu.icache.sampled_refs 24765 # Sample count of references to valid blocks.
511system.cpu.icache.avg_refs 14230.971007 # Average number of references to valid blocks.
354system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
512system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
355system.cpu.icache.occ_blocks::cpu.inst 1659.651348 # Average occupied blocks per requestor
356system.cpu.icache.occ_percent::cpu.inst 0.810377 # Average percentage of cache occupancy
357system.cpu.icache.occ_percent::total 0.810377 # Average percentage of cache occupancy
358system.cpu.icache.ReadReq_hits::cpu.inst 359530551 # number of ReadReq hits
359system.cpu.icache.ReadReq_hits::total 359530551 # number of ReadReq hits
360system.cpu.icache.demand_hits::cpu.inst 359530551 # number of demand (read+write) hits
361system.cpu.icache.demand_hits::total 359530551 # number of demand (read+write) hits
362system.cpu.icache.overall_hits::cpu.inst 359530551 # number of overall hits
363system.cpu.icache.overall_hits::total 359530551 # number of overall hits
364system.cpu.icache.ReadReq_misses::cpu.inst 29629 # number of ReadReq misses
365system.cpu.icache.ReadReq_misses::total 29629 # number of ReadReq misses
366system.cpu.icache.demand_misses::cpu.inst 29629 # number of demand (read+write) misses
367system.cpu.icache.demand_misses::total 29629 # number of demand (read+write) misses
368system.cpu.icache.overall_misses::cpu.inst 29629 # number of overall misses
369system.cpu.icache.overall_misses::total 29629 # number of overall misses
370system.cpu.icache.ReadReq_miss_latency::cpu.inst 243264500 # number of ReadReq miss cycles
371system.cpu.icache.ReadReq_miss_latency::total 243264500 # number of ReadReq miss cycles
372system.cpu.icache.demand_miss_latency::cpu.inst 243264500 # number of demand (read+write) miss cycles
373system.cpu.icache.demand_miss_latency::total 243264500 # number of demand (read+write) miss cycles
374system.cpu.icache.overall_miss_latency::cpu.inst 243264500 # number of overall miss cycles
375system.cpu.icache.overall_miss_latency::total 243264500 # number of overall miss cycles
376system.cpu.icache.ReadReq_accesses::cpu.inst 359560180 # number of ReadReq accesses(hits+misses)
377system.cpu.icache.ReadReq_accesses::total 359560180 # number of ReadReq accesses(hits+misses)
378system.cpu.icache.demand_accesses::cpu.inst 359560180 # number of demand (read+write) accesses
379system.cpu.icache.demand_accesses::total 359560180 # number of demand (read+write) accesses
380system.cpu.icache.overall_accesses::cpu.inst 359560180 # number of overall (read+write) accesses
381system.cpu.icache.overall_accesses::total 359560180 # number of overall (read+write) accesses
382system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000082 # miss rate for ReadReq accesses
383system.cpu.icache.ReadReq_miss_rate::total 0.000082 # miss rate for ReadReq accesses
384system.cpu.icache.demand_miss_rate::cpu.inst 0.000082 # miss rate for demand accesses
385system.cpu.icache.demand_miss_rate::total 0.000082 # miss rate for demand accesses
386system.cpu.icache.overall_miss_rate::cpu.inst 0.000082 # miss rate for overall accesses
387system.cpu.icache.overall_miss_rate::total 0.000082 # miss rate for overall accesses
388system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8210.351345 # average ReadReq miss latency
389system.cpu.icache.ReadReq_avg_miss_latency::total 8210.351345 # average ReadReq miss latency
390system.cpu.icache.demand_avg_miss_latency::cpu.inst 8210.351345 # average overall miss latency
391system.cpu.icache.demand_avg_miss_latency::total 8210.351345 # average overall miss latency
392system.cpu.icache.overall_avg_miss_latency::cpu.inst 8210.351345 # average overall miss latency
393system.cpu.icache.overall_avg_miss_latency::total 8210.351345 # average overall miss latency
513system.cpu.icache.occ_blocks::cpu.inst 1653.132974 # Average occupied blocks per requestor
514system.cpu.icache.occ_percent::cpu.inst 0.807194 # Average percentage of cache occupancy
515system.cpu.icache.occ_percent::total 0.807194 # Average percentage of cache occupancy
516system.cpu.icache.ReadReq_hits::cpu.inst 352434103 # number of ReadReq hits
517system.cpu.icache.ReadReq_hits::total 352434103 # number of ReadReq hits
518system.cpu.icache.demand_hits::cpu.inst 352434103 # number of demand (read+write) hits
519system.cpu.icache.demand_hits::total 352434103 # number of demand (read+write) hits
520system.cpu.icache.overall_hits::cpu.inst 352434103 # number of overall hits
521system.cpu.icache.overall_hits::total 352434103 # number of overall hits
522system.cpu.icache.ReadReq_misses::cpu.inst 29669 # number of ReadReq misses
523system.cpu.icache.ReadReq_misses::total 29669 # number of ReadReq misses
524system.cpu.icache.demand_misses::cpu.inst 29669 # number of demand (read+write) misses
525system.cpu.icache.demand_misses::total 29669 # number of demand (read+write) misses
526system.cpu.icache.overall_misses::cpu.inst 29669 # number of overall misses
527system.cpu.icache.overall_misses::total 29669 # number of overall misses
528system.cpu.icache.ReadReq_miss_latency::cpu.inst 256567500 # number of ReadReq miss cycles
529system.cpu.icache.ReadReq_miss_latency::total 256567500 # number of ReadReq miss cycles
530system.cpu.icache.demand_miss_latency::cpu.inst 256567500 # number of demand (read+write) miss cycles
531system.cpu.icache.demand_miss_latency::total 256567500 # number of demand (read+write) miss cycles
532system.cpu.icache.overall_miss_latency::cpu.inst 256567500 # number of overall miss cycles
533system.cpu.icache.overall_miss_latency::total 256567500 # number of overall miss cycles
534system.cpu.icache.ReadReq_accesses::cpu.inst 352463772 # number of ReadReq accesses(hits+misses)
535system.cpu.icache.ReadReq_accesses::total 352463772 # number of ReadReq accesses(hits+misses)
536system.cpu.icache.demand_accesses::cpu.inst 352463772 # number of demand (read+write) accesses
537system.cpu.icache.demand_accesses::total 352463772 # number of demand (read+write) accesses
538system.cpu.icache.overall_accesses::cpu.inst 352463772 # number of overall (read+write) accesses
539system.cpu.icache.overall_accesses::total 352463772 # number of overall (read+write) accesses
540system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000084 # miss rate for ReadReq accesses
541system.cpu.icache.ReadReq_miss_rate::total 0.000084 # miss rate for ReadReq accesses
542system.cpu.icache.demand_miss_rate::cpu.inst 0.000084 # miss rate for demand accesses
543system.cpu.icache.demand_miss_rate::total 0.000084 # miss rate for demand accesses
544system.cpu.icache.overall_miss_rate::cpu.inst 0.000084 # miss rate for overall accesses
545system.cpu.icache.overall_miss_rate::total 0.000084 # miss rate for overall accesses
546system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8647.662543 # average ReadReq miss latency
547system.cpu.icache.ReadReq_avg_miss_latency::total 8647.662543 # average ReadReq miss latency
548system.cpu.icache.demand_avg_miss_latency::cpu.inst 8647.662543 # average overall miss latency
549system.cpu.icache.demand_avg_miss_latency::total 8647.662543 # average overall miss latency
550system.cpu.icache.overall_avg_miss_latency::cpu.inst 8647.662543 # average overall miss latency
551system.cpu.icache.overall_avg_miss_latency::total 8647.662543 # average overall miss latency
394system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
395system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
396system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
397system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
398system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
399system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
400system.cpu.icache.fast_writes 0 # number of fast writes performed
401system.cpu.icache.cache_copies 0 # number of cache copies performed
552system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
553system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
554system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
555system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
556system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
557system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
558system.cpu.icache.fast_writes 0 # number of fast writes performed
559system.cpu.icache.cache_copies 0 # number of cache copies performed
402system.cpu.icache.ReadReq_mshr_hits::cpu.inst 731 # number of ReadReq MSHR hits
403system.cpu.icache.ReadReq_mshr_hits::total 731 # number of ReadReq MSHR hits
404system.cpu.icache.demand_mshr_hits::cpu.inst 731 # number of demand (read+write) MSHR hits
405system.cpu.icache.demand_mshr_hits::total 731 # number of demand (read+write) MSHR hits
406system.cpu.icache.overall_mshr_hits::cpu.inst 731 # number of overall MSHR hits
407system.cpu.icache.overall_mshr_hits::total 731 # number of overall MSHR hits
408system.cpu.icache.ReadReq_mshr_misses::cpu.inst 28898 # number of ReadReq MSHR misses
409system.cpu.icache.ReadReq_mshr_misses::total 28898 # number of ReadReq MSHR misses
410system.cpu.icache.demand_mshr_misses::cpu.inst 28898 # number of demand (read+write) MSHR misses
411system.cpu.icache.demand_mshr_misses::total 28898 # number of demand (read+write) MSHR misses
412system.cpu.icache.overall_mshr_misses::cpu.inst 28898 # number of overall MSHR misses
413system.cpu.icache.overall_mshr_misses::total 28898 # number of overall MSHR misses
414system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 166216000 # number of ReadReq MSHR miss cycles
415system.cpu.icache.ReadReq_mshr_miss_latency::total 166216000 # number of ReadReq MSHR miss cycles
416system.cpu.icache.demand_mshr_miss_latency::cpu.inst 166216000 # number of demand (read+write) MSHR miss cycles
417system.cpu.icache.demand_mshr_miss_latency::total 166216000 # number of demand (read+write) MSHR miss cycles
418system.cpu.icache.overall_mshr_miss_latency::cpu.inst 166216000 # number of overall MSHR miss cycles
419system.cpu.icache.overall_mshr_miss_latency::total 166216000 # number of overall MSHR miss cycles
420system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000080 # mshr miss rate for ReadReq accesses
421system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000080 # mshr miss rate for ReadReq accesses
422system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000080 # mshr miss rate for demand accesses
423system.cpu.icache.demand_mshr_miss_rate::total 0.000080 # mshr miss rate for demand accesses
424system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000080 # mshr miss rate for overall accesses
425system.cpu.icache.overall_mshr_miss_rate::total 0.000080 # mshr miss rate for overall accesses
426system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 5751.816735 # average ReadReq mshr miss latency
427system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 5751.816735 # average ReadReq mshr miss latency
428system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 5751.816735 # average overall mshr miss latency
429system.cpu.icache.demand_avg_mshr_miss_latency::total 5751.816735 # average overall mshr miss latency
430system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 5751.816735 # average overall mshr miss latency
431system.cpu.icache.overall_avg_mshr_miss_latency::total 5751.816735 # average overall mshr miss latency
560system.cpu.icache.ReadReq_mshr_hits::cpu.inst 738 # number of ReadReq MSHR hits
561system.cpu.icache.ReadReq_mshr_hits::total 738 # number of ReadReq MSHR hits
562system.cpu.icache.demand_mshr_hits::cpu.inst 738 # number of demand (read+write) MSHR hits
563system.cpu.icache.demand_mshr_hits::total 738 # number of demand (read+write) MSHR hits
564system.cpu.icache.overall_mshr_hits::cpu.inst 738 # number of overall MSHR hits
565system.cpu.icache.overall_mshr_hits::total 738 # number of overall MSHR hits
566system.cpu.icache.ReadReq_mshr_misses::cpu.inst 28931 # number of ReadReq MSHR misses
567system.cpu.icache.ReadReq_mshr_misses::total 28931 # number of ReadReq MSHR misses
568system.cpu.icache.demand_mshr_misses::cpu.inst 28931 # number of demand (read+write) MSHR misses
569system.cpu.icache.demand_mshr_misses::total 28931 # number of demand (read+write) MSHR misses
570system.cpu.icache.overall_mshr_misses::cpu.inst 28931 # number of overall MSHR misses
571system.cpu.icache.overall_mshr_misses::total 28931 # number of overall MSHR misses
572system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 178433000 # number of ReadReq MSHR miss cycles
573system.cpu.icache.ReadReq_mshr_miss_latency::total 178433000 # number of ReadReq MSHR miss cycles
574system.cpu.icache.demand_mshr_miss_latency::cpu.inst 178433000 # number of demand (read+write) MSHR miss cycles
575system.cpu.icache.demand_mshr_miss_latency::total 178433000 # number of demand (read+write) MSHR miss cycles
576system.cpu.icache.overall_mshr_miss_latency::cpu.inst 178433000 # number of overall MSHR miss cycles
577system.cpu.icache.overall_mshr_miss_latency::total 178433000 # number of overall MSHR miss cycles
578system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000082 # mshr miss rate for ReadReq accesses
579system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000082 # mshr miss rate for ReadReq accesses
580system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000082 # mshr miss rate for demand accesses
581system.cpu.icache.demand_mshr_miss_rate::total 0.000082 # mshr miss rate for demand accesses
582system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000082 # mshr miss rate for overall accesses
583system.cpu.icache.overall_mshr_miss_rate::total 0.000082 # mshr miss rate for overall accesses
584system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 6167.536552 # average ReadReq mshr miss latency
585system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 6167.536552 # average ReadReq mshr miss latency
586system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 6167.536552 # average overall mshr miss latency
587system.cpu.icache.demand_avg_mshr_miss_latency::total 6167.536552 # average overall mshr miss latency
588system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 6167.536552 # average overall mshr miss latency
589system.cpu.icache.overall_avg_mshr_miss_latency::total 6167.536552 # average overall mshr miss latency
432system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
590system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
433system.cpu.dcache.replacements 1533081 # number of replacements
434system.cpu.dcache.tagsinuse 4094.855996 # Cycle average of tags in use
435system.cpu.dcache.total_refs 980345028 # Total number of references to valid blocks.
436system.cpu.dcache.sampled_refs 1537177 # Sample count of references to valid blocks.
437system.cpu.dcache.avg_refs 637.756763 # Average number of references to valid blocks.
438system.cpu.dcache.warmup_cycle 283497000 # Cycle when the warmup percentage was hit.
439system.cpu.dcache.occ_blocks::cpu.data 4094.855996 # Average occupied blocks per requestor
440system.cpu.dcache.occ_percent::cpu.data 0.999721 # Average percentage of cache occupancy
441system.cpu.dcache.occ_percent::total 0.999721 # Average percentage of cache occupancy
442system.cpu.dcache.ReadReq_hits::cpu.data 704193068 # number of ReadReq hits
443system.cpu.dcache.ReadReq_hits::total 704193068 # number of ReadReq hits
444system.cpu.dcache.WriteReq_hits::cpu.data 276118274 # number of WriteReq hits
445system.cpu.dcache.WriteReq_hits::total 276118274 # number of WriteReq hits
446system.cpu.dcache.LoadLockedReq_hits::cpu.data 11579 # number of LoadLockedReq hits
447system.cpu.dcache.LoadLockedReq_hits::total 11579 # number of LoadLockedReq hits
448system.cpu.dcache.StoreCondReq_hits::cpu.data 10994 # number of StoreCondReq hits
449system.cpu.dcache.StoreCondReq_hits::total 10994 # number of StoreCondReq hits
450system.cpu.dcache.demand_hits::cpu.data 980311342 # number of demand (read+write) hits
451system.cpu.dcache.demand_hits::total 980311342 # number of demand (read+write) hits
452system.cpu.dcache.overall_hits::cpu.data 980311342 # number of overall hits
453system.cpu.dcache.overall_hits::total 980311342 # number of overall hits
454system.cpu.dcache.ReadReq_misses::cpu.data 2282979 # number of ReadReq misses
455system.cpu.dcache.ReadReq_misses::total 2282979 # number of ReadReq misses
456system.cpu.dcache.WriteReq_misses::cpu.data 817404 # number of WriteReq misses
457system.cpu.dcache.WriteReq_misses::total 817404 # number of WriteReq misses
458system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
459system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
460system.cpu.dcache.demand_misses::cpu.data 3100383 # number of demand (read+write) misses
461system.cpu.dcache.demand_misses::total 3100383 # number of demand (read+write) misses
462system.cpu.dcache.overall_misses::cpu.data 3100383 # number of overall misses
463system.cpu.dcache.overall_misses::total 3100383 # number of overall misses
464system.cpu.dcache.ReadReq_miss_latency::cpu.data 77215847500 # number of ReadReq miss cycles
465system.cpu.dcache.ReadReq_miss_latency::total 77215847500 # number of ReadReq miss cycles
466system.cpu.dcache.WriteReq_miss_latency::cpu.data 27888772000 # number of WriteReq miss cycles
467system.cpu.dcache.WriteReq_miss_latency::total 27888772000 # number of WriteReq miss cycles
468system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 130500 # number of LoadLockedReq miss cycles
469system.cpu.dcache.LoadLockedReq_miss_latency::total 130500 # number of LoadLockedReq miss cycles
470system.cpu.dcache.demand_miss_latency::cpu.data 105104619500 # number of demand (read+write) miss cycles
471system.cpu.dcache.demand_miss_latency::total 105104619500 # number of demand (read+write) miss cycles
472system.cpu.dcache.overall_miss_latency::cpu.data 105104619500 # number of overall miss cycles
473system.cpu.dcache.overall_miss_latency::total 105104619500 # number of overall miss cycles
474system.cpu.dcache.ReadReq_accesses::cpu.data 706476047 # number of ReadReq accesses(hits+misses)
475system.cpu.dcache.ReadReq_accesses::total 706476047 # number of ReadReq accesses(hits+misses)
591system.cpu.dcache.replacements 1533235 # number of replacements
592system.cpu.dcache.tagsinuse 4094.869938 # Cycle average of tags in use
593system.cpu.dcache.total_refs 976399177 # Total number of references to valid blocks.
594system.cpu.dcache.sampled_refs 1537331 # Sample count of references to valid blocks.
595system.cpu.dcache.avg_refs 635.126188 # Average number of references to valid blocks.
596system.cpu.dcache.warmup_cycle 278705000 # Cycle when the warmup percentage was hit.
597system.cpu.dcache.occ_blocks::cpu.data 4094.869938 # Average occupied blocks per requestor
598system.cpu.dcache.occ_percent::cpu.data 0.999724 # Average percentage of cache occupancy
599system.cpu.dcache.occ_percent::total 0.999724 # Average percentage of cache occupancy
600system.cpu.dcache.ReadReq_hits::cpu.data 700249991 # number of ReadReq hits
601system.cpu.dcache.ReadReq_hits::total 700249991 # number of ReadReq hits
602system.cpu.dcache.WriteReq_hits::cpu.data 276118441 # number of WriteReq hits
603system.cpu.dcache.WriteReq_hits::total 276118441 # number of WriteReq hits
604system.cpu.dcache.LoadLockedReq_hits::cpu.data 11312 # number of LoadLockedReq hits
605system.cpu.dcache.LoadLockedReq_hits::total 11312 # number of LoadLockedReq hits
606system.cpu.dcache.StoreCondReq_hits::cpu.data 10779 # number of StoreCondReq hits
607system.cpu.dcache.StoreCondReq_hits::total 10779 # number of StoreCondReq hits
608system.cpu.dcache.demand_hits::cpu.data 976368432 # number of demand (read+write) hits
609system.cpu.dcache.demand_hits::total 976368432 # number of demand (read+write) hits
610system.cpu.dcache.overall_hits::cpu.data 976368432 # number of overall hits
611system.cpu.dcache.overall_hits::total 976368432 # number of overall hits
612system.cpu.dcache.ReadReq_misses::cpu.data 2072491 # number of ReadReq misses
613system.cpu.dcache.ReadReq_misses::total 2072491 # number of ReadReq misses
614system.cpu.dcache.WriteReq_misses::cpu.data 817237 # number of WriteReq misses
615system.cpu.dcache.WriteReq_misses::total 817237 # number of WriteReq misses
616system.cpu.dcache.LoadLockedReq_misses::cpu.data 10 # number of LoadLockedReq misses
617system.cpu.dcache.LoadLockedReq_misses::total 10 # number of LoadLockedReq misses
618system.cpu.dcache.demand_misses::cpu.data 2889728 # number of demand (read+write) misses
619system.cpu.dcache.demand_misses::total 2889728 # number of demand (read+write) misses
620system.cpu.dcache.overall_misses::cpu.data 2889728 # number of overall misses
621system.cpu.dcache.overall_misses::total 2889728 # number of overall misses
622system.cpu.dcache.ReadReq_miss_latency::cpu.data 84515499000 # number of ReadReq miss cycles
623system.cpu.dcache.ReadReq_miss_latency::total 84515499000 # number of ReadReq miss cycles
624system.cpu.dcache.WriteReq_miss_latency::cpu.data 31029320000 # number of WriteReq miss cycles
625system.cpu.dcache.WriteReq_miss_latency::total 31029320000 # number of WriteReq miss cycles
626system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 296000 # number of LoadLockedReq miss cycles
627system.cpu.dcache.LoadLockedReq_miss_latency::total 296000 # number of LoadLockedReq miss cycles
628system.cpu.dcache.demand_miss_latency::cpu.data 115544819000 # number of demand (read+write) miss cycles
629system.cpu.dcache.demand_miss_latency::total 115544819000 # number of demand (read+write) miss cycles
630system.cpu.dcache.overall_miss_latency::cpu.data 115544819000 # number of overall miss cycles
631system.cpu.dcache.overall_miss_latency::total 115544819000 # number of overall miss cycles
632system.cpu.dcache.ReadReq_accesses::cpu.data 702322482 # number of ReadReq accesses(hits+misses)
633system.cpu.dcache.ReadReq_accesses::total 702322482 # number of ReadReq accesses(hits+misses)
476system.cpu.dcache.WriteReq_accesses::cpu.data 276935678 # number of WriteReq accesses(hits+misses)
477system.cpu.dcache.WriteReq_accesses::total 276935678 # number of WriteReq accesses(hits+misses)
634system.cpu.dcache.WriteReq_accesses::cpu.data 276935678 # number of WriteReq accesses(hits+misses)
635system.cpu.dcache.WriteReq_accesses::total 276935678 # number of WriteReq accesses(hits+misses)
478system.cpu.dcache.LoadLockedReq_accesses::cpu.data 11582 # number of LoadLockedReq accesses(hits+misses)
479system.cpu.dcache.LoadLockedReq_accesses::total 11582 # number of LoadLockedReq accesses(hits+misses)
480system.cpu.dcache.StoreCondReq_accesses::cpu.data 10994 # number of StoreCondReq accesses(hits+misses)
481system.cpu.dcache.StoreCondReq_accesses::total 10994 # number of StoreCondReq accesses(hits+misses)
482system.cpu.dcache.demand_accesses::cpu.data 983411725 # number of demand (read+write) accesses
483system.cpu.dcache.demand_accesses::total 983411725 # number of demand (read+write) accesses
484system.cpu.dcache.overall_accesses::cpu.data 983411725 # number of overall (read+write) accesses
485system.cpu.dcache.overall_accesses::total 983411725 # number of overall (read+write) accesses
486system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.003232 # miss rate for ReadReq accesses
487system.cpu.dcache.ReadReq_miss_rate::total 0.003232 # miss rate for ReadReq accesses
488system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002952 # miss rate for WriteReq accesses
489system.cpu.dcache.WriteReq_miss_rate::total 0.002952 # miss rate for WriteReq accesses
490system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000259 # miss rate for LoadLockedReq accesses
491system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000259 # miss rate for LoadLockedReq accesses
492system.cpu.dcache.demand_miss_rate::cpu.data 0.003153 # miss rate for demand accesses
493system.cpu.dcache.demand_miss_rate::total 0.003153 # miss rate for demand accesses
494system.cpu.dcache.overall_miss_rate::cpu.data 0.003153 # miss rate for overall accesses
495system.cpu.dcache.overall_miss_rate::total 0.003153 # miss rate for overall accesses
496system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 33822.408134 # average ReadReq miss latency
497system.cpu.dcache.ReadReq_avg_miss_latency::total 33822.408134 # average ReadReq miss latency
498system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34118.712411 # average WriteReq miss latency
499system.cpu.dcache.WriteReq_avg_miss_latency::total 34118.712411 # average WriteReq miss latency
500system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 43500 # average LoadLockedReq miss latency
501system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 43500 # average LoadLockedReq miss latency
502system.cpu.dcache.demand_avg_miss_latency::cpu.data 33900.527612 # average overall miss latency
503system.cpu.dcache.demand_avg_miss_latency::total 33900.527612 # average overall miss latency
504system.cpu.dcache.overall_avg_miss_latency::cpu.data 33900.527612 # average overall miss latency
505system.cpu.dcache.overall_avg_miss_latency::total 33900.527612 # average overall miss latency
636system.cpu.dcache.LoadLockedReq_accesses::cpu.data 11322 # number of LoadLockedReq accesses(hits+misses)
637system.cpu.dcache.LoadLockedReq_accesses::total 11322 # number of LoadLockedReq accesses(hits+misses)
638system.cpu.dcache.StoreCondReq_accesses::cpu.data 10779 # number of StoreCondReq accesses(hits+misses)
639system.cpu.dcache.StoreCondReq_accesses::total 10779 # number of StoreCondReq accesses(hits+misses)
640system.cpu.dcache.demand_accesses::cpu.data 979258160 # number of demand (read+write) accesses
641system.cpu.dcache.demand_accesses::total 979258160 # number of demand (read+write) accesses
642system.cpu.dcache.overall_accesses::cpu.data 979258160 # number of overall (read+write) accesses
643system.cpu.dcache.overall_accesses::total 979258160 # number of overall (read+write) accesses
644system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.002951 # miss rate for ReadReq accesses
645system.cpu.dcache.ReadReq_miss_rate::total 0.002951 # miss rate for ReadReq accesses
646system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002951 # miss rate for WriteReq accesses
647system.cpu.dcache.WriteReq_miss_rate::total 0.002951 # miss rate for WriteReq accesses
648system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000883 # miss rate for LoadLockedReq accesses
649system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000883 # miss rate for LoadLockedReq accesses
650system.cpu.dcache.demand_miss_rate::cpu.data 0.002951 # miss rate for demand accesses
651system.cpu.dcache.demand_miss_rate::total 0.002951 # miss rate for demand accesses
652system.cpu.dcache.overall_miss_rate::cpu.data 0.002951 # miss rate for overall accesses
653system.cpu.dcache.overall_miss_rate::total 0.002951 # miss rate for overall accesses
654system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 40779.669972 # average ReadReq miss latency
655system.cpu.dcache.ReadReq_avg_miss_latency::total 40779.669972 # average ReadReq miss latency
656system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37968.569705 # average WriteReq miss latency
657system.cpu.dcache.WriteReq_avg_miss_latency::total 37968.569705 # average WriteReq miss latency
658system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 29600 # average LoadLockedReq miss latency
659system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 29600 # average LoadLockedReq miss latency
660system.cpu.dcache.demand_avg_miss_latency::cpu.data 39984.669491 # average overall miss latency
661system.cpu.dcache.demand_avg_miss_latency::total 39984.669491 # average overall miss latency
662system.cpu.dcache.overall_avg_miss_latency::cpu.data 39984.669491 # average overall miss latency
663system.cpu.dcache.overall_avg_miss_latency::total 39984.669491 # average overall miss latency
506system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
664system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
507system.cpu.dcache.blocked_cycles::no_targets 105 # number of cycles access was blocked
665system.cpu.dcache.blocked_cycles::no_targets 86 # number of cycles access was blocked
508system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
666system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
509system.cpu.dcache.blocked::no_targets 3 # number of cycles access was blocked
667system.cpu.dcache.blocked::no_targets 4 # number of cycles access was blocked
510system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
668system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
511system.cpu.dcache.avg_blocked_cycles::no_targets 35 # average number of cycles each access was blocked
669system.cpu.dcache.avg_blocked_cycles::no_targets 21.500000 # average number of cycles each access was blocked
512system.cpu.dcache.fast_writes 0 # number of fast writes performed
513system.cpu.dcache.cache_copies 0 # number of cache copies performed
670system.cpu.dcache.fast_writes 0 # number of fast writes performed
671system.cpu.dcache.cache_copies 0 # number of cache copies performed
514system.cpu.dcache.writebacks::writebacks 108430 # number of writebacks
515system.cpu.dcache.writebacks::total 108430 # number of writebacks
516system.cpu.dcache.ReadReq_mshr_hits::cpu.data 818362 # number of ReadReq MSHR hits
517system.cpu.dcache.ReadReq_mshr_hits::total 818362 # number of ReadReq MSHR hits
518system.cpu.dcache.WriteReq_mshr_hits::cpu.data 740610 # number of WriteReq MSHR hits
519system.cpu.dcache.WriteReq_mshr_hits::total 740610 # number of WriteReq MSHR hits
520system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
521system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
522system.cpu.dcache.demand_mshr_hits::cpu.data 1558972 # number of demand (read+write) MSHR hits
523system.cpu.dcache.demand_mshr_hits::total 1558972 # number of demand (read+write) MSHR hits
524system.cpu.dcache.overall_mshr_hits::cpu.data 1558972 # number of overall MSHR hits
525system.cpu.dcache.overall_mshr_hits::total 1558972 # number of overall MSHR hits
526system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1464617 # number of ReadReq MSHR misses
527system.cpu.dcache.ReadReq_mshr_misses::total 1464617 # number of ReadReq MSHR misses
528system.cpu.dcache.WriteReq_mshr_misses::cpu.data 76794 # number of WriteReq MSHR misses
529system.cpu.dcache.WriteReq_mshr_misses::total 76794 # number of WriteReq MSHR misses
530system.cpu.dcache.demand_mshr_misses::cpu.data 1541411 # number of demand (read+write) MSHR misses
531system.cpu.dcache.demand_mshr_misses::total 1541411 # number of demand (read+write) MSHR misses
532system.cpu.dcache.overall_mshr_misses::cpu.data 1541411 # number of overall MSHR misses
533system.cpu.dcache.overall_mshr_misses::total 1541411 # number of overall MSHR misses
534system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 50261586500 # number of ReadReq MSHR miss cycles
535system.cpu.dcache.ReadReq_mshr_miss_latency::total 50261586500 # number of ReadReq MSHR miss cycles
536system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2476957500 # number of WriteReq MSHR miss cycles
537system.cpu.dcache.WriteReq_mshr_miss_latency::total 2476957500 # number of WriteReq MSHR miss cycles
538system.cpu.dcache.demand_mshr_miss_latency::cpu.data 52738544000 # number of demand (read+write) MSHR miss cycles
539system.cpu.dcache.demand_mshr_miss_latency::total 52738544000 # number of demand (read+write) MSHR miss cycles
540system.cpu.dcache.overall_mshr_miss_latency::cpu.data 52738544000 # number of overall MSHR miss cycles
541system.cpu.dcache.overall_mshr_miss_latency::total 52738544000 # number of overall MSHR miss cycles
542system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002073 # mshr miss rate for ReadReq accesses
543system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002073 # mshr miss rate for ReadReq accesses
672system.cpu.dcache.writebacks::writebacks 108671 # number of writebacks
673system.cpu.dcache.writebacks::total 108671 # number of writebacks
674system.cpu.dcache.ReadReq_mshr_hits::cpu.data 607721 # number of ReadReq MSHR hits
675system.cpu.dcache.ReadReq_mshr_hits::total 607721 # number of ReadReq MSHR hits
676system.cpu.dcache.WriteReq_mshr_hits::cpu.data 740509 # number of WriteReq MSHR hits
677system.cpu.dcache.WriteReq_mshr_hits::total 740509 # number of WriteReq MSHR hits
678system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 10 # number of LoadLockedReq MSHR hits
679system.cpu.dcache.LoadLockedReq_mshr_hits::total 10 # number of LoadLockedReq MSHR hits
680system.cpu.dcache.demand_mshr_hits::cpu.data 1348230 # number of demand (read+write) MSHR hits
681system.cpu.dcache.demand_mshr_hits::total 1348230 # number of demand (read+write) MSHR hits
682system.cpu.dcache.overall_mshr_hits::cpu.data 1348230 # number of overall MSHR hits
683system.cpu.dcache.overall_mshr_hits::total 1348230 # number of overall MSHR hits
684system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1464770 # number of ReadReq MSHR misses
685system.cpu.dcache.ReadReq_mshr_misses::total 1464770 # number of ReadReq MSHR misses
686system.cpu.dcache.WriteReq_mshr_misses::cpu.data 76728 # number of WriteReq MSHR misses
687system.cpu.dcache.WriteReq_mshr_misses::total 76728 # number of WriteReq MSHR misses
688system.cpu.dcache.demand_mshr_misses::cpu.data 1541498 # number of demand (read+write) MSHR misses
689system.cpu.dcache.demand_mshr_misses::total 1541498 # number of demand (read+write) MSHR misses
690system.cpu.dcache.overall_mshr_misses::cpu.data 1541498 # number of overall MSHR misses
691system.cpu.dcache.overall_mshr_misses::total 1541498 # number of overall MSHR misses
692system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 56538138500 # number of ReadReq MSHR miss cycles
693system.cpu.dcache.ReadReq_mshr_miss_latency::total 56538138500 # number of ReadReq MSHR miss cycles
694system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2635948000 # number of WriteReq MSHR miss cycles
695system.cpu.dcache.WriteReq_mshr_miss_latency::total 2635948000 # number of WriteReq MSHR miss cycles
696system.cpu.dcache.demand_mshr_miss_latency::cpu.data 59174086500 # number of demand (read+write) MSHR miss cycles
697system.cpu.dcache.demand_mshr_miss_latency::total 59174086500 # number of demand (read+write) MSHR miss cycles
698system.cpu.dcache.overall_mshr_miss_latency::cpu.data 59174086500 # number of overall MSHR miss cycles
699system.cpu.dcache.overall_mshr_miss_latency::total 59174086500 # number of overall MSHR miss cycles
700system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002086 # mshr miss rate for ReadReq accesses
701system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002086 # mshr miss rate for ReadReq accesses
544system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000277 # mshr miss rate for WriteReq accesses
545system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000277 # mshr miss rate for WriteReq accesses
702system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000277 # mshr miss rate for WriteReq accesses
703system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000277 # mshr miss rate for WriteReq accesses
546system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001567 # mshr miss rate for demand accesses
547system.cpu.dcache.demand_mshr_miss_rate::total 0.001567 # mshr miss rate for demand accesses
548system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001567 # mshr miss rate for overall accesses
549system.cpu.dcache.overall_mshr_miss_rate::total 0.001567 # mshr miss rate for overall accesses
550system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 34317.221840 # average ReadReq mshr miss latency
551system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 34317.221840 # average ReadReq mshr miss latency
552system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32254.570670 # average WriteReq mshr miss latency
553system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32254.570670 # average WriteReq mshr miss latency
554system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34214.459349 # average overall mshr miss latency
555system.cpu.dcache.demand_avg_mshr_miss_latency::total 34214.459349 # average overall mshr miss latency
556system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34214.459349 # average overall mshr miss latency
557system.cpu.dcache.overall_avg_mshr_miss_latency::total 34214.459349 # average overall mshr miss latency
704system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001574 # mshr miss rate for demand accesses
705system.cpu.dcache.demand_mshr_miss_rate::total 0.001574 # mshr miss rate for demand accesses
706system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001574 # mshr miss rate for overall accesses
707system.cpu.dcache.overall_mshr_miss_rate::total 0.001574 # mshr miss rate for overall accesses
708system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 38598.645862 # average ReadReq mshr miss latency
709system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 38598.645862 # average ReadReq mshr miss latency
710system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 34354.446877 # average WriteReq mshr miss latency
711system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 34354.446877 # average WriteReq mshr miss latency
712system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 38387.391031 # average overall mshr miss latency
713system.cpu.dcache.demand_avg_mshr_miss_latency::total 38387.391031 # average overall mshr miss latency
714system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 38387.391031 # average overall mshr miss latency
715system.cpu.dcache.overall_avg_mshr_miss_latency::total 38387.391031 # average overall mshr miss latency
558system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
716system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
559system.cpu.l2cache.replacements 1480118 # number of replacements
560system.cpu.l2cache.tagsinuse 32698.465426 # Cycle average of tags in use
561system.cpu.l2cache.total_refs 83907 # Total number of references to valid blocks.
562system.cpu.l2cache.sampled_refs 1512862 # Sample count of references to valid blocks.
563system.cpu.l2cache.avg_refs 0.055462 # Average number of references to valid blocks.
717system.cpu.l2cache.replacements 1480138 # number of replacements
718system.cpu.l2cache.tagsinuse 32697.181297 # Cycle average of tags in use
719system.cpu.l2cache.total_refs 84298 # Total number of references to valid blocks.
720system.cpu.l2cache.sampled_refs 1512881 # Sample count of references to valid blocks.
721system.cpu.l2cache.avg_refs 0.055720 # Average number of references to valid blocks.
564system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
722system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
565system.cpu.l2cache.occ_blocks::writebacks 3079.828905 # Average occupied blocks per requestor
566system.cpu.l2cache.occ_blocks::cpu.inst 55.596030 # Average occupied blocks per requestor
567system.cpu.l2cache.occ_blocks::cpu.data 29563.040491 # Average occupied blocks per requestor
568system.cpu.l2cache.occ_percent::writebacks 0.093989 # Average percentage of cache occupancy
569system.cpu.l2cache.occ_percent::cpu.inst 0.001697 # Average percentage of cache occupancy
570system.cpu.l2cache.occ_percent::cpu.data 0.902192 # Average percentage of cache occupancy
571system.cpu.l2cache.occ_percent::total 0.997878 # Average percentage of cache occupancy
572system.cpu.l2cache.ReadReq_hits::cpu.inst 21536 # number of ReadReq hits
573system.cpu.l2cache.ReadReq_hits::cpu.data 53875 # number of ReadReq hits
574system.cpu.l2cache.ReadReq_hits::total 75411 # number of ReadReq hits
575system.cpu.l2cache.Writeback_hits::writebacks 108430 # number of Writeback hits
576system.cpu.l2cache.Writeback_hits::total 108430 # number of Writeback hits
723system.cpu.l2cache.occ_blocks::writebacks 3151.564148 # Average occupied blocks per requestor
724system.cpu.l2cache.occ_blocks::cpu.inst 56.407826 # Average occupied blocks per requestor
725system.cpu.l2cache.occ_blocks::cpu.data 29489.209323 # Average occupied blocks per requestor
726system.cpu.l2cache.occ_percent::writebacks 0.096178 # Average percentage of cache occupancy
727system.cpu.l2cache.occ_percent::cpu.inst 0.001721 # Average percentage of cache occupancy
728system.cpu.l2cache.occ_percent::cpu.data 0.899939 # Average percentage of cache occupancy
729system.cpu.l2cache.occ_percent::total 0.997839 # Average percentage of cache occupancy
730system.cpu.l2cache.ReadReq_hits::cpu.inst 21652 # number of ReadReq hits
731system.cpu.l2cache.ReadReq_hits::cpu.data 53983 # number of ReadReq hits
732system.cpu.l2cache.ReadReq_hits::total 75635 # number of ReadReq hits
733system.cpu.l2cache.Writeback_hits::writebacks 108671 # number of Writeback hits
734system.cpu.l2cache.Writeback_hits::total 108671 # number of Writeback hits
577system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits
578system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits
735system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits
736system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits
579system.cpu.l2cache.ReadExReq_hits::cpu.data 6481 # number of ReadExReq hits
580system.cpu.l2cache.ReadExReq_hits::total 6481 # number of ReadExReq hits
581system.cpu.l2cache.demand_hits::cpu.inst 21536 # number of demand (read+write) hits
582system.cpu.l2cache.demand_hits::cpu.data 60356 # number of demand (read+write) hits
583system.cpu.l2cache.demand_hits::total 81892 # number of demand (read+write) hits
584system.cpu.l2cache.overall_hits::cpu.inst 21536 # number of overall hits
585system.cpu.l2cache.overall_hits::cpu.data 60356 # number of overall hits
586system.cpu.l2cache.overall_hits::total 81892 # number of overall hits
587system.cpu.l2cache.ReadReq_misses::cpu.inst 3130 # number of ReadReq misses
588system.cpu.l2cache.ReadReq_misses::cpu.data 1410741 # number of ReadReq misses
589system.cpu.l2cache.ReadReq_misses::total 1413871 # number of ReadReq misses
590system.cpu.l2cache.UpgradeReq_misses::cpu.data 4230 # number of UpgradeReq misses
591system.cpu.l2cache.UpgradeReq_misses::total 4230 # number of UpgradeReq misses
592system.cpu.l2cache.ReadExReq_misses::cpu.data 66081 # number of ReadExReq misses
593system.cpu.l2cache.ReadExReq_misses::total 66081 # number of ReadExReq misses
594system.cpu.l2cache.demand_misses::cpu.inst 3130 # number of demand (read+write) misses
595system.cpu.l2cache.demand_misses::cpu.data 1476822 # number of demand (read+write) misses
596system.cpu.l2cache.demand_misses::total 1479952 # number of demand (read+write) misses
597system.cpu.l2cache.overall_misses::cpu.inst 3130 # number of overall misses
598system.cpu.l2cache.overall_misses::cpu.data 1476822 # number of overall misses
599system.cpu.l2cache.overall_misses::total 1479952 # number of overall misses
600system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 111250000 # number of ReadReq miss cycles
601system.cpu.l2cache.ReadReq_miss_latency::cpu.data 48742266500 # number of ReadReq miss cycles
602system.cpu.l2cache.ReadReq_miss_latency::total 48853516500 # number of ReadReq miss cycles
603system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2253271500 # number of ReadExReq miss cycles
604system.cpu.l2cache.ReadExReq_miss_latency::total 2253271500 # number of ReadExReq miss cycles
605system.cpu.l2cache.demand_miss_latency::cpu.inst 111250000 # number of demand (read+write) miss cycles
606system.cpu.l2cache.demand_miss_latency::cpu.data 50995538000 # number of demand (read+write) miss cycles
607system.cpu.l2cache.demand_miss_latency::total 51106788000 # number of demand (read+write) miss cycles
608system.cpu.l2cache.overall_miss_latency::cpu.inst 111250000 # number of overall miss cycles
609system.cpu.l2cache.overall_miss_latency::cpu.data 50995538000 # number of overall miss cycles
610system.cpu.l2cache.overall_miss_latency::total 51106788000 # number of overall miss cycles
611system.cpu.l2cache.ReadReq_accesses::cpu.inst 24666 # number of ReadReq accesses(hits+misses)
612system.cpu.l2cache.ReadReq_accesses::cpu.data 1464616 # number of ReadReq accesses(hits+misses)
613system.cpu.l2cache.ReadReq_accesses::total 1489282 # number of ReadReq accesses(hits+misses)
614system.cpu.l2cache.Writeback_accesses::writebacks 108430 # number of Writeback accesses(hits+misses)
615system.cpu.l2cache.Writeback_accesses::total 108430 # number of Writeback accesses(hits+misses)
616system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4233 # number of UpgradeReq accesses(hits+misses)
617system.cpu.l2cache.UpgradeReq_accesses::total 4233 # number of UpgradeReq accesses(hits+misses)
618system.cpu.l2cache.ReadExReq_accesses::cpu.data 72562 # number of ReadExReq accesses(hits+misses)
619system.cpu.l2cache.ReadExReq_accesses::total 72562 # number of ReadExReq accesses(hits+misses)
620system.cpu.l2cache.demand_accesses::cpu.inst 24666 # number of demand (read+write) accesses
621system.cpu.l2cache.demand_accesses::cpu.data 1537178 # number of demand (read+write) accesses
622system.cpu.l2cache.demand_accesses::total 1561844 # number of demand (read+write) accesses
623system.cpu.l2cache.overall_accesses::cpu.inst 24666 # number of overall (read+write) accesses
624system.cpu.l2cache.overall_accesses::cpu.data 1537178 # number of overall (read+write) accesses
625system.cpu.l2cache.overall_accesses::total 1561844 # number of overall (read+write) accesses
626system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.126895 # miss rate for ReadReq accesses
627system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.963216 # miss rate for ReadReq accesses
628system.cpu.l2cache.ReadReq_miss_rate::total 0.949364 # miss rate for ReadReq accesses
629system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.999291 # miss rate for UpgradeReq accesses
630system.cpu.l2cache.UpgradeReq_miss_rate::total 0.999291 # miss rate for UpgradeReq accesses
631system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.910683 # miss rate for ReadExReq accesses
632system.cpu.l2cache.ReadExReq_miss_rate::total 0.910683 # miss rate for ReadExReq accesses
633system.cpu.l2cache.demand_miss_rate::cpu.inst 0.126895 # miss rate for demand accesses
634system.cpu.l2cache.demand_miss_rate::cpu.data 0.960736 # miss rate for demand accesses
635system.cpu.l2cache.demand_miss_rate::total 0.947567 # miss rate for demand accesses
636system.cpu.l2cache.overall_miss_rate::cpu.inst 0.126895 # miss rate for overall accesses
637system.cpu.l2cache.overall_miss_rate::cpu.data 0.960736 # miss rate for overall accesses
638system.cpu.l2cache.overall_miss_rate::total 0.947567 # miss rate for overall accesses
639system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35543.130990 # average ReadReq miss latency
640system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34550.825772 # average ReadReq miss latency
641system.cpu.l2cache.ReadReq_avg_miss_latency::total 34553.022518 # average ReadReq miss latency
642system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34098.628955 # average ReadExReq miss latency
643system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34098.628955 # average ReadExReq miss latency
644system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35543.130990 # average overall miss latency
645system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34530.592042 # average overall miss latency
646system.cpu.l2cache.demand_avg_miss_latency::total 34532.733494 # average overall miss latency
647system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35543.130990 # average overall miss latency
648system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34530.592042 # average overall miss latency
649system.cpu.l2cache.overall_avg_miss_latency::total 34532.733494 # average overall miss latency
737system.cpu.l2cache.ReadExReq_hits::cpu.data 6484 # number of ReadExReq hits
738system.cpu.l2cache.ReadExReq_hits::total 6484 # number of ReadExReq hits
739system.cpu.l2cache.demand_hits::cpu.inst 21652 # number of demand (read+write) hits
740system.cpu.l2cache.demand_hits::cpu.data 60467 # number of demand (read+write) hits
741system.cpu.l2cache.demand_hits::total 82119 # number of demand (read+write) hits
742system.cpu.l2cache.overall_hits::cpu.inst 21652 # number of overall hits
743system.cpu.l2cache.overall_hits::cpu.data 60467 # number of overall hits
744system.cpu.l2cache.overall_hits::total 82119 # number of overall hits
745system.cpu.l2cache.ReadReq_misses::cpu.inst 3113 # number of ReadReq misses
746system.cpu.l2cache.ReadReq_misses::cpu.data 1410785 # number of ReadReq misses
747system.cpu.l2cache.ReadReq_misses::total 1413898 # number of ReadReq misses
748system.cpu.l2cache.UpgradeReq_misses::cpu.data 4164 # number of UpgradeReq misses
749system.cpu.l2cache.UpgradeReq_misses::total 4164 # number of UpgradeReq misses
750system.cpu.l2cache.ReadExReq_misses::cpu.data 66079 # number of ReadExReq misses
751system.cpu.l2cache.ReadExReq_misses::total 66079 # number of ReadExReq misses
752system.cpu.l2cache.demand_misses::cpu.inst 3113 # number of demand (read+write) misses
753system.cpu.l2cache.demand_misses::cpu.data 1476864 # number of demand (read+write) misses
754system.cpu.l2cache.demand_misses::total 1479977 # number of demand (read+write) misses
755system.cpu.l2cache.overall_misses::cpu.inst 3113 # number of overall misses
756system.cpu.l2cache.overall_misses::cpu.data 1476864 # number of overall misses
757system.cpu.l2cache.overall_misses::total 1479977 # number of overall misses
758system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 123356500 # number of ReadReq miss cycles
759system.cpu.l2cache.ReadReq_miss_latency::cpu.data 55018532500 # number of ReadReq miss cycles
760system.cpu.l2cache.ReadReq_miss_latency::total 55141889000 # number of ReadReq miss cycles
761system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2536737500 # number of ReadExReq miss cycles
762system.cpu.l2cache.ReadExReq_miss_latency::total 2536737500 # number of ReadExReq miss cycles
763system.cpu.l2cache.demand_miss_latency::cpu.inst 123356500 # number of demand (read+write) miss cycles
764system.cpu.l2cache.demand_miss_latency::cpu.data 57555270000 # number of demand (read+write) miss cycles
765system.cpu.l2cache.demand_miss_latency::total 57678626500 # number of demand (read+write) miss cycles
766system.cpu.l2cache.overall_miss_latency::cpu.inst 123356500 # number of overall miss cycles
767system.cpu.l2cache.overall_miss_latency::cpu.data 57555270000 # number of overall miss cycles
768system.cpu.l2cache.overall_miss_latency::total 57678626500 # number of overall miss cycles
769system.cpu.l2cache.ReadReq_accesses::cpu.inst 24765 # number of ReadReq accesses(hits+misses)
770system.cpu.l2cache.ReadReq_accesses::cpu.data 1464768 # number of ReadReq accesses(hits+misses)
771system.cpu.l2cache.ReadReq_accesses::total 1489533 # number of ReadReq accesses(hits+misses)
772system.cpu.l2cache.Writeback_accesses::writebacks 108671 # number of Writeback accesses(hits+misses)
773system.cpu.l2cache.Writeback_accesses::total 108671 # number of Writeback accesses(hits+misses)
774system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4167 # number of UpgradeReq accesses(hits+misses)
775system.cpu.l2cache.UpgradeReq_accesses::total 4167 # number of UpgradeReq accesses(hits+misses)
776system.cpu.l2cache.ReadExReq_accesses::cpu.data 72563 # number of ReadExReq accesses(hits+misses)
777system.cpu.l2cache.ReadExReq_accesses::total 72563 # number of ReadExReq accesses(hits+misses)
778system.cpu.l2cache.demand_accesses::cpu.inst 24765 # number of demand (read+write) accesses
779system.cpu.l2cache.demand_accesses::cpu.data 1537331 # number of demand (read+write) accesses
780system.cpu.l2cache.demand_accesses::total 1562096 # number of demand (read+write) accesses
781system.cpu.l2cache.overall_accesses::cpu.inst 24765 # number of overall (read+write) accesses
782system.cpu.l2cache.overall_accesses::cpu.data 1537331 # number of overall (read+write) accesses
783system.cpu.l2cache.overall_accesses::total 1562096 # number of overall (read+write) accesses
784system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.125702 # miss rate for ReadReq accesses
785system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.963146 # miss rate for ReadReq accesses
786system.cpu.l2cache.ReadReq_miss_rate::total 0.949222 # miss rate for ReadReq accesses
787system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.999280 # miss rate for UpgradeReq accesses
788system.cpu.l2cache.UpgradeReq_miss_rate::total 0.999280 # miss rate for UpgradeReq accesses
789system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.910643 # miss rate for ReadExReq accesses
790system.cpu.l2cache.ReadExReq_miss_rate::total 0.910643 # miss rate for ReadExReq accesses
791system.cpu.l2cache.demand_miss_rate::cpu.inst 0.125702 # miss rate for demand accesses
792system.cpu.l2cache.demand_miss_rate::cpu.data 0.960668 # miss rate for demand accesses
793system.cpu.l2cache.demand_miss_rate::total 0.947430 # miss rate for demand accesses
794system.cpu.l2cache.overall_miss_rate::cpu.inst 0.125702 # miss rate for overall accesses
795system.cpu.l2cache.overall_miss_rate::cpu.data 0.960668 # miss rate for overall accesses
796system.cpu.l2cache.overall_miss_rate::total 0.947430 # miss rate for overall accesses
797system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 39626.244780 # average ReadReq miss latency
798system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 38998.523871 # average ReadReq miss latency
799system.cpu.l2cache.ReadReq_avg_miss_latency::total 38999.905934 # average ReadReq miss latency
800system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 38389.465640 # average ReadExReq miss latency
801system.cpu.l2cache.ReadExReq_avg_miss_latency::total 38389.465640 # average ReadExReq miss latency
802system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 39626.244780 # average overall miss latency
803system.cpu.l2cache.demand_avg_miss_latency::cpu.data 38971.272913 # average overall miss latency
804system.cpu.l2cache.demand_avg_miss_latency::total 38972.650588 # average overall miss latency
805system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 39626.244780 # average overall miss latency
806system.cpu.l2cache.overall_avg_miss_latency::cpu.data 38971.272913 # average overall miss latency
807system.cpu.l2cache.overall_avg_miss_latency::total 38972.650588 # average overall miss latency
650system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
651system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
652system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
653system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
654system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
655system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
656system.cpu.l2cache.fast_writes 0 # number of fast writes performed
657system.cpu.l2cache.cache_copies 0 # number of cache copies performed
808system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
809system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
810system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
811system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
812system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
813system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
814system.cpu.l2cache.fast_writes 0 # number of fast writes performed
815system.cpu.l2cache.cache_copies 0 # number of cache copies performed
658system.cpu.l2cache.writebacks::writebacks 66099 # number of writebacks
659system.cpu.l2cache.writebacks::total 66099 # number of writebacks
816system.cpu.l2cache.writebacks::writebacks 66098 # number of writebacks
817system.cpu.l2cache.writebacks::total 66098 # number of writebacks
660system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 11 # number of ReadReq MSHR hits
818system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 11 # number of ReadReq MSHR hits
661system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 22 # number of ReadReq MSHR hits
662system.cpu.l2cache.ReadReq_mshr_hits::total 33 # number of ReadReq MSHR hits
819system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 25 # number of ReadReq MSHR hits
820system.cpu.l2cache.ReadReq_mshr_hits::total 36 # number of ReadReq MSHR hits
663system.cpu.l2cache.demand_mshr_hits::cpu.inst 11 # number of demand (read+write) MSHR hits
821system.cpu.l2cache.demand_mshr_hits::cpu.inst 11 # number of demand (read+write) MSHR hits
664system.cpu.l2cache.demand_mshr_hits::cpu.data 22 # number of demand (read+write) MSHR hits
665system.cpu.l2cache.demand_mshr_hits::total 33 # number of demand (read+write) MSHR hits
822system.cpu.l2cache.demand_mshr_hits::cpu.data 25 # number of demand (read+write) MSHR hits
823system.cpu.l2cache.demand_mshr_hits::total 36 # number of demand (read+write) MSHR hits
666system.cpu.l2cache.overall_mshr_hits::cpu.inst 11 # number of overall MSHR hits
824system.cpu.l2cache.overall_mshr_hits::cpu.inst 11 # number of overall MSHR hits
667system.cpu.l2cache.overall_mshr_hits::cpu.data 22 # number of overall MSHR hits
668system.cpu.l2cache.overall_mshr_hits::total 33 # number of overall MSHR hits
669system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3119 # number of ReadReq MSHR misses
670system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1410719 # number of ReadReq MSHR misses
671system.cpu.l2cache.ReadReq_mshr_misses::total 1413838 # number of ReadReq MSHR misses
672system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 4230 # number of UpgradeReq MSHR misses
673system.cpu.l2cache.UpgradeReq_mshr_misses::total 4230 # number of UpgradeReq MSHR misses
674system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66081 # number of ReadExReq MSHR misses
675system.cpu.l2cache.ReadExReq_mshr_misses::total 66081 # number of ReadExReq MSHR misses
676system.cpu.l2cache.demand_mshr_misses::cpu.inst 3119 # number of demand (read+write) MSHR misses
677system.cpu.l2cache.demand_mshr_misses::cpu.data 1476800 # number of demand (read+write) MSHR misses
678system.cpu.l2cache.demand_mshr_misses::total 1479919 # number of demand (read+write) MSHR misses
679system.cpu.l2cache.overall_mshr_misses::cpu.inst 3119 # number of overall MSHR misses
680system.cpu.l2cache.overall_mshr_misses::cpu.data 1476800 # number of overall MSHR misses
681system.cpu.l2cache.overall_mshr_misses::total 1479919 # number of overall MSHR misses
682system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 101115000 # number of ReadReq MSHR miss cycles
683system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 44173599500 # number of ReadReq MSHR miss cycles
684system.cpu.l2cache.ReadReq_mshr_miss_latency::total 44274714500 # number of ReadReq MSHR miss cycles
685system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 131130000 # number of UpgradeReq MSHR miss cycles
686system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 131130000 # number of UpgradeReq MSHR miss cycles
687system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2049298500 # number of ReadExReq MSHR miss cycles
688system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2049298500 # number of ReadExReq MSHR miss cycles
689system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 101115000 # number of demand (read+write) MSHR miss cycles
690system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 46222898000 # number of demand (read+write) MSHR miss cycles
691system.cpu.l2cache.demand_mshr_miss_latency::total 46324013000 # number of demand (read+write) MSHR miss cycles
692system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 101115000 # number of overall MSHR miss cycles
693system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 46222898000 # number of overall MSHR miss cycles
694system.cpu.l2cache.overall_mshr_miss_latency::total 46324013000 # number of overall MSHR miss cycles
695system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.126449 # mshr miss rate for ReadReq accesses
696system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.963201 # mshr miss rate for ReadReq accesses
697system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.949342 # mshr miss rate for ReadReq accesses
698system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.999291 # mshr miss rate for UpgradeReq accesses
699system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.999291 # mshr miss rate for UpgradeReq accesses
700system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.910683 # mshr miss rate for ReadExReq accesses
701system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.910683 # mshr miss rate for ReadExReq accesses
702system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.126449 # mshr miss rate for demand accesses
703system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.960722 # mshr miss rate for demand accesses
704system.cpu.l2cache.demand_mshr_miss_rate::total 0.947546 # mshr miss rate for demand accesses
705system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.126449 # mshr miss rate for overall accesses
706system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.960722 # mshr miss rate for overall accesses
707system.cpu.l2cache.overall_mshr_miss_rate::total 0.947546 # mshr miss rate for overall accesses
708system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32419.044566 # average ReadReq mshr miss latency
709system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31312.826651 # average ReadReq mshr miss latency
710system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31315.267025 # average ReadReq mshr miss latency
711system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 31000 # average UpgradeReq mshr miss latency
712system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 31000 # average UpgradeReq mshr miss latency
713system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31011.917193 # average ReadExReq mshr miss latency
714system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31011.917193 # average ReadExReq mshr miss latency
715system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32419.044566 # average overall mshr miss latency
716system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31299.362134 # average overall mshr miss latency
717system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31301.721919 # average overall mshr miss latency
718system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32419.044566 # average overall mshr miss latency
719system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31299.362134 # average overall mshr miss latency
720system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31301.721919 # average overall mshr miss latency
825system.cpu.l2cache.overall_mshr_hits::cpu.data 25 # number of overall MSHR hits
826system.cpu.l2cache.overall_mshr_hits::total 36 # number of overall MSHR hits
827system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3102 # number of ReadReq MSHR misses
828system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1410760 # number of ReadReq MSHR misses
829system.cpu.l2cache.ReadReq_mshr_misses::total 1413862 # number of ReadReq MSHR misses
830system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 4164 # number of UpgradeReq MSHR misses
831system.cpu.l2cache.UpgradeReq_mshr_misses::total 4164 # number of UpgradeReq MSHR misses
832system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66079 # number of ReadExReq MSHR misses
833system.cpu.l2cache.ReadExReq_mshr_misses::total 66079 # number of ReadExReq MSHR misses
834system.cpu.l2cache.demand_mshr_misses::cpu.inst 3102 # number of demand (read+write) MSHR misses
835system.cpu.l2cache.demand_mshr_misses::cpu.data 1476839 # number of demand (read+write) MSHR misses
836system.cpu.l2cache.demand_mshr_misses::total 1479941 # number of demand (read+write) MSHR misses
837system.cpu.l2cache.overall_mshr_misses::cpu.inst 3102 # number of overall MSHR misses
838system.cpu.l2cache.overall_mshr_misses::cpu.data 1476839 # number of overall MSHR misses
839system.cpu.l2cache.overall_mshr_misses::total 1479941 # number of overall MSHR misses
840system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 112049909 # number of ReadReq MSHR miss cycles
841system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 49764880141 # number of ReadReq MSHR miss cycles
842system.cpu.l2cache.ReadReq_mshr_miss_latency::total 49876930050 # number of ReadReq MSHR miss cycles
843system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 4168164 # number of UpgradeReq MSHR miss cycles
844system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 4168164 # number of UpgradeReq MSHR miss cycles
845system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2278414115 # number of ReadExReq MSHR miss cycles
846system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2278414115 # number of ReadExReq MSHR miss cycles
847system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 112049909 # number of demand (read+write) MSHR miss cycles
848system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 52043294256 # number of demand (read+write) MSHR miss cycles
849system.cpu.l2cache.demand_mshr_miss_latency::total 52155344165 # number of demand (read+write) MSHR miss cycles
850system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 112049909 # number of overall MSHR miss cycles
851system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 52043294256 # number of overall MSHR miss cycles
852system.cpu.l2cache.overall_mshr_miss_latency::total 52155344165 # number of overall MSHR miss cycles
853system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.125257 # mshr miss rate for ReadReq accesses
854system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.963129 # mshr miss rate for ReadReq accesses
855system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.949198 # mshr miss rate for ReadReq accesses
856system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.999280 # mshr miss rate for UpgradeReq accesses
857system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.999280 # mshr miss rate for UpgradeReq accesses
858system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.910643 # mshr miss rate for ReadExReq accesses
859system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.910643 # mshr miss rate for ReadExReq accesses
860system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.125257 # mshr miss rate for demand accesses
861system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.960651 # mshr miss rate for demand accesses
862system.cpu.l2cache.demand_mshr_miss_rate::total 0.947407 # mshr miss rate for demand accesses
863system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.125257 # mshr miss rate for overall accesses
864system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.960651 # mshr miss rate for overall accesses
865system.cpu.l2cache.overall_mshr_miss_rate::total 0.947407 # mshr miss rate for overall accesses
866system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 36121.827531 # average ReadReq mshr miss latency
867system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 35275.227637 # average ReadReq mshr miss latency
868system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 35277.085069 # average ReadReq mshr miss latency
869system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 1001 # average UpgradeReq mshr miss latency
870system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 1001 # average UpgradeReq mshr miss latency
871system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 34480.154285 # average ReadExReq mshr miss latency
872system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 34480.154285 # average ReadExReq mshr miss latency
873system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 36121.827531 # average overall mshr miss latency
874system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35239.653243 # average overall mshr miss latency
875system.cpu.l2cache.demand_avg_mshr_miss_latency::total 35241.502307 # average overall mshr miss latency
876system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 36121.827531 # average overall mshr miss latency
877system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35239.653243 # average overall mshr miss latency
878system.cpu.l2cache.overall_avg_mshr_miss_latency::total 35241.502307 # average overall mshr miss latency
721system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
722
723---------- End Simulation Statistics ----------
879system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
880
881---------- End Simulation Statistics ----------