stats.txt (9289:a31a1243a3ed) | stats.txt (9312:e05e1b69ebf2) |
---|---|
1 2---------- Begin Simulation Statistics ---------- | 1 2---------- Begin Simulation Statistics ---------- |
3sim_seconds 0.070882 # Number of seconds simulated 4sim_ticks 70882487500 # Number of ticks simulated 5final_tick 70882487500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) | 3sim_seconds 0.071023 # Number of seconds simulated 4sim_ticks 71023388000 # Number of ticks simulated 5final_tick 71023388000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) |
6sim_freq 1000000000000 # Frequency of simulated ticks | 6sim_freq 1000000000000 # Frequency of simulated ticks |
7host_inst_rate 146290 # Simulator instruction rate (inst/s) 8host_op_rate 187023 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 37976354 # Simulator tick rate (ticks/s) 10host_mem_usage 236976 # Number of bytes of host memory used 11host_seconds 1866.49 # Real time elapsed on the host | 7host_inst_rate 129198 # Simulator instruction rate (inst/s) 8host_op_rate 165172 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 33606101 # Simulator tick rate (ticks/s) 10host_mem_usage 240544 # Number of bytes of host memory used 11host_seconds 2113.41 # Real time elapsed on the host |
12sim_insts 273048441 # Number of instructions simulated 13sim_ops 349076165 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 194880 # Number of bytes read from this memory | 12sim_insts 273048441 # Number of instructions simulated 13sim_ops 349076165 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 194880 # Number of bytes read from this memory |
15system.physmem.bytes_read::cpu.data 272768 # Number of bytes read from this memory 16system.physmem.bytes_read::total 467648 # Number of bytes read from this memory | 15system.physmem.bytes_read::cpu.data 272832 # Number of bytes read from this memory 16system.physmem.bytes_read::total 467712 # Number of bytes read from this memory |
17system.physmem.bytes_inst_read::cpu.inst 194880 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 194880 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 3045 # Number of read requests responded to by this memory | 17system.physmem.bytes_inst_read::cpu.inst 194880 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 194880 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 3045 # Number of read requests responded to by this memory |
20system.physmem.num_reads::cpu.data 4262 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 7307 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 2749339 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 3848172 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 6597511 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 2749339 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 2749339 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 2749339 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 3848172 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 6597511 # Total bandwidth to/from this memory (bytes/s) | 20system.physmem.num_reads::cpu.data 4263 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 7308 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 2743885 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 3841439 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 6585324 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 2743885 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 2743885 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 2743885 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 3841439 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 6585324 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 7308 # Total number of read requests seen 31system.physmem.writeReqs 0 # Total number of write requests seen 32system.physmem.cpureqs 7308 # Reqs generatd by CPU via cache - shady 33system.physmem.bytesRead 467712 # Total number of bytes read from memory 34system.physmem.bytesWritten 0 # Total number of bytes written to memory 35system.physmem.bytesConsumedRd 467712 # bytesRead derated as per pkt->getSize() 36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q 38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 39system.physmem.perBankRdReqs::0 345 # Track reads on a per bank basis 40system.physmem.perBankRdReqs::1 467 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::2 513 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::3 578 # Track reads on a per bank basis 43system.physmem.perBankRdReqs::4 475 # Track reads on a per bank basis 44system.physmem.perBankRdReqs::5 461 # Track reads on a per bank basis 45system.physmem.perBankRdReqs::6 441 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::7 510 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::8 480 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::9 494 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::10 484 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::11 551 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::12 363 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::13 415 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::14 369 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::15 362 # Track reads on a per bank basis 55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 73system.physmem.totGap 71023232000 # Total gap between requests 74system.physmem.readPktSize::0 0 # Categorize read packet sizes 75system.physmem.readPktSize::1 0 # Categorize read packet sizes 76system.physmem.readPktSize::2 0 # Categorize read packet sizes 77system.physmem.readPktSize::3 0 # Categorize read packet sizes 78system.physmem.readPktSize::4 0 # Categorize read packet sizes 79system.physmem.readPktSize::5 0 # Categorize read packet sizes 80system.physmem.readPktSize::6 7308 # Categorize read packet sizes 81system.physmem.readPktSize::7 0 # Categorize read packet sizes 82system.physmem.readPktSize::8 0 # Categorize read packet sizes 83system.physmem.writePktSize::0 0 # categorize write packet sizes 84system.physmem.writePktSize::1 0 # categorize write packet sizes 85system.physmem.writePktSize::2 0 # categorize write packet sizes 86system.physmem.writePktSize::3 0 # categorize write packet sizes 87system.physmem.writePktSize::4 0 # categorize write packet sizes 88system.physmem.writePktSize::5 0 # categorize write packet sizes 89system.physmem.writePktSize::6 0 # categorize write packet sizes 90system.physmem.writePktSize::7 0 # categorize write packet sizes 91system.physmem.writePktSize::8 0 # categorize write packet sizes 92system.physmem.neitherpktsize::0 0 # categorize neither packet sizes 93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 98system.physmem.neitherpktsize::6 0 # categorize neither packet sizes 99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes 101system.physmem.rdQLenPdf::0 4207 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::1 2152 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::2 666 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::3 201 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::4 75 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::5 6 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see 134system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 167system.physmem.totQLat 41389289 # Total cycles spent in queuing delays 168system.physmem.totMemAccLat 172709289 # Sum of mem lat for all requests 169system.physmem.totBusLat 29232000 # Total cycles spent in databus access 170system.physmem.totBankLat 102088000 # Total cycles spent in bank access 171system.physmem.avgQLat 5663.56 # Average queueing delay per request 172system.physmem.avgBankLat 13969.35 # Average bank access latency per request 173system.physmem.avgBusLat 4000.00 # Average bus latency per request 174system.physmem.avgMemAccLat 23632.91 # Average memory access latency 175system.physmem.avgRdBW 6.59 # Average achieved read bandwidth in MB/s 176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s 177system.physmem.avgConsumedRdBW 6.59 # Average consumed read bandwidth in MB/s 178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 179system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s 180system.physmem.busUtil 0.04 # Data bus utilization in percentage 181system.physmem.avgRdQLen 0.00 # Average read queue length over time 182system.physmem.avgWrQLen 0.00 # Average write queue length over time 183system.physmem.readRowHits 6370 # Number of row buffer hits during reads 184system.physmem.writeRowHits 0 # Number of row buffer hits during writes 185system.physmem.readRowHitRate 87.16 # Row buffer hit rate for reads 186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 187system.physmem.avgGap 9718559.39 # Average gap between requests |
30system.cpu.dtb.inst_hits 0 # ITB inst hits 31system.cpu.dtb.inst_misses 0 # ITB inst misses 32system.cpu.dtb.read_hits 0 # DTB read hits 33system.cpu.dtb.read_misses 0 # DTB read misses 34system.cpu.dtb.write_hits 0 # DTB write hits 35system.cpu.dtb.write_misses 0 # DTB write misses 36system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 37system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA --- 27 unchanged lines hidden (view full) --- 65system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 66system.cpu.itb.read_accesses 0 # DTB read accesses 67system.cpu.itb.write_accesses 0 # DTB write accesses 68system.cpu.itb.inst_accesses 0 # ITB inst accesses 69system.cpu.itb.hits 0 # DTB hits 70system.cpu.itb.misses 0 # DTB misses 71system.cpu.itb.accesses 0 # DTB accesses 72system.cpu.workload.num_syscalls 191 # Number of system calls | 188system.cpu.dtb.inst_hits 0 # ITB inst hits 189system.cpu.dtb.inst_misses 0 # ITB inst misses 190system.cpu.dtb.read_hits 0 # DTB read hits 191system.cpu.dtb.read_misses 0 # DTB read misses 192system.cpu.dtb.write_hits 0 # DTB write hits 193system.cpu.dtb.write_misses 0 # DTB write misses 194system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 195system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA --- 27 unchanged lines hidden (view full) --- 223system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 224system.cpu.itb.read_accesses 0 # DTB read accesses 225system.cpu.itb.write_accesses 0 # DTB write accesses 226system.cpu.itb.inst_accesses 0 # ITB inst accesses 227system.cpu.itb.hits 0 # DTB hits 228system.cpu.itb.misses 0 # DTB misses 229system.cpu.itb.accesses 0 # DTB accesses 230system.cpu.workload.num_syscalls 191 # Number of system calls |
73system.cpu.numCycles 141764976 # number of cpu cycles simulated | 231system.cpu.numCycles 142046777 # number of cpu cycles simulated |
74system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 75system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed | 232system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 233system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed |
76system.cpu.BPredUnit.lookups 43022632 # Number of BP lookups 77system.cpu.BPredUnit.condPredicted 21746290 # Number of conditional branches predicted 78system.cpu.BPredUnit.condIncorrect 2100537 # Number of conditional branches incorrect 79system.cpu.BPredUnit.BTBLookups 27784307 # Number of BTB lookups 80system.cpu.BPredUnit.BTBHits 17845610 # Number of BTB hits | 234system.cpu.BPredUnit.lookups 43162042 # Number of BP lookups 235system.cpu.BPredUnit.condPredicted 21862143 # Number of conditional branches predicted 236system.cpu.BPredUnit.condIncorrect 2121703 # Number of conditional branches incorrect 237system.cpu.BPredUnit.BTBLookups 28877793 # Number of BTB lookups 238system.cpu.BPredUnit.BTBHits 17918646 # Number of BTB hits |
81system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. | 239system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. |
82system.cpu.BPredUnit.usedRAS 6965581 # Number of times the RAS was used to get a target. 83system.cpu.BPredUnit.RASInCorrect 7462 # Number of incorrect RAS predictions. 84system.cpu.fetch.icacheStallCycles 40878725 # Number of cycles fetch is stalled on an Icache miss 85system.cpu.fetch.Insts 328721134 # Number of instructions fetch has processed 86system.cpu.fetch.Branches 43022632 # Number of branches that fetch encountered 87system.cpu.fetch.predictedBranches 24811191 # Number of branches that fetch has predicted taken 88system.cpu.fetch.Cycles 73667201 # Number of cycles fetch has run and was not squashing or blocked 89system.cpu.fetch.SquashCycles 8391169 # Number of cycles fetch has spent squashing 90system.cpu.fetch.BlockedCycles 20823021 # Number of cycles fetch has spent blocked 91system.cpu.fetch.MiscStallCycles 27 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 92system.cpu.fetch.PendingTrapStallCycles 3522 # Number of stall cycles due to pending traps 93system.cpu.fetch.CacheLines 39401519 # Number of cache lines fetched 94system.cpu.fetch.IcacheSquashes 692730 # Number of outstanding Icache misses that were squashed 95system.cpu.fetch.rateDist::samples 141652682 # Number of instructions fetched each cycle (Total) 96system.cpu.fetch.rateDist::mean 2.982295 # Number of instructions fetched each cycle (Total) 97system.cpu.fetch.rateDist::stdev 3.454701 # Number of instructions fetched each cycle (Total) | 240system.cpu.BPredUnit.usedRAS 6972885 # Number of times the RAS was used to get a target. 241system.cpu.BPredUnit.RASInCorrect 7671 # Number of incorrect RAS predictions. 242system.cpu.fetch.icacheStallCycles 40968439 # Number of cycles fetch is stalled on an Icache miss 243system.cpu.fetch.Insts 329355833 # Number of instructions fetch has processed 244system.cpu.fetch.Branches 43162042 # Number of branches that fetch encountered 245system.cpu.fetch.predictedBranches 24891531 # Number of branches that fetch has predicted taken 246system.cpu.fetch.Cycles 73809901 # Number of cycles fetch has run and was not squashing or blocked 247system.cpu.fetch.SquashCycles 8464308 # Number of cycles fetch has spent squashing 248system.cpu.fetch.BlockedCycles 20842753 # Number of cycles fetch has spent blocked 249system.cpu.fetch.MiscStallCycles 28 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 250system.cpu.fetch.PendingTrapStallCycles 2971 # Number of stall cycles due to pending traps 251system.cpu.fetch.CacheLines 39491995 # Number of cache lines fetched 252system.cpu.fetch.IcacheSquashes 707720 # Number of outstanding Icache misses that were squashed 253system.cpu.fetch.rateDist::samples 141956225 # Number of instructions fetched each cycle (Total) 254system.cpu.fetch.rateDist::mean 2.979912 # Number of instructions fetched each cycle (Total) 255system.cpu.fetch.rateDist::stdev 3.453592 # Number of instructions fetched each cycle (Total) |
98system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) | 256system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) |
99system.cpu.fetch.rateDist::0 68666188 48.48% 48.48% # Number of instructions fetched each cycle (Total) 100system.cpu.fetch.rateDist::1 7372946 5.20% 53.68% # Number of instructions fetched each cycle (Total) 101system.cpu.fetch.rateDist::2 5824782 4.11% 57.79% # Number of instructions fetched each cycle (Total) 102system.cpu.fetch.rateDist::3 6228810 4.40% 62.19% # Number of instructions fetched each cycle (Total) 103system.cpu.fetch.rateDist::4 4953654 3.50% 65.69% # Number of instructions fetched each cycle (Total) 104system.cpu.fetch.rateDist::5 4319066 3.05% 68.74% # Number of instructions fetched each cycle (Total) 105system.cpu.fetch.rateDist::6 3319868 2.34% 71.08% # Number of instructions fetched each cycle (Total) 106system.cpu.fetch.rateDist::7 4326916 3.05% 74.13% # Number of instructions fetched each cycle (Total) 107system.cpu.fetch.rateDist::8 36640452 25.87% 100.00% # Number of instructions fetched each cycle (Total) | 257system.cpu.fetch.rateDist::0 68825893 48.48% 48.48% # Number of instructions fetched each cycle (Total) 258system.cpu.fetch.rateDist::1 7402388 5.21% 53.70% # Number of instructions fetched each cycle (Total) 259system.cpu.fetch.rateDist::2 5830184 4.11% 57.81% # Number of instructions fetched each cycle (Total) 260system.cpu.fetch.rateDist::3 6288593 4.43% 62.24% # Number of instructions fetched each cycle (Total) 261system.cpu.fetch.rateDist::4 4967322 3.50% 65.73% # Number of instructions fetched each cycle (Total) 262system.cpu.fetch.rateDist::5 4323548 3.05% 68.78% # Number of instructions fetched each cycle (Total) 263system.cpu.fetch.rateDist::6 3311772 2.33% 71.11% # Number of instructions fetched each cycle (Total) 264system.cpu.fetch.rateDist::7 4321361 3.04% 74.16% # Number of instructions fetched each cycle (Total) 265system.cpu.fetch.rateDist::8 36685164 25.84% 100.00% # Number of instructions fetched each cycle (Total) |
108system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 109system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 110system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) | 266system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 267system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 268system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) |
111system.cpu.fetch.rateDist::total 141652682 # Number of instructions fetched each cycle (Total) 112system.cpu.fetch.branchRate 0.303479 # Number of branch fetches per cycle 113system.cpu.fetch.rate 2.318775 # Number of inst fetches per cycle 114system.cpu.decode.IdleCycles 47724056 # Number of cycles decode is idle 115system.cpu.decode.BlockedCycles 16047440 # Number of cycles decode is blocked 116system.cpu.decode.RunCycles 69280897 # Number of cycles decode is running 117system.cpu.decode.UnblockCycles 2389978 # Number of cycles decode is unblocking 118system.cpu.decode.SquashCycles 6210311 # Number of cycles decode is squashing 119system.cpu.decode.BranchResolved 7496443 # Number of times decode resolved a branch 120system.cpu.decode.BranchMispred 70615 # Number of times decode detected a branch misprediction 121system.cpu.decode.DecodedInsts 414536105 # Number of instructions handled by decode 122system.cpu.decode.SquashedInsts 220570 # Number of squashed instructions handled by decode 123system.cpu.rename.SquashCycles 6210311 # Number of cycles rename is squashing 124system.cpu.rename.IdleCycles 53491207 # Number of cycles rename is idle 125system.cpu.rename.BlockCycles 1558118 # Number of cycles rename is blocking 126system.cpu.rename.serializeStallCycles 338571 # count of cycles rename stalled for serializing inst 127system.cpu.rename.RunCycles 65828585 # Number of cycles rename is running 128system.cpu.rename.UnblockCycles 14225890 # Number of cycles rename is unblocking 129system.cpu.rename.RenamedInsts 403967880 # Number of instructions processed by rename 130system.cpu.rename.ROBFullEvents 63 # Number of times rename has blocked due to ROB full 131system.cpu.rename.IQFullEvents 1665803 # Number of times rename has blocked due to IQ full 132system.cpu.rename.LSQFullEvents 10197275 # Number of times rename has blocked due to LSQ full 133system.cpu.rename.FullRegisterEvents 723 # Number of times there has been no free registers 134system.cpu.rename.RenamedOperands 443295910 # Number of destination operands rename has renamed 135system.cpu.rename.RenameLookups 2386846444 # Number of register rename lookups that rename has made 136system.cpu.rename.int_rename_lookups 1300310044 # Number of integer rename lookups 137system.cpu.rename.fp_rename_lookups 1086536400 # Number of floating rename lookups | 269system.cpu.fetch.rateDist::total 141956225 # Number of instructions fetched each cycle (Total) 270system.cpu.fetch.branchRate 0.303858 # Number of branch fetches per cycle 271system.cpu.fetch.rate 2.318643 # Number of inst fetches per cycle 272system.cpu.decode.IdleCycles 47854672 # Number of cycles decode is idle 273system.cpu.decode.BlockedCycles 16043866 # Number of cycles decode is blocked 274system.cpu.decode.RunCycles 69433090 # Number of cycles decode is running 275system.cpu.decode.UnblockCycles 2362421 # Number of cycles decode is unblocking 276system.cpu.decode.SquashCycles 6262176 # Number of cycles decode is squashing 277system.cpu.decode.BranchResolved 7513619 # Number of times decode resolved a branch 278system.cpu.decode.BranchMispred 70716 # Number of times decode detected a branch misprediction 279system.cpu.decode.DecodedInsts 415062954 # Number of instructions handled by decode 280system.cpu.decode.SquashedInsts 220817 # Number of squashed instructions handled by decode 281system.cpu.rename.SquashCycles 6262176 # Number of cycles rename is squashing 282system.cpu.rename.IdleCycles 53639950 # Number of cycles rename is idle 283system.cpu.rename.BlockCycles 1545689 # Number of cycles rename is blocking 284system.cpu.rename.serializeStallCycles 333184 # count of cycles rename stalled for serializing inst 285system.cpu.rename.RunCycles 65936980 # Number of cycles rename is running 286system.cpu.rename.UnblockCycles 14238246 # Number of cycles rename is unblocking 287system.cpu.rename.RenamedInsts 404539854 # Number of instructions processed by rename 288system.cpu.rename.ROBFullEvents 67 # Number of times rename has blocked due to ROB full 289system.cpu.rename.IQFullEvents 1667551 # Number of times rename has blocked due to IQ full 290system.cpu.rename.LSQFullEvents 10176735 # Number of times rename has blocked due to LSQ full 291system.cpu.rename.FullRegisterEvents 553 # Number of times there has been no free registers 292system.cpu.rename.RenamedOperands 443995291 # Number of destination operands rename has renamed 293system.cpu.rename.RenameLookups 2389355526 # Number of register rename lookups that rename has made 294system.cpu.rename.int_rename_lookups 1302857658 # Number of integer rename lookups 295system.cpu.rename.fp_rename_lookups 1086497868 # Number of floating rename lookups |
138system.cpu.rename.CommittedMaps 384584946 # Number of HB maps that are committed | 296system.cpu.rename.CommittedMaps 384584946 # Number of HB maps that are committed |
139system.cpu.rename.UndoneMaps 58710964 # Number of HB maps that are undone due to squashing 140system.cpu.rename.serializingInsts 14469 # count of serializing insts renamed 141system.cpu.rename.tempSerializingInsts 14467 # count of temporary serializing insts renamed 142system.cpu.rename.skidInsts 35655672 # count of insts added to the skid buffer 143system.cpu.memDep0.insertedLoads 105463248 # Number of loads inserted to the mem dependence unit. 144system.cpu.memDep0.insertedStores 93220202 # Number of stores inserted to the mem dependence unit. 145system.cpu.memDep0.conflictingLoads 4594940 # Number of conflicting loads. 146system.cpu.memDep0.conflictingStores 5698907 # Number of conflicting stores. 147system.cpu.iq.iqInstsAdded 391915159 # Number of instructions added to the IQ (excludes non-spec) 148system.cpu.iq.iqNonSpecInstsAdded 25548 # Number of non-speculative instructions added to the IQ 149system.cpu.iq.iqInstsIssued 378021086 # Number of instructions issued 150system.cpu.iq.iqSquashedInstsIssued 1395950 # Number of squashed instructions issued 151system.cpu.iq.iqSquashedInstsExamined 41892562 # Number of squashed instructions iterated over during squash; mainly for profiling 152system.cpu.iq.iqSquashedOperandsExamined 109796784 # Number of squashed operands that are examined and possibly removed from graph 153system.cpu.iq.iqSquashedNonSpecRemoved 1071 # Number of squashed non-spec instructions that were removed 154system.cpu.iq.issued_per_cycle::samples 141652682 # Number of insts issued each cycle 155system.cpu.iq.issued_per_cycle::mean 2.668648 # Number of insts issued each cycle 156system.cpu.iq.issued_per_cycle::stdev 2.042717 # Number of insts issued each cycle | 297system.cpu.rename.UndoneMaps 59410345 # Number of HB maps that are undone due to squashing 298system.cpu.rename.serializingInsts 14542 # count of serializing insts renamed 299system.cpu.rename.tempSerializingInsts 14541 # count of temporary serializing insts renamed 300system.cpu.rename.skidInsts 35671511 # count of insts added to the skid buffer 301system.cpu.memDep0.insertedLoads 105577606 # Number of loads inserted to the mem dependence unit. 302system.cpu.memDep0.insertedStores 93228051 # Number of stores inserted to the mem dependence unit. 303system.cpu.memDep0.conflictingLoads 4593885 # Number of conflicting loads. 304system.cpu.memDep0.conflictingStores 5660351 # Number of conflicting stores. 305system.cpu.iq.iqInstsAdded 392311117 # Number of instructions added to the IQ (excludes non-spec) 306system.cpu.iq.iqNonSpecInstsAdded 25611 # Number of non-speculative instructions added to the IQ 307system.cpu.iq.iqInstsIssued 378254160 # Number of instructions issued 308system.cpu.iq.iqSquashedInstsIssued 1403521 # Number of squashed instructions issued 309system.cpu.iq.iqSquashedInstsExamined 42287591 # Number of squashed instructions iterated over during squash; mainly for profiling 310system.cpu.iq.iqSquashedOperandsExamined 111052876 # Number of squashed operands that are examined and possibly removed from graph 311system.cpu.iq.iqSquashedNonSpecRemoved 1134 # Number of squashed non-spec instructions that were removed 312system.cpu.iq.issued_per_cycle::samples 141956225 # Number of insts issued each cycle 313system.cpu.iq.issued_per_cycle::mean 2.664583 # Number of insts issued each cycle 314system.cpu.iq.issued_per_cycle::stdev 2.042822 # Number of insts issued each cycle |
157system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle | 315system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle |
158system.cpu.iq.issued_per_cycle::0 28697410 20.26% 20.26% # Number of insts issued each cycle 159system.cpu.iq.issued_per_cycle::1 20492119 14.47% 34.73% # Number of insts issued each cycle 160system.cpu.iq.issued_per_cycle::2 20907256 14.76% 49.48% # Number of insts issued each cycle 161system.cpu.iq.issued_per_cycle::3 18207035 12.85% 62.34% # Number of insts issued each cycle 162system.cpu.iq.issued_per_cycle::4 24094157 17.01% 79.35% # Number of insts issued each cycle 163system.cpu.iq.issued_per_cycle::5 15966233 11.27% 90.62% # Number of insts issued each cycle 164system.cpu.iq.issued_per_cycle::6 9051361 6.39% 97.01% # Number of insts issued each cycle 165system.cpu.iq.issued_per_cycle::7 3319497 2.34% 99.35% # Number of insts issued each cycle 166system.cpu.iq.issued_per_cycle::8 917614 0.65% 100.00% # Number of insts issued each cycle | 316system.cpu.iq.issued_per_cycle::0 28896984 20.36% 20.36% # Number of insts issued each cycle 317system.cpu.iq.issued_per_cycle::1 20515288 14.45% 34.81% # Number of insts issued each cycle 318system.cpu.iq.issued_per_cycle::2 20937445 14.75% 49.56% # Number of insts issued each cycle 319system.cpu.iq.issued_per_cycle::3 18231025 12.84% 62.40% # Number of insts issued each cycle 320system.cpu.iq.issued_per_cycle::4 24110473 16.98% 79.38% # Number of insts issued each cycle 321system.cpu.iq.issued_per_cycle::5 15997056 11.27% 90.65% # Number of insts issued each cycle 322system.cpu.iq.issued_per_cycle::6 9050570 6.38% 97.03% # Number of insts issued each cycle 323system.cpu.iq.issued_per_cycle::7 3298757 2.32% 99.35% # Number of insts issued each cycle 324system.cpu.iq.issued_per_cycle::8 918627 0.65% 100.00% # Number of insts issued each cycle |
167system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 168system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 169system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle | 325system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 326system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 327system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle |
170system.cpu.iq.issued_per_cycle::total 141652682 # Number of insts issued each cycle | 328system.cpu.iq.issued_per_cycle::total 141956225 # Number of insts issued each cycle |
171system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available | 329system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available |
172system.cpu.iq.fu_full::IntAlu 8869 0.05% 0.05% # attempts to use FU when none available 173system.cpu.iq.fu_full::IntMult 4699 0.03% 0.08% # attempts to use FU when none available | 330system.cpu.iq.fu_full::IntAlu 9062 0.05% 0.05% # attempts to use FU when none available 331system.cpu.iq.fu_full::IntMult 4694 0.03% 0.08% # attempts to use FU when none available |
174system.cpu.iq.fu_full::IntDiv 0 0.00% 0.08% # attempts to use FU when none available 175system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.08% # attempts to use FU when none available 176system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.08% # attempts to use FU when none available 177system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.08% # attempts to use FU when none available 178system.cpu.iq.fu_full::FloatMult 0 0.00% 0.08% # attempts to use FU when none available 179system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.08% # attempts to use FU when none available 180system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.08% # attempts to use FU when none available 181system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.08% # attempts to use FU when none available 182system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.08% # attempts to use FU when none available 183system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.08% # attempts to use FU when none available 184system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.08% # attempts to use FU when none available 185system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.08% # attempts to use FU when none available 186system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.08% # attempts to use FU when none available 187system.cpu.iq.fu_full::SimdMult 0 0.00% 0.08% # attempts to use FU when none available 188system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.08% # attempts to use FU when none available 189system.cpu.iq.fu_full::SimdShift 0 0.00% 0.08% # attempts to use FU when none available 190system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.08% # attempts to use FU when none available 191system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.08% # attempts to use FU when none available | 332system.cpu.iq.fu_full::IntDiv 0 0.00% 0.08% # attempts to use FU when none available 333system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.08% # attempts to use FU when none available 334system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.08% # attempts to use FU when none available 335system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.08% # attempts to use FU when none available 336system.cpu.iq.fu_full::FloatMult 0 0.00% 0.08% # attempts to use FU when none available 337system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.08% # attempts to use FU when none available 338system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.08% # attempts to use FU when none available 339system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.08% # attempts to use FU when none available 340system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.08% # attempts to use FU when none available 341system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.08% # attempts to use FU when none available 342system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.08% # attempts to use FU when none available 343system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.08% # attempts to use FU when none available 344system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.08% # attempts to use FU when none available 345system.cpu.iq.fu_full::SimdMult 0 0.00% 0.08% # attempts to use FU when none available 346system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.08% # attempts to use FU when none available 347system.cpu.iq.fu_full::SimdShift 0 0.00% 0.08% # attempts to use FU when none available 348system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.08% # attempts to use FU when none available 349system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.08% # attempts to use FU when none available |
192system.cpu.iq.fu_full::SimdFloatAdd 45720 0.25% 0.33% # attempts to use FU when none available | 350system.cpu.iq.fu_full::SimdFloatAdd 45808 0.25% 0.33% # attempts to use FU when none available |
193system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.33% # attempts to use FU when none available | 351system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.33% # attempts to use FU when none available |
194system.cpu.iq.fu_full::SimdFloatCmp 7848 0.04% 0.37% # attempts to use FU when none available 195system.cpu.iq.fu_full::SimdFloatCvt 429 0.00% 0.38% # attempts to use FU when none available | 352system.cpu.iq.fu_full::SimdFloatCmp 7711 0.04% 0.37% # attempts to use FU when none available 353system.cpu.iq.fu_full::SimdFloatCvt 383 0.00% 0.38% # attempts to use FU when none available |
196system.cpu.iq.fu_full::SimdFloatDiv 3 0.00% 0.38% # attempts to use FU when none available | 354system.cpu.iq.fu_full::SimdFloatDiv 3 0.00% 0.38% # attempts to use FU when none available |
197system.cpu.iq.fu_full::SimdFloatMisc 193652 1.08% 1.45% # attempts to use FU when none available 198system.cpu.iq.fu_full::SimdFloatMult 4980 0.03% 1.48% # attempts to use FU when none available 199system.cpu.iq.fu_full::SimdFloatMultAcc 240582 1.34% 2.82% # attempts to use FU when none available 200system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.82% # attempts to use FU when none available 201system.cpu.iq.fu_full::MemRead 9467921 52.63% 55.44% # attempts to use FU when none available 202system.cpu.iq.fu_full::MemWrite 8015707 44.56% 100.00% # attempts to use FU when none available | 355system.cpu.iq.fu_full::SimdFloatMisc 193806 1.08% 1.45% # attempts to use FU when none available 356system.cpu.iq.fu_full::SimdFloatMult 5491 0.03% 1.49% # attempts to use FU when none available 357system.cpu.iq.fu_full::SimdFloatMultAcc 241038 1.34% 2.83% # attempts to use FU when none available 358system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.83% # attempts to use FU when none available 359system.cpu.iq.fu_full::MemRead 9458380 52.63% 55.45% # attempts to use FU when none available 360system.cpu.iq.fu_full::MemWrite 8006771 44.55% 100.00% # attempts to use FU when none available |
203system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 204system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 205system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued | 361system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 362system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 363system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued |
206system.cpu.iq.FU_type_0::IntAlu 128195849 33.91% 33.91% # Type of FU issued 207system.cpu.iq.FU_type_0::IntMult 2174611 0.58% 34.49% # Type of FU issued 208system.cpu.iq.FU_type_0::IntDiv 0 0.00% 34.49% # Type of FU issued 209system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 34.49% # Type of FU issued 210system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 34.49% # Type of FU issued 211system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 34.49% # Type of FU issued 212system.cpu.iq.FU_type_0::FloatMult 0 0.00% 34.49% # Type of FU issued 213system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 34.49% # Type of FU issued 214system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 34.49% # Type of FU issued 215system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 34.49% # Type of FU issued 216system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 34.49% # Type of FU issued 217system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 34.49% # Type of FU issued 218system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 34.49% # Type of FU issued 219system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 34.49% # Type of FU issued 220system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 34.49% # Type of FU issued 221system.cpu.iq.FU_type_0::SimdMult 0 0.00% 34.49% # Type of FU issued 222system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 34.49% # Type of FU issued 223system.cpu.iq.FU_type_0::SimdShift 0 0.00% 34.49% # Type of FU issued 224system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 34.49% # Type of FU issued 225system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 34.49% # Type of FU issued 226system.cpu.iq.FU_type_0::SimdFloatAdd 6839706 1.81% 36.30% # Type of FU issued 227system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 36.30% # Type of FU issued 228system.cpu.iq.FU_type_0::SimdFloatCmp 8692181 2.30% 38.60% # Type of FU issued 229system.cpu.iq.FU_type_0::SimdFloatCvt 3465000 0.92% 39.51% # Type of FU issued 230system.cpu.iq.FU_type_0::SimdFloatDiv 1622054 0.43% 39.94% # Type of FU issued 231system.cpu.iq.FU_type_0::SimdFloatMisc 21343322 5.65% 45.59% # Type of FU issued 232system.cpu.iq.FU_type_0::SimdFloatMult 7172329 1.90% 47.49% # Type of FU issued 233system.cpu.iq.FU_type_0::SimdFloatMultAcc 7135364 1.89% 49.37% # Type of FU issued 234system.cpu.iq.FU_type_0::SimdFloatSqrt 175286 0.05% 49.42% # Type of FU issued 235system.cpu.iq.FU_type_0::MemRead 102447083 27.10% 76.52% # Type of FU issued 236system.cpu.iq.FU_type_0::MemWrite 88758301 23.48% 100.00% # Type of FU issued | 364system.cpu.iq.FU_type_0::IntAlu 128369790 33.94% 33.94% # Type of FU issued 365system.cpu.iq.FU_type_0::IntMult 2174598 0.57% 34.51% # Type of FU issued 366system.cpu.iq.FU_type_0::IntDiv 0 0.00% 34.51% # Type of FU issued 367system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 34.51% # Type of FU issued 368system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 34.51% # Type of FU issued 369system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 34.51% # Type of FU issued 370system.cpu.iq.FU_type_0::FloatMult 0 0.00% 34.51% # Type of FU issued 371system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 34.51% # Type of FU issued 372system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 34.51% # Type of FU issued 373system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 34.51% # Type of FU issued 374system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 34.51% # Type of FU issued 375system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 34.51% # Type of FU issued 376system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 34.51% # Type of FU issued 377system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 34.51% # Type of FU issued 378system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 34.51% # Type of FU issued 379system.cpu.iq.FU_type_0::SimdMult 0 0.00% 34.51% # Type of FU issued 380system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 34.51% # Type of FU issued 381system.cpu.iq.FU_type_0::SimdShift 0 0.00% 34.51% # Type of FU issued 382system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 34.51% # Type of FU issued 383system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 34.51% # Type of FU issued 384system.cpu.iq.FU_type_0::SimdFloatAdd 6843583 1.81% 36.32% # Type of FU issued 385system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 36.32% # Type of FU issued 386system.cpu.iq.FU_type_0::SimdFloatCmp 8689764 2.30% 38.62% # Type of FU issued 387system.cpu.iq.FU_type_0::SimdFloatCvt 3465929 0.92% 39.54% # Type of FU issued 388system.cpu.iq.FU_type_0::SimdFloatDiv 1622822 0.43% 39.96% # Type of FU issued 389system.cpu.iq.FU_type_0::SimdFloatMisc 21343412 5.64% 45.61% # Type of FU issued 390system.cpu.iq.FU_type_0::SimdFloatMult 7172666 1.90% 47.50% # Type of FU issued 391system.cpu.iq.FU_type_0::SimdFloatMultAcc 7136167 1.89% 49.39% # Type of FU issued 392system.cpu.iq.FU_type_0::SimdFloatSqrt 175288 0.05% 49.44% # Type of FU issued 393system.cpu.iq.FU_type_0::MemRead 102562726 27.11% 76.55% # Type of FU issued 394system.cpu.iq.FU_type_0::MemWrite 88697415 23.45% 100.00% # Type of FU issued |
237system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 238system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued | 395system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 396system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued |
239system.cpu.iq.FU_type_0::total 378021086 # Type of FU issued 240system.cpu.iq.rate 2.666534 # Inst issue rate 241system.cpu.iq.fu_busy_cnt 17990410 # FU busy when requested 242system.cpu.iq.fu_busy_rate 0.047591 # FU busy rate (busy events/executed inst) 243system.cpu.iq.int_inst_queue_reads 665853263 # Number of integer instruction queue reads 244system.cpu.iq.int_inst_queue_writes 301144367 # Number of integer instruction queue writes 245system.cpu.iq.int_inst_queue_wakeup_accesses 252283124 # Number of integer instruction queue wakeup accesses 246system.cpu.iq.fp_inst_queue_reads 251227951 # Number of floating instruction queue reads 247system.cpu.iq.fp_inst_queue_writes 132702727 # Number of floating instruction queue writes 248system.cpu.iq.fp_inst_queue_wakeup_accesses 118872712 # Number of floating instruction queue wakeup accesses 249system.cpu.iq.int_alu_accesses 266490153 # Number of integer alu accesses 250system.cpu.iq.fp_alu_accesses 129521343 # Number of floating point alu accesses 251system.cpu.iew.lsq.thread0.forwLoads 10844694 # Number of loads that had data forwarded from stores | 397system.cpu.iq.FU_type_0::total 378254160 # Type of FU issued 398system.cpu.iq.rate 2.662884 # Inst issue rate 399system.cpu.iq.fu_busy_cnt 17973147 # FU busy when requested 400system.cpu.iq.fu_busy_rate 0.047516 # FU busy rate (busy events/executed inst) 401system.cpu.iq.int_inst_queue_reads 666559792 # Number of integer instruction queue reads 402system.cpu.iq.int_inst_queue_writes 301879538 # Number of integer instruction queue writes 403system.cpu.iq.int_inst_queue_wakeup_accesses 252435570 # Number of integer instruction queue wakeup accesses 404system.cpu.iq.fp_inst_queue_reads 251281421 # Number of floating instruction queue reads 405system.cpu.iq.fp_inst_queue_writes 132758695 # Number of floating instruction queue writes 406system.cpu.iq.fp_inst_queue_wakeup_accesses 118859507 # Number of floating instruction queue wakeup accesses 407system.cpu.iq.int_alu_accesses 266684443 # Number of integer alu accesses 408system.cpu.iq.fp_alu_accesses 129542864 # Number of floating point alu accesses 409system.cpu.iew.lsq.thread0.forwLoads 10845590 # Number of loads that had data forwarded from stores |
252system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address | 410system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address |
253system.cpu.iew.lsq.thread0.squashedLoads 10812156 # Number of loads squashed 254system.cpu.iew.lsq.thread0.ignoredResponses 121101 # Number of memory responses ignored because the instruction is squashed 255system.cpu.iew.lsq.thread0.memOrderViolation 14360 # Number of memory ordering violations 256system.cpu.iew.lsq.thread0.squashedStores 10842267 # Number of stores squashed | 411system.cpu.iew.lsq.thread0.squashedLoads 10926514 # Number of loads squashed 412system.cpu.iew.lsq.thread0.ignoredResponses 120350 # Number of memory responses ignored because the instruction is squashed 413system.cpu.iew.lsq.thread0.memOrderViolation 14368 # Number of memory ordering violations 414system.cpu.iew.lsq.thread0.squashedStores 10850116 # Number of stores squashed |
257system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 258system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding | 415system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 416system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding |
259system.cpu.iew.lsq.thread0.rescheduledLoads 29815 # Number of loads that were rescheduled 260system.cpu.iew.lsq.thread0.cacheBlocked 119 # Number of times an access to memory failed due to the cache being blocked | 417system.cpu.iew.lsq.thread0.rescheduledLoads 27154 # Number of loads that were rescheduled 418system.cpu.iew.lsq.thread0.cacheBlocked 78 # Number of times an access to memory failed due to the cache being blocked |
261system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle | 419system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle |
262system.cpu.iew.iewSquashCycles 6210311 # Number of cycles IEW is squashing 263system.cpu.iew.iewBlockCycles 59816 # Number of cycles IEW is blocking 264system.cpu.iew.iewUnblockCycles 7651 # Number of cycles IEW is unblocking 265system.cpu.iew.iewDispatchedInsts 391949728 # Number of instructions dispatched to IQ 266system.cpu.iew.iewDispSquashedInsts 1062817 # Number of squashed instructions skipped by dispatch 267system.cpu.iew.iewDispLoadInsts 105463248 # Number of dispatched load instructions 268system.cpu.iew.iewDispStoreInsts 93220202 # Number of dispatched store instructions 269system.cpu.iew.iewDispNonSpecInsts 14378 # Number of dispatched non-speculative instructions 270system.cpu.iew.iewIQFullEvents 211 # Number of times the IQ has become full, causing a stall 271system.cpu.iew.iewLSQFullEvents 349 # Number of times the LSQ has become full, causing a stall 272system.cpu.iew.memOrderViolationEvents 14360 # Number of memory order violations 273system.cpu.iew.predictedTakenIncorrect 1675475 # Number of branches that were predicted taken incorrectly 274system.cpu.iew.predictedNotTakenIncorrect 499111 # Number of branches that were predicted not taken incorrectly 275system.cpu.iew.branchMispredicts 2174586 # Number of branch mispredicts detected at execute 276system.cpu.iew.iewExecutedInsts 373364048 # Number of executed instructions 277system.cpu.iew.iewExecLoadInsts 101084784 # Number of load instructions executed 278system.cpu.iew.iewExecSquashedInsts 4657038 # Number of squashed instructions skipped in execute | 420system.cpu.iew.iewSquashCycles 6262176 # Number of cycles IEW is squashing 421system.cpu.iew.iewBlockCycles 55211 # Number of cycles IEW is blocking 422system.cpu.iew.iewUnblockCycles 11686 # Number of cycles IEW is unblocking 423system.cpu.iew.iewDispatchedInsts 392346402 # Number of instructions dispatched to IQ 424system.cpu.iew.iewDispSquashedInsts 1078418 # Number of squashed instructions skipped by dispatch 425system.cpu.iew.iewDispLoadInsts 105577606 # Number of dispatched load instructions 426system.cpu.iew.iewDispStoreInsts 93228051 # Number of dispatched store instructions 427system.cpu.iew.iewDispNonSpecInsts 14439 # Number of dispatched non-speculative instructions 428system.cpu.iew.iewIQFullEvents 194 # Number of times the IQ has become full, causing a stall 429system.cpu.iew.iewLSQFullEvents 331 # Number of times the LSQ has become full, causing a stall 430system.cpu.iew.memOrderViolationEvents 14368 # Number of memory order violations 431system.cpu.iew.predictedTakenIncorrect 1702737 # Number of branches that were predicted taken incorrectly 432system.cpu.iew.predictedNotTakenIncorrect 499287 # Number of branches that were predicted not taken incorrectly 433system.cpu.iew.branchMispredicts 2202024 # Number of branch mispredicts detected at execute 434system.cpu.iew.iewExecutedInsts 373561232 # Number of executed instructions 435system.cpu.iew.iewExecLoadInsts 101191974 # Number of load instructions executed 436system.cpu.iew.iewExecSquashedInsts 4692928 # Number of squashed instructions skipped in execute |
279system.cpu.iew.exec_swp 0 # number of swp insts executed | 437system.cpu.iew.exec_swp 0 # number of swp insts executed |
280system.cpu.iew.exec_nop 9021 # number of nop insts executed 281system.cpu.iew.exec_refs 188503459 # number of memory reference insts executed 282system.cpu.iew.exec_branches 38700482 # Number of branches executed 283system.cpu.iew.exec_stores 87418675 # Number of stores executed 284system.cpu.iew.exec_rate 2.633683 # Inst execution rate 285system.cpu.iew.wb_sent 371949572 # cumulative count of insts sent to commit 286system.cpu.iew.wb_count 371155836 # cumulative count of insts written-back 287system.cpu.iew.wb_producers 184798274 # num instructions producing a value 288system.cpu.iew.wb_consumers 367725403 # num instructions consuming a value | 438system.cpu.iew.exec_nop 9674 # number of nop insts executed 439system.cpu.iew.exec_refs 188550520 # number of memory reference insts executed 440system.cpu.iew.exec_branches 38725245 # Number of branches executed 441system.cpu.iew.exec_stores 87358546 # Number of stores executed 442system.cpu.iew.exec_rate 2.629847 # Inst execution rate 443system.cpu.iew.wb_sent 372099364 # cumulative count of insts sent to commit 444system.cpu.iew.wb_count 371295077 # cumulative count of insts written-back 445system.cpu.iew.wb_producers 184920977 # num instructions producing a value 446system.cpu.iew.wb_consumers 367888043 # num instructions consuming a value |
289system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ | 447system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ |
290system.cpu.iew.wb_rate 2.618107 # insts written-back per cycle 291system.cpu.iew.wb_fanout 0.502544 # average fanout of values written-back | 448system.cpu.iew.wb_rate 2.613893 # insts written-back per cycle 449system.cpu.iew.wb_fanout 0.502656 # average fanout of values written-back |
292system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ | 450system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ |
293system.cpu.commit.commitSquashedInsts 42873018 # The number of squashed insts skipped by commit | 451system.cpu.commit.commitSquashedInsts 43269770 # The number of squashed insts skipped by commit |
294system.cpu.commit.commitNonSpecStalls 24477 # The number of times commit has been forced to stall to communicate backwards | 452system.cpu.commit.commitNonSpecStalls 24477 # The number of times commit has been forced to stall to communicate backwards |
295system.cpu.commit.branchMispredicts 2030662 # The number of times a branch was mispredicted 296system.cpu.commit.committed_per_cycle::samples 135442372 # Number of insts commited each cycle 297system.cpu.commit.committed_per_cycle::mean 2.577309 # Number of insts commited each cycle 298system.cpu.commit.committed_per_cycle::stdev 2.655328 # Number of insts commited each cycle | 453system.cpu.commit.branchMispredicts 2051746 # The number of times a branch was mispredicted 454system.cpu.commit.committed_per_cycle::samples 135694050 # Number of insts commited each cycle 455system.cpu.commit.committed_per_cycle::mean 2.572528 # Number of insts commited each cycle 456system.cpu.commit.committed_per_cycle::stdev 2.654395 # Number of insts commited each cycle |
299system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle | 457system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle |
300system.cpu.commit.committed_per_cycle::0 38119190 28.14% 28.14% # Number of insts commited each cycle 301system.cpu.commit.committed_per_cycle::1 29150867 21.52% 49.67% # Number of insts commited each cycle 302system.cpu.commit.committed_per_cycle::2 13483643 9.96% 59.62% # Number of insts commited each cycle 303system.cpu.commit.committed_per_cycle::3 11130935 8.22% 67.84% # Number of insts commited each cycle 304system.cpu.commit.committed_per_cycle::4 13797972 10.19% 78.03% # Number of insts commited each cycle 305system.cpu.commit.committed_per_cycle::5 7276796 5.37% 83.40% # Number of insts commited each cycle 306system.cpu.commit.committed_per_cycle::6 3948237 2.92% 86.32% # Number of insts commited each cycle 307system.cpu.commit.committed_per_cycle::7 3977327 2.94% 89.25% # Number of insts commited each cycle 308system.cpu.commit.committed_per_cycle::8 14557405 10.75% 100.00% # Number of insts commited each cycle | 458system.cpu.commit.committed_per_cycle::0 38297743 28.22% 28.22% # Number of insts commited each cycle 459system.cpu.commit.committed_per_cycle::1 29217550 21.53% 49.76% # Number of insts commited each cycle 460system.cpu.commit.committed_per_cycle::2 13522381 9.97% 59.72% # Number of insts commited each cycle 461system.cpu.commit.committed_per_cycle::3 11119570 8.19% 67.92% # Number of insts commited each cycle 462system.cpu.commit.committed_per_cycle::4 13774007 10.15% 78.07% # Number of insts commited each cycle 463system.cpu.commit.committed_per_cycle::5 7289874 5.37% 83.44% # Number of insts commited each cycle 464system.cpu.commit.committed_per_cycle::6 3949510 2.91% 86.35% # Number of insts commited each cycle 465system.cpu.commit.committed_per_cycle::7 3974023 2.93% 89.28% # Number of insts commited each cycle 466system.cpu.commit.committed_per_cycle::8 14549392 10.72% 100.00% # Number of insts commited each cycle |
309system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 310system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 311system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle | 467system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 468system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 469system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle |
312system.cpu.commit.committed_per_cycle::total 135442372 # Number of insts commited each cycle | 470system.cpu.commit.committed_per_cycle::total 135694050 # Number of insts commited each cycle |
313system.cpu.commit.committedInsts 273049053 # Number of instructions committed 314system.cpu.commit.committedOps 349076777 # Number of ops (including micro ops) committed 315system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 316system.cpu.commit.refs 177029027 # Number of memory references committed 317system.cpu.commit.loads 94651092 # Number of loads committed 318system.cpu.commit.membars 11033 # Number of memory barriers committed 319system.cpu.commit.branches 36549055 # Number of branches committed 320system.cpu.commit.fp_insts 114216705 # Number of committed floating point instructions. 321system.cpu.commit.int_insts 279593983 # Number of committed integer instructions. 322system.cpu.commit.function_calls 6225112 # Number of function calls committed. | 471system.cpu.commit.committedInsts 273049053 # Number of instructions committed 472system.cpu.commit.committedOps 349076777 # Number of ops (including micro ops) committed 473system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 474system.cpu.commit.refs 177029027 # Number of memory references committed 475system.cpu.commit.loads 94651092 # Number of loads committed 476system.cpu.commit.membars 11033 # Number of memory barriers committed 477system.cpu.commit.branches 36549055 # Number of branches committed 478system.cpu.commit.fp_insts 114216705 # Number of committed floating point instructions. 479system.cpu.commit.int_insts 279593983 # Number of committed integer instructions. 480system.cpu.commit.function_calls 6225112 # Number of function calls committed. |
323system.cpu.commit.bw_lim_events 14557405 # number cycles where commit BW limit reached | 481system.cpu.commit.bw_lim_events 14549392 # number cycles where commit BW limit reached |
324system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits | 482system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits |
325system.cpu.rob.rob_reads 512832239 # The number of ROB reads 326system.cpu.rob.rob_writes 790114412 # The number of ROB writes 327system.cpu.timesIdled 3064 # Number of times that the entire CPU went into an idle state and unscheduled itself 328system.cpu.idleCycles 112294 # Total number of cycles that the CPU has spent unscheduled due to idling | 483system.cpu.rob.rob_reads 513488682 # The number of ROB reads 484system.cpu.rob.rob_writes 790959694 # The number of ROB writes 485system.cpu.timesIdled 2717 # Number of times that the entire CPU went into an idle state and unscheduled itself 486system.cpu.idleCycles 90552 # Total number of cycles that the CPU has spent unscheduled due to idling |
329system.cpu.committedInsts 273048441 # Number of Instructions Simulated 330system.cpu.committedOps 349076165 # Number of Ops (including micro ops) Simulated 331system.cpu.committedInsts_total 273048441 # Number of Instructions Simulated | 487system.cpu.committedInsts 273048441 # Number of Instructions Simulated 488system.cpu.committedOps 349076165 # Number of Ops (including micro ops) Simulated 489system.cpu.committedInsts_total 273048441 # Number of Instructions Simulated |
332system.cpu.cpi 0.519194 # CPI: Cycles Per Instruction 333system.cpu.cpi_total 0.519194 # CPI: Total CPI of All Threads 334system.cpu.ipc 1.926064 # IPC: Instructions Per Cycle 335system.cpu.ipc_total 1.926064 # IPC: Total IPC of All Threads 336system.cpu.int_regfile_reads 1783379175 # number of integer regfile reads 337system.cpu.int_regfile_writes 236079321 # number of integer regfile writes 338system.cpu.fp_regfile_reads 189868959 # number of floating regfile reads 339system.cpu.fp_regfile_writes 133650660 # number of floating regfile writes 340system.cpu.misc_regfile_reads 990849298 # number of misc regfile reads | 490system.cpu.cpi 0.520226 # CPI: Cycles Per Instruction 491system.cpu.cpi_total 0.520226 # CPI: Total CPI of All Threads 492system.cpu.ipc 1.922243 # IPC: Instructions Per Cycle 493system.cpu.ipc_total 1.922243 # IPC: Total IPC of All Threads 494system.cpu.int_regfile_reads 1784209945 # number of integer regfile reads 495system.cpu.int_regfile_writes 236299492 # number of integer regfile writes 496system.cpu.fp_regfile_reads 189823111 # number of floating regfile reads 497system.cpu.fp_regfile_writes 133661428 # number of floating regfile writes 498system.cpu.misc_regfile_reads 991633784 # number of misc regfile reads |
341system.cpu.misc_regfile_writes 34426469 # number of misc regfile writes | 499system.cpu.misc_regfile_writes 34426469 # number of misc regfile writes |
342system.cpu.icache.replacements 13928 # number of replacements 343system.cpu.icache.tagsinuse 1856.985526 # Cycle average of tags in use 344system.cpu.icache.total_refs 39384906 # Total number of references to valid blocks. 345system.cpu.icache.sampled_refs 15824 # Sample count of references to valid blocks. 346system.cpu.icache.avg_refs 2488.934909 # Average number of references to valid blocks. | 500system.cpu.icache.replacements 13962 # number of replacements 501system.cpu.icache.tagsinuse 1856.548325 # Cycle average of tags in use 502system.cpu.icache.total_refs 39475406 # Total number of references to valid blocks. 503system.cpu.icache.sampled_refs 15856 # Sample count of references to valid blocks. 504system.cpu.icache.avg_refs 2489.619450 # Average number of references to valid blocks. |
347system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 505system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
348system.cpu.icache.occ_blocks::cpu.inst 1856.985526 # Average occupied blocks per requestor 349system.cpu.icache.occ_percent::cpu.inst 0.906731 # Average percentage of cache occupancy 350system.cpu.icache.occ_percent::total 0.906731 # Average percentage of cache occupancy 351system.cpu.icache.ReadReq_hits::cpu.inst 39384906 # number of ReadReq hits 352system.cpu.icache.ReadReq_hits::total 39384906 # number of ReadReq hits 353system.cpu.icache.demand_hits::cpu.inst 39384906 # number of demand (read+write) hits 354system.cpu.icache.demand_hits::total 39384906 # number of demand (read+write) hits 355system.cpu.icache.overall_hits::cpu.inst 39384906 # number of overall hits 356system.cpu.icache.overall_hits::total 39384906 # number of overall hits 357system.cpu.icache.ReadReq_misses::cpu.inst 16613 # number of ReadReq misses 358system.cpu.icache.ReadReq_misses::total 16613 # number of ReadReq misses 359system.cpu.icache.demand_misses::cpu.inst 16613 # number of demand (read+write) misses 360system.cpu.icache.demand_misses::total 16613 # number of demand (read+write) misses 361system.cpu.icache.overall_misses::cpu.inst 16613 # number of overall misses 362system.cpu.icache.overall_misses::total 16613 # number of overall misses 363system.cpu.icache.ReadReq_miss_latency::cpu.inst 188398500 # number of ReadReq miss cycles 364system.cpu.icache.ReadReq_miss_latency::total 188398500 # number of ReadReq miss cycles 365system.cpu.icache.demand_miss_latency::cpu.inst 188398500 # number of demand (read+write) miss cycles 366system.cpu.icache.demand_miss_latency::total 188398500 # number of demand (read+write) miss cycles 367system.cpu.icache.overall_miss_latency::cpu.inst 188398500 # number of overall miss cycles 368system.cpu.icache.overall_miss_latency::total 188398500 # number of overall miss cycles 369system.cpu.icache.ReadReq_accesses::cpu.inst 39401519 # number of ReadReq accesses(hits+misses) 370system.cpu.icache.ReadReq_accesses::total 39401519 # number of ReadReq accesses(hits+misses) 371system.cpu.icache.demand_accesses::cpu.inst 39401519 # number of demand (read+write) accesses 372system.cpu.icache.demand_accesses::total 39401519 # number of demand (read+write) accesses 373system.cpu.icache.overall_accesses::cpu.inst 39401519 # number of overall (read+write) accesses 374system.cpu.icache.overall_accesses::total 39401519 # number of overall (read+write) accesses 375system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000422 # miss rate for ReadReq accesses 376system.cpu.icache.ReadReq_miss_rate::total 0.000422 # miss rate for ReadReq accesses 377system.cpu.icache.demand_miss_rate::cpu.inst 0.000422 # miss rate for demand accesses 378system.cpu.icache.demand_miss_rate::total 0.000422 # miss rate for demand accesses 379system.cpu.icache.overall_miss_rate::cpu.inst 0.000422 # miss rate for overall accesses 380system.cpu.icache.overall_miss_rate::total 0.000422 # miss rate for overall accesses 381system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 11340.426172 # average ReadReq miss latency 382system.cpu.icache.ReadReq_avg_miss_latency::total 11340.426172 # average ReadReq miss latency 383system.cpu.icache.demand_avg_miss_latency::cpu.inst 11340.426172 # average overall miss latency 384system.cpu.icache.demand_avg_miss_latency::total 11340.426172 # average overall miss latency 385system.cpu.icache.overall_avg_miss_latency::cpu.inst 11340.426172 # average overall miss latency 386system.cpu.icache.overall_avg_miss_latency::total 11340.426172 # average overall miss latency | 506system.cpu.icache.occ_blocks::cpu.inst 1856.548325 # Average occupied blocks per requestor 507system.cpu.icache.occ_percent::cpu.inst 0.906518 # Average percentage of cache occupancy 508system.cpu.icache.occ_percent::total 0.906518 # Average percentage of cache occupancy 509system.cpu.icache.ReadReq_hits::cpu.inst 39475406 # number of ReadReq hits 510system.cpu.icache.ReadReq_hits::total 39475406 # number of ReadReq hits 511system.cpu.icache.demand_hits::cpu.inst 39475406 # number of demand (read+write) hits 512system.cpu.icache.demand_hits::total 39475406 # number of demand (read+write) hits 513system.cpu.icache.overall_hits::cpu.inst 39475406 # number of overall hits 514system.cpu.icache.overall_hits::total 39475406 # number of overall hits 515system.cpu.icache.ReadReq_misses::cpu.inst 16589 # number of ReadReq misses 516system.cpu.icache.ReadReq_misses::total 16589 # number of ReadReq misses 517system.cpu.icache.demand_misses::cpu.inst 16589 # number of demand (read+write) misses 518system.cpu.icache.demand_misses::total 16589 # number of demand (read+write) misses 519system.cpu.icache.overall_misses::cpu.inst 16589 # number of overall misses 520system.cpu.icache.overall_misses::total 16589 # number of overall misses 521system.cpu.icache.ReadReq_miss_latency::cpu.inst 174124000 # number of ReadReq miss cycles 522system.cpu.icache.ReadReq_miss_latency::total 174124000 # number of ReadReq miss cycles 523system.cpu.icache.demand_miss_latency::cpu.inst 174124000 # number of demand (read+write) miss cycles 524system.cpu.icache.demand_miss_latency::total 174124000 # number of demand (read+write) miss cycles 525system.cpu.icache.overall_miss_latency::cpu.inst 174124000 # number of overall miss cycles 526system.cpu.icache.overall_miss_latency::total 174124000 # number of overall miss cycles 527system.cpu.icache.ReadReq_accesses::cpu.inst 39491995 # number of ReadReq accesses(hits+misses) 528system.cpu.icache.ReadReq_accesses::total 39491995 # number of ReadReq accesses(hits+misses) 529system.cpu.icache.demand_accesses::cpu.inst 39491995 # number of demand (read+write) accesses 530system.cpu.icache.demand_accesses::total 39491995 # number of demand (read+write) accesses 531system.cpu.icache.overall_accesses::cpu.inst 39491995 # number of overall (read+write) accesses 532system.cpu.icache.overall_accesses::total 39491995 # number of overall (read+write) accesses 533system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000420 # miss rate for ReadReq accesses 534system.cpu.icache.ReadReq_miss_rate::total 0.000420 # miss rate for ReadReq accesses 535system.cpu.icache.demand_miss_rate::cpu.inst 0.000420 # miss rate for demand accesses 536system.cpu.icache.demand_miss_rate::total 0.000420 # miss rate for demand accesses 537system.cpu.icache.overall_miss_rate::cpu.inst 0.000420 # miss rate for overall accesses 538system.cpu.icache.overall_miss_rate::total 0.000420 # miss rate for overall accesses 539system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 10496.353005 # average ReadReq miss latency 540system.cpu.icache.ReadReq_avg_miss_latency::total 10496.353005 # average ReadReq miss latency 541system.cpu.icache.demand_avg_miss_latency::cpu.inst 10496.353005 # average overall miss latency 542system.cpu.icache.demand_avg_miss_latency::total 10496.353005 # average overall miss latency 543system.cpu.icache.overall_avg_miss_latency::cpu.inst 10496.353005 # average overall miss latency 544system.cpu.icache.overall_avg_miss_latency::total 10496.353005 # average overall miss latency |
387system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 388system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 389system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 390system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 391system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 392system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 393system.cpu.icache.fast_writes 0 # number of fast writes performed 394system.cpu.icache.cache_copies 0 # number of cache copies performed | 545system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 546system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 547system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 548system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 549system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 550system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 551system.cpu.icache.fast_writes 0 # number of fast writes performed 552system.cpu.icache.cache_copies 0 # number of cache copies performed |
395system.cpu.icache.ReadReq_mshr_hits::cpu.inst 789 # number of ReadReq MSHR hits 396system.cpu.icache.ReadReq_mshr_hits::total 789 # number of ReadReq MSHR hits 397system.cpu.icache.demand_mshr_hits::cpu.inst 789 # number of demand (read+write) MSHR hits 398system.cpu.icache.demand_mshr_hits::total 789 # number of demand (read+write) MSHR hits 399system.cpu.icache.overall_mshr_hits::cpu.inst 789 # number of overall MSHR hits 400system.cpu.icache.overall_mshr_hits::total 789 # number of overall MSHR hits 401system.cpu.icache.ReadReq_mshr_misses::cpu.inst 15824 # number of ReadReq MSHR misses 402system.cpu.icache.ReadReq_mshr_misses::total 15824 # number of ReadReq MSHR misses 403system.cpu.icache.demand_mshr_misses::cpu.inst 15824 # number of demand (read+write) MSHR misses 404system.cpu.icache.demand_mshr_misses::total 15824 # number of demand (read+write) MSHR misses 405system.cpu.icache.overall_mshr_misses::cpu.inst 15824 # number of overall MSHR misses 406system.cpu.icache.overall_mshr_misses::total 15824 # number of overall MSHR misses 407system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 136475000 # number of ReadReq MSHR miss cycles 408system.cpu.icache.ReadReq_mshr_miss_latency::total 136475000 # number of ReadReq MSHR miss cycles 409system.cpu.icache.demand_mshr_miss_latency::cpu.inst 136475000 # number of demand (read+write) MSHR miss cycles 410system.cpu.icache.demand_mshr_miss_latency::total 136475000 # number of demand (read+write) MSHR miss cycles 411system.cpu.icache.overall_mshr_miss_latency::cpu.inst 136475000 # number of overall MSHR miss cycles 412system.cpu.icache.overall_mshr_miss_latency::total 136475000 # number of overall MSHR miss cycles 413system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000402 # mshr miss rate for ReadReq accesses 414system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000402 # mshr miss rate for ReadReq accesses 415system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000402 # mshr miss rate for demand accesses 416system.cpu.icache.demand_mshr_miss_rate::total 0.000402 # mshr miss rate for demand accesses 417system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000402 # mshr miss rate for overall accesses 418system.cpu.icache.overall_mshr_miss_rate::total 0.000402 # mshr miss rate for overall accesses 419system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 8624.557634 # average ReadReq mshr miss latency 420system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 8624.557634 # average ReadReq mshr miss latency 421system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 8624.557634 # average overall mshr miss latency 422system.cpu.icache.demand_avg_mshr_miss_latency::total 8624.557634 # average overall mshr miss latency 423system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 8624.557634 # average overall mshr miss latency 424system.cpu.icache.overall_avg_mshr_miss_latency::total 8624.557634 # average overall mshr miss latency | 553system.cpu.icache.ReadReq_mshr_hits::cpu.inst 733 # number of ReadReq MSHR hits 554system.cpu.icache.ReadReq_mshr_hits::total 733 # number of ReadReq MSHR hits 555system.cpu.icache.demand_mshr_hits::cpu.inst 733 # number of demand (read+write) MSHR hits 556system.cpu.icache.demand_mshr_hits::total 733 # number of demand (read+write) MSHR hits 557system.cpu.icache.overall_mshr_hits::cpu.inst 733 # number of overall MSHR hits 558system.cpu.icache.overall_mshr_hits::total 733 # number of overall MSHR hits 559system.cpu.icache.ReadReq_mshr_misses::cpu.inst 15856 # number of ReadReq MSHR misses 560system.cpu.icache.ReadReq_mshr_misses::total 15856 # number of ReadReq MSHR misses 561system.cpu.icache.demand_mshr_misses::cpu.inst 15856 # number of demand (read+write) MSHR misses 562system.cpu.icache.demand_mshr_misses::total 15856 # number of demand (read+write) MSHR misses 563system.cpu.icache.overall_mshr_misses::cpu.inst 15856 # number of overall MSHR misses 564system.cpu.icache.overall_mshr_misses::total 15856 # number of overall MSHR misses 565system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 125938500 # number of ReadReq MSHR miss cycles 566system.cpu.icache.ReadReq_mshr_miss_latency::total 125938500 # number of ReadReq MSHR miss cycles 567system.cpu.icache.demand_mshr_miss_latency::cpu.inst 125938500 # number of demand (read+write) MSHR miss cycles 568system.cpu.icache.demand_mshr_miss_latency::total 125938500 # number of demand (read+write) MSHR miss cycles 569system.cpu.icache.overall_mshr_miss_latency::cpu.inst 125938500 # number of overall MSHR miss cycles 570system.cpu.icache.overall_mshr_miss_latency::total 125938500 # number of overall MSHR miss cycles 571system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000401 # mshr miss rate for ReadReq accesses 572system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000401 # mshr miss rate for ReadReq accesses 573system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000401 # mshr miss rate for demand accesses 574system.cpu.icache.demand_mshr_miss_rate::total 0.000401 # mshr miss rate for demand accesses 575system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000401 # mshr miss rate for overall accesses 576system.cpu.icache.overall_mshr_miss_rate::total 0.000401 # mshr miss rate for overall accesses 577system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 7942.640010 # average ReadReq mshr miss latency 578system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 7942.640010 # average ReadReq mshr miss latency 579system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 7942.640010 # average overall mshr miss latency 580system.cpu.icache.demand_avg_mshr_miss_latency::total 7942.640010 # average overall mshr miss latency 581system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 7942.640010 # average overall mshr miss latency 582system.cpu.icache.overall_avg_mshr_miss_latency::total 7942.640010 # average overall mshr miss latency |
425system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate | 583system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate |
426system.cpu.dcache.replacements 1417 # number of replacements 427system.cpu.dcache.tagsinuse 3115.188705 # Cycle average of tags in use 428system.cpu.dcache.total_refs 172067508 # Total number of references to valid blocks. 429system.cpu.dcache.sampled_refs 4618 # Sample count of references to valid blocks. 430system.cpu.dcache.avg_refs 37260.179298 # Average number of references to valid blocks. | 584system.cpu.dcache.replacements 1428 # number of replacements 585system.cpu.dcache.tagsinuse 3114.448538 # Cycle average of tags in use 586system.cpu.dcache.total_refs 172176390 # Total number of references to valid blocks. 587system.cpu.dcache.sampled_refs 4628 # Sample count of references to valid blocks. 588system.cpu.dcache.avg_refs 37203.195765 # Average number of references to valid blocks. |
431system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 589system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
432system.cpu.dcache.occ_blocks::cpu.data 3115.188705 # Average occupied blocks per requestor 433system.cpu.dcache.occ_percent::cpu.data 0.760544 # Average percentage of cache occupancy 434system.cpu.dcache.occ_percent::total 0.760544 # Average percentage of cache occupancy 435system.cpu.dcache.ReadReq_hits::cpu.data 90009194 # number of ReadReq hits 436system.cpu.dcache.ReadReq_hits::total 90009194 # number of ReadReq hits 437system.cpu.dcache.WriteReq_hits::cpu.data 82031517 # number of WriteReq hits 438system.cpu.dcache.WriteReq_hits::total 82031517 # number of WriteReq hits 439system.cpu.dcache.LoadLockedReq_hits::cpu.data 13545 # number of LoadLockedReq hits 440system.cpu.dcache.LoadLockedReq_hits::total 13545 # number of LoadLockedReq hits | 590system.cpu.dcache.occ_blocks::cpu.data 3114.448538 # Average occupied blocks per requestor 591system.cpu.dcache.occ_percent::cpu.data 0.760363 # Average percentage of cache occupancy 592system.cpu.dcache.occ_percent::total 0.760363 # Average percentage of cache occupancy 593system.cpu.dcache.ReadReq_hits::cpu.data 90117753 # number of ReadReq hits 594system.cpu.dcache.ReadReq_hits::total 90117753 # number of ReadReq hits 595system.cpu.dcache.WriteReq_hits::cpu.data 82031823 # number of WriteReq hits 596system.cpu.dcache.WriteReq_hits::total 82031823 # number of WriteReq hits 597system.cpu.dcache.LoadLockedReq_hits::cpu.data 13562 # number of LoadLockedReq hits 598system.cpu.dcache.LoadLockedReq_hits::total 13562 # number of LoadLockedReq hits |
441system.cpu.dcache.StoreCondReq_hits::cpu.data 13252 # number of StoreCondReq hits 442system.cpu.dcache.StoreCondReq_hits::total 13252 # number of StoreCondReq hits | 599system.cpu.dcache.StoreCondReq_hits::cpu.data 13252 # number of StoreCondReq hits 600system.cpu.dcache.StoreCondReq_hits::total 13252 # number of StoreCondReq hits |
443system.cpu.dcache.demand_hits::cpu.data 172040711 # number of demand (read+write) hits 444system.cpu.dcache.demand_hits::total 172040711 # number of demand (read+write) hits 445system.cpu.dcache.overall_hits::cpu.data 172040711 # number of overall hits 446system.cpu.dcache.overall_hits::total 172040711 # number of overall hits 447system.cpu.dcache.ReadReq_misses::cpu.data 3936 # number of ReadReq misses 448system.cpu.dcache.ReadReq_misses::total 3936 # number of ReadReq misses 449system.cpu.dcache.WriteReq_misses::cpu.data 21143 # number of WriteReq misses 450system.cpu.dcache.WriteReq_misses::total 21143 # number of WriteReq misses | 601system.cpu.dcache.demand_hits::cpu.data 172149576 # number of demand (read+write) hits 602system.cpu.dcache.demand_hits::total 172149576 # number of demand (read+write) hits 603system.cpu.dcache.overall_hits::cpu.data 172149576 # number of overall hits 604system.cpu.dcache.overall_hits::total 172149576 # number of overall hits 605system.cpu.dcache.ReadReq_misses::cpu.data 3920 # number of ReadReq misses 606system.cpu.dcache.ReadReq_misses::total 3920 # number of ReadReq misses 607system.cpu.dcache.WriteReq_misses::cpu.data 20837 # number of WriteReq misses 608system.cpu.dcache.WriteReq_misses::total 20837 # number of WriteReq misses |
451system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 452system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses | 609system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 610system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses |
453system.cpu.dcache.demand_misses::cpu.data 25079 # number of demand (read+write) misses 454system.cpu.dcache.demand_misses::total 25079 # number of demand (read+write) misses 455system.cpu.dcache.overall_misses::cpu.data 25079 # number of overall misses 456system.cpu.dcache.overall_misses::total 25079 # number of overall misses 457system.cpu.dcache.ReadReq_miss_latency::cpu.data 123444000 # number of ReadReq miss cycles 458system.cpu.dcache.ReadReq_miss_latency::total 123444000 # number of ReadReq miss cycles 459system.cpu.dcache.WriteReq_miss_latency::cpu.data 700240500 # number of WriteReq miss cycles 460system.cpu.dcache.WriteReq_miss_latency::total 700240500 # number of WriteReq miss cycles 461system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 74000 # number of LoadLockedReq miss cycles 462system.cpu.dcache.LoadLockedReq_miss_latency::total 74000 # number of LoadLockedReq miss cycles 463system.cpu.dcache.demand_miss_latency::cpu.data 823684500 # number of demand (read+write) miss cycles 464system.cpu.dcache.demand_miss_latency::total 823684500 # number of demand (read+write) miss cycles 465system.cpu.dcache.overall_miss_latency::cpu.data 823684500 # number of overall miss cycles 466system.cpu.dcache.overall_miss_latency::total 823684500 # number of overall miss cycles 467system.cpu.dcache.ReadReq_accesses::cpu.data 90013130 # number of ReadReq accesses(hits+misses) 468system.cpu.dcache.ReadReq_accesses::total 90013130 # number of ReadReq accesses(hits+misses) | 611system.cpu.dcache.demand_misses::cpu.data 24757 # number of demand (read+write) misses 612system.cpu.dcache.demand_misses::total 24757 # number of demand (read+write) misses 613system.cpu.dcache.overall_misses::cpu.data 24757 # number of overall misses 614system.cpu.dcache.overall_misses::total 24757 # number of overall misses 615system.cpu.dcache.ReadReq_miss_latency::cpu.data 107051000 # number of ReadReq miss cycles 616system.cpu.dcache.ReadReq_miss_latency::total 107051000 # number of ReadReq miss cycles 617system.cpu.dcache.WriteReq_miss_latency::cpu.data 536036000 # number of WriteReq miss cycles 618system.cpu.dcache.WriteReq_miss_latency::total 536036000 # number of WriteReq miss cycles 619system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 83000 # number of LoadLockedReq miss cycles 620system.cpu.dcache.LoadLockedReq_miss_latency::total 83000 # number of LoadLockedReq miss cycles 621system.cpu.dcache.demand_miss_latency::cpu.data 643087000 # number of demand (read+write) miss cycles 622system.cpu.dcache.demand_miss_latency::total 643087000 # number of demand (read+write) miss cycles 623system.cpu.dcache.overall_miss_latency::cpu.data 643087000 # number of overall miss cycles 624system.cpu.dcache.overall_miss_latency::total 643087000 # number of overall miss cycles 625system.cpu.dcache.ReadReq_accesses::cpu.data 90121673 # number of ReadReq accesses(hits+misses) 626system.cpu.dcache.ReadReq_accesses::total 90121673 # number of ReadReq accesses(hits+misses) |
469system.cpu.dcache.WriteReq_accesses::cpu.data 82052660 # number of WriteReq accesses(hits+misses) 470system.cpu.dcache.WriteReq_accesses::total 82052660 # number of WriteReq accesses(hits+misses) | 627system.cpu.dcache.WriteReq_accesses::cpu.data 82052660 # number of WriteReq accesses(hits+misses) 628system.cpu.dcache.WriteReq_accesses::total 82052660 # number of WriteReq accesses(hits+misses) |
471system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13547 # number of LoadLockedReq accesses(hits+misses) 472system.cpu.dcache.LoadLockedReq_accesses::total 13547 # number of LoadLockedReq accesses(hits+misses) | 629system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13564 # number of LoadLockedReq accesses(hits+misses) 630system.cpu.dcache.LoadLockedReq_accesses::total 13564 # number of LoadLockedReq accesses(hits+misses) |
473system.cpu.dcache.StoreCondReq_accesses::cpu.data 13252 # number of StoreCondReq accesses(hits+misses) 474system.cpu.dcache.StoreCondReq_accesses::total 13252 # number of StoreCondReq accesses(hits+misses) | 631system.cpu.dcache.StoreCondReq_accesses::cpu.data 13252 # number of StoreCondReq accesses(hits+misses) 632system.cpu.dcache.StoreCondReq_accesses::total 13252 # number of StoreCondReq accesses(hits+misses) |
475system.cpu.dcache.demand_accesses::cpu.data 172065790 # number of demand (read+write) accesses 476system.cpu.dcache.demand_accesses::total 172065790 # number of demand (read+write) accesses 477system.cpu.dcache.overall_accesses::cpu.data 172065790 # number of overall (read+write) accesses 478system.cpu.dcache.overall_accesses::total 172065790 # number of overall (read+write) accesses 479system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000044 # miss rate for ReadReq accesses 480system.cpu.dcache.ReadReq_miss_rate::total 0.000044 # miss rate for ReadReq accesses 481system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000258 # miss rate for WriteReq accesses 482system.cpu.dcache.WriteReq_miss_rate::total 0.000258 # miss rate for WriteReq accesses 483system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000148 # miss rate for LoadLockedReq accesses 484system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000148 # miss rate for LoadLockedReq accesses 485system.cpu.dcache.demand_miss_rate::cpu.data 0.000146 # miss rate for demand accesses 486system.cpu.dcache.demand_miss_rate::total 0.000146 # miss rate for demand accesses 487system.cpu.dcache.overall_miss_rate::cpu.data 0.000146 # miss rate for overall accesses 488system.cpu.dcache.overall_miss_rate::total 0.000146 # miss rate for overall accesses 489system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 31362.804878 # average ReadReq miss latency 490system.cpu.dcache.ReadReq_avg_miss_latency::total 31362.804878 # average ReadReq miss latency 491system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33119.259329 # average WriteReq miss latency 492system.cpu.dcache.WriteReq_avg_miss_latency::total 33119.259329 # average WriteReq miss latency 493system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 37000 # average LoadLockedReq miss latency 494system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 37000 # average LoadLockedReq miss latency 495system.cpu.dcache.demand_avg_miss_latency::cpu.data 32843.594242 # average overall miss latency 496system.cpu.dcache.demand_avg_miss_latency::total 32843.594242 # average overall miss latency 497system.cpu.dcache.overall_avg_miss_latency::cpu.data 32843.594242 # average overall miss latency 498system.cpu.dcache.overall_avg_miss_latency::total 32843.594242 # average overall miss latency | 633system.cpu.dcache.demand_accesses::cpu.data 172174333 # number of demand (read+write) accesses 634system.cpu.dcache.demand_accesses::total 172174333 # number of demand (read+write) accesses 635system.cpu.dcache.overall_accesses::cpu.data 172174333 # number of overall (read+write) accesses 636system.cpu.dcache.overall_accesses::total 172174333 # number of overall (read+write) accesses 637system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000043 # miss rate for ReadReq accesses 638system.cpu.dcache.ReadReq_miss_rate::total 0.000043 # miss rate for ReadReq accesses 639system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000254 # miss rate for WriteReq accesses 640system.cpu.dcache.WriteReq_miss_rate::total 0.000254 # miss rate for WriteReq accesses 641system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000147 # miss rate for LoadLockedReq accesses 642system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000147 # miss rate for LoadLockedReq accesses 643system.cpu.dcache.demand_miss_rate::cpu.data 0.000144 # miss rate for demand accesses 644system.cpu.dcache.demand_miss_rate::total 0.000144 # miss rate for demand accesses 645system.cpu.dcache.overall_miss_rate::cpu.data 0.000144 # miss rate for overall accesses 646system.cpu.dcache.overall_miss_rate::total 0.000144 # miss rate for overall accesses 647system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 27308.928571 # average ReadReq miss latency 648system.cpu.dcache.ReadReq_avg_miss_latency::total 27308.928571 # average ReadReq miss latency 649system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 25725.200365 # average WriteReq miss latency 650system.cpu.dcache.WriteReq_avg_miss_latency::total 25725.200365 # average WriteReq miss latency 651system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 41500 # average LoadLockedReq miss latency 652system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 41500 # average LoadLockedReq miss latency 653system.cpu.dcache.demand_avg_miss_latency::cpu.data 25975.966393 # average overall miss latency 654system.cpu.dcache.demand_avg_miss_latency::total 25975.966393 # average overall miss latency 655system.cpu.dcache.overall_avg_miss_latency::cpu.data 25975.966393 # average overall miss latency 656system.cpu.dcache.overall_avg_miss_latency::total 25975.966393 # average overall miss latency |
499system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked | 657system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked |
500system.cpu.dcache.blocked_cycles::no_targets 626 # number of cycles access was blocked | 658system.cpu.dcache.blocked_cycles::no_targets 365 # number of cycles access was blocked |
501system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked | 659system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked |
502system.cpu.dcache.blocked::no_targets 16 # number of cycles access was blocked | 660system.cpu.dcache.blocked::no_targets 12 # number of cycles access was blocked |
503system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked | 661system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked |
504system.cpu.dcache.avg_blocked_cycles::no_targets 39.125000 # average number of cycles each access was blocked | 662system.cpu.dcache.avg_blocked_cycles::no_targets 30.416667 # average number of cycles each access was blocked |
505system.cpu.dcache.fast_writes 0 # number of fast writes performed 506system.cpu.dcache.cache_copies 0 # number of cache copies performed | 663system.cpu.dcache.fast_writes 0 # number of fast writes performed 664system.cpu.dcache.cache_copies 0 # number of cache copies performed |
507system.cpu.dcache.writebacks::writebacks 1041 # number of writebacks 508system.cpu.dcache.writebacks::total 1041 # number of writebacks 509system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2130 # number of ReadReq MSHR hits 510system.cpu.dcache.ReadReq_mshr_hits::total 2130 # number of ReadReq MSHR hits 511system.cpu.dcache.WriteReq_mshr_hits::cpu.data 18331 # number of WriteReq MSHR hits 512system.cpu.dcache.WriteReq_mshr_hits::total 18331 # number of WriteReq MSHR hits | 665system.cpu.dcache.writebacks::writebacks 1045 # number of writebacks 666system.cpu.dcache.writebacks::total 1045 # number of writebacks 667system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2105 # number of ReadReq MSHR hits 668system.cpu.dcache.ReadReq_mshr_hits::total 2105 # number of ReadReq MSHR hits 669system.cpu.dcache.WriteReq_mshr_hits::cpu.data 18024 # number of WriteReq MSHR hits 670system.cpu.dcache.WriteReq_mshr_hits::total 18024 # number of WriteReq MSHR hits |
513system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 514system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits | 671system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 672system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits |
515system.cpu.dcache.demand_mshr_hits::cpu.data 20461 # number of demand (read+write) MSHR hits 516system.cpu.dcache.demand_mshr_hits::total 20461 # number of demand (read+write) MSHR hits 517system.cpu.dcache.overall_mshr_hits::cpu.data 20461 # number of overall MSHR hits 518system.cpu.dcache.overall_mshr_hits::total 20461 # number of overall MSHR hits 519system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1806 # number of ReadReq MSHR misses 520system.cpu.dcache.ReadReq_mshr_misses::total 1806 # number of ReadReq MSHR misses 521system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2812 # number of WriteReq MSHR misses 522system.cpu.dcache.WriteReq_mshr_misses::total 2812 # number of WriteReq MSHR misses 523system.cpu.dcache.demand_mshr_misses::cpu.data 4618 # number of demand (read+write) MSHR misses 524system.cpu.dcache.demand_mshr_misses::total 4618 # number of demand (read+write) MSHR misses 525system.cpu.dcache.overall_mshr_misses::cpu.data 4618 # number of overall MSHR misses 526system.cpu.dcache.overall_mshr_misses::total 4618 # number of overall MSHR misses 527system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 58649500 # number of ReadReq MSHR miss cycles 528system.cpu.dcache.ReadReq_mshr_miss_latency::total 58649500 # number of ReadReq MSHR miss cycles 529system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 107455500 # number of WriteReq MSHR miss cycles 530system.cpu.dcache.WriteReq_mshr_miss_latency::total 107455500 # number of WriteReq MSHR miss cycles 531system.cpu.dcache.demand_mshr_miss_latency::cpu.data 166105000 # number of demand (read+write) MSHR miss cycles 532system.cpu.dcache.demand_mshr_miss_latency::total 166105000 # number of demand (read+write) MSHR miss cycles 533system.cpu.dcache.overall_mshr_miss_latency::cpu.data 166105000 # number of overall MSHR miss cycles 534system.cpu.dcache.overall_mshr_miss_latency::total 166105000 # number of overall MSHR miss cycles | 673system.cpu.dcache.demand_mshr_hits::cpu.data 20129 # number of demand (read+write) MSHR hits 674system.cpu.dcache.demand_mshr_hits::total 20129 # number of demand (read+write) MSHR hits 675system.cpu.dcache.overall_mshr_hits::cpu.data 20129 # number of overall MSHR hits 676system.cpu.dcache.overall_mshr_hits::total 20129 # number of overall MSHR hits 677system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1815 # number of ReadReq MSHR misses 678system.cpu.dcache.ReadReq_mshr_misses::total 1815 # number of ReadReq MSHR misses 679system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2813 # number of WriteReq MSHR misses 680system.cpu.dcache.WriteReq_mshr_misses::total 2813 # number of WriteReq MSHR misses 681system.cpu.dcache.demand_mshr_misses::cpu.data 4628 # number of demand (read+write) MSHR misses 682system.cpu.dcache.demand_mshr_misses::total 4628 # number of demand (read+write) MSHR misses 683system.cpu.dcache.overall_mshr_misses::cpu.data 4628 # number of overall MSHR misses 684system.cpu.dcache.overall_mshr_misses::total 4628 # number of overall MSHR misses 685system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 50564500 # number of ReadReq MSHR miss cycles 686system.cpu.dcache.ReadReq_mshr_miss_latency::total 50564500 # number of ReadReq MSHR miss cycles 687system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 84395500 # number of WriteReq MSHR miss cycles 688system.cpu.dcache.WriteReq_mshr_miss_latency::total 84395500 # number of WriteReq MSHR miss cycles 689system.cpu.dcache.demand_mshr_miss_latency::cpu.data 134960000 # number of demand (read+write) MSHR miss cycles 690system.cpu.dcache.demand_mshr_miss_latency::total 134960000 # number of demand (read+write) MSHR miss cycles 691system.cpu.dcache.overall_mshr_miss_latency::cpu.data 134960000 # number of overall MSHR miss cycles 692system.cpu.dcache.overall_mshr_miss_latency::total 134960000 # number of overall MSHR miss cycles |
535system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000020 # mshr miss rate for ReadReq accesses 536system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000020 # mshr miss rate for ReadReq accesses 537system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000034 # mshr miss rate for WriteReq accesses 538system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000034 # mshr miss rate for WriteReq accesses 539system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000027 # mshr miss rate for demand accesses 540system.cpu.dcache.demand_mshr_miss_rate::total 0.000027 # mshr miss rate for demand accesses 541system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000027 # mshr miss rate for overall accesses 542system.cpu.dcache.overall_mshr_miss_rate::total 0.000027 # mshr miss rate for overall accesses | 693system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000020 # mshr miss rate for ReadReq accesses 694system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000020 # mshr miss rate for ReadReq accesses 695system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000034 # mshr miss rate for WriteReq accesses 696system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000034 # mshr miss rate for WriteReq accesses 697system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000027 # mshr miss rate for demand accesses 698system.cpu.dcache.demand_mshr_miss_rate::total 0.000027 # mshr miss rate for demand accesses 699system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000027 # mshr miss rate for overall accesses 700system.cpu.dcache.overall_mshr_miss_rate::total 0.000027 # mshr miss rate for overall accesses |
543system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 32474.806202 # average ReadReq mshr miss latency 544system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 32474.806202 # average ReadReq mshr miss latency 545system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 38213.193457 # average WriteReq mshr miss latency 546system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 38213.193457 # average WriteReq mshr miss latency 547system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35969.034214 # average overall mshr miss latency 548system.cpu.dcache.demand_avg_mshr_miss_latency::total 35969.034214 # average overall mshr miss latency 549system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35969.034214 # average overall mshr miss latency 550system.cpu.dcache.overall_avg_mshr_miss_latency::total 35969.034214 # average overall mshr miss latency | 701system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 27859.228650 # average ReadReq mshr miss latency 702system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 27859.228650 # average ReadReq mshr miss latency 703system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30001.955208 # average WriteReq mshr miss latency 704system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30001.955208 # average WriteReq mshr miss latency 705system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29161.624892 # average overall mshr miss latency 706system.cpu.dcache.demand_avg_mshr_miss_latency::total 29161.624892 # average overall mshr miss latency 707system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29161.624892 # average overall mshr miss latency 708system.cpu.dcache.overall_avg_mshr_miss_latency::total 29161.624892 # average overall mshr miss latency |
551system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 552system.cpu.l2cache.replacements 0 # number of replacements | 709system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 710system.cpu.l2cache.replacements 0 # number of replacements |
553system.cpu.l2cache.tagsinuse 3978.553859 # Cycle average of tags in use 554system.cpu.l2cache.total_refs 13166 # Total number of references to valid blocks. 555system.cpu.l2cache.sampled_refs 5424 # Sample count of references to valid blocks. 556system.cpu.l2cache.avg_refs 2.427360 # Average number of references to valid blocks. | 711system.cpu.l2cache.tagsinuse 3987.642168 # Cycle average of tags in use 712system.cpu.l2cache.total_refs 13211 # Total number of references to valid blocks. 713system.cpu.l2cache.sampled_refs 5425 # Sample count of references to valid blocks. 714system.cpu.l2cache.avg_refs 2.435207 # Average number of references to valid blocks. |
557system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. | 715system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. |
558system.cpu.l2cache.occ_blocks::writebacks 368.225876 # Average occupied blocks per requestor 559system.cpu.l2cache.occ_blocks::cpu.inst 2798.824975 # Average occupied blocks per requestor 560system.cpu.l2cache.occ_blocks::cpu.data 811.503008 # Average occupied blocks per requestor 561system.cpu.l2cache.occ_percent::writebacks 0.011237 # Average percentage of cache occupancy 562system.cpu.l2cache.occ_percent::cpu.inst 0.085413 # Average percentage of cache occupancy 563system.cpu.l2cache.occ_percent::cpu.data 0.024765 # Average percentage of cache occupancy 564system.cpu.l2cache.occ_percent::total 0.121416 # Average percentage of cache occupancy 565system.cpu.l2cache.ReadReq_hits::cpu.inst 12759 # number of ReadReq hits 566system.cpu.l2cache.ReadReq_hits::cpu.data 297 # number of ReadReq hits 567system.cpu.l2cache.ReadReq_hits::total 13056 # number of ReadReq hits 568system.cpu.l2cache.Writeback_hits::writebacks 1041 # number of Writeback hits 569system.cpu.l2cache.Writeback_hits::total 1041 # number of Writeback hits 570system.cpu.l2cache.ReadExReq_hits::cpu.data 17 # number of ReadExReq hits 571system.cpu.l2cache.ReadExReq_hits::total 17 # number of ReadExReq hits 572system.cpu.l2cache.demand_hits::cpu.inst 12759 # number of demand (read+write) hits 573system.cpu.l2cache.demand_hits::cpu.data 314 # number of demand (read+write) hits 574system.cpu.l2cache.demand_hits::total 13073 # number of demand (read+write) hits 575system.cpu.l2cache.overall_hits::cpu.inst 12759 # number of overall hits 576system.cpu.l2cache.overall_hits::cpu.data 314 # number of overall hits 577system.cpu.l2cache.overall_hits::total 13073 # number of overall hits 578system.cpu.l2cache.ReadReq_misses::cpu.inst 3064 # number of ReadReq misses | 716system.cpu.l2cache.occ_blocks::writebacks 370.156310 # Average occupied blocks per requestor 717system.cpu.l2cache.occ_blocks::cpu.inst 2800.588114 # Average occupied blocks per requestor 718system.cpu.l2cache.occ_blocks::cpu.data 816.897744 # Average occupied blocks per requestor 719system.cpu.l2cache.occ_percent::writebacks 0.011296 # Average percentage of cache occupancy 720system.cpu.l2cache.occ_percent::cpu.inst 0.085467 # Average percentage of cache occupancy 721system.cpu.l2cache.occ_percent::cpu.data 0.024930 # Average percentage of cache occupancy 722system.cpu.l2cache.occ_percent::total 0.121693 # Average percentage of cache occupancy 723system.cpu.l2cache.ReadReq_hits::cpu.inst 12793 # number of ReadReq hits 724system.cpu.l2cache.ReadReq_hits::cpu.data 306 # number of ReadReq hits 725system.cpu.l2cache.ReadReq_hits::total 13099 # number of ReadReq hits 726system.cpu.l2cache.Writeback_hits::writebacks 1045 # number of Writeback hits 727system.cpu.l2cache.Writeback_hits::total 1045 # number of Writeback hits 728system.cpu.l2cache.ReadExReq_hits::cpu.data 20 # number of ReadExReq hits 729system.cpu.l2cache.ReadExReq_hits::total 20 # number of ReadExReq hits 730system.cpu.l2cache.demand_hits::cpu.inst 12793 # number of demand (read+write) hits 731system.cpu.l2cache.demand_hits::cpu.data 326 # number of demand (read+write) hits 732system.cpu.l2cache.demand_hits::total 13119 # number of demand (read+write) hits 733system.cpu.l2cache.overall_hits::cpu.inst 12793 # number of overall hits 734system.cpu.l2cache.overall_hits::cpu.data 326 # number of overall hits 735system.cpu.l2cache.overall_hits::total 13119 # number of overall hits 736system.cpu.l2cache.ReadReq_misses::cpu.inst 3063 # number of ReadReq misses |
579system.cpu.l2cache.ReadReq_misses::cpu.data 1508 # number of ReadReq misses | 737system.cpu.l2cache.ReadReq_misses::cpu.data 1508 # number of ReadReq misses |
580system.cpu.l2cache.ReadReq_misses::total 4572 # number of ReadReq misses 581system.cpu.l2cache.ReadExReq_misses::cpu.data 2796 # number of ReadExReq misses 582system.cpu.l2cache.ReadExReq_misses::total 2796 # number of ReadExReq misses 583system.cpu.l2cache.demand_misses::cpu.inst 3064 # number of demand (read+write) misses 584system.cpu.l2cache.demand_misses::cpu.data 4304 # number of demand (read+write) misses 585system.cpu.l2cache.demand_misses::total 7368 # number of demand (read+write) misses 586system.cpu.l2cache.overall_misses::cpu.inst 3064 # number of overall misses 587system.cpu.l2cache.overall_misses::cpu.data 4304 # number of overall misses 588system.cpu.l2cache.overall_misses::total 7368 # number of overall misses 589system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 107820500 # number of ReadReq miss cycles 590system.cpu.l2cache.ReadReq_miss_latency::cpu.data 56418000 # number of ReadReq miss cycles 591system.cpu.l2cache.ReadReq_miss_latency::total 164238500 # number of ReadReq miss cycles 592system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 104584000 # number of ReadExReq miss cycles 593system.cpu.l2cache.ReadExReq_miss_latency::total 104584000 # number of ReadExReq miss cycles 594system.cpu.l2cache.demand_miss_latency::cpu.inst 107820500 # number of demand (read+write) miss cycles 595system.cpu.l2cache.demand_miss_latency::cpu.data 161002000 # number of demand (read+write) miss cycles 596system.cpu.l2cache.demand_miss_latency::total 268822500 # number of demand (read+write) miss cycles 597system.cpu.l2cache.overall_miss_latency::cpu.inst 107820500 # number of overall miss cycles 598system.cpu.l2cache.overall_miss_latency::cpu.data 161002000 # number of overall miss cycles 599system.cpu.l2cache.overall_miss_latency::total 268822500 # number of overall miss cycles 600system.cpu.l2cache.ReadReq_accesses::cpu.inst 15823 # number of ReadReq accesses(hits+misses) 601system.cpu.l2cache.ReadReq_accesses::cpu.data 1805 # number of ReadReq accesses(hits+misses) 602system.cpu.l2cache.ReadReq_accesses::total 17628 # number of ReadReq accesses(hits+misses) 603system.cpu.l2cache.Writeback_accesses::writebacks 1041 # number of Writeback accesses(hits+misses) 604system.cpu.l2cache.Writeback_accesses::total 1041 # number of Writeback accesses(hits+misses) 605system.cpu.l2cache.ReadExReq_accesses::cpu.data 2813 # number of ReadExReq accesses(hits+misses) 606system.cpu.l2cache.ReadExReq_accesses::total 2813 # number of ReadExReq accesses(hits+misses) 607system.cpu.l2cache.demand_accesses::cpu.inst 15823 # number of demand (read+write) accesses 608system.cpu.l2cache.demand_accesses::cpu.data 4618 # number of demand (read+write) accesses 609system.cpu.l2cache.demand_accesses::total 20441 # number of demand (read+write) accesses 610system.cpu.l2cache.overall_accesses::cpu.inst 15823 # number of overall (read+write) accesses 611system.cpu.l2cache.overall_accesses::cpu.data 4618 # number of overall (read+write) accesses 612system.cpu.l2cache.overall_accesses::total 20441 # number of overall (read+write) accesses 613system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.193642 # miss rate for ReadReq accesses 614system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.835457 # miss rate for ReadReq accesses 615system.cpu.l2cache.ReadReq_miss_rate::total 0.259360 # miss rate for ReadReq accesses 616system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.993957 # miss rate for ReadExReq accesses 617system.cpu.l2cache.ReadExReq_miss_rate::total 0.993957 # miss rate for ReadExReq accesses 618system.cpu.l2cache.demand_miss_rate::cpu.inst 0.193642 # miss rate for demand accesses 619system.cpu.l2cache.demand_miss_rate::cpu.data 0.932005 # miss rate for demand accesses 620system.cpu.l2cache.demand_miss_rate::total 0.360452 # miss rate for demand accesses 621system.cpu.l2cache.overall_miss_rate::cpu.inst 0.193642 # miss rate for overall accesses 622system.cpu.l2cache.overall_miss_rate::cpu.data 0.932005 # miss rate for overall accesses 623system.cpu.l2cache.overall_miss_rate::total 0.360452 # miss rate for overall accesses 624system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35189.458225 # average ReadReq miss latency 625system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 37412.466844 # average ReadReq miss latency 626system.cpu.l2cache.ReadReq_avg_miss_latency::total 35922.681540 # average ReadReq miss latency 627system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 37404.864092 # average ReadExReq miss latency 628system.cpu.l2cache.ReadExReq_avg_miss_latency::total 37404.864092 # average ReadExReq miss latency 629system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35189.458225 # average overall miss latency 630system.cpu.l2cache.demand_avg_miss_latency::cpu.data 37407.527881 # average overall miss latency 631system.cpu.l2cache.demand_avg_miss_latency::total 36485.138436 # average overall miss latency 632system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35189.458225 # average overall miss latency 633system.cpu.l2cache.overall_avg_miss_latency::cpu.data 37407.527881 # average overall miss latency 634system.cpu.l2cache.overall_avg_miss_latency::total 36485.138436 # average overall miss latency | 738system.cpu.l2cache.ReadReq_misses::total 4571 # number of ReadReq misses 739system.cpu.l2cache.ReadExReq_misses::cpu.data 2794 # number of ReadExReq misses 740system.cpu.l2cache.ReadExReq_misses::total 2794 # number of ReadExReq misses 741system.cpu.l2cache.demand_misses::cpu.inst 3063 # number of demand (read+write) misses 742system.cpu.l2cache.demand_misses::cpu.data 4302 # number of demand (read+write) misses 743system.cpu.l2cache.demand_misses::total 7365 # number of demand (read+write) misses 744system.cpu.l2cache.overall_misses::cpu.inst 3063 # number of overall misses 745system.cpu.l2cache.overall_misses::cpu.data 4302 # number of overall misses 746system.cpu.l2cache.overall_misses::total 7365 # number of overall misses 747system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 97211500 # number of ReadReq miss cycles 748system.cpu.l2cache.ReadReq_miss_latency::cpu.data 48306000 # number of ReadReq miss cycles 749system.cpu.l2cache.ReadReq_miss_latency::total 145517500 # number of ReadReq miss cycles 750system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 81468500 # number of ReadExReq miss cycles 751system.cpu.l2cache.ReadExReq_miss_latency::total 81468500 # number of ReadExReq miss cycles 752system.cpu.l2cache.demand_miss_latency::cpu.inst 97211500 # number of demand (read+write) miss cycles 753system.cpu.l2cache.demand_miss_latency::cpu.data 129774500 # number of demand (read+write) miss cycles 754system.cpu.l2cache.demand_miss_latency::total 226986000 # number of demand (read+write) miss cycles 755system.cpu.l2cache.overall_miss_latency::cpu.inst 97211500 # number of overall miss cycles 756system.cpu.l2cache.overall_miss_latency::cpu.data 129774500 # number of overall miss cycles 757system.cpu.l2cache.overall_miss_latency::total 226986000 # number of overall miss cycles 758system.cpu.l2cache.ReadReq_accesses::cpu.inst 15856 # number of ReadReq accesses(hits+misses) 759system.cpu.l2cache.ReadReq_accesses::cpu.data 1814 # number of ReadReq accesses(hits+misses) 760system.cpu.l2cache.ReadReq_accesses::total 17670 # number of ReadReq accesses(hits+misses) 761system.cpu.l2cache.Writeback_accesses::writebacks 1045 # number of Writeback accesses(hits+misses) 762system.cpu.l2cache.Writeback_accesses::total 1045 # number of Writeback accesses(hits+misses) 763system.cpu.l2cache.ReadExReq_accesses::cpu.data 2814 # number of ReadExReq accesses(hits+misses) 764system.cpu.l2cache.ReadExReq_accesses::total 2814 # number of ReadExReq accesses(hits+misses) 765system.cpu.l2cache.demand_accesses::cpu.inst 15856 # number of demand (read+write) accesses 766system.cpu.l2cache.demand_accesses::cpu.data 4628 # number of demand (read+write) accesses 767system.cpu.l2cache.demand_accesses::total 20484 # number of demand (read+write) accesses 768system.cpu.l2cache.overall_accesses::cpu.inst 15856 # number of overall (read+write) accesses 769system.cpu.l2cache.overall_accesses::cpu.data 4628 # number of overall (read+write) accesses 770system.cpu.l2cache.overall_accesses::total 20484 # number of overall (read+write) accesses 771system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.193176 # miss rate for ReadReq accesses 772system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.831312 # miss rate for ReadReq accesses 773system.cpu.l2cache.ReadReq_miss_rate::total 0.258687 # miss rate for ReadReq accesses 774system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.992893 # miss rate for ReadExReq accesses 775system.cpu.l2cache.ReadExReq_miss_rate::total 0.992893 # miss rate for ReadExReq accesses 776system.cpu.l2cache.demand_miss_rate::cpu.inst 0.193176 # miss rate for demand accesses 777system.cpu.l2cache.demand_miss_rate::cpu.data 0.929559 # miss rate for demand accesses 778system.cpu.l2cache.demand_miss_rate::total 0.359549 # miss rate for demand accesses 779system.cpu.l2cache.overall_miss_rate::cpu.inst 0.193176 # miss rate for overall accesses 780system.cpu.l2cache.overall_miss_rate::cpu.data 0.929559 # miss rate for overall accesses 781system.cpu.l2cache.overall_miss_rate::total 0.359549 # miss rate for overall accesses 782system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 31737.349004 # average ReadReq miss latency 783system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 32033.156499 # average ReadReq miss latency 784system.cpu.l2cache.ReadReq_avg_miss_latency::total 31834.937650 # average ReadReq miss latency 785system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 29158.375089 # average ReadExReq miss latency 786system.cpu.l2cache.ReadExReq_avg_miss_latency::total 29158.375089 # average ReadExReq miss latency 787system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 31737.349004 # average overall miss latency 788system.cpu.l2cache.demand_avg_miss_latency::cpu.data 30166.085542 # average overall miss latency 789system.cpu.l2cache.demand_avg_miss_latency::total 30819.551935 # average overall miss latency 790system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 31737.349004 # average overall miss latency 791system.cpu.l2cache.overall_avg_miss_latency::cpu.data 30166.085542 # average overall miss latency 792system.cpu.l2cache.overall_avg_miss_latency::total 30819.551935 # average overall miss latency |
635system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 636system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 637system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 638system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 639system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 640system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 641system.cpu.l2cache.fast_writes 0 # number of fast writes performed 642system.cpu.l2cache.cache_copies 0 # number of cache copies performed | 793system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 794system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 795system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 796system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 797system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 798system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 799system.cpu.l2cache.fast_writes 0 # number of fast writes performed 800system.cpu.l2cache.cache_copies 0 # number of cache copies performed |
643system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 19 # number of ReadReq MSHR hits 644system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 42 # number of ReadReq MSHR hits 645system.cpu.l2cache.ReadReq_mshr_hits::total 61 # number of ReadReq MSHR hits 646system.cpu.l2cache.demand_mshr_hits::cpu.inst 19 # number of demand (read+write) MSHR hits 647system.cpu.l2cache.demand_mshr_hits::cpu.data 42 # number of demand (read+write) MSHR hits 648system.cpu.l2cache.demand_mshr_hits::total 61 # number of demand (read+write) MSHR hits 649system.cpu.l2cache.overall_mshr_hits::cpu.inst 19 # number of overall MSHR hits 650system.cpu.l2cache.overall_mshr_hits::cpu.data 42 # number of overall MSHR hits 651system.cpu.l2cache.overall_mshr_hits::total 61 # number of overall MSHR hits | 801system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 18 # number of ReadReq MSHR hits 802system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 39 # number of ReadReq MSHR hits 803system.cpu.l2cache.ReadReq_mshr_hits::total 57 # number of ReadReq MSHR hits 804system.cpu.l2cache.demand_mshr_hits::cpu.inst 18 # number of demand (read+write) MSHR hits 805system.cpu.l2cache.demand_mshr_hits::cpu.data 39 # number of demand (read+write) MSHR hits 806system.cpu.l2cache.demand_mshr_hits::total 57 # number of demand (read+write) MSHR hits 807system.cpu.l2cache.overall_mshr_hits::cpu.inst 18 # number of overall MSHR hits 808system.cpu.l2cache.overall_mshr_hits::cpu.data 39 # number of overall MSHR hits 809system.cpu.l2cache.overall_mshr_hits::total 57 # number of overall MSHR hits |
652system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3045 # number of ReadReq MSHR misses | 810system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3045 # number of ReadReq MSHR misses |
653system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1466 # number of ReadReq MSHR misses 654system.cpu.l2cache.ReadReq_mshr_misses::total 4511 # number of ReadReq MSHR misses 655system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 2796 # number of ReadExReq MSHR misses 656system.cpu.l2cache.ReadExReq_mshr_misses::total 2796 # number of ReadExReq MSHR misses | 811system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1469 # number of ReadReq MSHR misses 812system.cpu.l2cache.ReadReq_mshr_misses::total 4514 # number of ReadReq MSHR misses 813system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 2794 # number of ReadExReq MSHR misses 814system.cpu.l2cache.ReadExReq_mshr_misses::total 2794 # number of ReadExReq MSHR misses |
657system.cpu.l2cache.demand_mshr_misses::cpu.inst 3045 # number of demand (read+write) MSHR misses | 815system.cpu.l2cache.demand_mshr_misses::cpu.inst 3045 # number of demand (read+write) MSHR misses |
658system.cpu.l2cache.demand_mshr_misses::cpu.data 4262 # number of demand (read+write) MSHR misses 659system.cpu.l2cache.demand_mshr_misses::total 7307 # number of demand (read+write) MSHR misses | 816system.cpu.l2cache.demand_mshr_misses::cpu.data 4263 # number of demand (read+write) MSHR misses 817system.cpu.l2cache.demand_mshr_misses::total 7308 # number of demand (read+write) MSHR misses |
660system.cpu.l2cache.overall_mshr_misses::cpu.inst 3045 # number of overall MSHR misses | 818system.cpu.l2cache.overall_mshr_misses::cpu.inst 3045 # number of overall MSHR misses |
661system.cpu.l2cache.overall_mshr_misses::cpu.data 4262 # number of overall MSHR misses 662system.cpu.l2cache.overall_mshr_misses::total 7307 # number of overall MSHR misses 663system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 97703000 # number of ReadReq MSHR miss cycles 664system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 50497000 # number of ReadReq MSHR miss cycles 665system.cpu.l2cache.ReadReq_mshr_miss_latency::total 148200000 # number of ReadReq MSHR miss cycles 666system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 95754500 # number of ReadExReq MSHR miss cycles 667system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 95754500 # number of ReadExReq MSHR miss cycles 668system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 97703000 # number of demand (read+write) MSHR miss cycles 669system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 146251500 # number of demand (read+write) MSHR miss cycles 670system.cpu.l2cache.demand_mshr_miss_latency::total 243954500 # number of demand (read+write) MSHR miss cycles 671system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 97703000 # number of overall MSHR miss cycles 672system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 146251500 # number of overall MSHR miss cycles 673system.cpu.l2cache.overall_mshr_miss_latency::total 243954500 # number of overall MSHR miss cycles 674system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.192441 # mshr miss rate for ReadReq accesses 675system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.812188 # mshr miss rate for ReadReq accesses 676system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.255900 # mshr miss rate for ReadReq accesses 677system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.993957 # mshr miss rate for ReadExReq accesses 678system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.993957 # mshr miss rate for ReadExReq accesses 679system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.192441 # mshr miss rate for demand accesses 680system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.922910 # mshr miss rate for demand accesses 681system.cpu.l2cache.demand_mshr_miss_rate::total 0.357468 # mshr miss rate for demand accesses 682system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.192441 # mshr miss rate for overall accesses 683system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.922910 # mshr miss rate for overall accesses 684system.cpu.l2cache.overall_mshr_miss_rate::total 0.357468 # mshr miss rate for overall accesses 685system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32086.371100 # average ReadReq mshr miss latency 686system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 34445.429741 # average ReadReq mshr miss latency 687system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 32853.025937 # average ReadReq mshr miss latency 688system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 34246.959943 # average ReadExReq mshr miss latency 689system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 34246.959943 # average ReadExReq mshr miss latency 690system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32086.371100 # average overall mshr miss latency 691system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 34315.227593 # average overall mshr miss latency 692system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33386.410292 # average overall mshr miss latency 693system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32086.371100 # average overall mshr miss latency 694system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 34315.227593 # average overall mshr miss latency 695system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33386.410292 # average overall mshr miss latency | 819system.cpu.l2cache.overall_mshr_misses::cpu.data 4263 # number of overall MSHR misses 820system.cpu.l2cache.overall_mshr_misses::total 7308 # number of overall MSHR misses 821system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 85814425 # number of ReadReq MSHR miss cycles 822system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 42422648 # number of ReadReq MSHR miss cycles 823system.cpu.l2cache.ReadReq_mshr_miss_latency::total 128237073 # number of ReadReq MSHR miss cycles 824system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 72139117 # number of ReadExReq MSHR miss cycles 825system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 72139117 # number of ReadExReq MSHR miss cycles 826system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 85814425 # number of demand (read+write) MSHR miss cycles 827system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 114561765 # number of demand (read+write) MSHR miss cycles 828system.cpu.l2cache.demand_mshr_miss_latency::total 200376190 # number of demand (read+write) MSHR miss cycles 829system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 85814425 # number of overall MSHR miss cycles 830system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 114561765 # number of overall MSHR miss cycles 831system.cpu.l2cache.overall_mshr_miss_latency::total 200376190 # number of overall MSHR miss cycles 832system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.192041 # mshr miss rate for ReadReq accesses 833system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.809813 # mshr miss rate for ReadReq accesses 834system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.255461 # mshr miss rate for ReadReq accesses 835system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.992893 # mshr miss rate for ReadExReq accesses 836system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.992893 # mshr miss rate for ReadExReq accesses 837system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.192041 # mshr miss rate for demand accesses 838system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.921132 # mshr miss rate for demand accesses 839system.cpu.l2cache.demand_mshr_miss_rate::total 0.356766 # mshr miss rate for demand accesses 840system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.192041 # mshr miss rate for overall accesses 841system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.921132 # mshr miss rate for overall accesses 842system.cpu.l2cache.overall_mshr_miss_rate::total 0.356766 # mshr miss rate for overall accesses 843system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 28182.077176 # average ReadReq mshr miss latency 844system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 28878.589517 # average ReadReq mshr miss latency 845system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 28408.744572 # average ReadReq mshr miss latency 846system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 25819.297423 # average ReadExReq mshr miss latency 847system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 25819.297423 # average ReadExReq mshr miss latency 848system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 28182.077176 # average overall mshr miss latency 849system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 26873.508093 # average overall mshr miss latency 850system.cpu.l2cache.demand_avg_mshr_miss_latency::total 27418.745211 # average overall mshr miss latency 851system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 28182.077176 # average overall mshr miss latency 852system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 26873.508093 # average overall mshr miss latency 853system.cpu.l2cache.overall_avg_mshr_miss_latency::total 27418.745211 # average overall mshr miss latency |
696system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 697 698---------- End Simulation Statistics ---------- | 854system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 855 856---------- End Simulation Statistics ---------- |