Deleted Added
sdiff udiff text old ( 10352:5f1f92bf76ee ) new ( 10409:8c80b91944c5 )
full compact
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.112541 # Number of seconds simulated
4sim_ticks 112540655000 # Number of ticks simulated
5final_tick 112540655000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 123771 # Simulator instruction rate (inst/s)
8host_op_rate 148600 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 51015836 # Simulator tick rate (ticks/s)
10host_mem_usage 322668 # Number of bytes of host memory used
11host_seconds 2205.99 # Real time elapsed on the host
12sim_insts 273037219 # Number of instructions simulated
13sim_ops 327811601 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 30592 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 80768 # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.l2cache.prefetcher 512320 # Number of bytes read from this memory
19system.physmem.bytes_read::total 623680 # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst 30592 # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total 30592 # Number of instructions bytes read from this memory
22system.physmem.num_reads::cpu.inst 478 # Number of read requests responded to by this memory
23system.physmem.num_reads::cpu.data 1262 # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.l2cache.prefetcher 8005 # Number of read requests responded to by this memory
25system.physmem.num_reads::total 9745 # Number of read requests responded to by this memory
26system.physmem.bw_read::cpu.inst 271831 # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::cpu.data 717678 # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::cpu.l2cache.prefetcher 4552310 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::total 5541820 # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_inst_read::cpu.inst 271831 # Instruction read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::total 271831 # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_total::cpu.inst 271831 # Total bandwidth to/from this memory (bytes/s)
33system.physmem.bw_total::cpu.data 717678 # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.l2cache.prefetcher 4552310 # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::total 5541820 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.readReqs 9745 # Number of read requests accepted
37system.physmem.writeReqs 0 # Number of write requests accepted
38system.physmem.readBursts 9745 # Number of DRAM read bursts, including those serviced by the write queue
39system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
40system.physmem.bytesReadDRAM 623680 # Total number of bytes read from DRAM
41system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
42system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
43system.physmem.bytesReadSys 623680 # Total read bytes from the system interface side
44system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
45system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
46system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
47system.physmem.neitherReadNorWriteReqs 1 # Number of requests that are neither read nor write
48system.physmem.perBankRdBursts::0 803 # Per bank write bursts
49system.physmem.perBankRdBursts::1 999 # Per bank write bursts
50system.physmem.perBankRdBursts::2 769 # Per bank write bursts
51system.physmem.perBankRdBursts::3 645 # Per bank write bursts
52system.physmem.perBankRdBursts::4 618 # Per bank write bursts
53system.physmem.perBankRdBursts::5 484 # Per bank write bursts
54system.physmem.perBankRdBursts::6 251 # Per bank write bursts
55system.physmem.perBankRdBursts::7 363 # Per bank write bursts
56system.physmem.perBankRdBursts::8 300 # Per bank write bursts
57system.physmem.perBankRdBursts::9 432 # Per bank write bursts
58system.physmem.perBankRdBursts::10 486 # Per bank write bursts
59system.physmem.perBankRdBursts::11 534 # Per bank write bursts
60system.physmem.perBankRdBursts::12 696 # Per bank write bursts
61system.physmem.perBankRdBursts::13 850 # Per bank write bursts
62system.physmem.perBankRdBursts::14 782 # Per bank write bursts
63system.physmem.perBankRdBursts::15 733 # Per bank write bursts
64system.physmem.perBankWrBursts::0 0 # Per bank write bursts
65system.physmem.perBankWrBursts::1 0 # Per bank write bursts
66system.physmem.perBankWrBursts::2 0 # Per bank write bursts
67system.physmem.perBankWrBursts::3 0 # Per bank write bursts
68system.physmem.perBankWrBursts::4 0 # Per bank write bursts
69system.physmem.perBankWrBursts::5 0 # Per bank write bursts
70system.physmem.perBankWrBursts::6 0 # Per bank write bursts
71system.physmem.perBankWrBursts::7 0 # Per bank write bursts
72system.physmem.perBankWrBursts::8 0 # Per bank write bursts
73system.physmem.perBankWrBursts::9 0 # Per bank write bursts
74system.physmem.perBankWrBursts::10 0 # Per bank write bursts
75system.physmem.perBankWrBursts::11 0 # Per bank write bursts
76system.physmem.perBankWrBursts::12 0 # Per bank write bursts
77system.physmem.perBankWrBursts::13 0 # Per bank write bursts
78system.physmem.perBankWrBursts::14 0 # Per bank write bursts
79system.physmem.perBankWrBursts::15 0 # Per bank write bursts
80system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
81system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
82system.physmem.totGap 112540488500 # Total gap between requests
83system.physmem.readPktSize::0 0 # Read request sizes (log2)
84system.physmem.readPktSize::1 0 # Read request sizes (log2)
85system.physmem.readPktSize::2 0 # Read request sizes (log2)
86system.physmem.readPktSize::3 0 # Read request sizes (log2)
87system.physmem.readPktSize::4 0 # Read request sizes (log2)
88system.physmem.readPktSize::5 0 # Read request sizes (log2)
89system.physmem.readPktSize::6 9745 # Read request sizes (log2)
90system.physmem.writePktSize::0 0 # Write request sizes (log2)
91system.physmem.writePktSize::1 0 # Write request sizes (log2)
92system.physmem.writePktSize::2 0 # Write request sizes (log2)
93system.physmem.writePktSize::3 0 # Write request sizes (log2)
94system.physmem.writePktSize::4 0 # Write request sizes (log2)
95system.physmem.writePktSize::5 0 # Write request sizes (log2)
96system.physmem.writePktSize::6 0 # Write request sizes (log2)
97system.physmem.rdQLenPdf::0 2266 # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::1 1763 # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::2 1065 # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::3 847 # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::4 758 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::5 667 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::6 627 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::7 603 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::8 528 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::9 248 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::10 140 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::11 95 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::12 46 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::13 36 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::14 31 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::15 25 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see

--- 64 unchanged lines hidden (view full) ---

185system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
193system.physmem.bytesPerActivate::samples 1235 # Bytes accessed per row activation
194system.physmem.bytesPerActivate::mean 501.635628 # Bytes accessed per row activation
195system.physmem.bytesPerActivate::gmean 310.924046 # Bytes accessed per row activation
196system.physmem.bytesPerActivate::stdev 394.932906 # Bytes accessed per row activation
197system.physmem.bytesPerActivate::0-127 290 23.48% 23.48% # Bytes accessed per row activation
198system.physmem.bytesPerActivate::128-255 197 15.95% 39.43% # Bytes accessed per row activation
199system.physmem.bytesPerActivate::256-383 103 8.34% 47.77% # Bytes accessed per row activation
200system.physmem.bytesPerActivate::384-511 73 5.91% 53.68% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::512-639 78 6.32% 60.00% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::640-767 75 6.07% 66.07% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::768-895 32 2.59% 68.66% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::896-1023 38 3.08% 71.74% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::1024-1151 349 28.26% 100.00% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::total 1235 # Bytes accessed per row activation
207system.physmem.totQLat 248191131 # Total ticks spent queuing
208system.physmem.totMemAccLat 430909881 # Total ticks spent from burst creation until serviced by the DRAM
209system.physmem.totBusLat 48725000 # Total ticks spent in databus transfers
210system.physmem.avgQLat 25468.56 # Average queueing delay per DRAM burst
211system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
212system.physmem.avgMemAccLat 44218.56 # Average memory access latency per DRAM burst
213system.physmem.avgRdBW 5.54 # Average DRAM read bandwidth in MiByte/s
214system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
215system.physmem.avgRdBWSys 5.54 # Average system read bandwidth in MiByte/s
216system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
217system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
218system.physmem.busUtil 0.04 # Data bus utilization in percentage
219system.physmem.busUtilRead 0.04 # Data bus utilization in percentage for reads
220system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
221system.physmem.avgRdQLen 1.55 # Average read queue length when enqueuing
222system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
223system.physmem.readRowHits 8500 # Number of row buffer hits during reads
224system.physmem.writeRowHits 0 # Number of row buffer hits during writes
225system.physmem.readRowHitRate 87.22 # Row buffer hit rate for reads
226system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
227system.physmem.avgGap 11548536.53 # Average gap between requests
228system.physmem.pageHitRate 87.22 # Row buffer hit rate, read and write combined
229system.physmem.memoryStateTime::IDLE 107209849499 # Time in different power states
230system.physmem.memoryStateTime::REF 3757780000 # Time in different power states
231system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
232system.physmem.memoryStateTime::ACT 1567991501 # Time in different power states
233system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
234system.membus.trans_dist::ReadReq 9170 # Transaction distribution
235system.membus.trans_dist::ReadResp 9170 # Transaction distribution
236system.membus.trans_dist::UpgradeReq 1 # Transaction distribution
237system.membus.trans_dist::UpgradeResp 1 # Transaction distribution
238system.membus.trans_dist::ReadExReq 575 # Transaction distribution
239system.membus.trans_dist::ReadExResp 575 # Transaction distribution
240system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 19492 # Packet count per connected master and slave (bytes)
241system.membus.pkt_count::total 19492 # Packet count per connected master and slave (bytes)
242system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 623680 # Cumulative packet size per connected master and slave (bytes)
243system.membus.pkt_size::total 623680 # Cumulative packet size per connected master and slave (bytes)
244system.membus.snoops 0 # Total snoops (count)
245system.membus.snoop_fanout::samples 9746 # Request fanout histogram
246system.membus.snoop_fanout::mean 0 # Request fanout histogram
247system.membus.snoop_fanout::stdev 0 # Request fanout histogram
248system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
249system.membus.snoop_fanout::0 9746 100.00% 100.00% # Request fanout histogram
250system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
251system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
252system.membus.snoop_fanout::min_value 0 # Request fanout histogram
253system.membus.snoop_fanout::max_value 0 # Request fanout histogram
254system.membus.snoop_fanout::total 9746 # Request fanout histogram
255system.membus.reqLayer0.occupancy 11064261 # Layer occupancy (ticks)
256system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
257system.membus.respLayer1.occupancy 88934700 # Layer occupancy (ticks)
258system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
259system.cpu_clk_domain.clock 500 # Clock period in ticks
260system.cpu.branchPred.lookups 37763717 # Number of BP lookups
261system.cpu.branchPred.condPredicted 20179624 # Number of conditional branches predicted
262system.cpu.branchPred.condIncorrect 1746237 # Number of conditional branches incorrect
263system.cpu.branchPred.BTBLookups 18664531 # Number of BTB lookups
264system.cpu.branchPred.BTBHits 17302092 # Number of BTB hits
265system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
266system.cpu.branchPred.BTBHitPct 92.700384 # BTB Hit Percentage
267system.cpu.branchPred.usedRAS 7228871 # Number of times the RAS was used to get a target.
268system.cpu.branchPred.RASInCorrect 3815 # Number of incorrect RAS predictions.
269system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
270system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
271system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
272system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
273system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
274system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
275system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
276system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA

--- 69 unchanged lines hidden (view full) ---

346system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
347system.cpu.itb.read_accesses 0 # DTB read accesses
348system.cpu.itb.write_accesses 0 # DTB write accesses
349system.cpu.itb.inst_accesses 0 # ITB inst accesses
350system.cpu.itb.hits 0 # DTB hits
351system.cpu.itb.misses 0 # DTB misses
352system.cpu.itb.accesses 0 # DTB accesses
353system.cpu.workload.num_syscalls 191 # Number of system calls
354system.cpu.numCycles 225081311 # number of cpu cycles simulated
355system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
356system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
357system.cpu.fetch.icacheStallCycles 12228964 # Number of cycles fetch is stalled on an Icache miss
358system.cpu.fetch.Insts 334152318 # Number of instructions fetch has processed
359system.cpu.fetch.Branches 37763717 # Number of branches that fetch encountered
360system.cpu.fetch.predictedBranches 24530963 # Number of branches that fetch has predicted taken
361system.cpu.fetch.Cycles 210956137 # Number of cycles fetch has run and was not squashing or blocked
362system.cpu.fetch.SquashCycles 3511516 # Number of cycles fetch has spent squashing
363system.cpu.fetch.MiscStallCycles 130 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
364system.cpu.fetch.PendingTrapStallCycles 11 # Number of stall cycles due to pending traps
365system.cpu.fetch.IcacheWaitRetryStallCycles 514 # Number of stall cycles due to full MSHR
366system.cpu.fetch.CacheLines 89111612 # Number of cache lines fetched
367system.cpu.fetch.IcacheSquashes 21313 # Number of outstanding Icache misses that were squashed
368system.cpu.fetch.rateDist::samples 224941514 # Number of instructions fetched each cycle (Total)
369system.cpu.fetch.rateDist::mean 1.801835 # Number of instructions fetched each cycle (Total)
370system.cpu.fetch.rateDist::stdev 1.228393 # Number of instructions fetched each cycle (Total)
371system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
372system.cpu.fetch.rateDist::0 51202945 22.76% 22.76% # Number of instructions fetched each cycle (Total)
373system.cpu.fetch.rateDist::1 42808370 19.03% 41.79% # Number of instructions fetched each cycle (Total)
374system.cpu.fetch.rateDist::2 30291484 13.47% 55.26% # Number of instructions fetched each cycle (Total)
375system.cpu.fetch.rateDist::3 100638715 44.74% 100.00% # Number of instructions fetched each cycle (Total)
376system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
377system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
378system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
379system.cpu.fetch.rateDist::total 224941514 # Number of instructions fetched each cycle (Total)
380system.cpu.fetch.branchRate 0.167778 # Number of branch fetches per cycle
381system.cpu.fetch.rate 1.484585 # Number of inst fetches per cycle
382system.cpu.decode.IdleCycles 27726149 # Number of cycles decode is idle
383system.cpu.decode.BlockedCycles 64007988 # Number of cycles decode is blocked
384system.cpu.decode.RunCycles 108311612 # Number of cycles decode is running
385system.cpu.decode.UnblockCycles 23274772 # Number of cycles decode is unblocking
386system.cpu.decode.SquashCycles 1620993 # Number of cycles decode is squashing
387system.cpu.decode.BranchResolved 6880386 # Number of times decode resolved a branch
388system.cpu.decode.BranchMispred 135232 # Number of times decode detected a branch misprediction
389system.cpu.decode.DecodedInsts 363491063 # Number of instructions handled by decode
390system.cpu.decode.SquashedInsts 6273375 # Number of squashed instructions handled by decode
391system.cpu.rename.SquashCycles 1620993 # Number of cycles rename is squashing
392system.cpu.rename.IdleCycles 45185790 # Number of cycles rename is idle
393system.cpu.rename.BlockCycles 13191872 # Number of cycles rename is blocking
394system.cpu.rename.serializeStallCycles 337791 # count of cycles rename stalled for serializing inst
395system.cpu.rename.RunCycles 113472399 # Number of cycles rename is running
396system.cpu.rename.UnblockCycles 51132669 # Number of cycles rename is unblocking
397system.cpu.rename.RenamedInsts 355733781 # Number of instructions processed by rename
398system.cpu.rename.SquashedInsts 2913620 # Number of squashed instructions processed by rename
399system.cpu.rename.ROBFullEvents 6683703 # Number of times rename has blocked due to ROB full
400system.cpu.rename.IQFullEvents 151097 # Number of times rename has blocked due to IQ full
401system.cpu.rename.LQFullEvents 7653475 # Number of times rename has blocked due to LQ full
402system.cpu.rename.SQFullEvents 21162184 # Number of times rename has blocked due to SQ full
403system.cpu.rename.FullRegisterEvents 7934136 # Number of times there has been no free registers
404system.cpu.rename.RenamedOperands 403386511 # Number of destination operands rename has renamed
405system.cpu.rename.RenameLookups 2533827094 # Number of register rename lookups that rename has made
406system.cpu.rename.int_rename_lookups 350198229 # Number of integer rename lookups
407system.cpu.rename.fp_rename_lookups 194873795 # Number of floating rename lookups
408system.cpu.rename.CommittedMaps 372230051 # Number of HB maps that are committed
409system.cpu.rename.UndoneMaps 31156460 # Number of HB maps that are undone due to squashing
410system.cpu.rename.serializingInsts 17017 # count of serializing insts renamed
411system.cpu.rename.tempSerializingInsts 17054 # count of temporary serializing insts renamed
412system.cpu.rename.skidInsts 55398119 # count of insts added to the skid buffer
413system.cpu.memDep0.insertedLoads 92429190 # Number of loads inserted to the mem dependence unit.
414system.cpu.memDep0.insertedStores 88465233 # Number of stores inserted to the mem dependence unit.
415system.cpu.memDep0.conflictingLoads 1673754 # Number of conflicting loads.
416system.cpu.memDep0.conflictingStores 1845335 # Number of conflicting stores.
417system.cpu.iq.iqInstsAdded 353207304 # Number of instructions added to the IQ (excludes non-spec)
418system.cpu.iq.iqNonSpecInstsAdded 28026 # Number of non-speculative instructions added to the IQ
419system.cpu.iq.iqInstsIssued 346267862 # Number of instructions issued
420system.cpu.iq.iqSquashedInstsIssued 2344729 # Number of squashed instructions issued
421system.cpu.iq.iqSquashedInstsExamined 24807728 # Number of squashed instructions iterated over during squash; mainly for profiling
422system.cpu.iq.iqSquashedOperandsExamined 73571108 # Number of squashed operands that are examined and possibly removed from graph
423system.cpu.iq.iqSquashedNonSpecRemoved 5906 # Number of squashed non-spec instructions that were removed
424system.cpu.iq.issued_per_cycle::samples 224941514 # Number of insts issued each cycle
425system.cpu.iq.issued_per_cycle::mean 1.539368 # Number of insts issued each cycle
426system.cpu.iq.issued_per_cycle::stdev 1.101787 # Number of insts issued each cycle
427system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
428system.cpu.iq.issued_per_cycle::0 40716883 18.10% 18.10% # Number of insts issued each cycle
429system.cpu.iq.issued_per_cycle::1 78348178 34.83% 52.93% # Number of insts issued each cycle
430system.cpu.iq.issued_per_cycle::2 60751241 27.01% 79.94% # Number of insts issued each cycle
431system.cpu.iq.issued_per_cycle::3 34738398 15.44% 95.38% # Number of insts issued each cycle
432system.cpu.iq.issued_per_cycle::4 9740749 4.33% 99.71% # Number of insts issued each cycle
433system.cpu.iq.issued_per_cycle::5 637378 0.28% 100.00% # Number of insts issued each cycle
434system.cpu.iq.issued_per_cycle::6 8687 0.00% 100.00% # Number of insts issued each cycle
435system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
436system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
437system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
438system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
439system.cpu.iq.issued_per_cycle::max_value 6 # Number of insts issued each cycle
440system.cpu.iq.issued_per_cycle::total 224941514 # Number of insts issued each cycle
441system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
442system.cpu.iq.fu_full::IntAlu 9315738 7.51% 7.51% # attempts to use FU when none available
443system.cpu.iq.fu_full::IntMult 7336 0.01% 7.52% # attempts to use FU when none available
444system.cpu.iq.fu_full::IntDiv 0 0.00% 7.52% # attempts to use FU when none available
445system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.52% # attempts to use FU when none available
446system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.52% # attempts to use FU when none available
447system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.52% # attempts to use FU when none available
448system.cpu.iq.fu_full::FloatMult 0 0.00% 7.52% # attempts to use FU when none available
449system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.52% # attempts to use FU when none available
450system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.52% # attempts to use FU when none available
451system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.52% # attempts to use FU when none available
452system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.52% # attempts to use FU when none available
453system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.52% # attempts to use FU when none available
454system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.52% # attempts to use FU when none available
455system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.52% # attempts to use FU when none available
456system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.52% # attempts to use FU when none available
457system.cpu.iq.fu_full::SimdMult 0 0.00% 7.52% # attempts to use FU when none available
458system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.52% # attempts to use FU when none available
459system.cpu.iq.fu_full::SimdShift 0 0.00% 7.52% # attempts to use FU when none available
460system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.52% # attempts to use FU when none available
461system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.52% # attempts to use FU when none available
462system.cpu.iq.fu_full::SimdFloatAdd 233465 0.19% 7.70% # attempts to use FU when none available
463system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.70% # attempts to use FU when none available
464system.cpu.iq.fu_full::SimdFloatCmp 152519 0.12% 7.83% # attempts to use FU when none available
465system.cpu.iq.fu_full::SimdFloatCvt 103426 0.08% 7.91% # attempts to use FU when none available
466system.cpu.iq.fu_full::SimdFloatDiv 37180 0.03% 7.94% # attempts to use FU when none available
467system.cpu.iq.fu_full::SimdFloatMisc 820096 0.66% 8.60% # attempts to use FU when none available
468system.cpu.iq.fu_full::SimdFloatMult 318386 0.26% 8.86% # attempts to use FU when none available
469system.cpu.iq.fu_full::SimdFloatMultAcc 687826 0.55% 9.41% # attempts to use FU when none available
470system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.41% # attempts to use FU when none available
471system.cpu.iq.fu_full::MemRead 53407084 43.05% 52.46% # attempts to use FU when none available
472system.cpu.iq.fu_full::MemWrite 58973857 47.54% 100.00% # attempts to use FU when none available
473system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
474system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
475system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
476system.cpu.iq.FU_type_0::IntAlu 110648843 31.95% 31.95% # Type of FU issued
477system.cpu.iq.FU_type_0::IntMult 2148167 0.62% 32.58% # Type of FU issued
478system.cpu.iq.FU_type_0::IntDiv 0 0.00% 32.58% # Type of FU issued
479system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 32.58% # Type of FU issued
480system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 32.58% # Type of FU issued
481system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 32.58% # Type of FU issued
482system.cpu.iq.FU_type_0::FloatMult 0 0.00% 32.58% # Type of FU issued
483system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 32.58% # Type of FU issued
484system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 32.58% # Type of FU issued
485system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 32.58% # Type of FU issued
486system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 32.58% # Type of FU issued
487system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 32.58% # Type of FU issued
488system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 32.58% # Type of FU issued
489system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 32.58% # Type of FU issued
490system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 32.58% # Type of FU issued
491system.cpu.iq.FU_type_0::SimdMult 0 0.00% 32.58% # Type of FU issued
492system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 32.58% # Type of FU issued
493system.cpu.iq.FU_type_0::SimdShift 0 0.00% 32.58% # Type of FU issued
494system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 32.58% # Type of FU issued
495system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 32.58% # Type of FU issued
496system.cpu.iq.FU_type_0::SimdFloatAdd 6796997 1.96% 34.54% # Type of FU issued
497system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 34.54% # Type of FU issued
498system.cpu.iq.FU_type_0::SimdFloatCmp 8667397 2.50% 37.04% # Type of FU issued
499system.cpu.iq.FU_type_0::SimdFloatCvt 3331873 0.96% 38.00% # Type of FU issued
500system.cpu.iq.FU_type_0::SimdFloatDiv 1592437 0.46% 38.46% # Type of FU issued
501system.cpu.iq.FU_type_0::SimdFloatMisc 20937214 6.05% 44.51% # Type of FU issued
502system.cpu.iq.FU_type_0::SimdFloatMult 7180794 2.07% 46.58% # Type of FU issued
503system.cpu.iq.FU_type_0::SimdFloatMultAcc 7147102 2.06% 48.65% # Type of FU issued
504system.cpu.iq.FU_type_0::SimdFloatSqrt 175286 0.05% 48.70% # Type of FU issued
505system.cpu.iq.FU_type_0::MemRead 91783348 26.51% 75.20% # Type of FU issued
506system.cpu.iq.FU_type_0::MemWrite 85858404 24.80% 100.00% # Type of FU issued
507system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
508system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
509system.cpu.iq.FU_type_0::total 346267862 # Type of FU issued
510system.cpu.iq.rate 1.538412 # Inst issue rate
511system.cpu.iq.fu_busy_cnt 124056913 # FU busy when requested
512system.cpu.iq.fu_busy_rate 0.358269 # FU busy rate (busy events/executed inst)
513system.cpu.iq.int_inst_queue_reads 756613481 # Number of integer instruction queue reads
514system.cpu.iq.int_inst_queue_writes 251259921 # Number of integer instruction queue writes
515system.cpu.iq.int_inst_queue_wakeup_accesses 223227498 # Number of integer instruction queue wakeup accesses
516system.cpu.iq.fp_inst_queue_reads 287265399 # Number of floating instruction queue reads
517system.cpu.iq.fp_inst_queue_writes 126793827 # Number of floating instruction queue writes
518system.cpu.iq.fp_inst_queue_wakeup_accesses 117417697 # Number of floating instruction queue wakeup accesses
519system.cpu.iq.int_alu_accesses 302953956 # Number of integer alu accesses
520system.cpu.iq.fp_alu_accesses 167370819 # Number of floating point alu accesses
521system.cpu.iew.lsq.thread0.forwLoads 5034316 # Number of loads that had data forwarded from stores
522system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
523system.cpu.iew.lsq.thread0.squashedLoads 6696915 # Number of loads squashed
524system.cpu.iew.lsq.thread0.ignoredResponses 13655 # Number of memory responses ignored because the instruction is squashed
525system.cpu.iew.lsq.thread0.memOrderViolation 10694 # Number of memory ordering violations
526system.cpu.iew.lsq.thread0.squashedStores 6089616 # Number of stores squashed
527system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
528system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
529system.cpu.iew.lsq.thread0.rescheduledLoads 151174 # Number of loads that were rescheduled
530system.cpu.iew.lsq.thread0.cacheBlocked 488913 # Number of times an access to memory failed due to the cache being blocked
531system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
532system.cpu.iew.iewSquashCycles 1620993 # Number of cycles IEW is squashing
533system.cpu.iew.iewBlockCycles 2123091 # Number of cycles IEW is blocking
534system.cpu.iew.iewUnblockCycles 319754 # Number of cycles IEW is unblocking
535system.cpu.iew.iewDispatchedInsts 353236194 # Number of instructions dispatched to IQ
536system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
537system.cpu.iew.iewDispLoadInsts 92429190 # Number of dispatched load instructions
538system.cpu.iew.iewDispStoreInsts 88465233 # Number of dispatched store instructions
539system.cpu.iew.iewDispNonSpecInsts 16993 # Number of dispatched non-speculative instructions
540system.cpu.iew.iewIQFullEvents 8080 # Number of times the IQ has become full, causing a stall
541system.cpu.iew.iewLSQFullEvents 327488 # Number of times the LSQ has become full, causing a stall
542system.cpu.iew.memOrderViolationEvents 10694 # Number of memory order violations
543system.cpu.iew.predictedTakenIncorrect 1220289 # Number of branches that were predicted taken incorrectly
544system.cpu.iew.predictedNotTakenIncorrect 438322 # Number of branches that were predicted not taken incorrectly
545system.cpu.iew.branchMispredicts 1658611 # Number of branch mispredicts detected at execute
546system.cpu.iew.iewExecutedInsts 342304940 # Number of executed instructions
547system.cpu.iew.iewExecLoadInsts 90585369 # Number of load instructions executed
548system.cpu.iew.iewExecSquashedInsts 3962922 # Number of squashed instructions skipped in execute
549system.cpu.iew.exec_swp 0 # number of swp insts executed
550system.cpu.iew.exec_nop 864 # number of nop insts executed
551system.cpu.iew.exec_refs 175168098 # number of memory reference insts executed
552system.cpu.iew.exec_branches 31752179 # Number of branches executed
553system.cpu.iew.exec_stores 84582729 # Number of stores executed
554system.cpu.iew.exec_rate 1.520806 # Inst execution rate
555system.cpu.iew.wb_sent 340904975 # cumulative count of insts sent to commit
556system.cpu.iew.wb_count 340645195 # cumulative count of insts written-back
557system.cpu.iew.wb_producers 153543382 # num instructions producing a value
558system.cpu.iew.wb_consumers 265817565 # num instructions consuming a value
559system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
560system.cpu.iew.wb_rate 1.513432 # insts written-back per cycle
561system.cpu.iew.wb_fanout 0.577627 # average fanout of values written-back
562system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
563system.cpu.commit.commitSquashedInsts 23000910 # The number of squashed insts skipped by commit
564system.cpu.commit.commitNonSpecStalls 22120 # The number of times commit has been forced to stall to communicate backwards
565system.cpu.commit.branchMispredicts 1611472 # The number of times a branch was mispredicted
566system.cpu.commit.committed_per_cycle::samples 221213350 # Number of insts commited each cycle
567system.cpu.commit.committed_per_cycle::mean 1.481883 # Number of insts commited each cycle
568system.cpu.commit.committed_per_cycle::stdev 2.053410 # Number of insts commited each cycle
569system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
570system.cpu.commit.committed_per_cycle::0 87832177 39.70% 39.70% # Number of insts commited each cycle
571system.cpu.commit.committed_per_cycle::1 69867778 31.58% 71.29% # Number of insts commited each cycle
572system.cpu.commit.committed_per_cycle::2 20927331 9.46% 80.75% # Number of insts commited each cycle
573system.cpu.commit.committed_per_cycle::3 13474141 6.09% 86.84% # Number of insts commited each cycle
574system.cpu.commit.committed_per_cycle::4 8800060 3.98% 90.82% # Number of insts commited each cycle
575system.cpu.commit.committed_per_cycle::5 4584952 2.07% 92.89% # Number of insts commited each cycle
576system.cpu.commit.committed_per_cycle::6 2913270 1.32% 94.21% # Number of insts commited each cycle
577system.cpu.commit.committed_per_cycle::7 2446398 1.11% 95.31% # Number of insts commited each cycle
578system.cpu.commit.committed_per_cycle::8 10367243 4.69% 100.00% # Number of insts commited each cycle
579system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
580system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
581system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
582system.cpu.commit.committed_per_cycle::total 221213350 # Number of insts commited each cycle
583system.cpu.commit.committedInsts 273037831 # Number of instructions committed
584system.cpu.commit.committedOps 327812213 # Number of ops (including micro ops) committed
585system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
586system.cpu.commit.refs 168107892 # Number of memory references committed
587system.cpu.commit.loads 85732275 # Number of loads committed
588system.cpu.commit.membars 11033 # Number of memory barriers committed
589system.cpu.commit.branches 30563525 # Number of branches committed
590system.cpu.commit.fp_insts 114216705 # Number of committed floating point instructions.
591system.cpu.commit.int_insts 258331704 # Number of committed integer instructions.
592system.cpu.commit.function_calls 6225114 # Number of function calls committed.
593system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
594system.cpu.commit.op_class_0::IntAlu 104312486 31.82% 31.82% # Class of committed instruction
595system.cpu.commit.op_class_0::IntMult 2145917 0.65% 32.48% # Class of committed instruction
596system.cpu.commit.op_class_0::IntDiv 0 0.00% 32.48% # Class of committed instruction
597system.cpu.commit.op_class_0::FloatAdd 0 0.00% 32.48% # Class of committed instruction
598system.cpu.commit.op_class_0::FloatCmp 0 0.00% 32.48% # Class of committed instruction
599system.cpu.commit.op_class_0::FloatCvt 0 0.00% 32.48% # Class of committed instruction
600system.cpu.commit.op_class_0::FloatMult 0 0.00% 32.48% # Class of committed instruction
601system.cpu.commit.op_class_0::FloatDiv 0 0.00% 32.48% # Class of committed instruction
602system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 32.48% # Class of committed instruction
603system.cpu.commit.op_class_0::SimdAdd 0 0.00% 32.48% # Class of committed instruction

--- 11 unchanged lines hidden (view full) ---

615system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 34.49% # Class of committed instruction
616system.cpu.commit.op_class_0::SimdFloatCmp 7943502 2.42% 36.91% # Class of committed instruction
617system.cpu.commit.op_class_0::SimdFloatCvt 3118180 0.95% 37.86% # Class of committed instruction
618system.cpu.commit.op_class_0::SimdFloatDiv 1563217 0.48% 38.34% # Class of committed instruction
619system.cpu.commit.op_class_0::SimdFloatMisc 19652356 6.00% 44.33% # Class of committed instruction
620system.cpu.commit.op_class_0::SimdFloatMult 7136937 2.18% 46.51% # Class of committed instruction
621system.cpu.commit.op_class_0::SimdFloatMultAcc 7062098 2.15% 48.66% # Class of committed instruction
622system.cpu.commit.op_class_0::SimdFloatSqrt 175285 0.05% 48.72% # Class of committed instruction
623system.cpu.commit.op_class_0::MemRead 85732275 26.15% 74.87% # Class of committed instruction
624system.cpu.commit.op_class_0::MemWrite 82375617 25.13% 100.00% # Class of committed instruction
625system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
626system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
627system.cpu.commit.op_class_0::total 327812213 # Class of committed instruction
628system.cpu.commit.bw_lim_events 10367243 # number cycles where commit BW limit reached
629system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
630system.cpu.rob.rob_reads 561656707 # The number of ROB reads
631system.cpu.rob.rob_writes 705358338 # The number of ROB writes
632system.cpu.timesIdled 49342 # Number of times that the entire CPU went into an idle state and unscheduled itself
633system.cpu.idleCycles 139797 # Total number of cycles that the CPU has spent unscheduled due to idling
634system.cpu.committedInsts 273037219 # Number of Instructions Simulated
635system.cpu.committedOps 327811601 # Number of Ops (including micro ops) Simulated
636system.cpu.cpi 0.824361 # CPI: Cycles Per Instruction
637system.cpu.cpi_total 0.824361 # CPI: Total CPI of All Threads
638system.cpu.ipc 1.213060 # IPC: Instructions Per Cycle
639system.cpu.ipc_total 1.213060 # IPC: Total IPC of All Threads
640system.cpu.int_regfile_reads 331187238 # number of integer regfile reads
641system.cpu.int_regfile_writes 136909181 # number of integer regfile writes
642system.cpu.fp_regfile_reads 187100304 # number of floating regfile reads
643system.cpu.fp_regfile_writes 132166714 # number of floating regfile writes
644system.cpu.cc_regfile_reads 1296661589 # number of cc regfile reads
645system.cpu.cc_regfile_writes 80246596 # number of cc regfile writes
646system.cpu.misc_regfile_reads 1182269483 # number of misc regfile reads
647system.cpu.misc_regfile_writes 34421755 # number of misc regfile writes
648system.cpu.toL2Bus.trans_dist::ReadReq 2029653 # Transaction distribution
649system.cpu.toL2Bus.trans_dist::ReadResp 2029653 # Transaction distribution
650system.cpu.toL2Bus.trans_dist::Writeback 966282 # Transaction distribution
651system.cpu.toL2Bus.trans_dist::HardPFReq 49309 # Transaction distribution
652system.cpu.toL2Bus.trans_dist::UpgradeReq 2 # Transaction distribution
653system.cpu.toL2Bus.trans_dist::UpgradeResp 2 # Transaction distribution
654system.cpu.toL2Bus.trans_dist::ReadExReq 220486 # Transaction distribution
655system.cpu.toL2Bus.trans_dist::ReadExResp 220486 # Transaction distribution
656system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1430858 # Packet count per connected master and slave (bytes)
657system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4034802 # Packet count per connected master and slave (bytes)
658system.cpu.toL2Bus.pkt_count::total 5465660 # Packet count per connected master and slave (bytes)
659system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 45758528 # Cumulative packet size per connected master and slave (bytes)
660system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 160034560 # Cumulative packet size per connected master and slave (bytes)
661system.cpu.toL2Bus.pkt_size::total 205793088 # Cumulative packet size per connected master and slave (bytes)
662system.cpu.toL2Bus.snoops 50213 # Total snoops (count)
663system.cpu.toL2Bus.snoop_fanout::samples 3265775 # Request fanout histogram
664system.cpu.toL2Bus.snoop_fanout::mean 5.015099 # Request fanout histogram
665system.cpu.toL2Bus.snoop_fanout::stdev 0.121946 # Request fanout histogram
666system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
667system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
668system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
669system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
670system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
671system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
672system.cpu.toL2Bus.snoop_fanout::5 3216466 98.49% 98.49% # Request fanout histogram
673system.cpu.toL2Bus.snoop_fanout::6 49309 1.51% 100.00% # Request fanout histogram
674system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
675system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
676system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram
677system.cpu.toL2Bus.snoop_fanout::total 3265775 # Request fanout histogram
678system.cpu.toL2Bus.reqLayer0.occupancy 2574531466 # Layer occupancy (ticks)
679system.cpu.toL2Bus.reqLayer0.utilization 2.3 # Layer utilization (%)
680system.cpu.toL2Bus.respLayer0.occupancy 1074172389 # Layer occupancy (ticks)
681system.cpu.toL2Bus.respLayer0.utilization 1.0 # Layer utilization (%)
682system.cpu.toL2Bus.respLayer1.occupancy 2301537734 # Layer occupancy (ticks)
683system.cpu.toL2Bus.respLayer1.utilization 2.0 # Layer utilization (%)
684system.cpu.icache.tags.replacements 715368 # number of replacements
685system.cpu.icache.tags.tagsinuse 511.871967 # Cycle average of tags in use
686system.cpu.icache.tags.total_refs 88391816 # Total number of references to valid blocks.
687system.cpu.icache.tags.sampled_refs 715880 # Sample count of references to valid blocks.
688system.cpu.icache.tags.avg_refs 123.472951 # Average number of references to valid blocks.
689system.cpu.icache.tags.warmup_cycle 275609500 # Cycle when the warmup percentage was hit.
690system.cpu.icache.tags.occ_blocks::cpu.inst 511.871967 # Average occupied blocks per requestor
691system.cpu.icache.tags.occ_percent::cpu.inst 0.999750 # Average percentage of cache occupancy
692system.cpu.icache.tags.occ_percent::total 0.999750 # Average percentage of cache occupancy
693system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
694system.cpu.icache.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
695system.cpu.icache.tags.age_task_id_blocks_1024::1 131 # Occupied blocks per task id
696system.cpu.icache.tags.age_task_id_blocks_1024::2 246 # Occupied blocks per task id
697system.cpu.icache.tags.age_task_id_blocks_1024::3 14 # Occupied blocks per task id
698system.cpu.icache.tags.age_task_id_blocks_1024::4 66 # Occupied blocks per task id
699system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
700system.cpu.icache.tags.tag_accesses 178939093 # Number of tag accesses
701system.cpu.icache.tags.data_accesses 178939093 # Number of data accesses
702system.cpu.icache.ReadReq_hits::cpu.inst 88391816 # number of ReadReq hits
703system.cpu.icache.ReadReq_hits::total 88391816 # number of ReadReq hits
704system.cpu.icache.demand_hits::cpu.inst 88391816 # number of demand (read+write) hits
705system.cpu.icache.demand_hits::total 88391816 # number of demand (read+write) hits
706system.cpu.icache.overall_hits::cpu.inst 88391816 # number of overall hits
707system.cpu.icache.overall_hits::total 88391816 # number of overall hits
708system.cpu.icache.ReadReq_misses::cpu.inst 719790 # number of ReadReq misses
709system.cpu.icache.ReadReq_misses::total 719790 # number of ReadReq misses
710system.cpu.icache.demand_misses::cpu.inst 719790 # number of demand (read+write) misses
711system.cpu.icache.demand_misses::total 719790 # number of demand (read+write) misses
712system.cpu.icache.overall_misses::cpu.inst 719790 # number of overall misses
713system.cpu.icache.overall_misses::total 719790 # number of overall misses
714system.cpu.icache.ReadReq_miss_latency::cpu.inst 5791847611 # number of ReadReq miss cycles
715system.cpu.icache.ReadReq_miss_latency::total 5791847611 # number of ReadReq miss cycles
716system.cpu.icache.demand_miss_latency::cpu.inst 5791847611 # number of demand (read+write) miss cycles
717system.cpu.icache.demand_miss_latency::total 5791847611 # number of demand (read+write) miss cycles
718system.cpu.icache.overall_miss_latency::cpu.inst 5791847611 # number of overall miss cycles
719system.cpu.icache.overall_miss_latency::total 5791847611 # number of overall miss cycles
720system.cpu.icache.ReadReq_accesses::cpu.inst 89111606 # number of ReadReq accesses(hits+misses)
721system.cpu.icache.ReadReq_accesses::total 89111606 # number of ReadReq accesses(hits+misses)
722system.cpu.icache.demand_accesses::cpu.inst 89111606 # number of demand (read+write) accesses
723system.cpu.icache.demand_accesses::total 89111606 # number of demand (read+write) accesses
724system.cpu.icache.overall_accesses::cpu.inst 89111606 # number of overall (read+write) accesses
725system.cpu.icache.overall_accesses::total 89111606 # number of overall (read+write) accesses
726system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.008077 # miss rate for ReadReq accesses
727system.cpu.icache.ReadReq_miss_rate::total 0.008077 # miss rate for ReadReq accesses
728system.cpu.icache.demand_miss_rate::cpu.inst 0.008077 # miss rate for demand accesses
729system.cpu.icache.demand_miss_rate::total 0.008077 # miss rate for demand accesses
730system.cpu.icache.overall_miss_rate::cpu.inst 0.008077 # miss rate for overall accesses
731system.cpu.icache.overall_miss_rate::total 0.008077 # miss rate for overall accesses
732system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8046.579712 # average ReadReq miss latency
733system.cpu.icache.ReadReq_avg_miss_latency::total 8046.579712 # average ReadReq miss latency
734system.cpu.icache.demand_avg_miss_latency::cpu.inst 8046.579712 # average overall miss latency
735system.cpu.icache.demand_avg_miss_latency::total 8046.579712 # average overall miss latency
736system.cpu.icache.overall_avg_miss_latency::cpu.inst 8046.579712 # average overall miss latency
737system.cpu.icache.overall_avg_miss_latency::total 8046.579712 # average overall miss latency
738system.cpu.icache.blocked_cycles::no_mshrs 12631 # number of cycles access was blocked
739system.cpu.icache.blocked_cycles::no_targets 17 # number of cycles access was blocked
740system.cpu.icache.blocked::no_mshrs 1514 # number of cycles access was blocked
741system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
742system.cpu.icache.avg_blocked_cycles::no_mshrs 8.342801 # average number of cycles each access was blocked
743system.cpu.icache.avg_blocked_cycles::no_targets 17 # average number of cycles each access was blocked
744system.cpu.icache.fast_writes 0 # number of fast writes performed
745system.cpu.icache.cache_copies 0 # number of cache copies performed
746system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3909 # number of ReadReq MSHR hits
747system.cpu.icache.ReadReq_mshr_hits::total 3909 # number of ReadReq MSHR hits
748system.cpu.icache.demand_mshr_hits::cpu.inst 3909 # number of demand (read+write) MSHR hits
749system.cpu.icache.demand_mshr_hits::total 3909 # number of demand (read+write) MSHR hits
750system.cpu.icache.overall_mshr_hits::cpu.inst 3909 # number of overall MSHR hits
751system.cpu.icache.overall_mshr_hits::total 3909 # number of overall MSHR hits
752system.cpu.icache.ReadReq_mshr_misses::cpu.inst 715881 # number of ReadReq MSHR misses
753system.cpu.icache.ReadReq_mshr_misses::total 715881 # number of ReadReq MSHR misses
754system.cpu.icache.demand_mshr_misses::cpu.inst 715881 # number of demand (read+write) MSHR misses
755system.cpu.icache.demand_mshr_misses::total 715881 # number of demand (read+write) MSHR misses
756system.cpu.icache.overall_mshr_misses::cpu.inst 715881 # number of overall MSHR misses
757system.cpu.icache.overall_mshr_misses::total 715881 # number of overall MSHR misses
758system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 4688303087 # number of ReadReq MSHR miss cycles
759system.cpu.icache.ReadReq_mshr_miss_latency::total 4688303087 # number of ReadReq MSHR miss cycles
760system.cpu.icache.demand_mshr_miss_latency::cpu.inst 4688303087 # number of demand (read+write) MSHR miss cycles
761system.cpu.icache.demand_mshr_miss_latency::total 4688303087 # number of demand (read+write) MSHR miss cycles
762system.cpu.icache.overall_mshr_miss_latency::cpu.inst 4688303087 # number of overall MSHR miss cycles
763system.cpu.icache.overall_mshr_miss_latency::total 4688303087 # number of overall MSHR miss cycles
764system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.008034 # mshr miss rate for ReadReq accesses
765system.cpu.icache.ReadReq_mshr_miss_rate::total 0.008034 # mshr miss rate for ReadReq accesses
766system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.008034 # mshr miss rate for demand accesses
767system.cpu.icache.demand_mshr_miss_rate::total 0.008034 # mshr miss rate for demand accesses
768system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.008034 # mshr miss rate for overall accesses
769system.cpu.icache.overall_mshr_miss_rate::total 0.008034 # mshr miss rate for overall accesses
770system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 6548.997790 # average ReadReq mshr miss latency
771system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 6548.997790 # average ReadReq mshr miss latency
772system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 6548.997790 # average overall mshr miss latency
773system.cpu.icache.demand_avg_mshr_miss_latency::total 6548.997790 # average overall mshr miss latency
774system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 6548.997790 # average overall mshr miss latency
775system.cpu.icache.overall_avg_mshr_miss_latency::total 6548.997790 # average overall mshr miss latency
776system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
777system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_identified 6641923 # number of hwpf identified
778system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 7386 # number of hwpf that were already in mshr
779system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 6574564 # number of hwpf that were already in the cache
780system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 13578 # number of hwpf that were already in the prefetch queue
781system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
782system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 2097 # number of hwpf removed because MSHR allocated
783system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_issued 44298 # number of hwpf issued
784system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_span_page 135685 # number of hwpf spanning a virtual page
785system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
786system.cpu.l2cache.tags.replacements 0 # number of replacements
787system.cpu.l2cache.tags.tagsinuse 8320.579960 # Cycle average of tags in use
788system.cpu.l2cache.tags.total_refs 2794148 # Total number of references to valid blocks.
789system.cpu.l2cache.tags.sampled_refs 9718 # Sample count of references to valid blocks.
790system.cpu.l2cache.tags.avg_refs 287.522947 # Average number of references to valid blocks.
791system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
792system.cpu.l2cache.tags.occ_blocks::writebacks 2574.248018 # Average occupied blocks per requestor
793system.cpu.l2cache.tags.occ_blocks::cpu.inst 441.129211 # Average occupied blocks per requestor
794system.cpu.l2cache.tags.occ_blocks::cpu.data 367.415546 # Average occupied blocks per requestor
795system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 4937.787185 # Average occupied blocks per requestor
796system.cpu.l2cache.tags.occ_percent::writebacks 0.157120 # Average percentage of cache occupancy
797system.cpu.l2cache.tags.occ_percent::cpu.inst 0.026924 # Average percentage of cache occupancy
798system.cpu.l2cache.tags.occ_percent::cpu.data 0.022425 # Average percentage of cache occupancy
799system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.301379 # Average percentage of cache occupancy
800system.cpu.l2cache.tags.occ_percent::total 0.507848 # Average percentage of cache occupancy
801system.cpu.l2cache.tags.occ_task_id_blocks::1022 5676 # Occupied blocks per task id
802system.cpu.l2cache.tags.occ_task_id_blocks::1024 4042 # Occupied blocks per task id
803system.cpu.l2cache.tags.age_task_id_blocks_1022::0 59 # Occupied blocks per task id
804system.cpu.l2cache.tags.age_task_id_blocks_1022::1 84 # Occupied blocks per task id
805system.cpu.l2cache.tags.age_task_id_blocks_1022::2 572 # Occupied blocks per task id
806system.cpu.l2cache.tags.age_task_id_blocks_1022::4 4961 # Occupied blocks per task id
807system.cpu.l2cache.tags.age_task_id_blocks_1024::0 31 # Occupied blocks per task id
808system.cpu.l2cache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id
809system.cpu.l2cache.tags.age_task_id_blocks_1024::2 626 # Occupied blocks per task id
810system.cpu.l2cache.tags.age_task_id_blocks_1024::3 123 # Occupied blocks per task id
811system.cpu.l2cache.tags.age_task_id_blocks_1024::4 3234 # Occupied blocks per task id
812system.cpu.l2cache.tags.occ_task_id_percent::1022 0.346436 # Percentage of cache occupancy per task id
813system.cpu.l2cache.tags.occ_task_id_percent::1024 0.246704 # Percentage of cache occupancy per task id
814system.cpu.l2cache.tags.tag_accesses 51678510 # Number of tag accesses
815system.cpu.l2cache.tags.data_accesses 51678510 # Number of data accesses
816system.cpu.l2cache.ReadReq_hits::cpu.inst 714431 # number of ReadReq hits
817system.cpu.l2cache.ReadReq_hits::cpu.data 1313042 # number of ReadReq hits
818system.cpu.l2cache.ReadReq_hits::total 2027473 # number of ReadReq hits
819system.cpu.l2cache.Writeback_hits::writebacks 966282 # number of Writeback hits
820system.cpu.l2cache.Writeback_hits::total 966282 # number of Writeback hits
821system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
822system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
823system.cpu.l2cache.ReadExReq_hits::cpu.data 219797 # number of ReadExReq hits
824system.cpu.l2cache.ReadExReq_hits::total 219797 # number of ReadExReq hits
825system.cpu.l2cache.demand_hits::cpu.inst 714431 # number of demand (read+write) hits
826system.cpu.l2cache.demand_hits::cpu.data 1532839 # number of demand (read+write) hits
827system.cpu.l2cache.demand_hits::total 2247270 # number of demand (read+write) hits
828system.cpu.l2cache.overall_hits::cpu.inst 714431 # number of overall hits
829system.cpu.l2cache.overall_hits::cpu.data 1532839 # number of overall hits
830system.cpu.l2cache.overall_hits::total 2247270 # number of overall hits
831system.cpu.l2cache.ReadReq_misses::cpu.inst 546 # number of ReadReq misses
832system.cpu.l2cache.ReadReq_misses::cpu.data 730 # number of ReadReq misses
833system.cpu.l2cache.ReadReq_misses::total 1276 # number of ReadReq misses
834system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses
835system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses
836system.cpu.l2cache.ReadExReq_misses::cpu.data 689 # number of ReadExReq misses
837system.cpu.l2cache.ReadExReq_misses::total 689 # number of ReadExReq misses
838system.cpu.l2cache.demand_misses::cpu.inst 546 # number of demand (read+write) misses
839system.cpu.l2cache.demand_misses::cpu.data 1419 # number of demand (read+write) misses
840system.cpu.l2cache.demand_misses::total 1965 # number of demand (read+write) misses
841system.cpu.l2cache.overall_misses::cpu.inst 546 # number of overall misses
842system.cpu.l2cache.overall_misses::cpu.data 1419 # number of overall misses
843system.cpu.l2cache.overall_misses::total 1965 # number of overall misses
844system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 38998499 # number of ReadReq miss cycles
845system.cpu.l2cache.ReadReq_miss_latency::cpu.data 50021748 # number of ReadReq miss cycles
846system.cpu.l2cache.ReadReq_miss_latency::total 89020247 # number of ReadReq miss cycles
847system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 15499 # number of UpgradeReq miss cycles
848system.cpu.l2cache.UpgradeReq_miss_latency::total 15499 # number of UpgradeReq miss cycles
849system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 41954499 # number of ReadExReq miss cycles
850system.cpu.l2cache.ReadExReq_miss_latency::total 41954499 # number of ReadExReq miss cycles
851system.cpu.l2cache.demand_miss_latency::cpu.inst 38998499 # number of demand (read+write) miss cycles
852system.cpu.l2cache.demand_miss_latency::cpu.data 91976247 # number of demand (read+write) miss cycles
853system.cpu.l2cache.demand_miss_latency::total 130974746 # number of demand (read+write) miss cycles
854system.cpu.l2cache.overall_miss_latency::cpu.inst 38998499 # number of overall miss cycles
855system.cpu.l2cache.overall_miss_latency::cpu.data 91976247 # number of overall miss cycles
856system.cpu.l2cache.overall_miss_latency::total 130974746 # number of overall miss cycles
857system.cpu.l2cache.ReadReq_accesses::cpu.inst 714977 # number of ReadReq accesses(hits+misses)
858system.cpu.l2cache.ReadReq_accesses::cpu.data 1313772 # number of ReadReq accesses(hits+misses)
859system.cpu.l2cache.ReadReq_accesses::total 2028749 # number of ReadReq accesses(hits+misses)
860system.cpu.l2cache.Writeback_accesses::writebacks 966282 # number of Writeback accesses(hits+misses)
861system.cpu.l2cache.Writeback_accesses::total 966282 # number of Writeback accesses(hits+misses)
862system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2 # number of UpgradeReq accesses(hits+misses)
863system.cpu.l2cache.UpgradeReq_accesses::total 2 # number of UpgradeReq accesses(hits+misses)
864system.cpu.l2cache.ReadExReq_accesses::cpu.data 220486 # number of ReadExReq accesses(hits+misses)
865system.cpu.l2cache.ReadExReq_accesses::total 220486 # number of ReadExReq accesses(hits+misses)
866system.cpu.l2cache.demand_accesses::cpu.inst 714977 # number of demand (read+write) accesses
867system.cpu.l2cache.demand_accesses::cpu.data 1534258 # number of demand (read+write) accesses
868system.cpu.l2cache.demand_accesses::total 2249235 # number of demand (read+write) accesses
869system.cpu.l2cache.overall_accesses::cpu.inst 714977 # number of overall (read+write) accesses
870system.cpu.l2cache.overall_accesses::cpu.data 1534258 # number of overall (read+write) accesses
871system.cpu.l2cache.overall_accesses::total 2249235 # number of overall (read+write) accesses
872system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.000764 # miss rate for ReadReq accesses
873system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000556 # miss rate for ReadReq accesses
874system.cpu.l2cache.ReadReq_miss_rate::total 0.000629 # miss rate for ReadReq accesses
875system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.500000 # miss rate for UpgradeReq accesses
876system.cpu.l2cache.UpgradeReq_miss_rate::total 0.500000 # miss rate for UpgradeReq accesses
877system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.003125 # miss rate for ReadExReq accesses
878system.cpu.l2cache.ReadExReq_miss_rate::total 0.003125 # miss rate for ReadExReq accesses
879system.cpu.l2cache.demand_miss_rate::cpu.inst 0.000764 # miss rate for demand accesses
880system.cpu.l2cache.demand_miss_rate::cpu.data 0.000925 # miss rate for demand accesses
881system.cpu.l2cache.demand_miss_rate::total 0.000874 # miss rate for demand accesses
882system.cpu.l2cache.overall_miss_rate::cpu.inst 0.000764 # miss rate for overall accesses
883system.cpu.l2cache.overall_miss_rate::cpu.data 0.000925 # miss rate for overall accesses
884system.cpu.l2cache.overall_miss_rate::total 0.000874 # miss rate for overall accesses
885system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 71425.822344 # average ReadReq miss latency
886system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 68522.942466 # average ReadReq miss latency
887system.cpu.l2cache.ReadReq_avg_miss_latency::total 69765.083856 # average ReadReq miss latency
888system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 15499 # average UpgradeReq miss latency
889system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 15499 # average UpgradeReq miss latency
890system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 60891.870827 # average ReadExReq miss latency
891system.cpu.l2cache.ReadExReq_avg_miss_latency::total 60891.870827 # average ReadExReq miss latency
892system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 71425.822344 # average overall miss latency
893system.cpu.l2cache.demand_avg_miss_latency::cpu.data 64817.651163 # average overall miss latency
894system.cpu.l2cache.demand_avg_miss_latency::total 66653.814758 # average overall miss latency
895system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 71425.822344 # average overall miss latency
896system.cpu.l2cache.overall_avg_miss_latency::cpu.data 64817.651163 # average overall miss latency
897system.cpu.l2cache.overall_avg_miss_latency::total 66653.814758 # average overall miss latency
898system.cpu.l2cache.blocked_cycles::no_mshrs 6173 # number of cycles access was blocked
899system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
900system.cpu.l2cache.blocked::no_mshrs 209 # number of cycles access was blocked
901system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
902system.cpu.l2cache.avg_blocked_cycles::no_mshrs 29.535885 # average number of cycles each access was blocked
903system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
904system.cpu.l2cache.fast_writes 0 # number of fast writes performed
905system.cpu.l2cache.cache_copies 0 # number of cache copies performed
906system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 68 # number of ReadReq MSHR hits
907system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 43 # number of ReadReq MSHR hits
908system.cpu.l2cache.ReadReq_mshr_hits::total 111 # number of ReadReq MSHR hits
909system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 114 # number of ReadExReq MSHR hits
910system.cpu.l2cache.ReadExReq_mshr_hits::total 114 # number of ReadExReq MSHR hits
911system.cpu.l2cache.demand_mshr_hits::cpu.inst 68 # number of demand (read+write) MSHR hits
912system.cpu.l2cache.demand_mshr_hits::cpu.data 157 # number of demand (read+write) MSHR hits
913system.cpu.l2cache.demand_mshr_hits::total 225 # number of demand (read+write) MSHR hits
914system.cpu.l2cache.overall_mshr_hits::cpu.inst 68 # number of overall MSHR hits
915system.cpu.l2cache.overall_mshr_hits::cpu.data 157 # number of overall MSHR hits
916system.cpu.l2cache.overall_mshr_hits::total 225 # number of overall MSHR hits
917system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 478 # number of ReadReq MSHR misses
918system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 687 # number of ReadReq MSHR misses
919system.cpu.l2cache.ReadReq_mshr_misses::total 1165 # number of ReadReq MSHR misses
920system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 44298 # number of HardPFReq MSHR misses
921system.cpu.l2cache.HardPFReq_mshr_misses::total 44298 # number of HardPFReq MSHR misses
922system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses
923system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses
924system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 575 # number of ReadExReq MSHR misses
925system.cpu.l2cache.ReadExReq_mshr_misses::total 575 # number of ReadExReq MSHR misses
926system.cpu.l2cache.demand_mshr_misses::cpu.inst 478 # number of demand (read+write) MSHR misses
927system.cpu.l2cache.demand_mshr_misses::cpu.data 1262 # number of demand (read+write) MSHR misses
928system.cpu.l2cache.demand_mshr_misses::total 1740 # number of demand (read+write) MSHR misses
929system.cpu.l2cache.overall_mshr_misses::cpu.inst 478 # number of overall MSHR misses
930system.cpu.l2cache.overall_mshr_misses::cpu.data 1262 # number of overall MSHR misses
931system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 44298 # number of overall MSHR misses
932system.cpu.l2cache.overall_mshr_misses::total 46038 # number of overall MSHR misses
933system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 32592250 # number of ReadReq MSHR miss cycles
934system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 42691498 # number of ReadReq MSHR miss cycles
935system.cpu.l2cache.ReadReq_mshr_miss_latency::total 75283748 # number of ReadReq MSHR miss cycles
936system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 669707182 # number of HardPFReq MSHR miss cycles
937system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 669707182 # number of HardPFReq MSHR miss cycles
938system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 6001 # number of UpgradeReq MSHR miss cycles
939system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 6001 # number of UpgradeReq MSHR miss cycles
940system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 34465750 # number of ReadExReq MSHR miss cycles
941system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 34465750 # number of ReadExReq MSHR miss cycles
942system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 32592250 # number of demand (read+write) MSHR miss cycles
943system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 77157248 # number of demand (read+write) MSHR miss cycles
944system.cpu.l2cache.demand_mshr_miss_latency::total 109749498 # number of demand (read+write) MSHR miss cycles
945system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 32592250 # number of overall MSHR miss cycles
946system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 77157248 # number of overall MSHR miss cycles
947system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 669707182 # number of overall MSHR miss cycles
948system.cpu.l2cache.overall_mshr_miss_latency::total 779456680 # number of overall MSHR miss cycles
949system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.000669 # mshr miss rate for ReadReq accesses
950system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000523 # mshr miss rate for ReadReq accesses
951system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000574 # mshr miss rate for ReadReq accesses
952system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
953system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
954system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for UpgradeReq accesses
955system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.500000 # mshr miss rate for UpgradeReq accesses
956system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.002608 # mshr miss rate for ReadExReq accesses
957system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.002608 # mshr miss rate for ReadExReq accesses
958system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.000669 # mshr miss rate for demand accesses
959system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.000823 # mshr miss rate for demand accesses
960system.cpu.l2cache.demand_mshr_miss_rate::total 0.000774 # mshr miss rate for demand accesses
961system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.000669 # mshr miss rate for overall accesses
962system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.000823 # mshr miss rate for overall accesses
963system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
964system.cpu.l2cache.overall_mshr_miss_rate::total 0.020468 # mshr miss rate for overall accesses
965system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 68184.623431 # average ReadReq mshr miss latency
966system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62141.918486 # average ReadReq mshr miss latency
967system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 64621.242918 # average ReadReq mshr miss latency
968system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 15118.226150 # average HardPFReq mshr miss latency
969system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 15118.226150 # average HardPFReq mshr miss latency
970system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 6001 # average UpgradeReq mshr miss latency
971system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 6001 # average UpgradeReq mshr miss latency
972system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 59940.434783 # average ReadExReq mshr miss latency
973system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 59940.434783 # average ReadExReq mshr miss latency
974system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68184.623431 # average overall mshr miss latency
975system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61138.865293 # average overall mshr miss latency
976system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63074.424138 # average overall mshr miss latency
977system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68184.623431 # average overall mshr miss latency
978system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61138.865293 # average overall mshr miss latency
979system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 15118.226150 # average overall mshr miss latency
980system.cpu.l2cache.overall_avg_mshr_miss_latency::total 16930.724184 # average overall mshr miss latency
981system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
982system.cpu.dcache.tags.replacements 1533746 # number of replacements
983system.cpu.dcache.tags.tagsinuse 511.875745 # Cycle average of tags in use
984system.cpu.dcache.tags.total_refs 163803379 # Total number of references to valid blocks.
985system.cpu.dcache.tags.sampled_refs 1534258 # Sample count of references to valid blocks.
986system.cpu.dcache.tags.avg_refs 106.763907 # Average number of references to valid blocks.
987system.cpu.dcache.tags.warmup_cycle 61007500 # Cycle when the warmup percentage was hit.
988system.cpu.dcache.tags.occ_blocks::cpu.data 511.875745 # Average occupied blocks per requestor
989system.cpu.dcache.tags.occ_percent::cpu.data 0.999757 # Average percentage of cache occupancy
990system.cpu.dcache.tags.occ_percent::total 0.999757 # Average percentage of cache occupancy
991system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
992system.cpu.dcache.tags.age_task_id_blocks_1024::0 125 # Occupied blocks per task id
993system.cpu.dcache.tags.age_task_id_blocks_1024::1 301 # Occupied blocks per task id
994system.cpu.dcache.tags.age_task_id_blocks_1024::2 85 # Occupied blocks per task id
995system.cpu.dcache.tags.age_task_id_blocks_1024::4 1 # Occupied blocks per task id
996system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
997system.cpu.dcache.tags.tag_accesses 336684382 # Number of tag accesses
998system.cpu.dcache.tags.data_accesses 336684382 # Number of data accesses
999system.cpu.dcache.ReadReq_hits::cpu.data 82726080 # number of ReadReq hits
1000system.cpu.dcache.ReadReq_hits::total 82726080 # number of ReadReq hits
1001system.cpu.dcache.WriteReq_hits::cpu.data 80985064 # number of WriteReq hits
1002system.cpu.dcache.WriteReq_hits::total 80985064 # number of WriteReq hits
1003system.cpu.dcache.SoftPFReq_hits::cpu.data 70429 # number of SoftPFReq hits
1004system.cpu.dcache.SoftPFReq_hits::total 70429 # number of SoftPFReq hits
1005system.cpu.dcache.LoadLockedReq_hits::cpu.data 10909 # number of LoadLockedReq hits
1006system.cpu.dcache.LoadLockedReq_hits::total 10909 # number of LoadLockedReq hits
1007system.cpu.dcache.StoreCondReq_hits::cpu.data 10895 # number of StoreCondReq hits
1008system.cpu.dcache.StoreCondReq_hits::total 10895 # number of StoreCondReq hits
1009system.cpu.dcache.demand_hits::cpu.data 163711144 # number of demand (read+write) hits
1010system.cpu.dcache.demand_hits::total 163711144 # number of demand (read+write) hits
1011system.cpu.dcache.overall_hits::cpu.data 163781573 # number of overall hits
1012system.cpu.dcache.overall_hits::total 163781573 # number of overall hits
1013system.cpu.dcache.ReadReq_misses::cpu.data 2704026 # number of ReadReq misses
1014system.cpu.dcache.ReadReq_misses::total 2704026 # number of ReadReq misses
1015system.cpu.dcache.WriteReq_misses::cpu.data 1067635 # number of WriteReq misses
1016system.cpu.dcache.WriteReq_misses::total 1067635 # number of WriteReq misses
1017system.cpu.dcache.SoftPFReq_misses::cpu.data 19 # number of SoftPFReq misses
1018system.cpu.dcache.SoftPFReq_misses::total 19 # number of SoftPFReq misses
1019system.cpu.dcache.LoadLockedReq_misses::cpu.data 5 # number of LoadLockedReq misses
1020system.cpu.dcache.LoadLockedReq_misses::total 5 # number of LoadLockedReq misses
1021system.cpu.dcache.demand_misses::cpu.data 3771661 # number of demand (read+write) misses
1022system.cpu.dcache.demand_misses::total 3771661 # number of demand (read+write) misses
1023system.cpu.dcache.overall_misses::cpu.data 3771680 # number of overall misses
1024system.cpu.dcache.overall_misses::total 3771680 # number of overall misses
1025system.cpu.dcache.ReadReq_miss_latency::cpu.data 21403617484 # number of ReadReq miss cycles
1026system.cpu.dcache.ReadReq_miss_latency::total 21403617484 # number of ReadReq miss cycles
1027system.cpu.dcache.WriteReq_miss_latency::cpu.data 8344449821 # number of WriteReq miss cycles
1028system.cpu.dcache.WriteReq_miss_latency::total 8344449821 # number of WriteReq miss cycles
1029system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 164500 # number of LoadLockedReq miss cycles
1030system.cpu.dcache.LoadLockedReq_miss_latency::total 164500 # number of LoadLockedReq miss cycles
1031system.cpu.dcache.demand_miss_latency::cpu.data 29748067305 # number of demand (read+write) miss cycles
1032system.cpu.dcache.demand_miss_latency::total 29748067305 # number of demand (read+write) miss cycles
1033system.cpu.dcache.overall_miss_latency::cpu.data 29748067305 # number of overall miss cycles
1034system.cpu.dcache.overall_miss_latency::total 29748067305 # number of overall miss cycles
1035system.cpu.dcache.ReadReq_accesses::cpu.data 85430106 # number of ReadReq accesses(hits+misses)
1036system.cpu.dcache.ReadReq_accesses::total 85430106 # number of ReadReq accesses(hits+misses)
1037system.cpu.dcache.WriteReq_accesses::cpu.data 82052699 # number of WriteReq accesses(hits+misses)
1038system.cpu.dcache.WriteReq_accesses::total 82052699 # number of WriteReq accesses(hits+misses)
1039system.cpu.dcache.SoftPFReq_accesses::cpu.data 70448 # number of SoftPFReq accesses(hits+misses)
1040system.cpu.dcache.SoftPFReq_accesses::total 70448 # number of SoftPFReq accesses(hits+misses)
1041system.cpu.dcache.LoadLockedReq_accesses::cpu.data 10914 # number of LoadLockedReq accesses(hits+misses)
1042system.cpu.dcache.LoadLockedReq_accesses::total 10914 # number of LoadLockedReq accesses(hits+misses)
1043system.cpu.dcache.StoreCondReq_accesses::cpu.data 10895 # number of StoreCondReq accesses(hits+misses)
1044system.cpu.dcache.StoreCondReq_accesses::total 10895 # number of StoreCondReq accesses(hits+misses)
1045system.cpu.dcache.demand_accesses::cpu.data 167482805 # number of demand (read+write) accesses
1046system.cpu.dcache.demand_accesses::total 167482805 # number of demand (read+write) accesses
1047system.cpu.dcache.overall_accesses::cpu.data 167553253 # number of overall (read+write) accesses
1048system.cpu.dcache.overall_accesses::total 167553253 # number of overall (read+write) accesses
1049system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.031652 # miss rate for ReadReq accesses
1050system.cpu.dcache.ReadReq_miss_rate::total 0.031652 # miss rate for ReadReq accesses
1051system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013012 # miss rate for WriteReq accesses
1052system.cpu.dcache.WriteReq_miss_rate::total 0.013012 # miss rate for WriteReq accesses
1053system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.000270 # miss rate for SoftPFReq accesses
1054system.cpu.dcache.SoftPFReq_miss_rate::total 0.000270 # miss rate for SoftPFReq accesses
1055system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000458 # miss rate for LoadLockedReq accesses
1056system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000458 # miss rate for LoadLockedReq accesses
1057system.cpu.dcache.demand_miss_rate::cpu.data 0.022520 # miss rate for demand accesses
1058system.cpu.dcache.demand_miss_rate::total 0.022520 # miss rate for demand accesses
1059system.cpu.dcache.overall_miss_rate::cpu.data 0.022510 # miss rate for overall accesses
1060system.cpu.dcache.overall_miss_rate::total 0.022510 # miss rate for overall accesses
1061system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 7915.462900 # average ReadReq miss latency
1062system.cpu.dcache.ReadReq_avg_miss_latency::total 7915.462900 # average ReadReq miss latency
1063system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 7815.826402 # average WriteReq miss latency
1064system.cpu.dcache.WriteReq_avg_miss_latency::total 7815.826402 # average WriteReq miss latency
1065system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 32900 # average LoadLockedReq miss latency
1066system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 32900 # average LoadLockedReq miss latency
1067system.cpu.dcache.demand_avg_miss_latency::cpu.data 7887.259037 # average overall miss latency
1068system.cpu.dcache.demand_avg_miss_latency::total 7887.259037 # average overall miss latency
1069system.cpu.dcache.overall_avg_miss_latency::cpu.data 7887.219304 # average overall miss latency
1070system.cpu.dcache.overall_avg_miss_latency::total 7887.219304 # average overall miss latency
1071system.cpu.dcache.blocked_cycles::no_mshrs 25 # number of cycles access was blocked
1072system.cpu.dcache.blocked_cycles::no_targets 761243 # number of cycles access was blocked
1073system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
1074system.cpu.dcache.blocked::no_targets 111844 # number of cycles access was blocked
1075system.cpu.dcache.avg_blocked_cycles::no_mshrs 12.500000 # average number of cycles each access was blocked
1076system.cpu.dcache.avg_blocked_cycles::no_targets 6.806293 # average number of cycles each access was blocked
1077system.cpu.dcache.fast_writes 0 # number of fast writes performed
1078system.cpu.dcache.cache_copies 0 # number of cache copies performed
1079system.cpu.dcache.writebacks::writebacks 966282 # number of writebacks
1080system.cpu.dcache.writebacks::total 966282 # number of writebacks
1081system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1390265 # number of ReadReq MSHR hits
1082system.cpu.dcache.ReadReq_mshr_hits::total 1390265 # number of ReadReq MSHR hits
1083system.cpu.dcache.WriteReq_mshr_hits::cpu.data 847147 # number of WriteReq MSHR hits
1084system.cpu.dcache.WriteReq_mshr_hits::total 847147 # number of WriteReq MSHR hits
1085system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5 # number of LoadLockedReq MSHR hits
1086system.cpu.dcache.LoadLockedReq_mshr_hits::total 5 # number of LoadLockedReq MSHR hits
1087system.cpu.dcache.demand_mshr_hits::cpu.data 2237412 # number of demand (read+write) MSHR hits
1088system.cpu.dcache.demand_mshr_hits::total 2237412 # number of demand (read+write) MSHR hits
1089system.cpu.dcache.overall_mshr_hits::cpu.data 2237412 # number of overall MSHR hits
1090system.cpu.dcache.overall_mshr_hits::total 2237412 # number of overall MSHR hits
1091system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1313761 # number of ReadReq MSHR misses
1092system.cpu.dcache.ReadReq_mshr_misses::total 1313761 # number of ReadReq MSHR misses
1093system.cpu.dcache.WriteReq_mshr_misses::cpu.data 220488 # number of WriteReq MSHR misses
1094system.cpu.dcache.WriteReq_mshr_misses::total 220488 # number of WriteReq MSHR misses
1095system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 11 # number of SoftPFReq MSHR misses
1096system.cpu.dcache.SoftPFReq_mshr_misses::total 11 # number of SoftPFReq MSHR misses
1097system.cpu.dcache.demand_mshr_misses::cpu.data 1534249 # number of demand (read+write) MSHR misses
1098system.cpu.dcache.demand_mshr_misses::total 1534249 # number of demand (read+write) MSHR misses
1099system.cpu.dcache.overall_mshr_misses::cpu.data 1534260 # number of overall MSHR misses
1100system.cpu.dcache.overall_mshr_misses::total 1534260 # number of overall MSHR misses
1101system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9295842016 # number of ReadReq MSHR miss cycles
1102system.cpu.dcache.ReadReq_mshr_miss_latency::total 9295842016 # number of ReadReq MSHR miss cycles
1103system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1592020910 # number of WriteReq MSHR miss cycles
1104system.cpu.dcache.WriteReq_mshr_miss_latency::total 1592020910 # number of WriteReq MSHR miss cycles
1105system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 638250 # number of SoftPFReq MSHR miss cycles
1106system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 638250 # number of SoftPFReq MSHR miss cycles
1107system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10887862926 # number of demand (read+write) MSHR miss cycles
1108system.cpu.dcache.demand_mshr_miss_latency::total 10887862926 # number of demand (read+write) MSHR miss cycles
1109system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10888501176 # number of overall MSHR miss cycles
1110system.cpu.dcache.overall_mshr_miss_latency::total 10888501176 # number of overall MSHR miss cycles
1111system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015378 # mshr miss rate for ReadReq accesses
1112system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015378 # mshr miss rate for ReadReq accesses
1113system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002687 # mshr miss rate for WriteReq accesses
1114system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002687 # mshr miss rate for WriteReq accesses
1115system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.000156 # mshr miss rate for SoftPFReq accesses
1116system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.000156 # mshr miss rate for SoftPFReq accesses
1117system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.009161 # mshr miss rate for demand accesses
1118system.cpu.dcache.demand_mshr_miss_rate::total 0.009161 # mshr miss rate for demand accesses
1119system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.009157 # mshr miss rate for overall accesses
1120system.cpu.dcache.overall_mshr_miss_rate::total 0.009157 # mshr miss rate for overall accesses
1121system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7075.748189 # average ReadReq mshr miss latency
1122system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 7075.748189 # average ReadReq mshr miss latency
1123system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 7220.442428 # average WriteReq mshr miss latency
1124system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 7220.442428 # average WriteReq mshr miss latency
1125system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 58022.727273 # average SoftPFReq mshr miss latency
1126system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 58022.727273 # average SoftPFReq mshr miss latency
1127system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 7096.542299 # average overall mshr miss latency
1128system.cpu.dcache.demand_avg_mshr_miss_latency::total 7096.542299 # average overall mshr miss latency
1129system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 7096.907419 # average overall mshr miss latency
1130system.cpu.dcache.overall_avg_mshr_miss_latency::total 7096.907419 # average overall mshr miss latency
1131system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
1132
1133---------- End Simulation Statistics ----------