stats.txt (10628:c9b7e0c69f88) stats.txt (10726:8a20e2a1562d)
1
2---------- Begin Simulation Statistics ----------
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.451526 # Number of seconds simulated
4sim_ticks 451526391500 # Number of ticks simulated
5final_tick 451526391500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
3sim_seconds 0.455304 # Number of seconds simulated
4sim_ticks 455304035500 # Number of ticks simulated
5final_tick 455304035500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 97078 # Simulator instruction rate (inst/s)
8host_op_rate 179507 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 53010367 # Simulator tick rate (ticks/s)
10host_mem_usage 427448 # Number of bytes of host memory used
11host_seconds 8517.70 # Real time elapsed on the host
7host_inst_rate 97470 # Simulator instruction rate (inst/s)
8host_op_rate 180233 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 53670129 # Simulator tick rate (ticks/s)
10host_mem_usage 427808 # Number of bytes of host memory used
11host_seconds 8483.38 # Real time elapsed on the host
12sim_insts 826877109 # Number of instructions simulated
13sim_ops 1528988701 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
12sim_insts 826877109 # Number of instructions simulated
13sim_ops 1528988701 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 224960 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 24535168 # Number of bytes read from this memory
18system.physmem.bytes_read::total 24760128 # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst 224960 # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total 224960 # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks 18817920 # Number of bytes written to this memory
22system.physmem.bytes_written::total 18817920 # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst 3515 # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data 383362 # Number of read requests responded to by this memory
25system.physmem.num_reads::total 386877 # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks 294030 # Number of write requests responded to by this memory
27system.physmem.num_writes::total 294030 # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst 498221 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data 54338281 # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total 54836502 # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst 498221 # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total 498221 # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks 41676235 # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total 41676235 # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks 41676235 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst 498221 # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data 54338281 # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total 96512737 # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs 386877 # Number of read requests accepted
40system.physmem.writeReqs 294030 # Number of write requests accepted
41system.physmem.readBursts 386877 # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts 294030 # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM 24738496 # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ 21632 # Total number of bytes read from write queue
45system.physmem.bytesWritten 18816576 # Total number of bytes written to DRAM
46system.physmem.bytesReadSys 24760128 # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys 18817920 # Total written bytes from the system interface side
48system.physmem.servicedByWrQ 338 # Number of DRAM read bursts serviced by the write queue
16system.physmem.bytes_read::cpu.inst 225344 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 24524608 # Number of bytes read from this memory
18system.physmem.bytes_read::total 24749952 # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst 225344 # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total 225344 # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks 18812544 # Number of bytes written to this memory
22system.physmem.bytes_written::total 18812544 # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst 3521 # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data 383197 # Number of read requests responded to by this memory
25system.physmem.num_reads::total 386718 # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks 293946 # Number of write requests responded to by this memory
27system.physmem.num_writes::total 293946 # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst 494931 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data 53864245 # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total 54359176 # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst 494931 # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total 494931 # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks 41318641 # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total 41318641 # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks 41318641 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst 494931 # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data 53864245 # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total 95677817 # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs 386718 # Number of read requests accepted
40system.physmem.writeReqs 293946 # Number of write requests accepted
41system.physmem.readBursts 386718 # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts 293946 # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM 24728064 # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ 21888 # Total number of bytes read from write queue
45system.physmem.bytesWritten 18810880 # Total number of bytes written to DRAM
46system.physmem.bytesReadSys 24749952 # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys 18812544 # Total written bytes from the system interface side
48system.physmem.servicedByWrQ 342 # Number of DRAM read bursts serviced by the write queue
49system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
49system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
50system.physmem.neitherReadNorWriteReqs 180174 # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0 24137 # Per bank write bursts
52system.physmem.perBankRdBursts::1 26529 # Per bank write bursts
53system.physmem.perBankRdBursts::2 24699 # Per bank write bursts
54system.physmem.perBankRdBursts::3 24593 # Per bank write bursts
55system.physmem.perBankRdBursts::4 23302 # Per bank write bursts
56system.physmem.perBankRdBursts::5 23749 # Per bank write bursts
57system.physmem.perBankRdBursts::6 24449 # Per bank write bursts
58system.physmem.perBankRdBursts::7 24297 # Per bank write bursts
59system.physmem.perBankRdBursts::8 23610 # Per bank write bursts
60system.physmem.perBankRdBursts::9 23919 # Per bank write bursts
61system.physmem.perBankRdBursts::10 24817 # Per bank write bursts
62system.physmem.perBankRdBursts::11 24050 # Per bank write bursts
63system.physmem.perBankRdBursts::12 23346 # Per bank write bursts
64system.physmem.perBankRdBursts::13 22971 # Per bank write bursts
65system.physmem.perBankRdBursts::14 24088 # Per bank write bursts
66system.physmem.perBankRdBursts::15 23983 # Per bank write bursts
67system.physmem.perBankWrBursts::0 18558 # Per bank write bursts
68system.physmem.perBankWrBursts::1 19844 # Per bank write bursts
69system.physmem.perBankWrBursts::2 18955 # Per bank write bursts
70system.physmem.perBankWrBursts::3 18948 # Per bank write bursts
71system.physmem.perBankWrBursts::4 18040 # Per bank write bursts
72system.physmem.perBankWrBursts::5 18446 # Per bank write bursts
73system.physmem.perBankWrBursts::6 18985 # Per bank write bursts
74system.physmem.perBankWrBursts::7 18975 # Per bank write bursts
75system.physmem.perBankWrBursts::8 18547 # Per bank write bursts
76system.physmem.perBankWrBursts::9 18155 # Per bank write bursts
77system.physmem.perBankWrBursts::10 18842 # Per bank write bursts
78system.physmem.perBankWrBursts::11 17721 # Per bank write bursts
79system.physmem.perBankWrBursts::12 17374 # Per bank write bursts
80system.physmem.perBankWrBursts::13 16974 # Per bank write bursts
81system.physmem.perBankWrBursts::14 17821 # Per bank write bursts
82system.physmem.perBankWrBursts::15 17824 # Per bank write bursts
50system.physmem.neitherReadNorWriteReqs 191861 # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0 24073 # Per bank write bursts
52system.physmem.perBankRdBursts::1 26434 # Per bank write bursts
53system.physmem.perBankRdBursts::2 24630 # Per bank write bursts
54system.physmem.perBankRdBursts::3 24561 # Per bank write bursts
55system.physmem.perBankRdBursts::4 23290 # Per bank write bursts
56system.physmem.perBankRdBursts::5 23730 # Per bank write bursts
57system.physmem.perBankRdBursts::6 24498 # Per bank write bursts
58system.physmem.perBankRdBursts::7 24639 # Per bank write bursts
59system.physmem.perBankRdBursts::8 23691 # Per bank write bursts
60system.physmem.perBankRdBursts::9 23546 # Per bank write bursts
61system.physmem.perBankRdBursts::10 24793 # Per bank write bursts
62system.physmem.perBankRdBursts::11 24069 # Per bank write bursts
63system.physmem.perBankRdBursts::12 23353 # Per bank write bursts
64system.physmem.perBankRdBursts::13 23015 # Per bank write bursts
65system.physmem.perBankRdBursts::14 24077 # Per bank write bursts
66system.physmem.perBankRdBursts::15 23977 # Per bank write bursts
67system.physmem.perBankWrBursts::0 18554 # Per bank write bursts
68system.physmem.perBankWrBursts::1 19855 # Per bank write bursts
69system.physmem.perBankWrBursts::2 18927 # Per bank write bursts
70system.physmem.perBankWrBursts::3 18928 # Per bank write bursts
71system.physmem.perBankWrBursts::4 18036 # Per bank write bursts
72system.physmem.perBankWrBursts::5 18437 # Per bank write bursts
73system.physmem.perBankWrBursts::6 18989 # Per bank write bursts
74system.physmem.perBankWrBursts::7 19175 # Per bank write bursts
75system.physmem.perBankWrBursts::8 18571 # Per bank write bursts
76system.physmem.perBankWrBursts::9 17897 # Per bank write bursts
77system.physmem.perBankWrBursts::10 18838 # Per bank write bursts
78system.physmem.perBankWrBursts::11 17731 # Per bank write bursts
79system.physmem.perBankWrBursts::12 17375 # Per bank write bursts
80system.physmem.perBankWrBursts::13 16985 # Per bank write bursts
81system.physmem.perBankWrBursts::14 17811 # Per bank write bursts
82system.physmem.perBankWrBursts::15 17811 # Per bank write bursts
83system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
84system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
83system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
84system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
85system.physmem.totGap 451526286000 # Total gap between requests
85system.physmem.totGap 455304010000 # Total gap between requests
86system.physmem.readPktSize::0 0 # Read request sizes (log2)
87system.physmem.readPktSize::1 0 # Read request sizes (log2)
88system.physmem.readPktSize::2 0 # Read request sizes (log2)
89system.physmem.readPktSize::3 0 # Read request sizes (log2)
90system.physmem.readPktSize::4 0 # Read request sizes (log2)
91system.physmem.readPktSize::5 0 # Read request sizes (log2)
86system.physmem.readPktSize::0 0 # Read request sizes (log2)
87system.physmem.readPktSize::1 0 # Read request sizes (log2)
88system.physmem.readPktSize::2 0 # Read request sizes (log2)
89system.physmem.readPktSize::3 0 # Read request sizes (log2)
90system.physmem.readPktSize::4 0 # Read request sizes (log2)
91system.physmem.readPktSize::5 0 # Read request sizes (log2)
92system.physmem.readPktSize::6 386877 # Read request sizes (log2)
92system.physmem.readPktSize::6 386718 # Read request sizes (log2)
93system.physmem.writePktSize::0 0 # Write request sizes (log2)
94system.physmem.writePktSize::1 0 # Write request sizes (log2)
95system.physmem.writePktSize::2 0 # Write request sizes (log2)
96system.physmem.writePktSize::3 0 # Write request sizes (log2)
97system.physmem.writePktSize::4 0 # Write request sizes (log2)
98system.physmem.writePktSize::5 0 # Write request sizes (log2)
93system.physmem.writePktSize::0 0 # Write request sizes (log2)
94system.physmem.writePktSize::1 0 # Write request sizes (log2)
95system.physmem.writePktSize::2 0 # Write request sizes (log2)
96system.physmem.writePktSize::3 0 # Write request sizes (log2)
97system.physmem.writePktSize::4 0 # Write request sizes (log2)
98system.physmem.writePktSize::5 0 # Write request sizes (log2)
99system.physmem.writePktSize::6 294030 # Write request sizes (log2)
100system.physmem.rdQLenPdf::0 381438 # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1 4703 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2 355 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3 33 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
99system.physmem.writePktSize::6 293946 # Write request sizes (log2)
100system.physmem.rdQLenPdf::0 381427 # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1 4550 # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2 351 # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3 37 # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4 10 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see

--- 25 unchanged lines hidden (view full) ---

139system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
106system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see

--- 25 unchanged lines hidden (view full) ---

139system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15 6185 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16 6621 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17 16894 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18 17467 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19 17566 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20 17614 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21 17580 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22 17583 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15 6166 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16 6575 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17 16890 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18 17473 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19 17565 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20 17579 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21 17584 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22 17592 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23 17612 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23 17612 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24 17623 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25 17621 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26 17592 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27 17724 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28 17701 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29 17610 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30 17799 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31 17543 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::32 17462 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::33 36 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::34 18 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::35 16 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::36 12 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::37 17 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::38 14 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::39 11 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::40 6 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24 17616 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25 17654 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26 17597 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27 17680 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28 17600 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29 17664 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30 17861 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31 17545 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::32 17481 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::33 59 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::34 36 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::35 26 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::36 19 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::37 18 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::38 15 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::39 10 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::40 7 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::41 5 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::41 5 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::42 6 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::43 5 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::44 4 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::45 2 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::46 5 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::47 5 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::48 10 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::49 8 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::50 7 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::51 8 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::52 6 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::53 5 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::54 2 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::55 5 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::56 3 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::57 2 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::42 2 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
196system.physmem.bytesPerActivate::samples 147686 # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean 294.912829 # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean 174.000830 # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev 322.915309 # Bytes accessed per row activation
200system.physmem.bytesPerActivate::0-127 54902 37.17% 37.17% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-255 40417 27.37% 64.54% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::256-383 13633 9.23% 73.77% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::384-511 7488 5.07% 78.84% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::512-639 5349 3.62% 82.46% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::640-767 3749 2.54% 85.00% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::768-895 3045 2.06% 87.07% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::896-1023 2781 1.88% 88.95% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::1024-1151 16322 11.05% 100.00% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::total 147686 # Bytes accessed per row activation
210system.physmem.rdPerTurnAround::samples 17443 # Reads before turning the bus around for writes
211system.physmem.rdPerTurnAround::mean 22.159892 # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::stdev 209.587687 # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::0-1023 17430 99.93% 99.93% # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::1024-2047 8 0.05% 99.97% # Reads before turning the bus around for writes
196system.physmem.bytesPerActivate::samples 147768 # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean 294.634833 # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean 174.118109 # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev 321.876505 # Bytes accessed per row activation
200system.physmem.bytesPerActivate::0-127 54825 37.10% 37.10% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-255 40414 27.35% 64.45% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::256-383 13687 9.26% 73.71% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::384-511 7337 4.97% 78.68% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::512-639 5611 3.80% 82.48% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::640-767 4054 2.74% 85.22% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::768-895 2966 2.01% 87.23% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::896-1023 2800 1.89% 89.12% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::1024-1151 16074 10.88% 100.00% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::total 147768 # Bytes accessed per row activation
210system.physmem.rdPerTurnAround::samples 17438 # Reads before turning the bus around for writes
211system.physmem.rdPerTurnAround::mean 22.156612 # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::stdev 209.316874 # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::0-1023 17424 99.92% 99.92% # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::1024-2047 9 0.05% 99.97% # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::2048-3071 3 0.02% 99.99% # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::3072-4095 1 0.01% 99.99% # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::26624-27647 1 0.01% 100.00% # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::2048-3071 3 0.02% 99.99% # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::3072-4095 1 0.01% 99.99% # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::26624-27647 1 0.01% 100.00% # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::total 17443 # Reads before turning the bus around for writes
219system.physmem.wrPerTurnAround::samples 17443 # Writes before turning the bus around for reads
220system.physmem.wrPerTurnAround::mean 16.855415 # Writes before turning the bus around for reads
221system.physmem.wrPerTurnAround::gmean 16.780849 # Writes before turning the bus around for reads
222system.physmem.wrPerTurnAround::stdev 2.647023 # Writes before turning the bus around for reads
223system.physmem.wrPerTurnAround::16-19 17241 98.84% 98.84% # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::20-23 150 0.86% 99.70% # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::24-27 25 0.14% 99.85% # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::28-31 7 0.04% 99.89% # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::32-35 4 0.02% 99.91% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::36-39 2 0.01% 99.92% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::40-43 1 0.01% 99.93% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::44-47 2 0.01% 99.94% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::48-51 1 0.01% 99.94% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::56-59 1 0.01% 99.95% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::68-71 1 0.01% 99.95% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::76-79 1 0.01% 99.96% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::88-91 2 0.01% 99.97% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::92-95 1 0.01% 99.98% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::104-107 1 0.01% 99.98% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::128-131 1 0.01% 99.99% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::168-171 1 0.01% 99.99% # Writes before turning the bus around for reads
218system.physmem.rdPerTurnAround::total 17438 # Reads before turning the bus around for writes
219system.physmem.wrPerTurnAround::samples 17438 # Writes before turning the bus around for reads
220system.physmem.wrPerTurnAround::mean 16.855144 # Writes before turning the bus around for reads
221system.physmem.wrPerTurnAround::gmean 16.781564 # Writes before turning the bus around for reads
222system.physmem.wrPerTurnAround::stdev 2.520616 # Writes before turning the bus around for reads
223system.physmem.wrPerTurnAround::16-19 17233 98.82% 98.82% # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::20-23 149 0.85% 99.68% # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::24-27 26 0.15% 99.83% # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::28-31 10 0.06% 99.89% # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::32-35 2 0.01% 99.90% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::36-39 2 0.01% 99.91% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::40-43 1 0.01% 99.91% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::44-47 3 0.02% 99.93% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::52-55 1 0.01% 99.94% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::60-63 1 0.01% 99.94% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::64-67 1 0.01% 99.95% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::68-71 2 0.01% 99.96% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::76-79 1 0.01% 99.97% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::92-95 1 0.01% 99.97% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::100-103 1 0.01% 99.98% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::104-107 2 0.01% 99.99% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::132-135 1 0.01% 99.99% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::180-183 1 0.01% 100.00% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::180-183 1 0.01% 100.00% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::total 17443 # Writes before turning the bus around for reads
242system.physmem.totQLat 4244351250 # Total ticks spent queuing
243system.physmem.totMemAccLat 11491957500 # Total ticks spent from burst creation until serviced by the DRAM
244system.physmem.totBusLat 1932695000 # Total ticks spent in databus transfers
245system.physmem.avgQLat 10980.40 # Average queueing delay per DRAM burst
241system.physmem.wrPerTurnAround::total 17438 # Writes before turning the bus around for reads
242system.physmem.totQLat 4282128000 # Total ticks spent queuing
243system.physmem.totMemAccLat 11526678000 # Total ticks spent from burst creation until serviced by the DRAM
244system.physmem.totBusLat 1931880000 # Total ticks spent in databus transfers
245system.physmem.avgQLat 11082.80 # Average queueing delay per DRAM burst
246system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
246system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
247system.physmem.avgMemAccLat 29730.40 # Average memory access latency per DRAM burst
248system.physmem.avgRdBW 54.79 # Average DRAM read bandwidth in MiByte/s
249system.physmem.avgWrBW 41.67 # Average achieved write bandwidth in MiByte/s
250system.physmem.avgRdBWSys 54.84 # Average system read bandwidth in MiByte/s
251system.physmem.avgWrBWSys 41.68 # Average system write bandwidth in MiByte/s
247system.physmem.avgMemAccLat 29832.80 # Average memory access latency per DRAM burst
248system.physmem.avgRdBW 54.31 # Average DRAM read bandwidth in MiByte/s
249system.physmem.avgWrBW 41.31 # Average achieved write bandwidth in MiByte/s
250system.physmem.avgRdBWSys 54.36 # Average system read bandwidth in MiByte/s
251system.physmem.avgWrBWSys 41.32 # Average system write bandwidth in MiByte/s
252system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
253system.physmem.busUtil 0.75 # Data bus utilization in percentage
252system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
253system.physmem.busUtil 0.75 # Data bus utilization in percentage
254system.physmem.busUtilRead 0.43 # Data bus utilization in percentage for reads
255system.physmem.busUtilWrite 0.33 # Data bus utilization in percentage for writes
254system.physmem.busUtilRead 0.42 # Data bus utilization in percentage for reads
255system.physmem.busUtilWrite 0.32 # Data bus utilization in percentage for writes
256system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
256system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
257system.physmem.avgWrQLen 21.42 # Average write queue length when enqueuing
258system.physmem.readRowHits 317756 # Number of row buffer hits during reads
259system.physmem.writeRowHits 215101 # Number of row buffer hits during writes
260system.physmem.readRowHitRate 82.21 # Row buffer hit rate for reads
261system.physmem.writeRowHitRate 73.16 # Row buffer hit rate for writes
262system.physmem.avgGap 663124.75 # Average gap between requests
263system.physmem.pageHitRate 78.30 # Row buffer hit rate, read and write combined
264system.physmem_0.actEnergy 569336040 # Energy for activate commands per rank (pJ)
265system.physmem_0.preEnergy 310649625 # Energy for precharge commands per rank (pJ)
266system.physmem_0.readEnergy 1526881200 # Energy for read commands per rank (pJ)
267system.physmem_0.writeEnergy 976788720 # Energy for write commands per rank (pJ)
268system.physmem_0.refreshEnergy 29491394400 # Energy for refresh commands per rank (pJ)
269system.physmem_0.actBackEnergy 64757369970 # Energy for active background per rank (pJ)
270system.physmem_0.preBackEnergy 214110228000 # Energy for precharge background per rank (pJ)
271system.physmem_0.totalEnergy 311742647955 # Total energy per rank (pJ)
272system.physmem_0.averagePower 690.421834 # Core power per rank (mW)
273system.physmem_0.memoryStateTime::IDLE 355630472000 # Time in different power states
274system.physmem_0.memoryStateTime::REF 15077400000 # Time in different power states
257system.physmem.avgWrQLen 21.49 # Average write queue length when enqueuing
258system.physmem.readRowHits 317407 # Number of row buffer hits during reads
259system.physmem.writeRowHits 215108 # Number of row buffer hits during writes
260system.physmem.readRowHitRate 82.15 # Row buffer hit rate for reads
261system.physmem.writeRowHitRate 73.18 # Row buffer hit rate for writes
262system.physmem.avgGap 668911.55 # Average gap between requests
263system.physmem.pageHitRate 78.27 # Row buffer hit rate, read and write combined
264system.physmem_0.actEnergy 571588920 # Energy for activate commands per rank (pJ)
265system.physmem_0.preEnergy 311878875 # Energy for precharge commands per rank (pJ)
266system.physmem_0.readEnergy 1527575400 # Energy for read commands per rank (pJ)
267system.physmem_0.writeEnergy 977734800 # Energy for write commands per rank (pJ)
268system.physmem_0.refreshEnergy 29738046000 # Energy for refresh commands per rank (pJ)
269system.physmem_0.actBackEnergy 65814252570 # Energy for active background per rank (pJ)
270system.physmem_0.preBackEnergy 215448936750 # Energy for precharge background per rank (pJ)
271system.physmem_0.totalEnergy 314390013315 # Total energy per rank (pJ)
272system.physmem_0.averagePower 690.509916 # Core power per rank (mW)
273system.physmem_0.memoryStateTime::IDLE 357849000500 # Time in different power states
274system.physmem_0.memoryStateTime::REF 15203500000 # Time in different power states
275system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
275system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
276system.physmem_0.memoryStateTime::ACT 80817135000 # Time in different power states
276system.physmem_0.memoryStateTime::ACT 82248835500 # Time in different power states
277system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
277system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
278system.physmem_1.actEnergy 547049160 # Energy for activate commands per rank (pJ)
279system.physmem_1.preEnergy 298489125 # Energy for precharge commands per rank (pJ)
280system.physmem_1.readEnergy 1487951400 # Energy for read commands per rank (pJ)
281system.physmem_1.writeEnergy 928182240 # Energy for write commands per rank (pJ)
282system.physmem_1.refreshEnergy 29491394400 # Energy for refresh commands per rank (pJ)
283system.physmem_1.actBackEnergy 62071035210 # Energy for active background per rank (pJ)
284system.physmem_1.preBackEnergy 216466682250 # Energy for precharge background per rank (pJ)
285system.physmem_1.totalEnergy 311290783785 # Total energy per rank (pJ)
286system.physmem_1.averagePower 689.421031 # Core power per rank (mW)
287system.physmem_1.memoryStateTime::IDLE 359566067000 # Time in different power states
288system.physmem_1.memoryStateTime::REF 15077400000 # Time in different power states
278system.physmem_1.actEnergy 545280120 # Energy for activate commands per rank (pJ)
279system.physmem_1.preEnergy 297523875 # Energy for precharge commands per rank (pJ)
280system.physmem_1.readEnergy 1485736200 # Energy for read commands per rank (pJ)
281system.physmem_1.writeEnergy 926555760 # Energy for write commands per rank (pJ)
282system.physmem_1.refreshEnergy 29738046000 # Energy for refresh commands per rank (pJ)
283system.physmem_1.actBackEnergy 63167759955 # Energy for active background per rank (pJ)
284system.physmem_1.preBackEnergy 217770421500 # Energy for precharge background per rank (pJ)
285system.physmem_1.totalEnergy 313931323410 # Total energy per rank (pJ)
286system.physmem_1.averagePower 689.502473 # Core power per rank (mW)
287system.physmem_1.memoryStateTime::IDLE 361727973250 # Time in different power states
288system.physmem_1.memoryStateTime::REF 15203500000 # Time in different power states
289system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
289system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
290system.physmem_1.memoryStateTime::ACT 76881477500 # Time in different power states
290system.physmem_1.memoryStateTime::ACT 78369769250 # Time in different power states
291system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
291system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
292system.cpu.branchPred.lookups 231910847 # Number of BP lookups
293system.cpu.branchPred.condPredicted 231910847 # Number of conditional branches predicted
294system.cpu.branchPred.condIncorrect 9746486 # Number of conditional branches incorrect
295system.cpu.branchPred.BTBLookups 132027793 # Number of BTB lookups
296system.cpu.branchPred.BTBHits 129309443 # Number of BTB hits
292system.cpu.branchPred.lookups 231646337 # Number of BP lookups
293system.cpu.branchPred.condPredicted 231646337 # Number of conditional branches predicted
294system.cpu.branchPred.condIncorrect 9741961 # Number of conditional branches incorrect
295system.cpu.branchPred.BTBLookups 132013407 # Number of BTB lookups
296system.cpu.branchPred.BTBHits 129322217 # Number of BTB hits
297system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
297system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
298system.cpu.branchPred.BTBHitPct 97.941077 # BTB Hit Percentage
299system.cpu.branchPred.usedRAS 28045741 # Number of times the RAS was used to get a target.
300system.cpu.branchPred.RASInCorrect 1465755 # Number of incorrect RAS predictions.
298system.cpu.branchPred.BTBHitPct 97.961427 # BTB Hit Percentage
299system.cpu.branchPred.usedRAS 28025090 # Number of times the RAS was used to get a target.
300system.cpu.branchPred.RASInCorrect 1471468 # Number of incorrect RAS predictions.
301system.cpu_clk_domain.clock 500 # Clock period in ticks
302system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
303system.cpu.workload.num_syscalls 551 # Number of system calls
301system.cpu_clk_domain.clock 500 # Clock period in ticks
302system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
303system.cpu.workload.num_syscalls 551 # Number of system calls
304system.cpu.numCycles 903052797 # number of cpu cycles simulated
304system.cpu.numCycles 910608093 # number of cpu cycles simulated
305system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
306system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
305system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
306system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
307system.cpu.fetch.icacheStallCycles 186172753 # Number of cycles fetch is stalled on an Icache miss
308system.cpu.fetch.Insts 1278263981 # Number of instructions fetch has processed
309system.cpu.fetch.Branches 231910847 # Number of branches that fetch encountered
310system.cpu.fetch.predictedBranches 157355184 # Number of branches that fetch has predicted taken
311system.cpu.fetch.Cycles 705668368 # Number of cycles fetch has run and was not squashing or blocked
312system.cpu.fetch.SquashCycles 20227891 # Number of cycles fetch has spent squashing
313system.cpu.fetch.TlbCycles 1132 # Number of cycles fetch has spent waiting for tlb
314system.cpu.fetch.MiscStallCycles 96729 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
315system.cpu.fetch.PendingTrapStallCycles 811106 # Number of stall cycles due to pending traps
316system.cpu.fetch.PendingQuiesceStallCycles 1664 # Number of stall cycles due to pending quiesce instructions
317system.cpu.fetch.IcacheWaitRetryStallCycles 49 # Number of stall cycles due to full MSHR
318system.cpu.fetch.CacheLines 180547715 # Number of cache lines fetched
319system.cpu.fetch.IcacheSquashes 2736967 # Number of outstanding Icache misses that were squashed
320system.cpu.fetch.ItlbSquashes 7 # Number of outstanding ITLB misses that were squashed
321system.cpu.fetch.rateDist::samples 902865746 # Number of instructions fetched each cycle (Total)
322system.cpu.fetch.rateDist::mean 2.633456 # Number of instructions fetched each cycle (Total)
323system.cpu.fetch.rateDist::stdev 3.342016 # Number of instructions fetched each cycle (Total)
307system.cpu.fetch.icacheStallCycles 186242841 # Number of cycles fetch is stalled on an Icache miss
308system.cpu.fetch.Insts 1278548490 # Number of instructions fetch has processed
309system.cpu.fetch.Branches 231646337 # Number of branches that fetch encountered
310system.cpu.fetch.predictedBranches 157347307 # Number of branches that fetch has predicted taken
311system.cpu.fetch.Cycles 713142960 # Number of cycles fetch has run and was not squashing or blocked
312system.cpu.fetch.SquashCycles 20218451 # Number of cycles fetch has spent squashing
313system.cpu.fetch.TlbCycles 1278 # Number of cycles fetch has spent waiting for tlb
314system.cpu.fetch.MiscStallCycles 97934 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
315system.cpu.fetch.PendingTrapStallCycles 814720 # Number of stall cycles due to pending traps
316system.cpu.fetch.PendingQuiesceStallCycles 1319 # Number of stall cycles due to pending quiesce instructions
317system.cpu.fetch.IcacheWaitRetryStallCycles 68 # Number of stall cycles due to full MSHR
318system.cpu.fetch.CacheLines 180536939 # Number of cache lines fetched
319system.cpu.fetch.IcacheSquashes 2712428 # Number of outstanding Icache misses that were squashed
320system.cpu.fetch.ItlbSquashes 5 # Number of outstanding ITLB misses that were squashed
321system.cpu.fetch.rateDist::samples 910410345 # Number of instructions fetched each cycle (Total)
322system.cpu.fetch.rateDist::mean 2.611396 # Number of instructions fetched each cycle (Total)
323system.cpu.fetch.rateDist::stdev 3.336099 # Number of instructions fetched each cycle (Total)
324system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
324system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
325system.cpu.fetch.rateDist::0 492504429 54.55% 54.55% # Number of instructions fetched each cycle (Total)
326system.cpu.fetch.rateDist::1 33980590 3.76% 58.31% # Number of instructions fetched each cycle (Total)
327system.cpu.fetch.rateDist::2 33251729 3.68% 62.00% # Number of instructions fetched each cycle (Total)
328system.cpu.fetch.rateDist::3 33383912 3.70% 65.69% # Number of instructions fetched each cycle (Total)
329system.cpu.fetch.rateDist::4 27248388 3.02% 68.71% # Number of instructions fetched each cycle (Total)
330system.cpu.fetch.rateDist::5 27817475 3.08% 71.79% # Number of instructions fetched each cycle (Total)
331system.cpu.fetch.rateDist::6 37350305 4.14% 75.93% # Number of instructions fetched each cycle (Total)
332system.cpu.fetch.rateDist::7 33792757 3.74% 79.67% # Number of instructions fetched each cycle (Total)
333system.cpu.fetch.rateDist::8 183536161 20.33% 100.00% # Number of instructions fetched each cycle (Total)
325system.cpu.fetch.rateDist::0 499900768 54.91% 54.91% # Number of instructions fetched each cycle (Total)
326system.cpu.fetch.rateDist::1 34011801 3.74% 58.65% # Number of instructions fetched each cycle (Total)
327system.cpu.fetch.rateDist::2 33310917 3.66% 62.30% # Number of instructions fetched each cycle (Total)
328system.cpu.fetch.rateDist::3 33621227 3.69% 66.00% # Number of instructions fetched each cycle (Total)
329system.cpu.fetch.rateDist::4 27137981 2.98% 68.98% # Number of instructions fetched each cycle (Total)
330system.cpu.fetch.rateDist::5 27875262 3.06% 72.04% # Number of instructions fetched each cycle (Total)
331system.cpu.fetch.rateDist::6 37328628 4.10% 76.14% # Number of instructions fetched each cycle (Total)
332system.cpu.fetch.rateDist::7 33745133 3.71% 79.85% # Number of instructions fetched each cycle (Total)
333system.cpu.fetch.rateDist::8 183478628 20.15% 100.00% # Number of instructions fetched each cycle (Total)
334system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
335system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
336system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
334system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
335system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
336system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
337system.cpu.fetch.rateDist::total 902865746 # Number of instructions fetched each cycle (Total)
338system.cpu.fetch.branchRate 0.256808 # Number of branch fetches per cycle
339system.cpu.fetch.rate 1.415492 # Number of inst fetches per cycle
340system.cpu.decode.IdleCycles 127621918 # Number of cycles decode is idle
341system.cpu.decode.BlockedCycles 442269855 # Number of cycles decode is blocked
342system.cpu.decode.RunCycles 240334233 # Number of cycles decode is running
343system.cpu.decode.UnblockCycles 82525795 # Number of cycles decode is unblocking
344system.cpu.decode.SquashCycles 10113945 # Number of cycles decode is squashing
345system.cpu.decode.DecodedInsts 2233625829 # Number of instructions handled by decode
346system.cpu.rename.SquashCycles 10113945 # Number of cycles rename is squashing
347system.cpu.rename.IdleCycles 159854620 # Number of cycles rename is idle
348system.cpu.rename.BlockCycles 227411371 # Number of cycles rename is blocking
349system.cpu.rename.serializeStallCycles 31769 # count of cycles rename stalled for serializing inst
350system.cpu.rename.RunCycles 285878914 # Number of cycles rename is running
351system.cpu.rename.UnblockCycles 219575127 # Number of cycles rename is unblocking
352system.cpu.rename.RenamedInsts 2183611721 # Number of instructions processed by rename
353system.cpu.rename.ROBFullEvents 177740 # Number of times rename has blocked due to ROB full
354system.cpu.rename.IQFullEvents 139597859 # Number of times rename has blocked due to IQ full
355system.cpu.rename.LQFullEvents 24038652 # Number of times rename has blocked due to LQ full
356system.cpu.rename.SQFullEvents 44983183 # Number of times rename has blocked due to SQ full
357system.cpu.rename.RenamedOperands 2288587317 # Number of destination operands rename has renamed
358system.cpu.rename.RenameLookups 5525861457 # Number of register rename lookups that rename has made
359system.cpu.rename.int_rename_lookups 3514141602 # Number of integer rename lookups
360system.cpu.rename.fp_rename_lookups 52752 # Number of floating rename lookups
337system.cpu.fetch.rateDist::total 910410345 # Number of instructions fetched each cycle (Total)
338system.cpu.fetch.branchRate 0.254386 # Number of branch fetches per cycle
339system.cpu.fetch.rate 1.404060 # Number of inst fetches per cycle
340system.cpu.decode.IdleCycles 127581888 # Number of cycles decode is idle
341system.cpu.decode.BlockedCycles 450063290 # Number of cycles decode is blocked
342system.cpu.decode.RunCycles 239948731 # Number of cycles decode is running
343system.cpu.decode.UnblockCycles 82707211 # Number of cycles decode is unblocking
344system.cpu.decode.SquashCycles 10109225 # Number of cycles decode is squashing
345system.cpu.decode.DecodedInsts 2232998831 # Number of instructions handled by decode
346system.cpu.rename.SquashCycles 10109225 # Number of cycles rename is squashing
347system.cpu.rename.IdleCycles 159900312 # Number of cycles rename is idle
348system.cpu.rename.BlockCycles 230280409 # Number of cycles rename is blocking
349system.cpu.rename.serializeStallCycles 34090 # count of cycles rename stalled for serializing inst
350system.cpu.rename.RunCycles 285603646 # Number of cycles rename is running
351system.cpu.rename.UnblockCycles 224482663 # Number of cycles rename is unblocking
352system.cpu.rename.RenamedInsts 2183077018 # Number of instructions processed by rename
353system.cpu.rename.ROBFullEvents 183617 # Number of times rename has blocked due to ROB full
354system.cpu.rename.IQFullEvents 140318739 # Number of times rename has blocked due to IQ full
355system.cpu.rename.LQFullEvents 24297006 # Number of times rename has blocked due to LQ full
356system.cpu.rename.SQFullEvents 48974479 # Number of times rename has blocked due to SQ full
357system.cpu.rename.RenamedOperands 2288425781 # Number of destination operands rename has renamed
358system.cpu.rename.RenameLookups 5524582783 # Number of register rename lookups that rename has made
359system.cpu.rename.int_rename_lookups 3513207505 # Number of integer rename lookups
360system.cpu.rename.fp_rename_lookups 61088 # Number of floating rename lookups
361system.cpu.rename.CommittedMaps 1614040854 # Number of HB maps that are committed
361system.cpu.rename.CommittedMaps 1614040854 # Number of HB maps that are committed
362system.cpu.rename.UndoneMaps 674546463 # Number of HB maps that are undone due to squashing
363system.cpu.rename.serializingInsts 2421 # count of serializing insts renamed
364system.cpu.rename.tempSerializingInsts 2405 # count of temporary serializing insts renamed
365system.cpu.rename.skidInsts 426714045 # count of insts added to the skid buffer
366system.cpu.memDep0.insertedLoads 530721549 # Number of loads inserted to the mem dependence unit.
367system.cpu.memDep0.insertedStores 210389629 # Number of stores inserted to the mem dependence unit.
368system.cpu.memDep0.conflictingLoads 240824950 # Number of conflicting loads.
369system.cpu.memDep0.conflictingStores 72195473 # Number of conflicting stores.
370system.cpu.iq.iqInstsAdded 2112352245 # Number of instructions added to the IQ (excludes non-spec)
371system.cpu.iq.iqNonSpecInstsAdded 24995 # Number of non-speculative instructions added to the IQ
372system.cpu.iq.iqInstsIssued 1828962616 # Number of instructions issued
373system.cpu.iq.iqSquashedInstsIssued 418654 # Number of squashed instructions issued
374system.cpu.iq.iqSquashedInstsExamined 578669571 # Number of squashed instructions iterated over during squash; mainly for profiling
375system.cpu.iq.iqSquashedOperandsExamined 1006826210 # Number of squashed operands that are examined and possibly removed from graph
376system.cpu.iq.iqSquashedNonSpecRemoved 24443 # Number of squashed non-spec instructions that were removed
377system.cpu.iq.issued_per_cycle::samples 902865746 # Number of insts issued each cycle
378system.cpu.iq.issued_per_cycle::mean 2.025730 # Number of insts issued each cycle
379system.cpu.iq.issued_per_cycle::stdev 2.070839 # Number of insts issued each cycle
362system.cpu.rename.UndoneMaps 674384927 # Number of HB maps that are undone due to squashing
363system.cpu.rename.serializingInsts 2376 # count of serializing insts renamed
364system.cpu.rename.tempSerializingInsts 2343 # count of temporary serializing insts renamed
365system.cpu.rename.skidInsts 427656429 # count of insts added to the skid buffer
366system.cpu.memDep0.insertedLoads 530632285 # Number of loads inserted to the mem dependence unit.
367system.cpu.memDep0.insertedStores 210400238 # Number of stores inserted to the mem dependence unit.
368system.cpu.memDep0.conflictingLoads 240350662 # Number of conflicting loads.
369system.cpu.memDep0.conflictingStores 72017394 # Number of conflicting stores.
370system.cpu.iq.iqInstsAdded 2112353898 # Number of instructions added to the IQ (excludes non-spec)
371system.cpu.iq.iqNonSpecInstsAdded 24976 # Number of non-speculative instructions added to the IQ
372system.cpu.iq.iqInstsIssued 1828941324 # Number of instructions issued
373system.cpu.iq.iqSquashedInstsIssued 423887 # Number of squashed instructions issued
374system.cpu.iq.iqSquashedInstsExamined 578689030 # Number of squashed instructions iterated over during squash; mainly for profiling
375system.cpu.iq.iqSquashedOperandsExamined 1006760945 # Number of squashed operands that are examined and possibly removed from graph
376system.cpu.iq.iqSquashedNonSpecRemoved 24424 # Number of squashed non-spec instructions that were removed
377system.cpu.iq.issued_per_cycle::samples 910410345 # Number of insts issued each cycle
378system.cpu.iq.issued_per_cycle::mean 2.008920 # Number of insts issued each cycle
379system.cpu.iq.issued_per_cycle::stdev 2.068672 # Number of insts issued each cycle
380system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
380system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
381system.cpu.iq.issued_per_cycle::0 318904182 35.32% 35.32% # Number of insts issued each cycle
382system.cpu.iq.issued_per_cycle::1 130514441 14.46% 49.78% # Number of insts issued each cycle
383system.cpu.iq.issued_per_cycle::2 119555800 13.24% 63.02% # Number of insts issued each cycle
384system.cpu.iq.issued_per_cycle::3 110903587 12.28% 75.30% # Number of insts issued each cycle
385system.cpu.iq.issued_per_cycle::4 91967934 10.19% 85.49% # Number of insts issued each cycle
386system.cpu.iq.issued_per_cycle::5 61336498 6.79% 92.28% # Number of insts issued each cycle
387system.cpu.iq.issued_per_cycle::6 43115692 4.78% 97.06% # Number of insts issued each cycle
388system.cpu.iq.issued_per_cycle::7 19163460 2.12% 99.18% # Number of insts issued each cycle
389system.cpu.iq.issued_per_cycle::8 7404152 0.82% 100.00% # Number of insts issued each cycle
381system.cpu.iq.issued_per_cycle::0 325758066 35.78% 35.78% # Number of insts issued each cycle
382system.cpu.iq.issued_per_cycle::1 130835258 14.37% 50.15% # Number of insts issued each cycle
383system.cpu.iq.issued_per_cycle::2 120048462 13.19% 63.34% # Number of insts issued each cycle
384system.cpu.iq.issued_per_cycle::3 111501441 12.25% 75.59% # Number of insts issued each cycle
385system.cpu.iq.issued_per_cycle::4 91294731 10.03% 85.61% # Number of insts issued each cycle
386system.cpu.iq.issued_per_cycle::5 61344237 6.74% 92.35% # Number of insts issued each cycle
387system.cpu.iq.issued_per_cycle::6 43225981 4.75% 97.10% # Number of insts issued each cycle
388system.cpu.iq.issued_per_cycle::7 18968528 2.08% 99.18% # Number of insts issued each cycle
389system.cpu.iq.issued_per_cycle::8 7433641 0.82% 100.00% # Number of insts issued each cycle
390system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
391system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
392system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
390system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
391system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
392system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
393system.cpu.iq.issued_per_cycle::total 902865746 # Number of insts issued each cycle
393system.cpu.iq.issued_per_cycle::total 910410345 # Number of insts issued each cycle
394system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
394system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
395system.cpu.iq.fu_full::IntAlu 11303507 42.48% 42.48% # attempts to use FU when none available
396system.cpu.iq.fu_full::IntMult 0 0.00% 42.48% # attempts to use FU when none available
397system.cpu.iq.fu_full::IntDiv 0 0.00% 42.48% # attempts to use FU when none available
398system.cpu.iq.fu_full::FloatAdd 0 0.00% 42.48% # attempts to use FU when none available
399system.cpu.iq.fu_full::FloatCmp 0 0.00% 42.48% # attempts to use FU when none available
400system.cpu.iq.fu_full::FloatCvt 0 0.00% 42.48% # attempts to use FU when none available
401system.cpu.iq.fu_full::FloatMult 0 0.00% 42.48% # attempts to use FU when none available
402system.cpu.iq.fu_full::FloatDiv 0 0.00% 42.48% # attempts to use FU when none available
403system.cpu.iq.fu_full::FloatSqrt 0 0.00% 42.48% # attempts to use FU when none available
404system.cpu.iq.fu_full::SimdAdd 0 0.00% 42.48% # attempts to use FU when none available
405system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 42.48% # attempts to use FU when none available
406system.cpu.iq.fu_full::SimdAlu 0 0.00% 42.48% # attempts to use FU when none available
407system.cpu.iq.fu_full::SimdCmp 0 0.00% 42.48% # attempts to use FU when none available
408system.cpu.iq.fu_full::SimdCvt 0 0.00% 42.48% # attempts to use FU when none available
409system.cpu.iq.fu_full::SimdMisc 0 0.00% 42.48% # attempts to use FU when none available
410system.cpu.iq.fu_full::SimdMult 0 0.00% 42.48% # attempts to use FU when none available
411system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 42.48% # attempts to use FU when none available
412system.cpu.iq.fu_full::SimdShift 0 0.00% 42.48% # attempts to use FU when none available
413system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 42.48% # attempts to use FU when none available
414system.cpu.iq.fu_full::SimdSqrt 0 0.00% 42.48% # attempts to use FU when none available
415system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 42.48% # attempts to use FU when none available
416system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 42.48% # attempts to use FU when none available
417system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 42.48% # attempts to use FU when none available
418system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 42.48% # attempts to use FU when none available
419system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 42.48% # attempts to use FU when none available
420system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 42.48% # attempts to use FU when none available
421system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 42.48% # attempts to use FU when none available
422system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 42.48% # attempts to use FU when none available
423system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 42.48% # attempts to use FU when none available
424system.cpu.iq.fu_full::MemRead 12206863 45.87% 88.35% # attempts to use FU when none available
425system.cpu.iq.fu_full::MemWrite 3099868 11.65% 100.00% # attempts to use FU when none available
395system.cpu.iq.fu_full::IntAlu 11322546 42.44% 42.44% # attempts to use FU when none available
396system.cpu.iq.fu_full::IntMult 0 0.00% 42.44% # attempts to use FU when none available
397system.cpu.iq.fu_full::IntDiv 0 0.00% 42.44% # attempts to use FU when none available
398system.cpu.iq.fu_full::FloatAdd 0 0.00% 42.44% # attempts to use FU when none available
399system.cpu.iq.fu_full::FloatCmp 0 0.00% 42.44% # attempts to use FU when none available
400system.cpu.iq.fu_full::FloatCvt 0 0.00% 42.44% # attempts to use FU when none available
401system.cpu.iq.fu_full::FloatMult 0 0.00% 42.44% # attempts to use FU when none available
402system.cpu.iq.fu_full::FloatDiv 0 0.00% 42.44% # attempts to use FU when none available
403system.cpu.iq.fu_full::FloatSqrt 0 0.00% 42.44% # attempts to use FU when none available
404system.cpu.iq.fu_full::SimdAdd 0 0.00% 42.44% # attempts to use FU when none available
405system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 42.44% # attempts to use FU when none available
406system.cpu.iq.fu_full::SimdAlu 0 0.00% 42.44% # attempts to use FU when none available
407system.cpu.iq.fu_full::SimdCmp 0 0.00% 42.44% # attempts to use FU when none available
408system.cpu.iq.fu_full::SimdCvt 0 0.00% 42.44% # attempts to use FU when none available
409system.cpu.iq.fu_full::SimdMisc 0 0.00% 42.44% # attempts to use FU when none available
410system.cpu.iq.fu_full::SimdMult 0 0.00% 42.44% # attempts to use FU when none available
411system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 42.44% # attempts to use FU when none available
412system.cpu.iq.fu_full::SimdShift 0 0.00% 42.44% # attempts to use FU when none available
413system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 42.44% # attempts to use FU when none available
414system.cpu.iq.fu_full::SimdSqrt 0 0.00% 42.44% # attempts to use FU when none available
415system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 42.44% # attempts to use FU when none available
416system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 42.44% # attempts to use FU when none available
417system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 42.44% # attempts to use FU when none available
418system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 42.44% # attempts to use FU when none available
419system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 42.44% # attempts to use FU when none available
420system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 42.44% # attempts to use FU when none available
421system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 42.44% # attempts to use FU when none available
422system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 42.44% # attempts to use FU when none available
423system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 42.44% # attempts to use FU when none available
424system.cpu.iq.fu_full::MemRead 12279843 46.03% 88.48% # attempts to use FU when none available
425system.cpu.iq.fu_full::MemWrite 3074079 11.52% 100.00% # attempts to use FU when none available
426system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
427system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
426system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
427system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
428system.cpu.iq.FU_type_0::No_OpClass 2714574 0.15% 0.15% # Type of FU issued
429system.cpu.iq.FU_type_0::IntAlu 1212750239 66.31% 66.46% # Type of FU issued
430system.cpu.iq.FU_type_0::IntMult 388692 0.02% 66.48% # Type of FU issued
431system.cpu.iq.FU_type_0::IntDiv 3881011 0.21% 66.69% # Type of FU issued
432system.cpu.iq.FU_type_0::FloatAdd 116 0.00% 66.69% # Type of FU issued
433system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.69% # Type of FU issued
434system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.69% # Type of FU issued
435system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.69% # Type of FU issued
436system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.69% # Type of FU issued
437system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.69% # Type of FU issued
438system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.69% # Type of FU issued
439system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.69% # Type of FU issued
440system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.69% # Type of FU issued
441system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.69% # Type of FU issued
442system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.69% # Type of FU issued
443system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.69% # Type of FU issued
444system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.69% # Type of FU issued
445system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.69% # Type of FU issued
446system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.69% # Type of FU issued
447system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.69% # Type of FU issued
448system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.69% # Type of FU issued
449system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.69% # Type of FU issued
450system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.69% # Type of FU issued
451system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.69% # Type of FU issued
452system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.69% # Type of FU issued
453system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.69% # Type of FU issued
454system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.69% # Type of FU issued
455system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.69% # Type of FU issued
456system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.69% # Type of FU issued
457system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.69% # Type of FU issued
458system.cpu.iq.FU_type_0::MemRead 435509272 23.81% 90.50% # Type of FU issued
459system.cpu.iq.FU_type_0::MemWrite 173718712 9.50% 100.00% # Type of FU issued
428system.cpu.iq.FU_type_0::No_OpClass 2717047 0.15% 0.15% # Type of FU issued
429system.cpu.iq.FU_type_0::IntAlu 1212867491 66.32% 66.46% # Type of FU issued
430system.cpu.iq.FU_type_0::IntMult 388152 0.02% 66.49% # Type of FU issued
431system.cpu.iq.FU_type_0::IntDiv 3881000 0.21% 66.70% # Type of FU issued
432system.cpu.iq.FU_type_0::FloatAdd 102 0.00% 66.70% # Type of FU issued
433system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.70% # Type of FU issued
434system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.70% # Type of FU issued
435system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.70% # Type of FU issued
436system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.70% # Type of FU issued
437system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.70% # Type of FU issued
438system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.70% # Type of FU issued
439system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.70% # Type of FU issued
440system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.70% # Type of FU issued
441system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.70% # Type of FU issued
442system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.70% # Type of FU issued
443system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.70% # Type of FU issued
444system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.70% # Type of FU issued
445system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.70% # Type of FU issued
446system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.70% # Type of FU issued
447system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.70% # Type of FU issued
448system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.70% # Type of FU issued
449system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.70% # Type of FU issued
450system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.70% # Type of FU issued
451system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.70% # Type of FU issued
452system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.70% # Type of FU issued
453system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.70% # Type of FU issued
454system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.70% # Type of FU issued
455system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.70% # Type of FU issued
456system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.70% # Type of FU issued
457system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.70% # Type of FU issued
458system.cpu.iq.FU_type_0::MemRead 435396374 23.81% 90.50% # Type of FU issued
459system.cpu.iq.FU_type_0::MemWrite 173691158 9.50% 100.00% # Type of FU issued
460system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
461system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
460system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
461system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
462system.cpu.iq.FU_type_0::total 1828962616 # Type of FU issued
463system.cpu.iq.rate 2.025311 # Inst issue rate
464system.cpu.iq.fu_busy_cnt 26610238 # FU busy when requested
465system.cpu.iq.fu_busy_rate 0.014549 # FU busy rate (busy events/executed inst)
466system.cpu.iq.int_inst_queue_reads 4587788532 # Number of integer instruction queue reads
467system.cpu.iq.int_inst_queue_writes 2691313007 # Number of integer instruction queue writes
468system.cpu.iq.int_inst_queue_wakeup_accesses 1799275575 # Number of integer instruction queue wakeup accesses
469system.cpu.iq.fp_inst_queue_reads 31338 # Number of floating instruction queue reads
470system.cpu.iq.fp_inst_queue_writes 67501 # Number of floating instruction queue writes
471system.cpu.iq.fp_inst_queue_wakeup_accesses 6790 # Number of floating instruction queue wakeup accesses
472system.cpu.iq.int_alu_accesses 1852843768 # Number of integer alu accesses
473system.cpu.iq.fp_alu_accesses 14512 # Number of floating point alu accesses
474system.cpu.iew.lsq.thread0.forwLoads 185242573 # Number of loads that had data forwarded from stores
462system.cpu.iq.FU_type_0::total 1828941324 # Type of FU issued
463system.cpu.iq.rate 2.008483 # Inst issue rate
464system.cpu.iq.fu_busy_cnt 26676468 # FU busy when requested
465system.cpu.iq.fu_busy_rate 0.014586 # FU busy rate (busy events/executed inst)
466system.cpu.iq.int_inst_queue_reads 4595362463 # Number of integer instruction queue reads
467system.cpu.iq.int_inst_queue_writes 2691335659 # Number of integer instruction queue writes
468system.cpu.iq.int_inst_queue_wakeup_accesses 1799336607 # Number of integer instruction queue wakeup accesses
469system.cpu.iq.fp_inst_queue_reads 30885 # Number of floating instruction queue reads
470system.cpu.iq.fp_inst_queue_writes 66324 # Number of floating instruction queue writes
471system.cpu.iq.fp_inst_queue_wakeup_accesses 6516 # Number of floating instruction queue wakeup accesses
472system.cpu.iq.int_alu_accesses 1852886556 # Number of integer alu accesses
473system.cpu.iq.fp_alu_accesses 14189 # Number of floating point alu accesses
474system.cpu.iew.lsq.thread0.forwLoads 185525718 # Number of loads that had data forwarded from stores
475system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
475system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
476system.cpu.iew.lsq.thread0.squashedLoads 146624129 # Number of loads squashed
477system.cpu.iew.lsq.thread0.ignoredResponses 213999 # Number of memory responses ignored because the instruction is squashed
478system.cpu.iew.lsq.thread0.memOrderViolation 388901 # Number of memory ordering violations
479system.cpu.iew.lsq.thread0.squashedStores 61229443 # Number of stores squashed
476system.cpu.iew.lsq.thread0.squashedLoads 146532886 # Number of loads squashed
477system.cpu.iew.lsq.thread0.ignoredResponses 211598 # Number of memory responses ignored because the instruction is squashed
478system.cpu.iew.lsq.thread0.memOrderViolation 388823 # Number of memory ordering violations
479system.cpu.iew.lsq.thread0.squashedStores 61240052 # Number of stores squashed
480system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
481system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
480system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
481system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
482system.cpu.iew.lsq.thread0.rescheduledLoads 19562 # Number of loads that were rescheduled
483system.cpu.iew.lsq.thread0.cacheBlocked 956 # Number of times an access to memory failed due to the cache being blocked
482system.cpu.iew.lsq.thread0.rescheduledLoads 19518 # Number of loads that were rescheduled
483system.cpu.iew.lsq.thread0.cacheBlocked 1112 # Number of times an access to memory failed due to the cache being blocked
484system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
484system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
485system.cpu.iew.iewSquashCycles 10113945 # Number of cycles IEW is squashing
486system.cpu.iew.iewBlockCycles 166739883 # Number of cycles IEW is blocking
487system.cpu.iew.iewUnblockCycles 10207354 # Number of cycles IEW is unblocking
488system.cpu.iew.iewDispatchedInsts 2112377240 # Number of instructions dispatched to IQ
489system.cpu.iew.iewDispSquashedInsts 401313 # Number of squashed instructions skipped by dispatch
490system.cpu.iew.iewDispLoadInsts 530726286 # Number of dispatched load instructions
491system.cpu.iew.iewDispStoreInsts 210389629 # Number of dispatched store instructions
492system.cpu.iew.iewDispNonSpecInsts 7530 # Number of dispatched non-speculative instructions
493system.cpu.iew.iewIQFullEvents 4519493 # Number of times the IQ has become full, causing a stall
494system.cpu.iew.iewLSQFullEvents 3556436 # Number of times the LSQ has become full, causing a stall
495system.cpu.iew.memOrderViolationEvents 388901 # Number of memory order violations
496system.cpu.iew.predictedTakenIncorrect 5749904 # Number of branches that were predicted taken incorrectly
497system.cpu.iew.predictedNotTakenIncorrect 4643271 # Number of branches that were predicted not taken incorrectly
498system.cpu.iew.branchMispredicts 10393175 # Number of branch mispredicts detected at execute
499system.cpu.iew.iewExecutedInsts 1807883955 # Number of executed instructions
500system.cpu.iew.iewExecLoadInsts 429428539 # Number of load instructions executed
501system.cpu.iew.iewExecSquashedInsts 21078661 # Number of squashed instructions skipped in execute
485system.cpu.iew.iewSquashCycles 10109225 # Number of cycles IEW is squashing
486system.cpu.iew.iewBlockCycles 169308479 # Number of cycles IEW is blocking
487system.cpu.iew.iewUnblockCycles 10486289 # Number of cycles IEW is unblocking
488system.cpu.iew.iewDispatchedInsts 2112378874 # Number of instructions dispatched to IQ
489system.cpu.iew.iewDispSquashedInsts 393422 # Number of squashed instructions skipped by dispatch
490system.cpu.iew.iewDispLoadInsts 530635043 # Number of dispatched load instructions
491system.cpu.iew.iewDispStoreInsts 210400238 # Number of dispatched store instructions
492system.cpu.iew.iewDispNonSpecInsts 7587 # Number of dispatched non-speculative instructions
493system.cpu.iew.iewIQFullEvents 4508389 # Number of times the IQ has become full, causing a stall
494system.cpu.iew.iewLSQFullEvents 3837371 # Number of times the LSQ has become full, causing a stall
495system.cpu.iew.memOrderViolationEvents 388823 # Number of memory order violations
496system.cpu.iew.predictedTakenIncorrect 5739135 # Number of branches that were predicted taken incorrectly
497system.cpu.iew.predictedNotTakenIncorrect 4588886 # Number of branches that were predicted not taken incorrectly
498system.cpu.iew.branchMispredicts 10328021 # Number of branch mispredicts detected at execute
499system.cpu.iew.iewExecutedInsts 1807829650 # Number of executed instructions
500system.cpu.iew.iewExecLoadInsts 429333816 # Number of load instructions executed
501system.cpu.iew.iewExecSquashedInsts 21111674 # Number of squashed instructions skipped in execute
502system.cpu.iew.exec_swp 0 # number of swp insts executed
503system.cpu.iew.exec_nop 0 # number of nop insts executed
502system.cpu.iew.exec_swp 0 # number of swp insts executed
503system.cpu.iew.exec_nop 0 # number of nop insts executed
504system.cpu.iew.exec_refs 599547832 # number of memory reference insts executed
505system.cpu.iew.exec_branches 171967250 # Number of branches executed
506system.cpu.iew.exec_stores 170119293 # Number of stores executed
507system.cpu.iew.exec_rate 2.001969 # Inst execution rate
508system.cpu.iew.wb_sent 1804612346 # cumulative count of insts sent to commit
509system.cpu.iew.wb_count 1799282365 # cumulative count of insts written-back
510system.cpu.iew.wb_producers 1369352269 # num instructions producing a value
511system.cpu.iew.wb_consumers 2092896532 # num instructions consuming a value
504system.cpu.iew.exec_refs 599464610 # number of memory reference insts executed
505system.cpu.iew.exec_branches 171918385 # Number of branches executed
506system.cpu.iew.exec_stores 170130794 # Number of stores executed
507system.cpu.iew.exec_rate 1.985299 # Inst execution rate
508system.cpu.iew.wb_sent 1804630771 # cumulative count of insts sent to commit
509system.cpu.iew.wb_count 1799343123 # cumulative count of insts written-back
510system.cpu.iew.wb_producers 1369373146 # num instructions producing a value
511system.cpu.iew.wb_consumers 2092710816 # num instructions consuming a value
512system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
512system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
513system.cpu.iew.wb_rate 1.992444 # insts written-back per cycle
514system.cpu.iew.wb_fanout 0.654286 # average fanout of values written-back
513system.cpu.iew.wb_rate 1.975980 # insts written-back per cycle
514system.cpu.iew.wb_fanout 0.654354 # average fanout of values written-back
515system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
515system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
516system.cpu.commit.commitSquashedInsts 583616621 # The number of squashed insts skipped by commit
516system.cpu.commit.commitSquashedInsts 583611522 # The number of squashed insts skipped by commit
517system.cpu.commit.commitNonSpecStalls 552 # The number of times commit has been forced to stall to communicate backwards
517system.cpu.commit.commitNonSpecStalls 552 # The number of times commit has been forced to stall to communicate backwards
518system.cpu.commit.branchMispredicts 9832190 # The number of times a branch was mispredicted
519system.cpu.commit.committed_per_cycle::samples 823756093 # Number of insts commited each cycle
520system.cpu.commit.committed_per_cycle::mean 1.856118 # Number of insts commited each cycle
521system.cpu.commit.committed_per_cycle::stdev 2.505218 # Number of insts commited each cycle
518system.cpu.commit.branchMispredicts 9827684 # The number of times a branch was mispredicted
519system.cpu.commit.committed_per_cycle::samples 831323520 # Number of insts commited each cycle
520system.cpu.commit.committed_per_cycle::mean 1.839222 # Number of insts commited each cycle
521system.cpu.commit.committed_per_cycle::stdev 2.498579 # Number of insts commited each cycle
522system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
522system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
523system.cpu.commit.committed_per_cycle::0 355425849 43.15% 43.15% # Number of insts commited each cycle
524system.cpu.commit.committed_per_cycle::1 174994405 21.24% 64.39% # Number of insts commited each cycle
525system.cpu.commit.committed_per_cycle::2 57317339 6.96% 71.35% # Number of insts commited each cycle
526system.cpu.commit.committed_per_cycle::3 86207861 10.47% 81.81% # Number of insts commited each cycle
527system.cpu.commit.committed_per_cycle::4 27016335 3.28% 85.09% # Number of insts commited each cycle
528system.cpu.commit.committed_per_cycle::5 27048633 3.28% 88.38% # Number of insts commited each cycle
529system.cpu.commit.committed_per_cycle::6 9853927 1.20% 89.57% # Number of insts commited each cycle
530system.cpu.commit.committed_per_cycle::7 8829984 1.07% 90.65% # Number of insts commited each cycle
531system.cpu.commit.committed_per_cycle::8 77061760 9.35% 100.00% # Number of insts commited each cycle
523system.cpu.commit.committed_per_cycle::0 362694832 43.63% 43.63% # Number of insts commited each cycle
524system.cpu.commit.committed_per_cycle::1 175144101 21.07% 64.70% # Number of insts commited each cycle
525system.cpu.commit.committed_per_cycle::2 57358727 6.90% 71.60% # Number of insts commited each cycle
526system.cpu.commit.committed_per_cycle::3 86263805 10.38% 81.97% # Number of insts commited each cycle
527system.cpu.commit.committed_per_cycle::4 27150861 3.27% 85.24% # Number of insts commited each cycle
528system.cpu.commit.committed_per_cycle::5 27127713 3.26% 88.50% # Number of insts commited each cycle
529system.cpu.commit.committed_per_cycle::6 9862872 1.19% 89.69% # Number of insts commited each cycle
530system.cpu.commit.committed_per_cycle::7 8848382 1.06% 90.75% # Number of insts commited each cycle
531system.cpu.commit.committed_per_cycle::8 76872227 9.25% 100.00% # Number of insts commited each cycle
532system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
533system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
534system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
532system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
533system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
534system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
535system.cpu.commit.committed_per_cycle::total 823756093 # Number of insts commited each cycle
535system.cpu.commit.committed_per_cycle::total 831323520 # Number of insts commited each cycle
536system.cpu.commit.committedInsts 826877109 # Number of instructions committed
537system.cpu.commit.committedOps 1528988701 # Number of ops (including micro ops) committed
538system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
539system.cpu.commit.refs 533262343 # Number of memory references committed
540system.cpu.commit.loads 384102157 # Number of loads committed
541system.cpu.commit.membars 0 # Number of memory barriers committed
542system.cpu.commit.branches 149758583 # Number of branches committed
543system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.

--- 29 unchanged lines hidden (view full) ---

573system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 65.12% # Class of committed instruction
574system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.12% # Class of committed instruction
575system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.12% # Class of committed instruction
576system.cpu.commit.op_class_0::MemRead 384102157 25.12% 90.24% # Class of committed instruction
577system.cpu.commit.op_class_0::MemWrite 149160186 9.76% 100.00% # Class of committed instruction
578system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
579system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
580system.cpu.commit.op_class_0::total 1528988701 # Class of committed instruction
536system.cpu.commit.committedInsts 826877109 # Number of instructions committed
537system.cpu.commit.committedOps 1528988701 # Number of ops (including micro ops) committed
538system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
539system.cpu.commit.refs 533262343 # Number of memory references committed
540system.cpu.commit.loads 384102157 # Number of loads committed
541system.cpu.commit.membars 0 # Number of memory barriers committed
542system.cpu.commit.branches 149758583 # Number of branches committed
543system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.

--- 29 unchanged lines hidden (view full) ---

573system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 65.12% # Class of committed instruction
574system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.12% # Class of committed instruction
575system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.12% # Class of committed instruction
576system.cpu.commit.op_class_0::MemRead 384102157 25.12% 90.24% # Class of committed instruction
577system.cpu.commit.op_class_0::MemWrite 149160186 9.76% 100.00% # Class of committed instruction
578system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
579system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
580system.cpu.commit.op_class_0::total 1528988701 # Class of committed instruction
581system.cpu.commit.bw_lim_events 77061760 # number cycles where commit BW limit reached
581system.cpu.commit.bw_lim_events 76872227 # number cycles where commit BW limit reached
582system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
582system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
583system.cpu.rob.rob_reads 2859299655 # The number of ROB reads
584system.cpu.rob.rob_writes 4304507020 # The number of ROB writes
585system.cpu.timesIdled 2587 # Number of times that the entire CPU went into an idle state and unscheduled itself
586system.cpu.idleCycles 187051 # Total number of cycles that the CPU has spent unscheduled due to idling
583system.cpu.rob.rob_reads 2867051516 # The number of ROB reads
584system.cpu.rob.rob_writes 4304473794 # The number of ROB writes
585system.cpu.timesIdled 2567 # Number of times that the entire CPU went into an idle state and unscheduled itself
586system.cpu.idleCycles 197748 # Total number of cycles that the CPU has spent unscheduled due to idling
587system.cpu.committedInsts 826877109 # Number of Instructions Simulated
588system.cpu.committedOps 1528988701 # Number of Ops (including micro ops) Simulated
587system.cpu.committedInsts 826877109 # Number of Instructions Simulated
588system.cpu.committedOps 1528988701 # Number of Ops (including micro ops) Simulated
589system.cpu.cpi 1.092125 # CPI: Cycles Per Instruction
590system.cpu.cpi_total 1.092125 # CPI: Total CPI of All Threads
591system.cpu.ipc 0.915646 # IPC: Instructions Per Cycle
592system.cpu.ipc_total 0.915646 # IPC: Total IPC of All Threads
593system.cpu.int_regfile_reads 2763619398 # number of integer regfile reads
594system.cpu.int_regfile_writes 1467382261 # number of integer regfile writes
595system.cpu.fp_regfile_reads 6855 # number of floating regfile reads
596system.cpu.fp_regfile_writes 205 # number of floating regfile writes
597system.cpu.cc_regfile_reads 600921704 # number of cc regfile reads
598system.cpu.cc_regfile_writes 409683570 # number of cc regfile writes
599system.cpu.misc_regfile_reads 991700936 # number of misc regfile reads
589system.cpu.cpi 1.101262 # CPI: Cycles Per Instruction
590system.cpu.cpi_total 1.101262 # CPI: Total CPI of All Threads
591system.cpu.ipc 0.908049 # IPC: Instructions Per Cycle
592system.cpu.ipc_total 0.908049 # IPC: Total IPC of All Threads
593system.cpu.int_regfile_reads 2763330538 # number of integer regfile reads
594system.cpu.int_regfile_writes 1467435539 # number of integer regfile writes
595system.cpu.fp_regfile_reads 6574 # number of floating regfile reads
596system.cpu.fp_regfile_writes 209 # number of floating regfile writes
597system.cpu.cc_regfile_reads 600926529 # number of cc regfile reads
598system.cpu.cc_regfile_writes 409661898 # number of cc regfile writes
599system.cpu.misc_regfile_reads 991625144 # number of misc regfile reads
600system.cpu.misc_regfile_writes 1 # number of misc regfile writes
600system.cpu.misc_regfile_writes 1 # number of misc regfile writes
601system.cpu.dcache.tags.replacements 2534340 # number of replacements
602system.cpu.dcache.tags.tagsinuse 4088.717392 # Cycle average of tags in use
603system.cpu.dcache.tags.total_refs 388713882 # Total number of references to valid blocks.
604system.cpu.dcache.tags.sampled_refs 2538436 # Sample count of references to valid blocks.
605system.cpu.dcache.tags.avg_refs 153.131252 # Average number of references to valid blocks.
606system.cpu.dcache.tags.warmup_cycle 1658510250 # Cycle when the warmup percentage was hit.
607system.cpu.dcache.tags.occ_blocks::cpu.data 4088.717392 # Average occupied blocks per requestor
608system.cpu.dcache.tags.occ_percent::cpu.data 0.998222 # Average percentage of cache occupancy
609system.cpu.dcache.tags.occ_percent::total 0.998222 # Average percentage of cache occupancy
601system.cpu.dcache.tags.replacements 2532368 # number of replacements
602system.cpu.dcache.tags.tagsinuse 4088.654602 # Cycle average of tags in use
603system.cpu.dcache.tags.total_refs 388337333 # Total number of references to valid blocks.
604system.cpu.dcache.tags.sampled_refs 2536464 # Sample count of references to valid blocks.
605system.cpu.dcache.tags.avg_refs 153.101851 # Average number of references to valid blocks.
606system.cpu.dcache.tags.warmup_cycle 1688557250 # Cycle when the warmup percentage was hit.
607system.cpu.dcache.tags.occ_blocks::cpu.data 4088.654602 # Average occupied blocks per requestor
608system.cpu.dcache.tags.occ_percent::cpu.data 0.998207 # Average percentage of cache occupancy
609system.cpu.dcache.tags.occ_percent::total 0.998207 # Average percentage of cache occupancy
610system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
610system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
611system.cpu.dcache.tags.age_task_id_blocks_1024::0 26 # Occupied blocks per task id
612system.cpu.dcache.tags.age_task_id_blocks_1024::1 20 # Occupied blocks per task id
613system.cpu.dcache.tags.age_task_id_blocks_1024::2 872 # Occupied blocks per task id
614system.cpu.dcache.tags.age_task_id_blocks_1024::3 3178 # Occupied blocks per task id
611system.cpu.dcache.tags.age_task_id_blocks_1024::0 25 # Occupied blocks per task id
612system.cpu.dcache.tags.age_task_id_blocks_1024::1 19 # Occupied blocks per task id
613system.cpu.dcache.tags.age_task_id_blocks_1024::2 854 # Occupied blocks per task id
614system.cpu.dcache.tags.age_task_id_blocks_1024::3 3198 # Occupied blocks per task id
615system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
615system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
616system.cpu.dcache.tags.tag_accesses 786546356 # Number of tag accesses
617system.cpu.dcache.tags.data_accesses 786546356 # Number of data accesses
618system.cpu.dcache.ReadReq_hits::cpu.data 240120715 # number of ReadReq hits
619system.cpu.dcache.ReadReq_hits::total 240120715 # number of ReadReq hits
620system.cpu.dcache.WriteReq_hits::cpu.data 148188548 # number of WriteReq hits
621system.cpu.dcache.WriteReq_hits::total 148188548 # number of WriteReq hits
622system.cpu.dcache.demand_hits::cpu.data 388309263 # number of demand (read+write) hits
623system.cpu.dcache.demand_hits::total 388309263 # number of demand (read+write) hits
624system.cpu.dcache.overall_hits::cpu.data 388309263 # number of overall hits
625system.cpu.dcache.overall_hits::total 388309263 # number of overall hits
626system.cpu.dcache.ReadReq_misses::cpu.data 2723043 # number of ReadReq misses
627system.cpu.dcache.ReadReq_misses::total 2723043 # number of ReadReq misses
628system.cpu.dcache.WriteReq_misses::cpu.data 971654 # number of WriteReq misses
629system.cpu.dcache.WriteReq_misses::total 971654 # number of WriteReq misses
630system.cpu.dcache.demand_misses::cpu.data 3694697 # number of demand (read+write) misses
631system.cpu.dcache.demand_misses::total 3694697 # number of demand (read+write) misses
632system.cpu.dcache.overall_misses::cpu.data 3694697 # number of overall misses
633system.cpu.dcache.overall_misses::total 3694697 # number of overall misses
634system.cpu.dcache.ReadReq_miss_latency::cpu.data 55426039088 # number of ReadReq miss cycles
635system.cpu.dcache.ReadReq_miss_latency::total 55426039088 # number of ReadReq miss cycles
636system.cpu.dcache.WriteReq_miss_latency::cpu.data 27751124058 # number of WriteReq miss cycles
637system.cpu.dcache.WriteReq_miss_latency::total 27751124058 # number of WriteReq miss cycles
638system.cpu.dcache.demand_miss_latency::cpu.data 83177163146 # number of demand (read+write) miss cycles
639system.cpu.dcache.demand_miss_latency::total 83177163146 # number of demand (read+write) miss cycles
640system.cpu.dcache.overall_miss_latency::cpu.data 83177163146 # number of overall miss cycles
641system.cpu.dcache.overall_miss_latency::total 83177163146 # number of overall miss cycles
642system.cpu.dcache.ReadReq_accesses::cpu.data 242843758 # number of ReadReq accesses(hits+misses)
643system.cpu.dcache.ReadReq_accesses::total 242843758 # number of ReadReq accesses(hits+misses)
616system.cpu.dcache.tags.tag_accesses 785792022 # Number of tag accesses
617system.cpu.dcache.tags.data_accesses 785792022 # Number of data accesses
618system.cpu.dcache.ReadReq_hits::cpu.data 239684650 # number of ReadReq hits
619system.cpu.dcache.ReadReq_hits::total 239684650 # number of ReadReq hits
620system.cpu.dcache.WriteReq_hits::cpu.data 148177346 # number of WriteReq hits
621system.cpu.dcache.WriteReq_hits::total 148177346 # number of WriteReq hits
622system.cpu.dcache.demand_hits::cpu.data 387861996 # number of demand (read+write) hits
623system.cpu.dcache.demand_hits::total 387861996 # number of demand (read+write) hits
624system.cpu.dcache.overall_hits::cpu.data 387861996 # number of overall hits
625system.cpu.dcache.overall_hits::total 387861996 # number of overall hits
626system.cpu.dcache.ReadReq_misses::cpu.data 2782927 # number of ReadReq misses
627system.cpu.dcache.ReadReq_misses::total 2782927 # number of ReadReq misses
628system.cpu.dcache.WriteReq_misses::cpu.data 982856 # number of WriteReq misses
629system.cpu.dcache.WriteReq_misses::total 982856 # number of WriteReq misses
630system.cpu.dcache.demand_misses::cpu.data 3765783 # number of demand (read+write) misses
631system.cpu.dcache.demand_misses::total 3765783 # number of demand (read+write) misses
632system.cpu.dcache.overall_misses::cpu.data 3765783 # number of overall misses
633system.cpu.dcache.overall_misses::total 3765783 # number of overall misses
634system.cpu.dcache.ReadReq_miss_latency::cpu.data 59969889588 # number of ReadReq miss cycles
635system.cpu.dcache.ReadReq_miss_latency::total 59969889588 # number of ReadReq miss cycles
636system.cpu.dcache.WriteReq_miss_latency::cpu.data 31202214310 # number of WriteReq miss cycles
637system.cpu.dcache.WriteReq_miss_latency::total 31202214310 # number of WriteReq miss cycles
638system.cpu.dcache.demand_miss_latency::cpu.data 91172103898 # number of demand (read+write) miss cycles
639system.cpu.dcache.demand_miss_latency::total 91172103898 # number of demand (read+write) miss cycles
640system.cpu.dcache.overall_miss_latency::cpu.data 91172103898 # number of overall miss cycles
641system.cpu.dcache.overall_miss_latency::total 91172103898 # number of overall miss cycles
642system.cpu.dcache.ReadReq_accesses::cpu.data 242467577 # number of ReadReq accesses(hits+misses)
643system.cpu.dcache.ReadReq_accesses::total 242467577 # number of ReadReq accesses(hits+misses)
644system.cpu.dcache.WriteReq_accesses::cpu.data 149160202 # number of WriteReq accesses(hits+misses)
645system.cpu.dcache.WriteReq_accesses::total 149160202 # number of WriteReq accesses(hits+misses)
644system.cpu.dcache.WriteReq_accesses::cpu.data 149160202 # number of WriteReq accesses(hits+misses)
645system.cpu.dcache.WriteReq_accesses::total 149160202 # number of WriteReq accesses(hits+misses)
646system.cpu.dcache.demand_accesses::cpu.data 392003960 # number of demand (read+write) accesses
647system.cpu.dcache.demand_accesses::total 392003960 # number of demand (read+write) accesses
648system.cpu.dcache.overall_accesses::cpu.data 392003960 # number of overall (read+write) accesses
649system.cpu.dcache.overall_accesses::total 392003960 # number of overall (read+write) accesses
650system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.011213 # miss rate for ReadReq accesses
651system.cpu.dcache.ReadReq_miss_rate::total 0.011213 # miss rate for ReadReq accesses
652system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.006514 # miss rate for WriteReq accesses
653system.cpu.dcache.WriteReq_miss_rate::total 0.006514 # miss rate for WriteReq accesses
654system.cpu.dcache.demand_miss_rate::cpu.data 0.009425 # miss rate for demand accesses
655system.cpu.dcache.demand_miss_rate::total 0.009425 # miss rate for demand accesses
656system.cpu.dcache.overall_miss_rate::cpu.data 0.009425 # miss rate for overall accesses
657system.cpu.dcache.overall_miss_rate::total 0.009425 # miss rate for overall accesses
658system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20354.448713 # average ReadReq miss latency
659system.cpu.dcache.ReadReq_avg_miss_latency::total 20354.448713 # average ReadReq miss latency
660system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28560.705825 # average WriteReq miss latency
661system.cpu.dcache.WriteReq_avg_miss_latency::total 28560.705825 # average WriteReq miss latency
662system.cpu.dcache.demand_avg_miss_latency::cpu.data 22512.580367 # average overall miss latency
663system.cpu.dcache.demand_avg_miss_latency::total 22512.580367 # average overall miss latency
664system.cpu.dcache.overall_avg_miss_latency::cpu.data 22512.580367 # average overall miss latency
665system.cpu.dcache.overall_avg_miss_latency::total 22512.580367 # average overall miss latency
666system.cpu.dcache.blocked_cycles::no_mshrs 9748 # number of cycles access was blocked
667system.cpu.dcache.blocked_cycles::no_targets 16 # number of cycles access was blocked
668system.cpu.dcache.blocked::no_mshrs 1054 # number of cycles access was blocked
646system.cpu.dcache.demand_accesses::cpu.data 391627779 # number of demand (read+write) accesses
647system.cpu.dcache.demand_accesses::total 391627779 # number of demand (read+write) accesses
648system.cpu.dcache.overall_accesses::cpu.data 391627779 # number of overall (read+write) accesses
649system.cpu.dcache.overall_accesses::total 391627779 # number of overall (read+write) accesses
650system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.011478 # miss rate for ReadReq accesses
651system.cpu.dcache.ReadReq_miss_rate::total 0.011478 # miss rate for ReadReq accesses
652system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.006589 # miss rate for WriteReq accesses
653system.cpu.dcache.WriteReq_miss_rate::total 0.006589 # miss rate for WriteReq accesses
654system.cpu.dcache.demand_miss_rate::cpu.data 0.009616 # miss rate for demand accesses
655system.cpu.dcache.demand_miss_rate::total 0.009616 # miss rate for demand accesses
656system.cpu.dcache.overall_miss_rate::cpu.data 0.009616 # miss rate for overall accesses
657system.cpu.dcache.overall_miss_rate::total 0.009616 # miss rate for overall accesses
658system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 21549.214043 # average ReadReq miss latency
659system.cpu.dcache.ReadReq_avg_miss_latency::total 21549.214043 # average ReadReq miss latency
660system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31746.475893 # average WriteReq miss latency
661system.cpu.dcache.WriteReq_avg_miss_latency::total 31746.475893 # average WriteReq miss latency
662system.cpu.dcache.demand_avg_miss_latency::cpu.data 24210.663200 # average overall miss latency
663system.cpu.dcache.demand_avg_miss_latency::total 24210.663200 # average overall miss latency
664system.cpu.dcache.overall_avg_miss_latency::cpu.data 24210.663200 # average overall miss latency
665system.cpu.dcache.overall_avg_miss_latency::total 24210.663200 # average overall miss latency
666system.cpu.dcache.blocked_cycles::no_mshrs 10538 # number of cycles access was blocked
667system.cpu.dcache.blocked_cycles::no_targets 7 # number of cycles access was blocked
668system.cpu.dcache.blocked::no_mshrs 1092 # number of cycles access was blocked
669system.cpu.dcache.blocked::no_targets 3 # number of cycles access was blocked
669system.cpu.dcache.blocked::no_targets 3 # number of cycles access was blocked
670system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.248577 # average number of cycles each access was blocked
671system.cpu.dcache.avg_blocked_cycles::no_targets 5.333333 # average number of cycles each access was blocked
670system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.650183 # average number of cycles each access was blocked
671system.cpu.dcache.avg_blocked_cycles::no_targets 2.333333 # average number of cycles each access was blocked
672system.cpu.dcache.fast_writes 0 # number of fast writes performed
673system.cpu.dcache.cache_copies 0 # number of cache copies performed
672system.cpu.dcache.fast_writes 0 # number of fast writes performed
673system.cpu.dcache.cache_copies 0 # number of cache copies performed
674system.cpu.dcache.writebacks::writebacks 2333101 # number of writebacks
675system.cpu.dcache.writebacks::total 2333101 # number of writebacks
676system.cpu.dcache.ReadReq_mshr_hits::cpu.data 955922 # number of ReadReq MSHR hits
677system.cpu.dcache.ReadReq_mshr_hits::total 955922 # number of ReadReq MSHR hits
678system.cpu.dcache.WriteReq_mshr_hits::cpu.data 18334 # number of WriteReq MSHR hits
679system.cpu.dcache.WriteReq_mshr_hits::total 18334 # number of WriteReq MSHR hits
680system.cpu.dcache.demand_mshr_hits::cpu.data 974256 # number of demand (read+write) MSHR hits
681system.cpu.dcache.demand_mshr_hits::total 974256 # number of demand (read+write) MSHR hits
682system.cpu.dcache.overall_mshr_hits::cpu.data 974256 # number of overall MSHR hits
683system.cpu.dcache.overall_mshr_hits::total 974256 # number of overall MSHR hits
684system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1767121 # number of ReadReq MSHR misses
685system.cpu.dcache.ReadReq_mshr_misses::total 1767121 # number of ReadReq MSHR misses
686system.cpu.dcache.WriteReq_mshr_misses::cpu.data 953320 # number of WriteReq MSHR misses
687system.cpu.dcache.WriteReq_mshr_misses::total 953320 # number of WriteReq MSHR misses
688system.cpu.dcache.demand_mshr_misses::cpu.data 2720441 # number of demand (read+write) MSHR misses
689system.cpu.dcache.demand_mshr_misses::total 2720441 # number of demand (read+write) MSHR misses
690system.cpu.dcache.overall_mshr_misses::cpu.data 2720441 # number of overall MSHR misses
691system.cpu.dcache.overall_mshr_misses::total 2720441 # number of overall MSHR misses
692system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 30613583252 # number of ReadReq MSHR miss cycles
693system.cpu.dcache.ReadReq_mshr_miss_latency::total 30613583252 # number of ReadReq MSHR miss cycles
694system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 25522867191 # number of WriteReq MSHR miss cycles
695system.cpu.dcache.WriteReq_mshr_miss_latency::total 25522867191 # number of WriteReq MSHR miss cycles
696system.cpu.dcache.demand_mshr_miss_latency::cpu.data 56136450443 # number of demand (read+write) MSHR miss cycles
697system.cpu.dcache.demand_mshr_miss_latency::total 56136450443 # number of demand (read+write) MSHR miss cycles
698system.cpu.dcache.overall_mshr_miss_latency::cpu.data 56136450443 # number of overall MSHR miss cycles
699system.cpu.dcache.overall_mshr_miss_latency::total 56136450443 # number of overall MSHR miss cycles
700system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.007277 # mshr miss rate for ReadReq accesses
701system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.007277 # mshr miss rate for ReadReq accesses
702system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006391 # mshr miss rate for WriteReq accesses
703system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006391 # mshr miss rate for WriteReq accesses
704system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006940 # mshr miss rate for demand accesses
705system.cpu.dcache.demand_mshr_miss_rate::total 0.006940 # mshr miss rate for demand accesses
706system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006940 # mshr miss rate for overall accesses
707system.cpu.dcache.overall_mshr_miss_rate::total 0.006940 # mshr miss rate for overall accesses
708system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17323.988143 # average ReadReq mshr miss latency
709system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17323.988143 # average ReadReq mshr miss latency
710system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 26772.612754 # average WriteReq mshr miss latency
711system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 26772.612754 # average WriteReq mshr miss latency
712system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20635.055288 # average overall mshr miss latency
713system.cpu.dcache.demand_avg_mshr_miss_latency::total 20635.055288 # average overall mshr miss latency
714system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20635.055288 # average overall mshr miss latency
715system.cpu.dcache.overall_avg_mshr_miss_latency::total 20635.055288 # average overall mshr miss latency
674system.cpu.dcache.writebacks::writebacks 2331685 # number of writebacks
675system.cpu.dcache.writebacks::total 2331685 # number of writebacks
676system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1017273 # number of ReadReq MSHR hits
677system.cpu.dcache.ReadReq_mshr_hits::total 1017273 # number of ReadReq MSHR hits
678system.cpu.dcache.WriteReq_mshr_hits::cpu.data 18365 # number of WriteReq MSHR hits
679system.cpu.dcache.WriteReq_mshr_hits::total 18365 # number of WriteReq MSHR hits
680system.cpu.dcache.demand_mshr_hits::cpu.data 1035638 # number of demand (read+write) MSHR hits
681system.cpu.dcache.demand_mshr_hits::total 1035638 # number of demand (read+write) MSHR hits
682system.cpu.dcache.overall_mshr_hits::cpu.data 1035638 # number of overall MSHR hits
683system.cpu.dcache.overall_mshr_hits::total 1035638 # number of overall MSHR hits
684system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1765654 # number of ReadReq MSHR misses
685system.cpu.dcache.ReadReq_mshr_misses::total 1765654 # number of ReadReq MSHR misses
686system.cpu.dcache.WriteReq_mshr_misses::cpu.data 964491 # number of WriteReq MSHR misses
687system.cpu.dcache.WriteReq_mshr_misses::total 964491 # number of WriteReq MSHR misses
688system.cpu.dcache.demand_mshr_misses::cpu.data 2730145 # number of demand (read+write) MSHR misses
689system.cpu.dcache.demand_mshr_misses::total 2730145 # number of demand (read+write) MSHR misses
690system.cpu.dcache.overall_mshr_misses::cpu.data 2730145 # number of overall MSHR misses
691system.cpu.dcache.overall_mshr_misses::total 2730145 # number of overall MSHR misses
692system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 32740632750 # number of ReadReq MSHR miss cycles
693system.cpu.dcache.ReadReq_mshr_miss_latency::total 32740632750 # number of ReadReq MSHR miss cycles
694system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 29421021688 # number of WriteReq MSHR miss cycles
695system.cpu.dcache.WriteReq_mshr_miss_latency::total 29421021688 # number of WriteReq MSHR miss cycles
696system.cpu.dcache.demand_mshr_miss_latency::cpu.data 62161654438 # number of demand (read+write) MSHR miss cycles
697system.cpu.dcache.demand_mshr_miss_latency::total 62161654438 # number of demand (read+write) MSHR miss cycles
698system.cpu.dcache.overall_mshr_miss_latency::cpu.data 62161654438 # number of overall MSHR miss cycles
699system.cpu.dcache.overall_mshr_miss_latency::total 62161654438 # number of overall MSHR miss cycles
700system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.007282 # mshr miss rate for ReadReq accesses
701system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.007282 # mshr miss rate for ReadReq accesses
702system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006466 # mshr miss rate for WriteReq accesses
703system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006466 # mshr miss rate for WriteReq accesses
704system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006971 # mshr miss rate for demand accesses
705system.cpu.dcache.demand_mshr_miss_rate::total 0.006971 # mshr miss rate for demand accesses
706system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006971 # mshr miss rate for overall accesses
707system.cpu.dcache.overall_mshr_miss_rate::total 0.006971 # mshr miss rate for overall accesses
708system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 18543.062656 # average ReadReq mshr miss latency
709system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 18543.062656 # average ReadReq mshr miss latency
710system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30504.195154 # average WriteReq mshr miss latency
711system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30504.195154 # average WriteReq mshr miss latency
712system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22768.627468 # average overall mshr miss latency
713system.cpu.dcache.demand_avg_mshr_miss_latency::total 22768.627468 # average overall mshr miss latency
714system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22768.627468 # average overall mshr miss latency
715system.cpu.dcache.overall_avg_mshr_miss_latency::total 22768.627468 # average overall mshr miss latency
716system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
716system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
717system.cpu.icache.tags.replacements 6998 # number of replacements
718system.cpu.icache.tags.tagsinuse 1079.308636 # Cycle average of tags in use
719system.cpu.icache.tags.total_refs 180351835 # Total number of references to valid blocks.
717system.cpu.icache.tags.replacements 6982 # number of replacements
718system.cpu.icache.tags.tagsinuse 1087.309225 # Cycle average of tags in use
719system.cpu.icache.tags.total_refs 180328938 # Total number of references to valid blocks.
720system.cpu.icache.tags.sampled_refs 8606 # Sample count of references to valid blocks.
720system.cpu.icache.tags.sampled_refs 8606 # Sample count of references to valid blocks.
721system.cpu.icache.tags.avg_refs 20956.522775 # Average number of references to valid blocks.
721system.cpu.icache.tags.avg_refs 20953.862189 # Average number of references to valid blocks.
722system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
722system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
723system.cpu.icache.tags.occ_blocks::cpu.inst 1079.308636 # Average occupied blocks per requestor
724system.cpu.icache.tags.occ_percent::cpu.inst 0.527006 # Average percentage of cache occupancy
725system.cpu.icache.tags.occ_percent::total 0.527006 # Average percentage of cache occupancy
726system.cpu.icache.tags.occ_task_id_blocks::1024 1608 # Occupied blocks per task id
727system.cpu.icache.tags.age_task_id_blocks_1024::0 63 # Occupied blocks per task id
728system.cpu.icache.tags.age_task_id_blocks_1024::1 11 # Occupied blocks per task id
729system.cpu.icache.tags.age_task_id_blocks_1024::2 53 # Occupied blocks per task id
730system.cpu.icache.tags.age_task_id_blocks_1024::3 308 # Occupied blocks per task id
731system.cpu.icache.tags.age_task_id_blocks_1024::4 1173 # Occupied blocks per task id
732system.cpu.icache.tags.occ_task_id_percent::1024 0.785156 # Percentage of cache occupancy per task id
733system.cpu.icache.tags.tag_accesses 361286153 # Number of tag accesses
734system.cpu.icache.tags.data_accesses 361286153 # Number of data accesses
735system.cpu.icache.ReadReq_hits::cpu.inst 180354535 # number of ReadReq hits
736system.cpu.icache.ReadReq_hits::total 180354535 # number of ReadReq hits
737system.cpu.icache.demand_hits::cpu.inst 180354535 # number of demand (read+write) hits
738system.cpu.icache.demand_hits::total 180354535 # number of demand (read+write) hits
739system.cpu.icache.overall_hits::cpu.inst 180354535 # number of overall hits
740system.cpu.icache.overall_hits::total 180354535 # number of overall hits
741system.cpu.icache.ReadReq_misses::cpu.inst 193180 # number of ReadReq misses
742system.cpu.icache.ReadReq_misses::total 193180 # number of ReadReq misses
743system.cpu.icache.demand_misses::cpu.inst 193180 # number of demand (read+write) misses
744system.cpu.icache.demand_misses::total 193180 # number of demand (read+write) misses
745system.cpu.icache.overall_misses::cpu.inst 193180 # number of overall misses
746system.cpu.icache.overall_misses::total 193180 # number of overall misses
747system.cpu.icache.ReadReq_miss_latency::cpu.inst 1193812485 # number of ReadReq miss cycles
748system.cpu.icache.ReadReq_miss_latency::total 1193812485 # number of ReadReq miss cycles
749system.cpu.icache.demand_miss_latency::cpu.inst 1193812485 # number of demand (read+write) miss cycles
750system.cpu.icache.demand_miss_latency::total 1193812485 # number of demand (read+write) miss cycles
751system.cpu.icache.overall_miss_latency::cpu.inst 1193812485 # number of overall miss cycles
752system.cpu.icache.overall_miss_latency::total 1193812485 # number of overall miss cycles
753system.cpu.icache.ReadReq_accesses::cpu.inst 180547715 # number of ReadReq accesses(hits+misses)
754system.cpu.icache.ReadReq_accesses::total 180547715 # number of ReadReq accesses(hits+misses)
755system.cpu.icache.demand_accesses::cpu.inst 180547715 # number of demand (read+write) accesses
756system.cpu.icache.demand_accesses::total 180547715 # number of demand (read+write) accesses
757system.cpu.icache.overall_accesses::cpu.inst 180547715 # number of overall (read+write) accesses
758system.cpu.icache.overall_accesses::total 180547715 # number of overall (read+write) accesses
759system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001070 # miss rate for ReadReq accesses
760system.cpu.icache.ReadReq_miss_rate::total 0.001070 # miss rate for ReadReq accesses
761system.cpu.icache.demand_miss_rate::cpu.inst 0.001070 # miss rate for demand accesses
762system.cpu.icache.demand_miss_rate::total 0.001070 # miss rate for demand accesses
763system.cpu.icache.overall_miss_rate::cpu.inst 0.001070 # miss rate for overall accesses
764system.cpu.icache.overall_miss_rate::total 0.001070 # miss rate for overall accesses
765system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 6179.793379 # average ReadReq miss latency
766system.cpu.icache.ReadReq_avg_miss_latency::total 6179.793379 # average ReadReq miss latency
767system.cpu.icache.demand_avg_miss_latency::cpu.inst 6179.793379 # average overall miss latency
768system.cpu.icache.demand_avg_miss_latency::total 6179.793379 # average overall miss latency
769system.cpu.icache.overall_avg_miss_latency::cpu.inst 6179.793379 # average overall miss latency
770system.cpu.icache.overall_avg_miss_latency::total 6179.793379 # average overall miss latency
771system.cpu.icache.blocked_cycles::no_mshrs 1413 # number of cycles access was blocked
723system.cpu.icache.tags.occ_blocks::cpu.inst 1087.309225 # Average occupied blocks per requestor
724system.cpu.icache.tags.occ_percent::cpu.inst 0.530913 # Average percentage of cache occupancy
725system.cpu.icache.tags.occ_percent::total 0.530913 # Average percentage of cache occupancy
726system.cpu.icache.tags.occ_task_id_blocks::1024 1624 # Occupied blocks per task id
727system.cpu.icache.tags.age_task_id_blocks_1024::0 65 # Occupied blocks per task id
728system.cpu.icache.tags.age_task_id_blocks_1024::1 10 # Occupied blocks per task id
729system.cpu.icache.tags.age_task_id_blocks_1024::2 58 # Occupied blocks per task id
730system.cpu.icache.tags.age_task_id_blocks_1024::3 309 # Occupied blocks per task id
731system.cpu.icache.tags.age_task_id_blocks_1024::4 1182 # Occupied blocks per task id
732system.cpu.icache.tags.occ_task_id_percent::1024 0.792969 # Percentage of cache occupancy per task id
733system.cpu.icache.tags.tag_accesses 361276321 # Number of tag accesses
734system.cpu.icache.tags.data_accesses 361276321 # Number of data accesses
735system.cpu.icache.ReadReq_hits::cpu.inst 180331996 # number of ReadReq hits
736system.cpu.icache.ReadReq_hits::total 180331996 # number of ReadReq hits
737system.cpu.icache.demand_hits::cpu.inst 180331996 # number of demand (read+write) hits
738system.cpu.icache.demand_hits::total 180331996 # number of demand (read+write) hits
739system.cpu.icache.overall_hits::cpu.inst 180331996 # number of overall hits
740system.cpu.icache.overall_hits::total 180331996 # number of overall hits
741system.cpu.icache.ReadReq_misses::cpu.inst 204942 # number of ReadReq misses
742system.cpu.icache.ReadReq_misses::total 204942 # number of ReadReq misses
743system.cpu.icache.demand_misses::cpu.inst 204942 # number of demand (read+write) misses
744system.cpu.icache.demand_misses::total 204942 # number of demand (read+write) misses
745system.cpu.icache.overall_misses::cpu.inst 204942 # number of overall misses
746system.cpu.icache.overall_misses::total 204942 # number of overall misses
747system.cpu.icache.ReadReq_miss_latency::cpu.inst 1305386490 # number of ReadReq miss cycles
748system.cpu.icache.ReadReq_miss_latency::total 1305386490 # number of ReadReq miss cycles
749system.cpu.icache.demand_miss_latency::cpu.inst 1305386490 # number of demand (read+write) miss cycles
750system.cpu.icache.demand_miss_latency::total 1305386490 # number of demand (read+write) miss cycles
751system.cpu.icache.overall_miss_latency::cpu.inst 1305386490 # number of overall miss cycles
752system.cpu.icache.overall_miss_latency::total 1305386490 # number of overall miss cycles
753system.cpu.icache.ReadReq_accesses::cpu.inst 180536938 # number of ReadReq accesses(hits+misses)
754system.cpu.icache.ReadReq_accesses::total 180536938 # number of ReadReq accesses(hits+misses)
755system.cpu.icache.demand_accesses::cpu.inst 180536938 # number of demand (read+write) accesses
756system.cpu.icache.demand_accesses::total 180536938 # number of demand (read+write) accesses
757system.cpu.icache.overall_accesses::cpu.inst 180536938 # number of overall (read+write) accesses
758system.cpu.icache.overall_accesses::total 180536938 # number of overall (read+write) accesses
759system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001135 # miss rate for ReadReq accesses
760system.cpu.icache.ReadReq_miss_rate::total 0.001135 # miss rate for ReadReq accesses
761system.cpu.icache.demand_miss_rate::cpu.inst 0.001135 # miss rate for demand accesses
762system.cpu.icache.demand_miss_rate::total 0.001135 # miss rate for demand accesses
763system.cpu.icache.overall_miss_rate::cpu.inst 0.001135 # miss rate for overall accesses
764system.cpu.icache.overall_miss_rate::total 0.001135 # miss rate for overall accesses
765system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 6369.541090 # average ReadReq miss latency
766system.cpu.icache.ReadReq_avg_miss_latency::total 6369.541090 # average ReadReq miss latency
767system.cpu.icache.demand_avg_miss_latency::cpu.inst 6369.541090 # average overall miss latency
768system.cpu.icache.demand_avg_miss_latency::total 6369.541090 # average overall miss latency
769system.cpu.icache.overall_avg_miss_latency::cpu.inst 6369.541090 # average overall miss latency
770system.cpu.icache.overall_avg_miss_latency::total 6369.541090 # average overall miss latency
771system.cpu.icache.blocked_cycles::no_mshrs 1486 # number of cycles access was blocked
772system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
772system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
773system.cpu.icache.blocked::no_mshrs 16 # number of cycles access was blocked
773system.cpu.icache.blocked::no_mshrs 20 # number of cycles access was blocked
774system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
774system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
775system.cpu.icache.avg_blocked_cycles::no_mshrs 88.312500 # average number of cycles each access was blocked
775system.cpu.icache.avg_blocked_cycles::no_mshrs 74.300000 # average number of cycles each access was blocked
776system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
777system.cpu.icache.fast_writes 0 # number of fast writes performed
778system.cpu.icache.cache_copies 0 # number of cache copies performed
776system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
777system.cpu.icache.fast_writes 0 # number of fast writes performed
778system.cpu.icache.cache_copies 0 # number of cache copies performed
779system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2457 # number of ReadReq MSHR hits
780system.cpu.icache.ReadReq_mshr_hits::total 2457 # number of ReadReq MSHR hits
781system.cpu.icache.demand_mshr_hits::cpu.inst 2457 # number of demand (read+write) MSHR hits
782system.cpu.icache.demand_mshr_hits::total 2457 # number of demand (read+write) MSHR hits
783system.cpu.icache.overall_mshr_hits::cpu.inst 2457 # number of overall MSHR hits
784system.cpu.icache.overall_mshr_hits::total 2457 # number of overall MSHR hits
785system.cpu.icache.ReadReq_mshr_misses::cpu.inst 190723 # number of ReadReq MSHR misses
786system.cpu.icache.ReadReq_mshr_misses::total 190723 # number of ReadReq MSHR misses
787system.cpu.icache.demand_mshr_misses::cpu.inst 190723 # number of demand (read+write) MSHR misses
788system.cpu.icache.demand_mshr_misses::total 190723 # number of demand (read+write) MSHR misses
789system.cpu.icache.overall_mshr_misses::cpu.inst 190723 # number of overall MSHR misses
790system.cpu.icache.overall_mshr_misses::total 190723 # number of overall MSHR misses
791system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 707574010 # number of ReadReq MSHR miss cycles
792system.cpu.icache.ReadReq_mshr_miss_latency::total 707574010 # number of ReadReq MSHR miss cycles
793system.cpu.icache.demand_mshr_miss_latency::cpu.inst 707574010 # number of demand (read+write) MSHR miss cycles
794system.cpu.icache.demand_mshr_miss_latency::total 707574010 # number of demand (read+write) MSHR miss cycles
795system.cpu.icache.overall_mshr_miss_latency::cpu.inst 707574010 # number of overall MSHR miss cycles
796system.cpu.icache.overall_mshr_miss_latency::total 707574010 # number of overall MSHR miss cycles
797system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.001056 # mshr miss rate for ReadReq accesses
798system.cpu.icache.ReadReq_mshr_miss_rate::total 0.001056 # mshr miss rate for ReadReq accesses
799system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.001056 # mshr miss rate for demand accesses
800system.cpu.icache.demand_mshr_miss_rate::total 0.001056 # mshr miss rate for demand accesses
801system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.001056 # mshr miss rate for overall accesses
802system.cpu.icache.overall_mshr_miss_rate::total 0.001056 # mshr miss rate for overall accesses
803system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 3709.956377 # average ReadReq mshr miss latency
804system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 3709.956377 # average ReadReq mshr miss latency
805system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 3709.956377 # average overall mshr miss latency
806system.cpu.icache.demand_avg_mshr_miss_latency::total 3709.956377 # average overall mshr miss latency
807system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 3709.956377 # average overall mshr miss latency
808system.cpu.icache.overall_avg_mshr_miss_latency::total 3709.956377 # average overall mshr miss latency
779system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2496 # number of ReadReq MSHR hits
780system.cpu.icache.ReadReq_mshr_hits::total 2496 # number of ReadReq MSHR hits
781system.cpu.icache.demand_mshr_hits::cpu.inst 2496 # number of demand (read+write) MSHR hits
782system.cpu.icache.demand_mshr_hits::total 2496 # number of demand (read+write) MSHR hits
783system.cpu.icache.overall_mshr_hits::cpu.inst 2496 # number of overall MSHR hits
784system.cpu.icache.overall_mshr_hits::total 2496 # number of overall MSHR hits
785system.cpu.icache.ReadReq_mshr_misses::cpu.inst 202446 # number of ReadReq MSHR misses
786system.cpu.icache.ReadReq_mshr_misses::total 202446 # number of ReadReq MSHR misses
787system.cpu.icache.demand_mshr_misses::cpu.inst 202446 # number of demand (read+write) MSHR misses
788system.cpu.icache.demand_mshr_misses::total 202446 # number of demand (read+write) MSHR misses
789system.cpu.icache.overall_mshr_misses::cpu.inst 202446 # number of overall MSHR misses
790system.cpu.icache.overall_mshr_misses::total 202446 # number of overall MSHR misses
791system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 886113510 # number of ReadReq MSHR miss cycles
792system.cpu.icache.ReadReq_mshr_miss_latency::total 886113510 # number of ReadReq MSHR miss cycles
793system.cpu.icache.demand_mshr_miss_latency::cpu.inst 886113510 # number of demand (read+write) MSHR miss cycles
794system.cpu.icache.demand_mshr_miss_latency::total 886113510 # number of demand (read+write) MSHR miss cycles
795system.cpu.icache.overall_mshr_miss_latency::cpu.inst 886113510 # number of overall MSHR miss cycles
796system.cpu.icache.overall_mshr_miss_latency::total 886113510 # number of overall MSHR miss cycles
797system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.001121 # mshr miss rate for ReadReq accesses
798system.cpu.icache.ReadReq_mshr_miss_rate::total 0.001121 # mshr miss rate for ReadReq accesses
799system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.001121 # mshr miss rate for demand accesses
800system.cpu.icache.demand_mshr_miss_rate::total 0.001121 # mshr miss rate for demand accesses
801system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.001121 # mshr miss rate for overall accesses
802system.cpu.icache.overall_mshr_miss_rate::total 0.001121 # mshr miss rate for overall accesses
803system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 4377.036395 # average ReadReq mshr miss latency
804system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 4377.036395 # average ReadReq mshr miss latency
805system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 4377.036395 # average overall mshr miss latency
806system.cpu.icache.demand_avg_mshr_miss_latency::total 4377.036395 # average overall mshr miss latency
807system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 4377.036395 # average overall mshr miss latency
808system.cpu.icache.overall_avg_mshr_miss_latency::total 4377.036395 # average overall mshr miss latency
809system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
809system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
810system.cpu.l2cache.tags.replacements 354199 # number of replacements
811system.cpu.l2cache.tags.tagsinuse 29685.281639 # Cycle average of tags in use
812system.cpu.l2cache.tags.total_refs 3704222 # Total number of references to valid blocks.
813system.cpu.l2cache.tags.sampled_refs 386558 # Sample count of references to valid blocks.
814system.cpu.l2cache.tags.avg_refs 9.582578 # Average number of references to valid blocks.
815system.cpu.l2cache.tags.warmup_cycle 196871476000 # Cycle when the warmup percentage was hit.
816system.cpu.l2cache.tags.occ_blocks::writebacks 21114.810056 # Average occupied blocks per requestor
817system.cpu.l2cache.tags.occ_blocks::cpu.inst 251.480656 # Average occupied blocks per requestor
818system.cpu.l2cache.tags.occ_blocks::cpu.data 8318.990927 # Average occupied blocks per requestor
819system.cpu.l2cache.tags.occ_percent::writebacks 0.644373 # Average percentage of cache occupancy
820system.cpu.l2cache.tags.occ_percent::cpu.inst 0.007675 # Average percentage of cache occupancy
821system.cpu.l2cache.tags.occ_percent::cpu.data 0.253875 # Average percentage of cache occupancy
822system.cpu.l2cache.tags.occ_percent::total 0.905923 # Average percentage of cache occupancy
823system.cpu.l2cache.tags.occ_task_id_blocks::1024 32359 # Occupied blocks per task id
824system.cpu.l2cache.tags.age_task_id_blocks_1024::0 82 # Occupied blocks per task id
825system.cpu.l2cache.tags.age_task_id_blocks_1024::2 248 # Occupied blocks per task id
826system.cpu.l2cache.tags.age_task_id_blocks_1024::3 11759 # Occupied blocks per task id
827system.cpu.l2cache.tags.age_task_id_blocks_1024::4 20270 # Occupied blocks per task id
828system.cpu.l2cache.tags.occ_task_id_percent::1024 0.987518 # Percentage of cache occupancy per task id
829system.cpu.l2cache.tags.tag_accesses 41657511 # Number of tag accesses
830system.cpu.l2cache.tags.data_accesses 41657511 # Number of data accesses
831system.cpu.l2cache.ReadReq_hits::cpu.inst 5087 # number of ReadReq hits
832system.cpu.l2cache.ReadReq_hits::cpu.data 1590570 # number of ReadReq hits
833system.cpu.l2cache.ReadReq_hits::total 1595657 # number of ReadReq hits
834system.cpu.l2cache.Writeback_hits::writebacks 2333101 # number of Writeback hits
835system.cpu.l2cache.Writeback_hits::total 2333101 # number of Writeback hits
836system.cpu.l2cache.UpgradeReq_hits::cpu.data 1869 # number of UpgradeReq hits
837system.cpu.l2cache.UpgradeReq_hits::total 1869 # number of UpgradeReq hits
838system.cpu.l2cache.ReadExReq_hits::cpu.data 564466 # number of ReadExReq hits
839system.cpu.l2cache.ReadExReq_hits::total 564466 # number of ReadExReq hits
840system.cpu.l2cache.demand_hits::cpu.inst 5087 # number of demand (read+write) hits
841system.cpu.l2cache.demand_hits::cpu.data 2155036 # number of demand (read+write) hits
842system.cpu.l2cache.demand_hits::total 2160123 # number of demand (read+write) hits
843system.cpu.l2cache.overall_hits::cpu.inst 5087 # number of overall hits
844system.cpu.l2cache.overall_hits::cpu.data 2155036 # number of overall hits
845system.cpu.l2cache.overall_hits::total 2160123 # number of overall hits
846system.cpu.l2cache.ReadReq_misses::cpu.inst 3515 # number of ReadReq misses
847system.cpu.l2cache.ReadReq_misses::cpu.data 176333 # number of ReadReq misses
848system.cpu.l2cache.ReadReq_misses::total 179848 # number of ReadReq misses
849system.cpu.l2cache.UpgradeReq_misses::cpu.data 180136 # number of UpgradeReq misses
850system.cpu.l2cache.UpgradeReq_misses::total 180136 # number of UpgradeReq misses
851system.cpu.l2cache.ReadExReq_misses::cpu.data 207067 # number of ReadExReq misses
852system.cpu.l2cache.ReadExReq_misses::total 207067 # number of ReadExReq misses
853system.cpu.l2cache.demand_misses::cpu.inst 3515 # number of demand (read+write) misses
854system.cpu.l2cache.demand_misses::cpu.data 383400 # number of demand (read+write) misses
855system.cpu.l2cache.demand_misses::total 386915 # number of demand (read+write) misses
856system.cpu.l2cache.overall_misses::cpu.inst 3515 # number of overall misses
857system.cpu.l2cache.overall_misses::cpu.data 383400 # number of overall misses
858system.cpu.l2cache.overall_misses::total 386915 # number of overall misses
859system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 262991000 # number of ReadReq miss cycles
860system.cpu.l2cache.ReadReq_miss_latency::cpu.data 12902864208 # number of ReadReq miss cycles
861system.cpu.l2cache.ReadReq_miss_latency::total 13165855208 # number of ReadReq miss cycles
862system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 9285601 # number of UpgradeReq miss cycles
863system.cpu.l2cache.UpgradeReq_miss_latency::total 9285601 # number of UpgradeReq miss cycles
864system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 14879233462 # number of ReadExReq miss cycles
865system.cpu.l2cache.ReadExReq_miss_latency::total 14879233462 # number of ReadExReq miss cycles
866system.cpu.l2cache.demand_miss_latency::cpu.inst 262991000 # number of demand (read+write) miss cycles
867system.cpu.l2cache.demand_miss_latency::cpu.data 27782097670 # number of demand (read+write) miss cycles
868system.cpu.l2cache.demand_miss_latency::total 28045088670 # number of demand (read+write) miss cycles
869system.cpu.l2cache.overall_miss_latency::cpu.inst 262991000 # number of overall miss cycles
870system.cpu.l2cache.overall_miss_latency::cpu.data 27782097670 # number of overall miss cycles
871system.cpu.l2cache.overall_miss_latency::total 28045088670 # number of overall miss cycles
872system.cpu.l2cache.ReadReq_accesses::cpu.inst 8602 # number of ReadReq accesses(hits+misses)
873system.cpu.l2cache.ReadReq_accesses::cpu.data 1766903 # number of ReadReq accesses(hits+misses)
874system.cpu.l2cache.ReadReq_accesses::total 1775505 # number of ReadReq accesses(hits+misses)
875system.cpu.l2cache.Writeback_accesses::writebacks 2333101 # number of Writeback accesses(hits+misses)
876system.cpu.l2cache.Writeback_accesses::total 2333101 # number of Writeback accesses(hits+misses)
877system.cpu.l2cache.UpgradeReq_accesses::cpu.data 182005 # number of UpgradeReq accesses(hits+misses)
878system.cpu.l2cache.UpgradeReq_accesses::total 182005 # number of UpgradeReq accesses(hits+misses)
879system.cpu.l2cache.ReadExReq_accesses::cpu.data 771533 # number of ReadExReq accesses(hits+misses)
880system.cpu.l2cache.ReadExReq_accesses::total 771533 # number of ReadExReq accesses(hits+misses)
881system.cpu.l2cache.demand_accesses::cpu.inst 8602 # number of demand (read+write) accesses
882system.cpu.l2cache.demand_accesses::cpu.data 2538436 # number of demand (read+write) accesses
883system.cpu.l2cache.demand_accesses::total 2547038 # number of demand (read+write) accesses
884system.cpu.l2cache.overall_accesses::cpu.inst 8602 # number of overall (read+write) accesses
885system.cpu.l2cache.overall_accesses::cpu.data 2538436 # number of overall (read+write) accesses
886system.cpu.l2cache.overall_accesses::total 2547038 # number of overall (read+write) accesses
887system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.408626 # miss rate for ReadReq accesses
888system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.099798 # miss rate for ReadReq accesses
889system.cpu.l2cache.ReadReq_miss_rate::total 0.101294 # miss rate for ReadReq accesses
890system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.989731 # miss rate for UpgradeReq accesses
891system.cpu.l2cache.UpgradeReq_miss_rate::total 0.989731 # miss rate for UpgradeReq accesses
892system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.268384 # miss rate for ReadExReq accesses
893system.cpu.l2cache.ReadExReq_miss_rate::total 0.268384 # miss rate for ReadExReq accesses
894system.cpu.l2cache.demand_miss_rate::cpu.inst 0.408626 # miss rate for demand accesses
895system.cpu.l2cache.demand_miss_rate::cpu.data 0.151038 # miss rate for demand accesses
896system.cpu.l2cache.demand_miss_rate::total 0.151908 # miss rate for demand accesses
897system.cpu.l2cache.overall_miss_rate::cpu.inst 0.408626 # miss rate for overall accesses
898system.cpu.l2cache.overall_miss_rate::cpu.data 0.151038 # miss rate for overall accesses
899system.cpu.l2cache.overall_miss_rate::total 0.151908 # miss rate for overall accesses
900system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74819.630156 # average ReadReq miss latency
901system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 73173.281280 # average ReadReq miss latency
902system.cpu.l2cache.ReadReq_avg_miss_latency::total 73205.457987 # average ReadReq miss latency
903system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 51.547725 # average UpgradeReq miss latency
904system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 51.547725 # average UpgradeReq miss latency
905system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 71857.096795 # average ReadExReq miss latency
906system.cpu.l2cache.ReadExReq_avg_miss_latency::total 71857.096795 # average ReadExReq miss latency
907system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74819.630156 # average overall miss latency
908system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72462.435237 # average overall miss latency
909system.cpu.l2cache.demand_avg_miss_latency::total 72483.849605 # average overall miss latency
910system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74819.630156 # average overall miss latency
911system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72462.435237 # average overall miss latency
912system.cpu.l2cache.overall_avg_miss_latency::total 72483.849605 # average overall miss latency
810system.cpu.l2cache.tags.replacements 354037 # number of replacements
811system.cpu.l2cache.tags.tagsinuse 29694.655553 # Cycle average of tags in use
812system.cpu.l2cache.tags.total_refs 3700890 # Total number of references to valid blocks.
813system.cpu.l2cache.tags.sampled_refs 386375 # Sample count of references to valid blocks.
814system.cpu.l2cache.tags.avg_refs 9.578492 # Average number of references to valid blocks.
815system.cpu.l2cache.tags.warmup_cycle 197848612000 # Cycle when the warmup percentage was hit.
816system.cpu.l2cache.tags.occ_blocks::writebacks 21120.417264 # Average occupied blocks per requestor
817system.cpu.l2cache.tags.occ_blocks::cpu.inst 251.711772 # Average occupied blocks per requestor
818system.cpu.l2cache.tags.occ_blocks::cpu.data 8322.526517 # Average occupied blocks per requestor
819system.cpu.l2cache.tags.occ_percent::writebacks 0.644544 # Average percentage of cache occupancy
820system.cpu.l2cache.tags.occ_percent::cpu.inst 0.007682 # Average percentage of cache occupancy
821system.cpu.l2cache.tags.occ_percent::cpu.data 0.253983 # Average percentage of cache occupancy
822system.cpu.l2cache.tags.occ_percent::total 0.906209 # Average percentage of cache occupancy
823system.cpu.l2cache.tags.occ_task_id_blocks::1024 32338 # Occupied blocks per task id
824system.cpu.l2cache.tags.age_task_id_blocks_1024::0 81 # Occupied blocks per task id
825system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id
826system.cpu.l2cache.tags.age_task_id_blocks_1024::2 224 # Occupied blocks per task id
827system.cpu.l2cache.tags.age_task_id_blocks_1024::3 11738 # Occupied blocks per task id
828system.cpu.l2cache.tags.age_task_id_blocks_1024::4 20294 # Occupied blocks per task id
829system.cpu.l2cache.tags.occ_task_id_percent::1024 0.986877 # Percentage of cache occupancy per task id
830system.cpu.l2cache.tags.tag_accesses 41723459 # Number of tag accesses
831system.cpu.l2cache.tags.data_accesses 41723459 # Number of data accesses
832system.cpu.l2cache.ReadReq_hits::cpu.inst 5123 # number of ReadReq hits
833system.cpu.l2cache.ReadReq_hits::cpu.data 1589228 # number of ReadReq hits
834system.cpu.l2cache.ReadReq_hits::total 1594351 # number of ReadReq hits
835system.cpu.l2cache.Writeback_hits::writebacks 2331685 # number of Writeback hits
836system.cpu.l2cache.Writeback_hits::total 2331685 # number of Writeback hits
837system.cpu.l2cache.UpgradeReq_hits::cpu.data 1852 # number of UpgradeReq hits
838system.cpu.l2cache.UpgradeReq_hits::total 1852 # number of UpgradeReq hits
839system.cpu.l2cache.ReadExReq_hits::cpu.data 564007 # number of ReadExReq hits
840system.cpu.l2cache.ReadExReq_hits::total 564007 # number of ReadExReq hits
841system.cpu.l2cache.demand_hits::cpu.inst 5123 # number of demand (read+write) hits
842system.cpu.l2cache.demand_hits::cpu.data 2153235 # number of demand (read+write) hits
843system.cpu.l2cache.demand_hits::total 2158358 # number of demand (read+write) hits
844system.cpu.l2cache.overall_hits::cpu.inst 5123 # number of overall hits
845system.cpu.l2cache.overall_hits::cpu.data 2153235 # number of overall hits
846system.cpu.l2cache.overall_hits::total 2158358 # number of overall hits
847system.cpu.l2cache.ReadReq_misses::cpu.inst 3523 # number of ReadReq misses
848system.cpu.l2cache.ReadReq_misses::cpu.data 176215 # number of ReadReq misses
849system.cpu.l2cache.ReadReq_misses::total 179738 # number of ReadReq misses
850system.cpu.l2cache.UpgradeReq_misses::cpu.data 191829 # number of UpgradeReq misses
851system.cpu.l2cache.UpgradeReq_misses::total 191829 # number of UpgradeReq misses
852system.cpu.l2cache.ReadExReq_misses::cpu.data 207014 # number of ReadExReq misses
853system.cpu.l2cache.ReadExReq_misses::total 207014 # number of ReadExReq misses
854system.cpu.l2cache.demand_misses::cpu.inst 3523 # number of demand (read+write) misses
855system.cpu.l2cache.demand_misses::cpu.data 383229 # number of demand (read+write) misses
856system.cpu.l2cache.demand_misses::total 386752 # number of demand (read+write) misses
857system.cpu.l2cache.overall_misses::cpu.inst 3523 # number of overall misses
858system.cpu.l2cache.overall_misses::cpu.data 383229 # number of overall misses
859system.cpu.l2cache.overall_misses::total 386752 # number of overall misses
860system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 289388750 # number of ReadReq miss cycles
861system.cpu.l2cache.ReadReq_miss_latency::cpu.data 14251176250 # number of ReadReq miss cycles
862system.cpu.l2cache.ReadReq_miss_latency::total 14540565000 # number of ReadReq miss cycles
863system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 12592097 # number of UpgradeReq miss cycles
864system.cpu.l2cache.UpgradeReq_miss_latency::total 12592097 # number of UpgradeReq miss cycles
865system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16445422468 # number of ReadExReq miss cycles
866system.cpu.l2cache.ReadExReq_miss_latency::total 16445422468 # number of ReadExReq miss cycles
867system.cpu.l2cache.demand_miss_latency::cpu.inst 289388750 # number of demand (read+write) miss cycles
868system.cpu.l2cache.demand_miss_latency::cpu.data 30696598718 # number of demand (read+write) miss cycles
869system.cpu.l2cache.demand_miss_latency::total 30985987468 # number of demand (read+write) miss cycles
870system.cpu.l2cache.overall_miss_latency::cpu.inst 289388750 # number of overall miss cycles
871system.cpu.l2cache.overall_miss_latency::cpu.data 30696598718 # number of overall miss cycles
872system.cpu.l2cache.overall_miss_latency::total 30985987468 # number of overall miss cycles
873system.cpu.l2cache.ReadReq_accesses::cpu.inst 8646 # number of ReadReq accesses(hits+misses)
874system.cpu.l2cache.ReadReq_accesses::cpu.data 1765443 # number of ReadReq accesses(hits+misses)
875system.cpu.l2cache.ReadReq_accesses::total 1774089 # number of ReadReq accesses(hits+misses)
876system.cpu.l2cache.Writeback_accesses::writebacks 2331685 # number of Writeback accesses(hits+misses)
877system.cpu.l2cache.Writeback_accesses::total 2331685 # number of Writeback accesses(hits+misses)
878system.cpu.l2cache.UpgradeReq_accesses::cpu.data 193681 # number of UpgradeReq accesses(hits+misses)
879system.cpu.l2cache.UpgradeReq_accesses::total 193681 # number of UpgradeReq accesses(hits+misses)
880system.cpu.l2cache.ReadExReq_accesses::cpu.data 771021 # number of ReadExReq accesses(hits+misses)
881system.cpu.l2cache.ReadExReq_accesses::total 771021 # number of ReadExReq accesses(hits+misses)
882system.cpu.l2cache.demand_accesses::cpu.inst 8646 # number of demand (read+write) accesses
883system.cpu.l2cache.demand_accesses::cpu.data 2536464 # number of demand (read+write) accesses
884system.cpu.l2cache.demand_accesses::total 2545110 # number of demand (read+write) accesses
885system.cpu.l2cache.overall_accesses::cpu.inst 8646 # number of overall (read+write) accesses
886system.cpu.l2cache.overall_accesses::cpu.data 2536464 # number of overall (read+write) accesses
887system.cpu.l2cache.overall_accesses::total 2545110 # number of overall (read+write) accesses
888system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.407472 # miss rate for ReadReq accesses
889system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.099813 # miss rate for ReadReq accesses
890system.cpu.l2cache.ReadReq_miss_rate::total 0.101313 # miss rate for ReadReq accesses
891system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.990438 # miss rate for UpgradeReq accesses
892system.cpu.l2cache.UpgradeReq_miss_rate::total 0.990438 # miss rate for UpgradeReq accesses
893system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.268493 # miss rate for ReadExReq accesses
894system.cpu.l2cache.ReadExReq_miss_rate::total 0.268493 # miss rate for ReadExReq accesses
895system.cpu.l2cache.demand_miss_rate::cpu.inst 0.407472 # miss rate for demand accesses
896system.cpu.l2cache.demand_miss_rate::cpu.data 0.151088 # miss rate for demand accesses
897system.cpu.l2cache.demand_miss_rate::total 0.151959 # miss rate for demand accesses
898system.cpu.l2cache.overall_miss_rate::cpu.inst 0.407472 # miss rate for overall accesses
899system.cpu.l2cache.overall_miss_rate::cpu.data 0.151088 # miss rate for overall accesses
900system.cpu.l2cache.overall_miss_rate::total 0.151959 # miss rate for overall accesses
901system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 82142.705081 # average ReadReq miss latency
902system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80873.797634 # average ReadReq miss latency
903system.cpu.l2cache.ReadReq_avg_miss_latency::total 80898.669174 # average ReadReq miss latency
904system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 65.642301 # average UpgradeReq miss latency
905system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 65.642301 # average UpgradeReq miss latency
906system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79441.112524 # average ReadExReq miss latency
907system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79441.112524 # average ReadExReq miss latency
908system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82142.705081 # average overall miss latency
909system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80099.884711 # average overall miss latency
910system.cpu.l2cache.demand_avg_miss_latency::total 80118.493164 # average overall miss latency
911system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82142.705081 # average overall miss latency
912system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80099.884711 # average overall miss latency
913system.cpu.l2cache.overall_avg_miss_latency::total 80118.493164 # average overall miss latency
913system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
914system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
915system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
916system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
917system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
918system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
919system.cpu.l2cache.fast_writes 0 # number of fast writes performed
920system.cpu.l2cache.cache_copies 0 # number of cache copies performed
914system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
915system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
916system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
917system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
918system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
919system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
920system.cpu.l2cache.fast_writes 0 # number of fast writes performed
921system.cpu.l2cache.cache_copies 0 # number of cache copies performed
921system.cpu.l2cache.writebacks::writebacks 294030 # number of writebacks
922system.cpu.l2cache.writebacks::total 294030 # number of writebacks
923system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3515 # number of ReadReq MSHR misses
924system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 176333 # number of ReadReq MSHR misses
925system.cpu.l2cache.ReadReq_mshr_misses::total 179848 # number of ReadReq MSHR misses
926system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 180136 # number of UpgradeReq MSHR misses
927system.cpu.l2cache.UpgradeReq_mshr_misses::total 180136 # number of UpgradeReq MSHR misses
928system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 207067 # number of ReadExReq MSHR misses
929system.cpu.l2cache.ReadExReq_mshr_misses::total 207067 # number of ReadExReq MSHR misses
930system.cpu.l2cache.demand_mshr_misses::cpu.inst 3515 # number of demand (read+write) MSHR misses
931system.cpu.l2cache.demand_mshr_misses::cpu.data 383400 # number of demand (read+write) MSHR misses
932system.cpu.l2cache.demand_mshr_misses::total 386915 # number of demand (read+write) MSHR misses
933system.cpu.l2cache.overall_mshr_misses::cpu.inst 3515 # number of overall MSHR misses
934system.cpu.l2cache.overall_mshr_misses::cpu.data 383400 # number of overall MSHR misses
935system.cpu.l2cache.overall_mshr_misses::total 386915 # number of overall MSHR misses
936system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 219087000 # number of ReadReq MSHR miss cycles
937system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 10656308208 # number of ReadReq MSHR miss cycles
938system.cpu.l2cache.ReadReq_mshr_miss_latency::total 10875395208 # number of ReadReq MSHR miss cycles
939system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1818206868 # number of UpgradeReq MSHR miss cycles
940system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1818206868 # number of UpgradeReq MSHR miss cycles
941system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 12245228538 # number of ReadExReq MSHR miss cycles
942system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 12245228538 # number of ReadExReq MSHR miss cycles
943system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 219087000 # number of demand (read+write) MSHR miss cycles
944system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22901536746 # number of demand (read+write) MSHR miss cycles
945system.cpu.l2cache.demand_mshr_miss_latency::total 23120623746 # number of demand (read+write) MSHR miss cycles
946system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 219087000 # number of overall MSHR miss cycles
947system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22901536746 # number of overall MSHR miss cycles
948system.cpu.l2cache.overall_mshr_miss_latency::total 23120623746 # number of overall MSHR miss cycles
949system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.408626 # mshr miss rate for ReadReq accesses
950system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.099798 # mshr miss rate for ReadReq accesses
951system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.101294 # mshr miss rate for ReadReq accesses
952system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.989731 # mshr miss rate for UpgradeReq accesses
953system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.989731 # mshr miss rate for UpgradeReq accesses
954system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.268384 # mshr miss rate for ReadExReq accesses
955system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.268384 # mshr miss rate for ReadExReq accesses
956system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.408626 # mshr miss rate for demand accesses
957system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.151038 # mshr miss rate for demand accesses
958system.cpu.l2cache.demand_mshr_miss_rate::total 0.151908 # mshr miss rate for demand accesses
959system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.408626 # mshr miss rate for overall accesses
960system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.151038 # mshr miss rate for overall accesses
961system.cpu.l2cache.overall_mshr_miss_rate::total 0.151908 # mshr miss rate for overall accesses
962system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 62329.160740 # average ReadReq mshr miss latency
963system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60432.864002 # average ReadReq mshr miss latency
964system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60469.925760 # average ReadReq mshr miss latency
965system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10093.523049 # average UpgradeReq mshr miss latency
966system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10093.523049 # average UpgradeReq mshr miss latency
967system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 59136.552604 # average ReadExReq mshr miss latency
968system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 59136.552604 # average ReadExReq mshr miss latency
969system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62329.160740 # average overall mshr miss latency
970system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 59732.751033 # average overall mshr miss latency
971system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59756.338591 # average overall mshr miss latency
972system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62329.160740 # average overall mshr miss latency
973system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 59732.751033 # average overall mshr miss latency
974system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59756.338591 # average overall mshr miss latency
922system.cpu.l2cache.writebacks::writebacks 293946 # number of writebacks
923system.cpu.l2cache.writebacks::total 293946 # number of writebacks
924system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
925system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
926system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
927system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
928system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
929system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits
930system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3522 # number of ReadReq MSHR misses
931system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 176215 # number of ReadReq MSHR misses
932system.cpu.l2cache.ReadReq_mshr_misses::total 179737 # number of ReadReq MSHR misses
933system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 191829 # number of UpgradeReq MSHR misses
934system.cpu.l2cache.UpgradeReq_mshr_misses::total 191829 # number of UpgradeReq MSHR misses
935system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 207014 # number of ReadExReq MSHR misses
936system.cpu.l2cache.ReadExReq_mshr_misses::total 207014 # number of ReadExReq MSHR misses
937system.cpu.l2cache.demand_mshr_misses::cpu.inst 3522 # number of demand (read+write) MSHR misses
938system.cpu.l2cache.demand_mshr_misses::cpu.data 383229 # number of demand (read+write) MSHR misses
939system.cpu.l2cache.demand_mshr_misses::total 386751 # number of demand (read+write) MSHR misses
940system.cpu.l2cache.overall_mshr_misses::cpu.inst 3522 # number of overall MSHR misses
941system.cpu.l2cache.overall_mshr_misses::cpu.data 383229 # number of overall MSHR misses
942system.cpu.l2cache.overall_mshr_misses::total 386751 # number of overall MSHR misses
943system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 245309750 # number of ReadReq MSHR miss cycles
944system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 12046131750 # number of ReadReq MSHR miss cycles
945system.cpu.l2cache.ReadReq_mshr_miss_latency::total 12291441500 # number of ReadReq MSHR miss cycles
946system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3462043228 # number of UpgradeReq MSHR miss cycles
947system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3462043228 # number of UpgradeReq MSHR miss cycles
948system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 13856748032 # number of ReadExReq MSHR miss cycles
949system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 13856748032 # number of ReadExReq MSHR miss cycles
950system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 245309750 # number of demand (read+write) MSHR miss cycles
951system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 25902879782 # number of demand (read+write) MSHR miss cycles
952system.cpu.l2cache.demand_mshr_miss_latency::total 26148189532 # number of demand (read+write) MSHR miss cycles
953system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 245309750 # number of overall MSHR miss cycles
954system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 25902879782 # number of overall MSHR miss cycles
955system.cpu.l2cache.overall_mshr_miss_latency::total 26148189532 # number of overall MSHR miss cycles
956system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.407356 # mshr miss rate for ReadReq accesses
957system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.099813 # mshr miss rate for ReadReq accesses
958system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.101312 # mshr miss rate for ReadReq accesses
959system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.990438 # mshr miss rate for UpgradeReq accesses
960system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.990438 # mshr miss rate for UpgradeReq accesses
961system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.268493 # mshr miss rate for ReadExReq accesses
962system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.268493 # mshr miss rate for ReadExReq accesses
963system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.407356 # mshr miss rate for demand accesses
964system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.151088 # mshr miss rate for demand accesses
965system.cpu.l2cache.demand_mshr_miss_rate::total 0.151958 # mshr miss rate for demand accesses
966system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.407356 # mshr miss rate for overall accesses
967system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.151088 # mshr miss rate for overall accesses
968system.cpu.l2cache.overall_mshr_miss_rate::total 0.151958 # mshr miss rate for overall accesses
969system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 69650.695627 # average ReadReq mshr miss latency
970system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 68360.421928 # average ReadReq mshr miss latency
971system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 68385.705225 # average ReadReq mshr miss latency
972system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 18047.548744 # average UpgradeReq mshr miss latency
973system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 18047.548744 # average UpgradeReq mshr miss latency
974system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 66936.284657 # average ReadExReq mshr miss latency
975system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 66936.284657 # average ReadExReq mshr miss latency
976system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69650.695627 # average overall mshr miss latency
977system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67591.126407 # average overall mshr miss latency
978system.cpu.l2cache.demand_avg_mshr_miss_latency::total 67609.882152 # average overall mshr miss latency
979system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69650.695627 # average overall mshr miss latency
980system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67591.126407 # average overall mshr miss latency
981system.cpu.l2cache.overall_avg_mshr_miss_latency::total 67609.882152 # average overall mshr miss latency
975system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
982system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
976system.cpu.toL2Bus.trans_dist::ReadReq 1957626 # Transaction distribution
977system.cpu.toL2Bus.trans_dist::ReadResp 1957626 # Transaction distribution
978system.cpu.toL2Bus.trans_dist::Writeback 2333101 # Transaction distribution
979system.cpu.toL2Bus.trans_dist::UpgradeReq 182005 # Transaction distribution
980system.cpu.toL2Bus.trans_dist::UpgradeResp 182005 # Transaction distribution
981system.cpu.toL2Bus.trans_dist::ReadExReq 771533 # Transaction distribution
982system.cpu.toL2Bus.trans_dist::ReadExResp 771533 # Transaction distribution
983system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 199325 # Packet count per connected master and slave (bytes)
984system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7773983 # Packet count per connected master and slave (bytes)
985system.cpu.toL2Bus.pkt_count::total 7973308 # Packet count per connected master and slave (bytes)
986system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 550528 # Cumulative packet size per connected master and slave (bytes)
987system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 311778368 # Cumulative packet size per connected master and slave (bytes)
988system.cpu.toL2Bus.pkt_size::total 312328896 # Cumulative packet size per connected master and slave (bytes)
989system.cpu.toL2Bus.snoops 182121 # Total snoops (count)
990system.cpu.toL2Bus.snoop_fanout::samples 5244265 # Request fanout histogram
983system.cpu.toL2Bus.trans_dist::ReadReq 1967889 # Transaction distribution
984system.cpu.toL2Bus.trans_dist::ReadResp 1967888 # Transaction distribution
985system.cpu.toL2Bus.trans_dist::Writeback 2331685 # Transaction distribution
986system.cpu.toL2Bus.trans_dist::UpgradeReq 193681 # Transaction distribution
987system.cpu.toL2Bus.trans_dist::UpgradeResp 193681 # Transaction distribution
988system.cpu.toL2Bus.trans_dist::ReadExReq 771021 # Transaction distribution
989system.cpu.toL2Bus.trans_dist::ReadExResp 771021 # Transaction distribution
990system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 211091 # Packet count per connected master and slave (bytes)
991system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7791975 # Packet count per connected master and slave (bytes)
992system.cpu.toL2Bus.pkt_count::total 8003066 # Packet count per connected master and slave (bytes)
993system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 553280 # Cumulative packet size per connected master and slave (bytes)
994system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 311561536 # Cumulative packet size per connected master and slave (bytes)
995system.cpu.toL2Bus.pkt_size::total 312114816 # Cumulative packet size per connected master and slave (bytes)
996system.cpu.toL2Bus.snoops 193800 # Total snoops (count)
997system.cpu.toL2Bus.snoop_fanout::samples 5264276 # Request fanout histogram
991system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram
992system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
993system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
994system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
995system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
996system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
998system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram
999system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
1000system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1001system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
1002system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
1003system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
997system.cpu.toL2Bus.snoop_fanout::3 5244265 100.00% 100.00% # Request fanout histogram
1004system.cpu.toL2Bus.snoop_fanout::3 5264276 100.00% 100.00% # Request fanout histogram
998system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
999system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1000system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
1001system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram
1005system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
1006system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1007system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
1008system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram
1002system.cpu.toL2Bus.snoop_fanout::total 5244265 # Request fanout histogram
1003system.cpu.toL2Bus.reqLayer0.occupancy 4971600701 # Layer occupancy (ticks)
1009system.cpu.toL2Bus.snoop_fanout::total 5264276 # Request fanout histogram
1010system.cpu.toL2Bus.reqLayer0.occupancy 4991831371 # Layer occupancy (ticks)
1004system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
1011system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
1005system.cpu.toL2Bus.respLayer0.occupancy 286576989 # Layer occupancy (ticks)
1012system.cpu.toL2Bus.respLayer0.occupancy 304197990 # Layer occupancy (ticks)
1006system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
1013system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
1007system.cpu.toL2Bus.respLayer1.occupancy 3981486557 # Layer occupancy (ticks)
1014system.cpu.toL2Bus.respLayer1.occupancy 3984504311 # Layer occupancy (ticks)
1008system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%)
1015system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%)
1009system.membus.trans_dist::ReadReq 179848 # Transaction distribution
1010system.membus.trans_dist::ReadResp 179848 # Transaction distribution
1011system.membus.trans_dist::Writeback 294030 # Transaction distribution
1012system.membus.trans_dist::UpgradeReq 180174 # Transaction distribution
1013system.membus.trans_dist::UpgradeResp 180174 # Transaction distribution
1014system.membus.trans_dist::ReadExReq 207029 # Transaction distribution
1015system.membus.trans_dist::ReadExResp 207029 # Transaction distribution
1016system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1428132 # Packet count per connected master and slave (bytes)
1017system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1428132 # Packet count per connected master and slave (bytes)
1018system.membus.pkt_count::total 1428132 # Packet count per connected master and slave (bytes)
1019system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43578048 # Cumulative packet size per connected master and slave (bytes)
1020system.membus.pkt_size_system.cpu.l2cache.mem_side::total 43578048 # Cumulative packet size per connected master and slave (bytes)
1021system.membus.pkt_size::total 43578048 # Cumulative packet size per connected master and slave (bytes)
1016system.membus.trans_dist::ReadReq 179736 # Transaction distribution
1017system.membus.trans_dist::ReadResp 179736 # Transaction distribution
1018system.membus.trans_dist::Writeback 293946 # Transaction distribution
1019system.membus.trans_dist::UpgradeReq 191861 # Transaction distribution
1020system.membus.trans_dist::UpgradeResp 191861 # Transaction distribution
1021system.membus.trans_dist::ReadExReq 206982 # Transaction distribution
1022system.membus.trans_dist::ReadExResp 206982 # Transaction distribution
1023system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1451104 # Packet count per connected master and slave (bytes)
1024system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1451104 # Packet count per connected master and slave (bytes)
1025system.membus.pkt_count::total 1451104 # Packet count per connected master and slave (bytes)
1026system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43562496 # Cumulative packet size per connected master and slave (bytes)
1027system.membus.pkt_size_system.cpu.l2cache.mem_side::total 43562496 # Cumulative packet size per connected master and slave (bytes)
1028system.membus.pkt_size::total 43562496 # Cumulative packet size per connected master and slave (bytes)
1022system.membus.snoops 0 # Total snoops (count)
1029system.membus.snoops 0 # Total snoops (count)
1023system.membus.snoop_fanout::samples 861081 # Request fanout histogram
1030system.membus.snoop_fanout::samples 872525 # Request fanout histogram
1024system.membus.snoop_fanout::mean 0 # Request fanout histogram
1025system.membus.snoop_fanout::stdev 0 # Request fanout histogram
1026system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1031system.membus.snoop_fanout::mean 0 # Request fanout histogram
1032system.membus.snoop_fanout::stdev 0 # Request fanout histogram
1033system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1027system.membus.snoop_fanout::0 861081 100.00% 100.00% # Request fanout histogram
1034system.membus.snoop_fanout::0 872525 100.00% 100.00% # Request fanout histogram
1028system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
1029system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1030system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1031system.membus.snoop_fanout::max_value 0 # Request fanout histogram
1035system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
1036system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1037system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1038system.membus.snoop_fanout::max_value 0 # Request fanout histogram
1032system.membus.snoop_fanout::total 861081 # Request fanout histogram
1033system.membus.reqLayer0.occupancy 3467092000 # Layer occupancy (ticks)
1034system.membus.reqLayer0.utilization 0.8 # Layer utilization (%)
1035system.membus.respLayer1.occupancy 3996161130 # Layer occupancy (ticks)
1036system.membus.respLayer1.utilization 0.9 # Layer utilization (%)
1039system.membus.snoop_fanout::total 872525 # Request fanout histogram
1040system.membus.reqLayer0.occupancy 2241314053 # Layer occupancy (ticks)
1041system.membus.reqLayer0.utilization 0.5 # Layer utilization (%)
1042system.membus.respLayer1.occupancy 2430435187 # Layer occupancy (ticks)
1043system.membus.respLayer1.utilization 0.5 # Layer utilization (%)
1037
1038---------- End Simulation Statistics ----------
1044
1045---------- End Simulation Statistics ----------