3,5c3,5
< sim_seconds 0.487172 # Number of seconds simulated
< sim_ticks 487172057000 # Number of ticks simulated
< final_tick 487172057000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.487051 # Number of seconds simulated
> sim_ticks 487050729500 # Number of ticks simulated
> final_tick 487050729500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 151495 # Simulator instruction rate (inst/s)
< host_op_rate 280342 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 89259825 # Simulator tick rate (ticks/s)
< host_mem_usage 322228 # Number of bytes of host memory used
< host_seconds 5457.91 # Real time elapsed on the host
---
> host_inst_rate 151835 # Simulator instruction rate (inst/s)
> host_op_rate 280970 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 89437473 # Simulator tick rate (ticks/s)
> host_mem_usage 318556 # Number of bytes of host memory used
> host_seconds 5445.71 # Real time elapsed on the host
16,49c16,49
< system.physmem.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.inst 155008 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 24650432 # Number of bytes read from this memory
< system.physmem.bytes_read::total 24805440 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 155008 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 155008 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 18909504 # Number of bytes written to this memory
< system.physmem.bytes_written::total 18909504 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 2422 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 385163 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 387585 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 295461 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 295461 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 318179 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 50599027 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 50917206 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 318179 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 318179 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 38814837 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 38814837 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 38814837 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 318179 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 50599027 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 89732043 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 387585 # Number of read requests accepted
< system.physmem.writeReqs 295461 # Number of write requests accepted
< system.physmem.readBursts 387585 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 295461 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 24785280 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 20160 # Total number of bytes read from write queue
< system.physmem.bytesWritten 18907584 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 24805440 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 18909504 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 315 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.inst 156352 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 24658560 # Number of bytes read from this memory
> system.physmem.bytes_read::total 24814912 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 156352 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 156352 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 18911424 # Number of bytes written to this memory
> system.physmem.bytes_written::total 18911424 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 2443 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 385290 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 387733 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 295491 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 295491 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 321018 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 50628320 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 50949338 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 321018 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 321018 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 38828448 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 38828448 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 38828448 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 321018 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 50628320 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 89777786 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 387733 # Number of read requests accepted
> system.physmem.writeReqs 295491 # Number of write requests accepted
> system.physmem.readBursts 387733 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 295491 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 24795072 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 19840 # Total number of bytes read from write queue
> system.physmem.bytesWritten 18909504 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 24814912 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 18911424 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 310 # Number of DRAM read bursts serviced by the write queue
52,82c52,82
< system.physmem.perBankRdBursts::0 24645 # Per bank write bursts
< system.physmem.perBankRdBursts::1 26417 # Per bank write bursts
< system.physmem.perBankRdBursts::2 24674 # Per bank write bursts
< system.physmem.perBankRdBursts::3 24501 # Per bank write bursts
< system.physmem.perBankRdBursts::4 23296 # Per bank write bursts
< system.physmem.perBankRdBursts::5 23619 # Per bank write bursts
< system.physmem.perBankRdBursts::6 24746 # Per bank write bursts
< system.physmem.perBankRdBursts::7 24503 # Per bank write bursts
< system.physmem.perBankRdBursts::8 23866 # Per bank write bursts
< system.physmem.perBankRdBursts::9 23595 # Per bank write bursts
< system.physmem.perBankRdBursts::10 24803 # Per bank write bursts
< system.physmem.perBankRdBursts::11 23982 # Per bank write bursts
< system.physmem.perBankRdBursts::12 23298 # Per bank write bursts
< system.physmem.perBankRdBursts::13 23005 # Per bank write bursts
< system.physmem.perBankRdBursts::14 24008 # Per bank write bursts
< system.physmem.perBankRdBursts::15 24312 # Per bank write bursts
< system.physmem.perBankWrBursts::0 19007 # Per bank write bursts
< system.physmem.perBankWrBursts::1 19956 # Per bank write bursts
< system.physmem.perBankWrBursts::2 19034 # Per bank write bursts
< system.physmem.perBankWrBursts::3 18984 # Per bank write bursts
< system.physmem.perBankWrBursts::4 18157 # Per bank write bursts
< system.physmem.perBankWrBursts::5 18431 # Per bank write bursts
< system.physmem.perBankWrBursts::6 19162 # Per bank write bursts
< system.physmem.perBankWrBursts::7 19114 # Per bank write bursts
< system.physmem.perBankWrBursts::8 18737 # Per bank write bursts
< system.physmem.perBankWrBursts::9 17973 # Per bank write bursts
< system.physmem.perBankWrBursts::10 18902 # Per bank write bursts
< system.physmem.perBankWrBursts::11 17777 # Per bank write bursts
< system.physmem.perBankWrBursts::12 17406 # Per bank write bursts
< system.physmem.perBankWrBursts::13 16997 # Per bank write bursts
< system.physmem.perBankWrBursts::14 17829 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 24612 # Per bank write bursts
> system.physmem.perBankRdBursts::1 26389 # Per bank write bursts
> system.physmem.perBankRdBursts::2 24828 # Per bank write bursts
> system.physmem.perBankRdBursts::3 24571 # Per bank write bursts
> system.physmem.perBankRdBursts::4 23534 # Per bank write bursts
> system.physmem.perBankRdBursts::5 23661 # Per bank write bursts
> system.physmem.perBankRdBursts::6 24754 # Per bank write bursts
> system.physmem.perBankRdBursts::7 24509 # Per bank write bursts
> system.physmem.perBankRdBursts::8 23888 # Per bank write bursts
> system.physmem.perBankRdBursts::9 23557 # Per bank write bursts
> system.physmem.perBankRdBursts::10 24834 # Per bank write bursts
> system.physmem.perBankRdBursts::11 24002 # Per bank write bursts
> system.physmem.perBankRdBursts::12 23243 # Per bank write bursts
> system.physmem.perBankRdBursts::13 22894 # Per bank write bursts
> system.physmem.perBankRdBursts::14 23905 # Per bank write bursts
> system.physmem.perBankRdBursts::15 24242 # Per bank write bursts
> system.physmem.perBankWrBursts::0 18972 # Per bank write bursts
> system.physmem.perBankWrBursts::1 19954 # Per bank write bursts
> system.physmem.perBankWrBursts::2 19038 # Per bank write bursts
> system.physmem.perBankWrBursts::3 19006 # Per bank write bursts
> system.physmem.perBankWrBursts::4 18208 # Per bank write bursts
> system.physmem.perBankWrBursts::5 18444 # Per bank write bursts
> system.physmem.perBankWrBursts::6 19174 # Per bank write bursts
> system.physmem.perBankWrBursts::7 19116 # Per bank write bursts
> system.physmem.perBankWrBursts::8 18744 # Per bank write bursts
> system.physmem.perBankWrBursts::9 17955 # Per bank write bursts
> system.physmem.perBankWrBursts::10 18923 # Per bank write bursts
> system.physmem.perBankWrBursts::11 17774 # Per bank write bursts
> system.physmem.perBankWrBursts::12 17399 # Per bank write bursts
> system.physmem.perBankWrBursts::13 16985 # Per bank write bursts
> system.physmem.perBankWrBursts::14 17804 # Per bank write bursts
86c86
< system.physmem.totGap 487171969500 # Total gap between requests
---
> system.physmem.totGap 487050613500 # Total gap between requests
93c93
< system.physmem.readPktSize::6 387585 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 387733 # Read request sizes (log2)
100,105c100,105
< system.physmem.writePktSize::6 295461 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 381129 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 5721 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 375 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 39 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 295491 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 381263 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 5754 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 361 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 34 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 9 # What read queue length does an incoming req see
148,155c148,155
< system.physmem.wrQLenPdf::15 6030 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 6313 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 17495 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 17672 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 17689 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 17692 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 17695 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 17693 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 6088 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 6353 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 17482 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 17661 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 17684 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 17682 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 17687 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 17686 # What write queue length does an incoming req see
157,168c157,168
< system.physmem.wrQLenPdf::24 17694 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 17693 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 17703 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 17709 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 17707 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 17727 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 17803 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 17705 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 17723 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 9 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::24 17689 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 17695 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 17698 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 17697 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 17702 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 17729 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 17821 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 17712 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 17704 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 7 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 4 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 2 # What write queue length does an incoming req see
197,216c197,217
< system.physmem.bytesPerActivate::samples 146660 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 297.911141 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 176.290070 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 324.324639 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 53183 36.26% 36.26% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 40977 27.94% 64.20% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 13739 9.37% 73.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 7432 5.07% 78.64% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 5223 3.56% 82.20% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 3827 2.61% 84.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 2941 2.01% 86.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 2699 1.84% 88.65% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 16639 11.35% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 146660 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 17684 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 21.898835 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 18.149529 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 215.763207 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-1023 17677 99.96% 99.96% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1024-2047 3 0.02% 99.98% # Reads before turning the bus around for writes
---
> system.physmem.bytesPerActivate::samples 146416 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 298.484100 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 176.719176 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 324.748192 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 52816 36.07% 36.07% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 41066 28.05% 64.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 13865 9.47% 73.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 7498 5.12% 78.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 4985 3.40% 82.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 3806 2.60% 84.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 2894 1.98% 86.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 2818 1.92% 88.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 16668 11.38% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 146416 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 17678 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 21.914866 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 18.161180 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 216.039339 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-1023 17672 99.97% 99.97% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.97% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::2048-3071 1 0.01% 99.98% # Reads before turning the bus around for writes
220,235c221,237
< system.physmem.rdPerTurnAround::total 17684 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 17684 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 16.706119 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 16.679236 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 0.959383 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 11362 64.25% 64.25% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::17 284 1.61% 65.86% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 5921 33.48% 99.34% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 108 0.61% 99.95% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20 8 0.05% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::21 1 0.01% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 17684 # Writes before turning the bus around for reads
< system.physmem.totQLat 9753002000 # Total ticks spent queuing
< system.physmem.totMemAccLat 17014314500 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 1936350000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 25183.99 # Average queueing delay per DRAM burst
---
> system.physmem.rdPerTurnAround::total 17678 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 17678 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 16.713486 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 16.686282 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 0.965426 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16 11315 64.01% 64.01% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::17 269 1.52% 65.53% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 5957 33.70% 99.23% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::19 123 0.70% 99.92% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20 10 0.06% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::21 3 0.02% 99.99% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::22 1 0.01% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 17678 # Writes before turning the bus around for reads
> system.physmem.totQLat 9794922250 # Total ticks spent queuing
> system.physmem.totMemAccLat 17059103500 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 1937115000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 25282.24 # Average queueing delay per DRAM burst
237,241c239,243
< system.physmem.avgMemAccLat 43933.99 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 50.88 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 38.81 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 50.92 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 38.81 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 44032.24 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 50.91 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 38.82 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 50.95 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 38.83 # Average system write bandwidth in MiByte/s
247,296c249,298
< system.physmem.avgWrQLen 21.76 # Average write queue length when enqueuing
< system.physmem.readRowHits 316112 # Number of row buffer hits during reads
< system.physmem.writeRowHits 219918 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 81.63 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 74.43 # Row buffer hit rate for writes
< system.physmem.avgGap 713234.50 # Average gap between requests
< system.physmem.pageHitRate 78.51 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 536813760 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 285300510 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 1402303140 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 792630900 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 13522080000.000004 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 8880806910 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 733930560 # Energy for precharge background per rank (pJ)
< system.physmem_0.actPowerDownEnergy 36188602890 # Energy for active power-down per rank (pJ)
< system.physmem_0.prePowerDownEnergy 17013808320 # Energy for precharge power-down per rank (pJ)
< system.physmem_0.selfRefreshEnergy 84109110615 # Energy for self refresh per rank (pJ)
< system.physmem_0.totalEnergy 163471886265 # Total energy per rank (pJ)
< system.physmem_0.averagePower 335.552673 # Core power per rank (mW)
< system.physmem_0.totalIdleTime 465770843500 # Total Idle time Per DRAM Rank
< system.physmem_0.memoryStateTime::IDLE 1167963000 # Time in different power states
< system.physmem_0.memoryStateTime::REF 5742590000 # Time in different power states
< system.physmem_0.memoryStateTime::SREF 342103131000 # Time in different power states
< system.physmem_0.memoryStateTime::PRE_PDN 44306910500 # Time in different power states
< system.physmem_0.memoryStateTime::ACT 14490068000 # Time in different power states
< system.physmem_0.memoryStateTime::ACT_PDN 79361394500 # Time in different power states
< system.physmem_1.actEnergy 510417180 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 271274190 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 1362804660 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 749518920 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 13134242160.000004 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 8898960840 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 723582720 # Energy for precharge background per rank (pJ)
< system.physmem_1.actPowerDownEnergy 34400258100 # Energy for active power-down per rank (pJ)
< system.physmem_1.prePowerDownEnergy 16618152960 # Energy for precharge power-down per rank (pJ)
< system.physmem_1.selfRefreshEnergy 85296284295 # Energy for self refresh per rank (pJ)
< system.physmem_1.totalEnergy 161971426545 # Total energy per rank (pJ)
< system.physmem_1.averagePower 332.472734 # Core power per rank (mW)
< system.physmem_1.totalIdleTime 465759347500 # Total Idle time Per DRAM Rank
< system.physmem_1.memoryStateTime::IDLE 1160536750 # Time in different power states
< system.physmem_1.memoryStateTime::REF 5578620000 # Time in different power states
< system.physmem_1.memoryStateTime::SREF 347043695250 # Time in different power states
< system.physmem_1.memoryStateTime::PRE_PDN 43276363250 # Time in different power states
< system.physmem_1.memoryStateTime::ACT 14673424500 # Time in different power states
< system.physmem_1.memoryStateTime::ACT_PDN 75439417250 # Time in different power states
< system.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.branchPred.lookups 297986094 # Number of BP lookups
< system.cpu.branchPred.condPredicted 297986094 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 23626998 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 229902551 # Number of BTB lookups
---
> system.physmem.avgWrQLen 20.96 # Average write queue length when enqueuing
> system.physmem.readRowHits 316322 # Number of row buffer hits during reads
> system.physmem.writeRowHits 220133 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 81.65 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 74.50 # Row buffer hit rate for writes
> system.physmem.avgGap 712871.05 # Average gap between requests
> system.physmem.pageHitRate 78.55 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 538191780 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 286032945 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 1405566120 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 792980640 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 13571251200.000004 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 8851881120 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 742850400 # Energy for precharge background per rank (pJ)
> system.physmem_0.actPowerDownEnergy 36305173020 # Energy for active power-down per rank (pJ)
> system.physmem_0.prePowerDownEnergy 16998972000 # Energy for precharge power-down per rank (pJ)
> system.physmem_0.selfRefreshEnergy 84070895340 # Energy for self refresh per rank (pJ)
> system.physmem_0.totalEnergy 163568832135 # Total energy per rank (pJ)
> system.physmem_0.averagePower 335.835307 # Core power per rank (mW)
> system.physmem_0.totalIdleTime 465691902250 # Total Idle time Per DRAM Rank
> system.physmem_0.memoryStateTime::IDLE 1184996500 # Time in different power states
> system.physmem_0.memoryStateTime::REF 5763492000 # Time in different power states
> system.physmem_0.memoryStateTime::SREF 341808238000 # Time in different power states
> system.physmem_0.memoryStateTime::PRE_PDN 44268234250 # Time in different power states
> system.physmem_0.memoryStateTime::ACT 14409717250 # Time in different power states
> system.physmem_0.memoryStateTime::ACT_PDN 79616051500 # Time in different power states
> system.physmem_1.actEnergy 507311280 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 269615775 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 1360634100 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 749325780 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 13094905200.000004 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 8819547870 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 717418080 # Energy for precharge background per rank (pJ)
> system.physmem_1.actPowerDownEnergy 34208424030 # Energy for active power-down per rank (pJ)
> system.physmem_1.prePowerDownEnergy 16648938720 # Energy for precharge power-down per rank (pJ)
> system.physmem_1.selfRefreshEnergy 85396744800 # Energy for self refresh per rank (pJ)
> system.physmem_1.totalEnergy 161777173725 # Total energy per rank (pJ)
> system.physmem_1.averagePower 332.156722 # Core power per rank (mW)
> system.physmem_1.totalIdleTime 465831856000 # Total Idle time Per DRAM Rank
> system.physmem_1.memoryStateTime::IDLE 1145526000 # Time in different power states
> system.physmem_1.memoryStateTime::REF 5561926000 # Time in different power states
> system.physmem_1.memoryStateTime::SREF 347456670000 # Time in different power states
> system.physmem_1.memoryStateTime::PRE_PDN 43356567250 # Time in different power states
> system.physmem_1.memoryStateTime::ACT 14511269750 # Time in different power states
> system.physmem_1.memoryStateTime::ACT_PDN 75018770500 # Time in different power states
> system.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.branchPred.lookups 299198029 # Number of BP lookups
> system.cpu.branchPred.condPredicted 299198029 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 24258277 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 226066805 # Number of BTB lookups
300,305c302,307
< system.cpu.branchPred.usedRAS 40347150 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 4410395 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 229902551 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 119869207 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 110033344 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 11602477 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.usedRAS 40193400 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 4437789 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 226066805 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 118144411 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 107922394 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 11883156 # Number of mispredicted indirect branches.
307c309
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
309,310c311,312
< system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
---
> system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
312,313c314,315
< system.cpu.pwrStateResidencyTicks::ON 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 974344115 # number of cpu cycles simulated
---
> system.cpu.pwrStateResidencyTicks::ON 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 974101460 # number of cpu cycles simulated
316,332c318,334
< system.cpu.fetch.icacheStallCycles 229691872 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 1587782946 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 297986094 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 160216357 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 719926348 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 48165553 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 1415 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 32240 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 400644 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 8846 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 32 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 216441049 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 6311436 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 4 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 974144173 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 3.051993 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.490984 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 230169557 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 1594277830 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 299198029 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 158337811 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 718471067 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 49469999 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 2698 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 34945 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 480096 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 4714 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 69 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 216546560 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 6526632 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 8 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 973898145 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 3.063667 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.497102 # Number of instructions fetched each cycle (Total)
334,342c336,344
< system.cpu.fetch.rateDist::0 482346160 49.51% 49.51% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 36602331 3.76% 53.27% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 36258722 3.72% 56.99% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 33122325 3.40% 60.39% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 28552285 2.93% 63.33% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 29954375 3.07% 66.40% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 40147511 4.12% 70.52% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 37554957 3.86% 74.38% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 249605507 25.62% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 481357803 49.43% 49.43% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 36544666 3.75% 53.18% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 36285723 3.73% 56.90% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 32866211 3.37% 60.28% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 28367371 2.91% 63.19% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 29577354 3.04% 66.23% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 39843150 4.09% 70.32% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 36876934 3.79% 74.11% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 252178933 25.89% 100.00% # Number of instructions fetched each cycle (Total)
346,369c348,371
< system.cpu.fetch.rateDist::total 974144173 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.305832 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.629592 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 165741449 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 390914156 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 312062305 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 81343487 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 24082776 # Number of cycles decode is squashing
< system.cpu.decode.DecodedInsts 2744526803 # Number of instructions handled by decode
< system.cpu.rename.SquashCycles 24082776 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 201646050 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 200648481 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 15573 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 351553209 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 196198084 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 2627040726 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 843366 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 120856771 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 22890286 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 43959941 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 2707701926 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 6592856104 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 4207544155 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 2527327 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 973898145 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.307153 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.636665 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 166490369 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 388298779 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 313723542 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 80650456 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 24734999 # Number of cycles decode is squashing
> system.cpu.decode.DecodedInsts 2751923456 # Number of instructions handled by decode
> system.cpu.rename.SquashCycles 24734999 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 202899221 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 199700520 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 14210 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 351959746 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 194589449 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 2631585273 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 503822 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 119585114 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 21729790 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 44646970 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 2710512651 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 6600728549 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 4213051781 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 1976674 # Number of floating rename lookups
371,388c373,390
< system.cpu.rename.UndoneMaps 1090740354 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 1231 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 1132 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 368340883 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 608352131 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 244132697 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 253219333 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 76661135 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 2419790234 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 118502 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 1999387601 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 3615961 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 889826216 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 1510217601 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 117950 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 974144173 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 2.052456 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 2.105356 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 1093551079 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 884 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 794 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 367177164 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 608809294 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 243550763 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 252688912 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 75518257 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 2418516015 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 104540 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 1999668107 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 3656750 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 888538035 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 1505526254 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 103988 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 973898145 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 2.053262 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 2.107501 # Number of insts issued each cycle
390,398c392,400
< system.cpu.iq.issued_per_cycle::0 345565196 35.47% 35.47% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 135254480 13.88% 49.36% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 130135429 13.36% 62.72% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 118774957 12.19% 74.91% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 97965180 10.06% 84.97% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 67350848 6.91% 91.88% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 45621638 4.68% 96.56% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 22618956 2.32% 98.89% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 10857489 1.11% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 345655298 35.49% 35.49% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 135232191 13.89% 49.38% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 129689064 13.32% 62.69% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 119012847 12.22% 74.91% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 97852872 10.05% 84.96% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 66913699 6.87% 91.83% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 45825912 4.71% 96.54% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 22646304 2.33% 98.86% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 11069958 1.14% 100.00% # Number of insts issued each cycle
402c404
< system.cpu.iq.issued_per_cycle::total 974144173 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 973898145 # Number of insts issued each cycle
404,438c406,440
< system.cpu.iq.fu_full::IntAlu 11247867 43.19% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMisc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 43.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 11962828 45.93% 89.12% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 2737897 10.51% 99.63% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemRead 0 0.00% 99.63% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemWrite 96082 0.37% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 11137608 43.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMisc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 43.00% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 11929198 46.06% 89.06% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 2740827 10.58% 99.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemRead 0 0.00% 99.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemWrite 92541 0.36% 100.00% # attempts to use FU when none available
441,476c443,478
< system.cpu.iq.FU_type_0::No_OpClass 2913186 0.15% 0.15% # Type of FU issued
< system.cpu.iq.FU_type_0::IntAlu 1333691578 66.71% 66.85% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 358355 0.02% 66.87% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 4798525 0.24% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 5 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.11% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 471253849 23.57% 90.68% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 185928557 9.30% 99.98% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemRead 5 0.00% 99.98% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemWrite 443541 0.02% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::No_OpClass 2900375 0.15% 0.15% # Type of FU issued
> system.cpu.iq.FU_type_0::IntAlu 1333719780 66.70% 66.84% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 357536 0.02% 66.86% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 4798411 0.24% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 4 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 1 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 471767183 23.59% 90.69% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 185670018 9.29% 99.98% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemRead 6 0.00% 99.98% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemWrite 454793 0.02% 100.00% # Type of FU issued
479,491c481,493
< system.cpu.iq.FU_type_0::total 1999387601 # Type of FU issued
< system.cpu.iq.rate 2.052034 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 26044674 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.013026 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 5001332322 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 3306265401 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 1924007332 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 1247688 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 4044576 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 235696 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 2021979456 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 539633 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 179731986 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 1999668107 # Type of FU issued
> system.cpu.iq.rate 2.052833 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 25900174 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.012952 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 5001578236 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 3304560217 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 1922724831 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 1213047 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 3212370 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 280288 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 2022120560 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 547346 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 180407023 # Number of loads that had data forwarded from stores
493,496c495,498
< system.cpu.iew.lsq.thread0.squashedLoads 224269113 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 336817 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 641986 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 94974502 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 224726218 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 356451 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 693943 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 94392568 # Number of stores squashed
499,500c501,502
< system.cpu.iew.lsq.thread0.rescheduledLoads 32014 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 878 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 33314 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 814 # Number of times an access to memory failed due to the cache being blocked
502,518c504,520
< system.cpu.iew.iewSquashCycles 24082776 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 149888848 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 6862033 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 2419908736 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 1314714 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 608352426 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 244132697 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 41176 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 1469227 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 4543982 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 641986 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 8726699 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 20674839 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 29401538 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 1945912356 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 456814163 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 53475245 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 24734999 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 149663879 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 6607902 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 2418620555 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 1417513 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 608809531 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 243550763 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 36150 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 1478128 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 4302509 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 693943 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 8551096 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 21778410 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 30329506 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 1944942401 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 457167604 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 54725706 # Number of squashed instructions skipped in execute
521,531c523,533
< system.cpu.iew.exec_refs 635656680 # number of memory reference insts executed
< system.cpu.iew.exec_branches 185192217 # Number of branches executed
< system.cpu.iew.exec_stores 178842517 # Number of stores executed
< system.cpu.iew.exec_rate 1.997151 # Inst execution rate
< system.cpu.iew.wb_sent 1934768958 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 1924243028 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 1457137045 # num instructions producing a value
< system.cpu.iew.wb_consumers 2204058928 # num instructions consuming a value
< system.cpu.iew.wb_rate 1.974911 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.661115 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 889901292 # The number of squashed insts skipped by commit
---
> system.cpu.iew.exec_refs 635670117 # number of memory reference insts executed
> system.cpu.iew.exec_branches 185387955 # Number of branches executed
> system.cpu.iew.exec_stores 178502513 # Number of stores executed
> system.cpu.iew.exec_rate 1.996653 # Inst execution rate
> system.cpu.iew.wb_sent 1933639401 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 1923005119 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 1456045504 # num instructions producing a value
> system.cpu.iew.wb_consumers 2200626785 # num instructions consuming a value
> system.cpu.iew.wb_rate 1.974132 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.661650 # average fanout of values written-back
> system.cpu.commit.commitSquashedInsts 888612801 # The number of squashed insts skipped by commit
533,536c535,538
< system.cpu.commit.branchMispredicts 23658010 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 841376599 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 1.818547 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 2.459268 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 24293835 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 840170563 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 1.821157 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 2.461954 # Number of insts commited each cycle
538,546c540,548
< system.cpu.commit.committed_per_cycle::0 361645102 42.98% 42.98% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 184788916 21.96% 64.95% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 57757386 6.86% 71.81% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 87297113 10.38% 82.19% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 30407785 3.61% 85.80% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 26554015 3.16% 88.96% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 10439709 1.24% 90.20% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 9044560 1.07% 91.27% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 73442013 8.73% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 361187525 42.99% 42.99% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 184077910 21.91% 64.90% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 57677028 6.86% 71.76% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 87256558 10.39% 82.15% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 30345133 3.61% 85.76% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 26488854 3.15% 88.91% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 10500866 1.25% 90.16% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 9042630 1.08% 91.24% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 73594059 8.76% 100.00% # Number of insts commited each cycle
550c552
< system.cpu.commit.committed_per_cycle::total 841376599 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 840170563 # Number of insts commited each cycle
600,604c602,606
< system.cpu.commit.bw_lim_events 73442013 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 3187918398 # The number of ROB reads
< system.cpu.rob.rob_writes 4974407602 # The number of ROB writes
< system.cpu.timesIdled 2034 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 199942 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 73594059 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 3185271825 # The number of ROB reads
> system.cpu.rob.rob_writes 4972894886 # The number of ROB writes
> system.cpu.timesIdled 2025 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 203315 # Total number of cycles that the CPU has spent unscheduled due to idling
607,617c609,619
< system.cpu.cpi 1.178385 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 1.178385 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.848619 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.848619 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 2928729782 # number of integer regfile reads
< system.cpu.int_regfile_writes 1576941499 # number of integer regfile writes
< system.cpu.fp_regfile_reads 236699 # number of floating regfile reads
< system.cpu.fp_regfile_writes 4 # number of floating regfile writes
< system.cpu.cc_regfile_reads 617876716 # number of cc regfile reads
< system.cpu.cc_regfile_writes 419949697 # number of cc regfile writes
< system.cpu.misc_regfile_reads 1064375270 # number of misc regfile reads
---
> system.cpu.cpi 1.178091 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 1.178091 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.848831 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.848831 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 2927263565 # number of integer regfile reads
> system.cpu.int_regfile_writes 1575987355 # number of integer regfile writes
> system.cpu.fp_regfile_reads 281295 # number of floating regfile reads
> system.cpu.fp_regfile_writes 5 # number of floating regfile writes
> system.cpu.cc_regfile_reads 617980900 # number of cc regfile reads
> system.cpu.cc_regfile_writes 419571241 # number of cc regfile writes
> system.cpu.misc_regfile_reads 1064489388 # number of misc regfile reads
619,628c621,630
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 2546054 # number of replacements
< system.cpu.dcache.tags.tagsinuse 4087.989792 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 421112007 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 2550150 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 165.132250 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 1890456500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 4087.989792 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.998044 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.998044 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 2545571 # number of replacements
> system.cpu.dcache.tags.tagsinuse 4088.077195 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 420813077 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 2549667 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 165.046289 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 1863239500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 4088.077195 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.998066 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.998066 # Average percentage of cache occupancy
630,634c632,635
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 23 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 20 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 594 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::3 3458 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::4 1 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 22 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 19 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 606 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::3 3449 # Occupied blocks per task id
636,664c637,665
< system.cpu.dcache.tags.tag_accesses 851486020 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 851486020 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 272742549 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 272742549 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 148366794 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 148366794 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 421109343 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 421109343 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 421109343 # number of overall hits
< system.cpu.dcache.overall_hits::total 421109343 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 2567175 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 2567175 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 791417 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 791417 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 3358592 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 3358592 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 3358592 # number of overall misses
< system.cpu.dcache.overall_misses::total 3358592 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 63549852500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 63549852500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 26385909500 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 26385909500 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 89935762000 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 89935762000 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 89935762000 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 89935762000 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 275309724 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 275309724 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.tags.tag_accesses 850870799 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 850870799 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 272443625 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 272443625 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 148366897 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 148366897 # number of WriteReq hits
> system.cpu.dcache.demand_hits::cpu.data 420810522 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 420810522 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 420810522 # number of overall hits
> system.cpu.dcache.overall_hits::total 420810522 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 2558730 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 2558730 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 791314 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 791314 # number of WriteReq misses
> system.cpu.dcache.demand_misses::cpu.data 3350044 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 3350044 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 3350044 # number of overall misses
> system.cpu.dcache.overall_misses::total 3350044 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 62817542000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 62817542000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 26367570500 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 26367570500 # number of WriteReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 89185112500 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 89185112500 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 89185112500 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 89185112500 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 275002355 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 275002355 # number of ReadReq accesses(hits+misses)
667,740c668,741
< system.cpu.dcache.demand_accesses::cpu.data 424467935 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 424467935 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 424467935 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 424467935 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.009325 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.009325 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.005306 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.005306 # miss rate for WriteReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.007912 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.007912 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.007912 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.007912 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24754.780060 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 24754.780060 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33340.084304 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 33340.084304 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 26777.817014 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 26777.817014 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 26777.817014 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 26777.817014 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 12440 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 10775 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 917 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 14 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 13.565976 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 769.642857 # average number of cycles each access was blocked
< system.cpu.dcache.writebacks::writebacks 2337949 # number of writebacks
< system.cpu.dcache.writebacks::total 2337949 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 800910 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 800910 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 5810 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 5810 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 806720 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 806720 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 806720 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 806720 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1766265 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1766265 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 785607 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 785607 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 2551872 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 2551872 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 2551872 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 2551872 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 37580006000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 37580006000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 25494312000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 25494312000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 63074318000 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 63074318000 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 63074318000 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 63074318000 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006416 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006416 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005267 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005267 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006012 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.006012 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006012 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.006012 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21276.538911 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21276.538911 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32451.737319 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32451.737319 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24716.881568 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 24716.881568 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24716.881568 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 24716.881568 # average overall mshr miss latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 4004 # number of replacements
< system.cpu.icache.tags.tagsinuse 1085.037164 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 216431030 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 5719 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 37844.208778 # Average number of references to valid blocks.
---
> system.cpu.dcache.demand_accesses::cpu.data 424160566 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 424160566 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 424160566 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 424160566 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.009304 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.009304 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.005305 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.005305 # miss rate for WriteReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.007898 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.007898 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.007898 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.007898 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24550.281585 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 24550.281585 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33321.248581 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 33321.248581 # average WriteReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 26622.071979 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 26622.071979 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 26622.071979 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 26622.071979 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 9991 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 13057 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 901 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 13 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 11.088790 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 1004.384615 # average number of cycles each access was blocked
> system.cpu.dcache.writebacks::writebacks 2337865 # number of writebacks
> system.cpu.dcache.writebacks::total 2337865 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 792851 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 792851 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 5950 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 5950 # number of WriteReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 798801 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 798801 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 798801 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 798801 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1765879 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1765879 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 785364 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 785364 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 2551243 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 2551243 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 2551243 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 2551243 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 37626062000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 37626062000 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 25475564000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 25475564000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 63101626000 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 63101626000 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 63101626000 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 63101626000 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006421 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006421 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005265 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005265 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006015 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.006015 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006015 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.006015 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21307.270770 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21307.270770 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32437.906499 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32437.906499 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24733.679230 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 24733.679230 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24733.679230 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 24733.679230 # average overall mshr miss latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 3942 # number of replacements
> system.cpu.icache.tags.tagsinuse 1083.391017 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 216536709 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 5668 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 38203.371383 # Average number of references to valid blocks.
742,745c743,746
< system.cpu.icache.tags.occ_blocks::cpu.inst 1085.037164 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.529803 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.529803 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 1715 # Occupied blocks per task id
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 1083.391017 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.529000 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.529000 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_task_id_blocks::1024 1726 # Occupied blocks per task id
747,778c748,779
< system.cpu.icache.tags.age_task_id_blocks_1024::1 11 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 27 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::3 81 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::4 1557 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.837402 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 432889551 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 432889551 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 216431266 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 216431266 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 216431266 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 216431266 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 216431266 # number of overall hits
< system.cpu.icache.overall_hits::total 216431266 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 9783 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 9783 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 9783 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 9783 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 9783 # number of overall misses
< system.cpu.icache.overall_misses::total 9783 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 586259000 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 586259000 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 586259000 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 586259000 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 586259000 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 586259000 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 216441049 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 216441049 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 216441049 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 216441049 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 216441049 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 216441049 # number of overall (read+write) accesses
---
> system.cpu.icache.tags.age_task_id_blocks_1024::1 10 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 33 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::3 80 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::4 1564 # Occupied blocks per task id
> system.cpu.icache.tags.occ_task_id_percent::1024 0.842773 # Percentage of cache occupancy per task id
> system.cpu.icache.tags.tag_accesses 433100363 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 433100363 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 216536917 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 216536917 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 216536917 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 216536917 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 216536917 # number of overall hits
> system.cpu.icache.overall_hits::total 216536917 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 9643 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 9643 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 9643 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 9643 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 9643 # number of overall misses
> system.cpu.icache.overall_misses::total 9643 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 597021000 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 597021000 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 597021000 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 597021000 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 597021000 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 597021000 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 216546560 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 216546560 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 216546560 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 216546560 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 216546560 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 216546560 # number of overall (read+write) accesses
785,842c786,843
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 59926.300726 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 59926.300726 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 59926.300726 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 59926.300726 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 59926.300726 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 59926.300726 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 654 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 486 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 10 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 65.400000 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 486 # average number of cycles each access was blocked
< system.cpu.icache.writebacks::writebacks 4004 # number of writebacks
< system.cpu.icache.writebacks::total 4004 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2330 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 2330 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 2330 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 2330 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 2330 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 2330 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7453 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 7453 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 7453 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 7453 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 7453 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 7453 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 386965000 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 386965000 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 386965000 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 386965000 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 386965000 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 386965000 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000034 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000034 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000034 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.000034 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000034 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.000034 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51920.703073 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51920.703073 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51920.703073 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 51920.703073 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51920.703073 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 51920.703073 # average overall mshr miss latency
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.tags.replacements 356023 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 30628.268694 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 4712326 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 388791 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 12.120461 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 83034365000 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 73.003370 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 193.382004 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 30361.883320 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.002228 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005902 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.926571 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.934701 # Average percentage of cache occupancy
---
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 61912.371669 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 61912.371669 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 61912.371669 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 61912.371669 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 61912.371669 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 61912.371669 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 1205 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 12 # number of cycles access was blocked
> system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.avg_blocked_cycles::no_mshrs 100.416667 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
> system.cpu.icache.writebacks::writebacks 3942 # number of writebacks
> system.cpu.icache.writebacks::total 3942 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2400 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 2400 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 2400 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 2400 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 2400 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 2400 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7243 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 7243 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 7243 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 7243 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 7243 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 7243 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 398397500 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 398397500 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 398397500 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 398397500 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 398397500 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 398397500 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000033 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000033 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000033 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.000033 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000033 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.000033 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 55004.487091 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 55004.487091 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 55004.487091 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 55004.487091 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 55004.487091 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 55004.487091 # average overall mshr miss latency
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.tags.replacements 356141 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 30645.512705 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 4711567 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 388909 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 12.114831 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 82679985000 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::writebacks 70.320646 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 194.041770 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 30381.150290 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.002146 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005922 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.927159 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.935227 # Average percentage of cache occupancy
845,847c846,848
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 168 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1405 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31129 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 176 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1392 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31134 # Occupied blocks per task id
849,943c850,944
< system.cpu.l2cache.tags.tag_accesses 41197863 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 41197863 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.WritebackDirty_hits::writebacks 2337949 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 2337949 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 3908 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 3908 # number of WritebackClean hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 1714 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 1714 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 577340 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 577340 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3211 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 3211 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1587646 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 1587646 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 3211 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 2164986 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2168197 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 3211 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 2164986 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2168197 # number of overall hits
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 8 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 8 # number of UpgradeReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 206765 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 206765 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2422 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 2422 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 178399 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 178399 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 2422 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 385164 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 387586 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 2422 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 385164 # number of overall misses
< system.cpu.l2cache.overall_misses::total 387586 # number of overall misses
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 61000 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 61000 # number of UpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 18232552000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 18232552000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 339097000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 339097000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 18206411000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 18206411000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 339097000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 36438963000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 36778060000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 339097000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 36438963000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 36778060000 # number of overall miss cycles
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 2337949 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 2337949 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 3908 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 3908 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1722 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 1722 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 784105 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 784105 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 5633 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 5633 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1766045 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 1766045 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 5633 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 2550150 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2555783 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 5633 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 2550150 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2555783 # number of overall (read+write) accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.004646 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.004646 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.263696 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.263696 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.429966 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.429966 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.101016 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.101016 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.429966 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.151036 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.151651 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.429966 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.151036 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.151651 # miss rate for overall accesses
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 7625 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 7625 # average UpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88180.069161 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88180.069161 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 140007.018993 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 140007.018993 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 102054.445372 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 102054.445372 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 140007.018993 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94606.357292 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 94890.063109 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 140007.018993 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94606.357292 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 94890.063109 # average overall miss latency
---
> system.cpu.l2cache.tags.tag_accesses 41192837 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 41192837 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.WritebackDirty_hits::writebacks 2337865 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 2337865 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 3849 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 3849 # number of WritebackClean hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 1570 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 1570 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 577208 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 577208 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3147 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 3147 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1587166 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 1587166 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 3147 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 2164374 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2167521 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 3147 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 2164374 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2167521 # number of overall hits
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 6 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 6 # number of UpgradeReq misses
> system.cpu.l2cache.ReadExReq_misses::cpu.data 206826 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 206826 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2443 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 2443 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 178467 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 178467 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 2443 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 385293 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 387736 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 2443 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 385293 # number of overall misses
> system.cpu.l2cache.overall_misses::total 387736 # number of overall misses
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 30500 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 30500 # number of UpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 18217457500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 18217457500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 351826000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 351826000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 18259810000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 18259810000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 351826000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 36477267500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 36829093500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 351826000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 36477267500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 36829093500 # number of overall miss cycles
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 2337865 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 2337865 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 3849 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 3849 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1576 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 1576 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 784034 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 784034 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 5590 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 5590 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1765633 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 1765633 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 5590 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 2549667 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2555257 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 5590 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 2549667 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2555257 # number of overall (read+write) accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.003807 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.003807 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.263797 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.263797 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.437030 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.437030 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.101078 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.101078 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.437030 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.151115 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.151741 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.437030 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.151115 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.151741 # miss rate for overall accesses
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 5083.333333 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 5083.333333 # average UpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88081.080232 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88081.080232 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 144013.917315 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 144013.917315 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 102314.769677 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 102314.769677 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 144013.917315 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94674.098673 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 94984.973023 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 144013.917315 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94674.098673 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 94984.973023 # average overall miss latency
950,981c951,982
< system.cpu.l2cache.writebacks::writebacks 295461 # number of writebacks
< system.cpu.l2cache.writebacks::total 295461 # number of writebacks
< system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 11 # number of CleanEvict MSHR misses
< system.cpu.l2cache.CleanEvict_mshr_misses::total 11 # number of CleanEvict MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 8 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 8 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 206765 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 206765 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2422 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2422 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 178399 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 178399 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 2422 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 385164 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 387586 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 2422 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 385164 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 387586 # number of overall MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 159000 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 159000 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 16164902000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 16164902000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 314877000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 314877000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 16422421000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 16422421000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 314877000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 32587323000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 32902200000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 314877000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 32587323000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 32902200000 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.writebacks::writebacks 295491 # number of writebacks
> system.cpu.l2cache.writebacks::total 295491 # number of writebacks
> system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 10 # number of CleanEvict MSHR misses
> system.cpu.l2cache.CleanEvict_mshr_misses::total 10 # number of CleanEvict MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 6 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 6 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 206826 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 206826 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2443 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2443 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 178467 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 178467 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 2443 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 385293 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 387736 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 2443 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 385293 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 387736 # number of overall MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 120000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 120000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 16149197500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 16149197500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 327396000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 327396000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 16475140000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 16475140000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 327396000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 32624337500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 32951733500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 327396000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 32624337500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 32951733500 # number of overall MSHR miss cycles
984,1039c985,1040
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.004646 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.004646 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.263696 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.263696 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.429966 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.429966 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.101016 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.101016 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.429966 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.151036 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.151651 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.429966 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.151036 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.151651 # mshr miss rate for overall accesses
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 19875 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 19875 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78180.069161 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78180.069161 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 130007.018993 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 130007.018993 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 92054.445372 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 92054.445372 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 130007.018993 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84606.357292 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84890.063109 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 130007.018993 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84606.357292 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 84890.063109 # average overall mshr miss latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 5109383 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 2550327 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 23034 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 3629 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 3621 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 8 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadResp 1773498 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackDirty 2633410 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 4004 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 268667 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 1722 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeResp 1722 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 784105 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 784105 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 7453 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 1766045 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17090 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7649798 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 7666888 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 616768 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 312838336 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 313455104 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 357843 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 19025984 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 2915348 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.009238 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.095698 # Request fanout histogram
---
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.003807 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.003807 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.263797 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.263797 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.437030 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.437030 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.101078 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.101078 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.437030 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.151115 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.151741 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.437030 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.151115 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.151741 # mshr miss rate for overall accesses
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 20000 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 20000 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78081.080232 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78081.080232 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 134013.917315 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 134013.917315 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 92314.769677 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 92314.769677 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 134013.917315 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84674.098673 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84984.973023 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 134013.917315 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84674.098673 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 84984.973023 # average overall mshr miss latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 5107999 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 2549734 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 19983 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 3565 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 3558 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 7 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadResp 1772876 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackDirty 2633356 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 3942 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 268356 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 1576 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeResp 1576 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 784034 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 784034 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 7243 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 1765633 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16775 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7648057 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 7664832 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 610048 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 312802048 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 313412096 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 357794 # Total snoops (count)
> system.cpu.toL2Bus.snoopTraffic 19017216 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 2914627 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.008154 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.089959 # Request fanout histogram
1041,1043c1042,1044
< system.cpu.toL2Bus.snoop_fanout::0 2888424 99.08% 99.08% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 26916 0.92% 100.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 8 0.00% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 2890867 99.18% 99.18% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 23753 0.81% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 7 0.00% 100.00% # Request fanout histogram
1047,1048c1048,1049
< system.cpu.toL2Bus.snoop_fanout::total 2915348 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 4896697394 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 2914627 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 4895855901 # Layer occupancy (ticks)
1050c1051
< system.cpu.toL2Bus.respLayer0.occupancy 11180498 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 10867494 # Layer occupancy (ticks)
1052c1053
< system.cpu.toL2Bus.respLayer1.occupancy 3826086106 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 3825288599 # Layer occupancy (ticks)
1054,1055c1055,1056
< system.membus.snoop_filter.tot_requests 740706 # Total number of requests made to the snoop filter.
< system.membus.snoop_filter.hit_single_requests 353592 # Number of requests hitting in the snoop filter with a single holder of the requested data.
---
> system.membus.snoop_filter.tot_requests 740964 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 353722 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1060,1063c1061,1064
< system.membus.pwrStateResidencyTicks::UNDEFINED 487172057000 # Cumulative time (in ticks) in various power states
< system.membus.trans_dist::ReadResp 180821 # Transaction distribution
< system.membus.trans_dist::WritebackDirty 295461 # Transaction distribution
< system.membus.trans_dist::CleanEvict 57651 # Transaction distribution
---
> system.membus.pwrStateResidencyTicks::UNDEFINED 487050729500 # Cumulative time (in ticks) in various power states
> system.membus.trans_dist::ReadResp 180910 # Transaction distribution
> system.membus.trans_dist::WritebackDirty 295491 # Transaction distribution
> system.membus.trans_dist::CleanEvict 57731 # Transaction distribution
1065,1073c1066,1074
< system.membus.trans_dist::ReadExReq 206764 # Transaction distribution
< system.membus.trans_dist::ReadExResp 206764 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 180821 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1128291 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1128291 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 1128291 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43714944 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 43714944 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 43714944 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.trans_dist::ReadExReq 206823 # Transaction distribution
> system.membus.trans_dist::ReadExResp 206823 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 180910 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1128697 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1128697 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 1128697 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43726336 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 43726336 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 43726336 # Cumulative packet size per connected master and slave (bytes)
1076c1077
< system.membus.snoop_fanout::samples 387594 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 387742 # Request fanout histogram
1080c1081
< system.membus.snoop_fanout::0 387594 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 387742 100.00% 100.00% # Request fanout histogram
1085,1086c1086,1087
< system.membus.snoop_fanout::total 387594 # Request fanout histogram
< system.membus.reqLayer0.occupancy 1998981000 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 387742 # Request fanout histogram
> system.membus.reqLayer0.occupancy 1998138500 # Layer occupancy (ticks)
1088c1089
< system.membus.respLayer1.occupancy 2050982000 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 2051606500 # Layer occupancy (ticks)