3,5c3,5
< sim_seconds 0.232865 # Number of seconds simulated
< sim_ticks 232864525000 # Number of ticks simulated
< final_tick 232864525000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.233363 # Number of seconds simulated
> sim_ticks 233363457000 # Number of ticks simulated
> final_tick 233363457000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 208842 # Simulator instruction rate (inst/s)
< host_op_rate 226249 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 96255881 # Simulator tick rate (ticks/s)
< host_mem_usage 295820 # Number of bytes of host memory used
< host_seconds 2419.22 # Real time elapsed on the host
---
> host_inst_rate 153279 # Simulator instruction rate (inst/s)
> host_op_rate 166055 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 70798116 # Simulator tick rate (ticks/s)
> host_mem_usage 302508 # Number of bytes of host memory used
> host_seconds 3296.18 # Real time elapsed on the host
16,54c16,54
< system.physmem.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.inst 523840 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 10146304 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.l2cache.prefetcher 16460800 # Number of bytes read from this memory
< system.physmem.bytes_read::total 27130944 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 523840 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 523840 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 18710656 # Number of bytes written to this memory
< system.physmem.bytes_written::total 18710656 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 8185 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 158536 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.l2cache.prefetcher 257200 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 423921 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 292354 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 292354 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 2249548 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 43571703 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.l2cache.prefetcher 70688311 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 116509563 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 2249548 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 2249548 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 80349963 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 80349963 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 80349963 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 2249548 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 43571703 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.l2cache.prefetcher 70688311 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 196859526 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 423921 # Number of read requests accepted
< system.physmem.writeReqs 292354 # Number of write requests accepted
< system.physmem.readBursts 423921 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 292354 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 26979136 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 151808 # Total number of bytes read from write queue
< system.physmem.bytesWritten 18708352 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 27130944 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 18710656 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 2372 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 5 # Number of DRAM write bursts merged with an existing one
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.inst 641792 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 10513600 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.l2cache.prefetcher 16409344 # Number of bytes read from this memory
> system.physmem.bytes_read::total 27564736 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 641792 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 641792 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 18651328 # Number of bytes written to this memory
> system.physmem.bytes_written::total 18651328 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 10028 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 164275 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.l2cache.prefetcher 256396 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 430699 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 291427 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 291427 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 2750182 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 45052469 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.l2cache.prefetcher 70316682 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 118119333 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 2750182 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 2750182 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 79923945 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 79923945 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 79923945 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 2750182 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 45052469 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.l2cache.prefetcher 70316682 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 198043278 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 430699 # Number of read requests accepted
> system.physmem.writeReqs 291427 # Number of write requests accepted
> system.physmem.readBursts 430699 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 291427 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 27407296 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 157440 # Total number of bytes read from write queue
> system.physmem.bytesWritten 18649728 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 27564736 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 18651328 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 2460 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 6 # Number of DRAM write bursts merged with an existing one
56,87c56,87
< system.physmem.perBankRdBursts::0 26585 # Per bank write bursts
< system.physmem.perBankRdBursts::1 25966 # Per bank write bursts
< system.physmem.perBankRdBursts::2 25309 # Per bank write bursts
< system.physmem.perBankRdBursts::3 32108 # Per bank write bursts
< system.physmem.perBankRdBursts::4 27451 # Per bank write bursts
< system.physmem.perBankRdBursts::5 28247 # Per bank write bursts
< system.physmem.perBankRdBursts::6 25115 # Per bank write bursts
< system.physmem.perBankRdBursts::7 24228 # Per bank write bursts
< system.physmem.perBankRdBursts::8 25496 # Per bank write bursts
< system.physmem.perBankRdBursts::9 25694 # Per bank write bursts
< system.physmem.perBankRdBursts::10 25307 # Per bank write bursts
< system.physmem.perBankRdBursts::11 26044 # Per bank write bursts
< system.physmem.perBankRdBursts::12 27396 # Per bank write bursts
< system.physmem.perBankRdBursts::13 26024 # Per bank write bursts
< system.physmem.perBankRdBursts::14 24983 # Per bank write bursts
< system.physmem.perBankRdBursts::15 25596 # Per bank write bursts
< system.physmem.perBankWrBursts::0 18605 # Per bank write bursts
< system.physmem.perBankWrBursts::1 18353 # Per bank write bursts
< system.physmem.perBankWrBursts::2 18036 # Per bank write bursts
< system.physmem.perBankWrBursts::3 17927 # Per bank write bursts
< system.physmem.perBankWrBursts::4 18566 # Per bank write bursts
< system.physmem.perBankWrBursts::5 18339 # Per bank write bursts
< system.physmem.perBankWrBursts::6 17904 # Per bank write bursts
< system.physmem.perBankWrBursts::7 17705 # Per bank write bursts
< system.physmem.perBankWrBursts::8 17878 # Per bank write bursts
< system.physmem.perBankWrBursts::9 17947 # Per bank write bursts
< system.physmem.perBankWrBursts::10 18182 # Per bank write bursts
< system.physmem.perBankWrBursts::11 18731 # Per bank write bursts
< system.physmem.perBankWrBursts::12 18803 # Per bank write bursts
< system.physmem.perBankWrBursts::13 18363 # Per bank write bursts
< system.physmem.perBankWrBursts::14 18474 # Per bank write bursts
< system.physmem.perBankWrBursts::15 18505 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 27205 # Per bank write bursts
> system.physmem.perBankRdBursts::1 26463 # Per bank write bursts
> system.physmem.perBankRdBursts::2 25602 # Per bank write bursts
> system.physmem.perBankRdBursts::3 32969 # Per bank write bursts
> system.physmem.perBankRdBursts::4 28037 # Per bank write bursts
> system.physmem.perBankRdBursts::5 29890 # Per bank write bursts
> system.physmem.perBankRdBursts::6 25340 # Per bank write bursts
> system.physmem.perBankRdBursts::7 24398 # Per bank write bursts
> system.physmem.perBankRdBursts::8 25649 # Per bank write bursts
> system.physmem.perBankRdBursts::9 25581 # Per bank write bursts
> system.physmem.perBankRdBursts::10 25884 # Per bank write bursts
> system.physmem.perBankRdBursts::11 26303 # Per bank write bursts
> system.physmem.perBankRdBursts::12 27555 # Per bank write bursts
> system.physmem.perBankRdBursts::13 26148 # Per bank write bursts
> system.physmem.perBankRdBursts::14 24908 # Per bank write bursts
> system.physmem.perBankRdBursts::15 26307 # Per bank write bursts
> system.physmem.perBankWrBursts::0 18644 # Per bank write bursts
> system.physmem.perBankWrBursts::1 18139 # Per bank write bursts
> system.physmem.perBankWrBursts::2 17950 # Per bank write bursts
> system.physmem.perBankWrBursts::3 17944 # Per bank write bursts
> system.physmem.perBankWrBursts::4 18581 # Per bank write bursts
> system.physmem.perBankWrBursts::5 18235 # Per bank write bursts
> system.physmem.perBankWrBursts::6 17841 # Per bank write bursts
> system.physmem.perBankWrBursts::7 17708 # Per bank write bursts
> system.physmem.perBankWrBursts::8 18005 # Per bank write bursts
> system.physmem.perBankWrBursts::9 17734 # Per bank write bursts
> system.physmem.perBankWrBursts::10 18244 # Per bank write bursts
> system.physmem.perBankWrBursts::11 18783 # Per bank write bursts
> system.physmem.perBankWrBursts::12 18680 # Per bank write bursts
> system.physmem.perBankWrBursts::13 18156 # Per bank write bursts
> system.physmem.perBankWrBursts::14 18369 # Per bank write bursts
> system.physmem.perBankWrBursts::15 18389 # Per bank write bursts
90c90
< system.physmem.totGap 232864472500 # Total gap between requests
---
> system.physmem.totGap 233363404500 # Total gap between requests
97c97
< system.physmem.readPktSize::6 423921 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 430699 # Read request sizes (log2)
104,113c104,113
< system.physmem.writePktSize::6 292354 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 324214 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 49387 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 12801 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 8884 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 7277 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 6144 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 5194 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 4262 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 3284 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 291427 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 330391 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 50226 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 12856 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 8880 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 7122 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 6027 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 5118 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 4235 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 3274 # What read queue length does an incoming req see
115,118c115,118
< system.physmem.rdQLenPdf::10 20 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 12 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 8 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 6 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::10 27 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::11 16 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::12 9 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::13 2 # What read queue length does an incoming req see
152,175c152,175
< system.physmem.wrQLenPdf::15 7265 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 7749 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 12414 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 15014 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 16308 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 16940 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 17257 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 17623 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 17927 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 18097 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 18294 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 18577 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 18700 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 18855 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 19016 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 17657 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 17254 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 17136 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 128 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 57 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 27 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 14 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 5 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 4 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 7280 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 7756 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 12492 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 15016 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 16255 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 16901 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 17254 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 17654 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 17875 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 18074 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 18193 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 18541 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 18646 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 18700 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 18837 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 17505 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 17142 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 17030 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 133 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 51 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 12 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 15 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 8 # What write queue length does an incoming req see
177,180c177,180
< system.physmem.wrQLenPdf::40 4 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 3 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 2 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 2 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
183,186c183,186
< system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::46 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 1 # What write queue length does an incoming req see
201,218c201,218
< system.physmem.bytesPerActivate::samples 322606 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 141.616907 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 99.575706 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 179.865264 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 203481 63.07% 63.07% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 79249 24.57% 87.64% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 15283 4.74% 92.38% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 7278 2.26% 94.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 4895 1.52% 96.15% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 2519 0.78% 96.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 1928 0.60% 97.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1485 0.46% 97.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 6488 2.01% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 322606 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 17068 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 24.693051 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 142.945620 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-1023 17066 99.99% 99.99% # Reads before turning the bus around for writes
---
> system.physmem.bytesPerActivate::samples 328347 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 140.266048 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 98.833830 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 178.808988 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 208753 63.58% 63.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 80037 24.38% 87.95% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 14980 4.56% 92.51% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 7256 2.21% 94.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 4857 1.48% 96.20% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 2521 0.77% 96.97% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 1858 0.57% 97.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1524 0.46% 98.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 6561 2.00% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 328347 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 16970 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 25.230642 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 145.328941 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-1023 16968 99.99% 99.99% # Reads before turning the bus around for writes
221,250c221,249
< system.physmem.rdPerTurnAround::total 17068 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 17068 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 17.126670 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 17.068877 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 1.479655 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 9203 53.92% 53.92% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::17 342 2.00% 55.92% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 5412 31.71% 87.63% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 1340 7.85% 95.48% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20 381 2.23% 97.72% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::21 185 1.08% 98.80% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::22 84 0.49% 99.29% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::23 48 0.28% 99.57% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24 28 0.16% 99.74% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::25 13 0.08% 99.81% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::26 9 0.05% 99.87% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::27 6 0.04% 99.90% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::28 6 0.04% 99.94% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::29 3 0.02% 99.95% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::30 3 0.02% 99.97% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32 1 0.01% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::33 1 0.01% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::34 1 0.01% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::35 1 0.01% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::51 1 0.01% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 17068 # Writes before turning the bus around for reads
< system.physmem.totQLat 8669198966 # Total ticks spent queuing
< system.physmem.totMemAccLat 16573242716 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 2107745000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 20565.10 # Average queueing delay per DRAM burst
---
> system.physmem.rdPerTurnAround::total 16970 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 16970 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 17.171597 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 17.099419 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 1.840930 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-17 9436 55.60% 55.60% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18-19 6694 39.45% 95.05% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20-21 588 3.46% 98.52% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::22-23 150 0.88% 99.40% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24-25 55 0.32% 99.72% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::26-27 20 0.12% 99.84% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::28-29 4 0.02% 99.86% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::30-31 8 0.05% 99.91% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-33 2 0.01% 99.92% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::34-35 4 0.02% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::36-37 1 0.01% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::42-43 1 0.01% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::44-45 1 0.01% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-49 1 0.01% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::50-51 1 0.01% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::62-63 1 0.01% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::72-73 1 0.01% 99.99% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::76-77 1 0.01% 99.99% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::94-95 1 0.01% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 16970 # Writes before turning the bus around for reads
> system.physmem.totQLat 8687632010 # Total ticks spent queuing
> system.physmem.totMemAccLat 16717113260 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 2141195000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 20286.88 # Average queueing delay per DRAM burst
252,256c251,255
< system.physmem.avgMemAccLat 39315.10 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 115.86 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 80.34 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 116.51 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 80.35 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 39036.88 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 117.44 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 79.92 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 118.12 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 79.92 # Average system write bandwidth in MiByte/s
258,260c257,259
< system.physmem.busUtil 1.53 # Data bus utilization in percentage
< system.physmem.busUtilRead 0.91 # Data bus utilization in percentage for reads
< system.physmem.busUtilWrite 0.63 # Data bus utilization in percentage for writes
---
> system.physmem.busUtil 1.54 # Data bus utilization in percentage
> system.physmem.busUtilRead 0.92 # Data bus utilization in percentage for reads
> system.physmem.busUtilWrite 0.62 # Data bus utilization in percentage for writes
262,279c261,278
< system.physmem.avgWrQLen 21.66 # Average write queue length when enqueuing
< system.physmem.readRowHits 306141 # Number of row buffer hits during reads
< system.physmem.writeRowHits 85116 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 72.62 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 29.11 # Row buffer hit rate for writes
< system.physmem.avgGap 325104.84 # Average gap between requests
< system.physmem.pageHitRate 54.81 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 1231478640 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 671937750 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 1677023400 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 942418800 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 15209503920 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 82038252060 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 67754804250 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 169525418820 # Total energy per rank (pJ)
< system.physmem_0.averagePower 728.002962 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 112181922825 # Time in different power states
< system.physmem_0.memoryStateTime::REF 7775820000 # Time in different power states
---
> system.physmem.avgWrQLen 21.52 # Average write queue length when enqueuing
> system.physmem.readRowHits 308039 # Number of row buffer hits during reads
> system.physmem.writeRowHits 83248 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 71.93 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 28.57 # Row buffer hit rate for writes
> system.physmem.avgGap 323161.62 # Average gap between requests
> system.physmem.pageHitRate 54.37 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 1261242360 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 688177875 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 1715142000 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 939872160 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 15242051760 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 86511761685 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 64129665000 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 170487912840 # Total energy per rank (pJ)
> system.physmem_0.averagePower 730.572857 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 106127593352 # Time in different power states
> system.physmem_0.memoryStateTime::REF 7792460000 # Time in different power states
281c280
< system.physmem_0.memoryStateTime::ACT 112906030175 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 119441919148 # Time in different power states
283,293c282,292
< system.physmem_1.actEnergy 1207422720 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 658812000 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 1610934000 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 951801840 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 15209503920 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 78953270130 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 70460943000 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 169052687610 # Total energy per rank (pJ)
< system.physmem_1.averagePower 725.972811 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 116702858630 # Time in different power states
< system.physmem_1.memoryStateTime::REF 7775820000 # Time in different power states
---
> system.physmem_1.actEnergy 1221045840 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 666245250 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 1624857000 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 948412800 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 15242051760 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 81485025165 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 68539083000 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 169726720815 # Total energy per rank (pJ)
> system.physmem_1.averagePower 727.311005 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 113492657633 # Time in different power states
> system.physmem_1.memoryStateTime::REF 7792460000 # Time in different power states
295c294
< system.physmem_1.memoryStateTime::ACT 108384997620 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 112077139867 # Time in different power states
297,302c296,301
< system.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.branchPred.lookups 174583649 # Number of BP lookups
< system.cpu.branchPred.condPredicted 131051926 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 7234327 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 90400017 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 79003628 # Number of BTB hits
---
> system.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.branchPred.lookups 174594135 # Number of BP lookups
> system.cpu.branchPred.condPredicted 131061438 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 7233022 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 90315091 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 79002409 # Number of BTB hits
304,310c303,309
< system.cpu.branchPred.BTBHitPct 87.393377 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 12104831 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 104507 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 4687804 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 4673781 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 14023 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 53864 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.BTBHitPct 87.474206 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 12105110 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 104499 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 4687937 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 4674274 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 13663 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 53871 # Number of mispredicted indirect branches.
312c311
< system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
---
> system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
342c341
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
372c371
< system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
---
> system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
402c401
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
---
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
433,434c432,433
< system.cpu.pwrStateResidencyTicks::ON 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 465729051 # number of cpu cycles simulated
---
> system.cpu.pwrStateResidencyTicks::ON 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 466726915 # number of cpu cycles simulated
437,450c436,449
< system.cpu.fetch.icacheStallCycles 7627967 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 727492581 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 174583649 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 95782240 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 450186491 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 14522705 # Number of cycles fetch has spent squashing
< system.cpu.fetch.MiscStallCycles 4278 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 141 # Number of stall cycles due to pending traps
< system.cpu.fetch.IcacheWaitRetryStallCycles 13015 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 235271545 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 36405 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 465093244 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 1.693494 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 1.182412 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 7649319 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 727510991 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 174594135 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 95781793 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 451018276 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 14520177 # Number of cycles fetch has spent squashing
> system.cpu.fetch.MiscStallCycles 5415 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 146 # Number of stall cycles due to pending traps
> system.cpu.fetch.IcacheWaitRetryStallCycles 13360 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 235275678 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 36827 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 465946604 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 1.690437 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 1.183518 # Number of instructions fetched each cycle (Total)
452,455c451,454
< system.cpu.fetch.rateDist::0 95400849 20.51% 20.51% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 132044062 28.39% 48.90% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 57356261 12.33% 61.24% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 180292072 38.76% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 96241342 20.66% 20.66% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 132050994 28.34% 49.00% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 57360477 12.31% 61.31% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 180293791 38.69% 100.00% # Number of instructions fetched each cycle (Total)
459,486c458,485
< system.cpu.fetch.rateDist::total 465093244 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.374861 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.562051 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 32522816 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 120066297 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 282921194 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 22809829 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 6773108 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 23856996 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 495879 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 710982293 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 29095211 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 6773108 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 63338503 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 55962062 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 40377047 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 273519607 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 25122917 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 682713266 # Number of instructions processed by rename
< system.cpu.rename.SquashedInsts 12851705 # Number of squashed instructions processed by rename
< system.cpu.rename.ROBFullEvents 9930975 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 2510705 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 1794472 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 1920747 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 827509638 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 3000483792 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 718633951 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 88 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 465946604 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.374082 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.558751 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 32536552 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 120918293 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 282902203 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 22817634 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 6771922 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 23855471 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 495849 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 710960604 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 29091371 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 6771922 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 63349282 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 56784032 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 40401553 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 273510163 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 25129652 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 682692967 # Number of instructions processed by rename
> system.cpu.rename.SquashedInsts 12844145 # Number of squashed instructions processed by rename
> system.cpu.rename.ROBFullEvents 9945202 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 2511648 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 1805093 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 1905777 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 827472920 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 3000392013 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 718609980 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 96 # Number of floating rename lookups
488,505c487,504
< system.cpu.rename.UndoneMaps 173413964 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 1545834 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 1536299 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 43818789 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 142365669 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 67523427 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 12892964 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 11349045 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 664768510 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 2979350 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 608926727 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 5749477 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 120399705 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 306541324 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 1718 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 465093244 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 1.309257 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.101839 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 173377246 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 1545812 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 1536134 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 43839802 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 142358029 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 67522859 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 12902461 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 11335768 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 664750936 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 2979334 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 608926553 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 5748894 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 120382115 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 306467952 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 1702 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 465946604 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 1.306859 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.102130 # Number of insts issued each cycle
507,512c506,511
< system.cpu.iq.issued_per_cycle::0 148683316 31.97% 31.97% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 100887288 21.69% 53.66% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 145497620 31.28% 84.94% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 63056493 13.56% 98.50% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 6967915 1.50% 100.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 612 0.00% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 149520607 32.09% 32.09% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 100880237 21.65% 53.74% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 145552540 31.24% 84.98% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 63032249 13.53% 98.51% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 6960366 1.49% 100.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 605 0.00% 100.00% # Number of insts issued each cycle
519c518
< system.cpu.iq.issued_per_cycle::total 465093244 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 465946604 # Number of insts issued each cycle
521,551c520,550
< system.cpu.iq.fu_full::IntAlu 71909518 53.13% 53.13% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 30 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 53.14% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 44304480 32.74% 85.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 19119642 14.13% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 71896734 53.12% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 30 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 53.12% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 44291867 32.73% 85.85% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 19147796 14.15% 100.00% # attempts to use FU when none available
555,585c554,584
< system.cpu.iq.FU_type_0::IntAlu 412592470 67.76% 67.76% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 352106 0.06% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.82% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 133579374 21.94% 89.75% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 62402774 10.25% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 412590919 67.76% 67.76% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 352109 0.06% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.81% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 133574983 21.94% 89.75% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 62408539 10.25% 100.00% # Type of FU issued
588,596c587,595
< system.cpu.iq.FU_type_0::total 608926727 # Type of FU issued
< system.cpu.iq.rate 1.307470 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 135333670 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.222250 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 1824029756 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 788176792 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 594203276 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 89 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 70 # Number of floating instruction queue writes
---
> system.cpu.iq.FU_type_0::total 608926553 # Type of FU issued
> system.cpu.iq.rate 1.304674 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 135336427 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.222254 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 1824884935 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 788141663 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 594200588 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 96 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 76 # Number of floating instruction queue writes
598,600c597,599
< system.cpu.iq.int_alu_accesses 744260342 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 55 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 7285470 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.int_alu_accesses 744262920 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 60 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 7284479 # Number of loads that had data forwarded from stores
602,605c601,604
< system.cpu.iew.lsq.thread0.squashedLoads 26482386 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 24610 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 29757 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 10663207 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 26474746 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 24624 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 29798 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 10662639 # Number of stores squashed
608,609c607,608
< system.cpu.iew.lsq.thread0.rescheduledLoads 225824 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 22615 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 225013 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 22508 # Number of times an access to memory failed due to the cache being blocked
611,614c610,613
< system.cpu.iew.iewSquashCycles 6773108 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 22711376 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 916891 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 669240779 # Number of instructions dispatched to IQ
---
> system.cpu.iew.iewSquashCycles 6771922 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 22843049 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 918168 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 669223084 # Number of instructions dispatched to IQ
616,627c615,626
< system.cpu.iew.iewDispLoadInsts 142365669 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 67523427 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1490808 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 256518 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 523375 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 29757 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 3591194 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 3743418 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 7334612 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 598426944 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 129087025 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 10499783 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewDispLoadInsts 142358029 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 67522859 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1490792 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 256633 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 523882 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 29798 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 3590923 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 3742651 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 7333574 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 598420503 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 129081054 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 10506050 # Number of squashed instructions skipped in execute
629,640c628,639
< system.cpu.iew.exec_nop 1492919 # number of nop insts executed
< system.cpu.iew.exec_refs 190006687 # number of memory reference insts executed
< system.cpu.iew.exec_branches 131263664 # Number of branches executed
< system.cpu.iew.exec_stores 60919662 # Number of stores executed
< system.cpu.iew.exec_rate 1.284925 # Inst execution rate
< system.cpu.iew.wb_sent 595449226 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 594203292 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 349565798 # num instructions producing a value
< system.cpu.iew.wb_consumers 571378084 # num instructions consuming a value
< system.cpu.iew.wb_rate 1.275856 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.611794 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 107129246 # The number of squashed insts skipped by commit
---
> system.cpu.iew.exec_nop 1492814 # number of nop insts executed
> system.cpu.iew.exec_refs 190002009 # number of memory reference insts executed
> system.cpu.iew.exec_branches 131263961 # Number of branches executed
> system.cpu.iew.exec_stores 60920955 # Number of stores executed
> system.cpu.iew.exec_rate 1.282164 # Inst execution rate
> system.cpu.iew.wb_sent 595445456 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 594200604 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 349565575 # num instructions producing a value
> system.cpu.iew.wb_consumers 571385188 # num instructions consuming a value
> system.cpu.iew.wb_rate 1.273123 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.611786 # average fanout of values written-back
> system.cpu.commit.commitSquashedInsts 107116116 # The number of squashed insts skipped by commit
642,645c641,644
< system.cpu.commit.branchMispredicts 6746083 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 448430808 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 1.223582 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.891618 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 6744856 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 449285999 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 1.221253 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.890713 # Number of insts commited each cycle
647,655c646,654
< system.cpu.commit.committed_per_cycle::0 219662042 48.98% 48.98% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 116371870 25.95% 74.94% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 43476650 9.70% 84.63% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 23164070 5.17% 89.80% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 11528126 2.57% 92.37% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 7755918 1.73% 94.10% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 8275201 1.85% 95.94% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 4244089 0.95% 96.89% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 13952842 3.11% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 220514428 49.08% 49.08% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 116376748 25.90% 74.98% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 43480691 9.68% 84.66% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 23177999 5.16% 89.82% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 11514242 2.56% 92.38% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 7755129 1.73% 94.11% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 8259802 1.84% 95.95% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 4227193 0.94% 96.89% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 13979767 3.11% 100.00% # Number of insts commited each cycle
659c658
< system.cpu.commit.committed_per_cycle::total 448430808 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 449285999 # Number of insts commited each cycle
705,709c704,708
< system.cpu.commit.bw_lim_events 13952842 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 1090292113 # The number of ROB reads
< system.cpu.rob.rob_writes 1328334369 # The number of ROB writes
< system.cpu.timesIdled 12786 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 635807 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 13979767 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 1091107249 # The number of ROB reads
> system.cpu.rob.rob_writes 1328306301 # The number of ROB writes
> system.cpu.timesIdled 14326 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 780311 # Total number of cycles that the CPU has spent unscheduled due to idling
712,717c711,716
< system.cpu.cpi 0.921807 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.921807 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.084826 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.084826 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 610135542 # number of integer regfile reads
< system.cpu.int_regfile_writes 327337405 # number of integer regfile writes
---
> system.cpu.cpi 0.923782 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.923782 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.082507 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.082507 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 610129735 # number of integer regfile reads
> system.cpu.int_regfile_writes 327331512 # number of integer regfile writes
719,721c718,720
< system.cpu.cc_regfile_reads 2166261838 # number of cc regfile reads
< system.cpu.cc_regfile_writes 376539611 # number of cc regfile writes
< system.cpu.misc_regfile_reads 217603179 # number of misc regfile reads
---
> system.cpu.cc_regfile_reads 2166233884 # number of cc regfile reads
> system.cpu.cc_regfile_writes 376536291 # number of cc regfile writes
> system.cpu.misc_regfile_reads 217601523 # number of misc regfile reads
723,732c722,731
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 2817145 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.627957 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 168870791 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 2817657 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 59.933055 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 500883000 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.627957 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999273 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999273 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 2817306 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.628303 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 168866082 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 2817818 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 59.927959 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 501259000 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.628303 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999274 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999274 # Average percentage of cache occupancy
734,735c733,734
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 169 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 276 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 165 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 280 # Occupied blocks per task id
738,746c737,745
< system.cpu.dcache.tags.tag_accesses 355267161 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 355267161 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 114168570 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 114168570 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 51722271 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 51722271 # number of WriteReq hits
< system.cpu.dcache.SoftPFReq_hits::cpu.data 2788 # number of SoftPFReq hits
< system.cpu.dcache.SoftPFReq_hits::total 2788 # number of SoftPFReq hits
---
> system.cpu.dcache.tags.tag_accesses 355259202 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 355259202 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 114162091 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 114162091 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 51724043 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 51724043 # number of WriteReq hits
> system.cpu.dcache.SoftPFReq_hits::cpu.data 2789 # number of SoftPFReq hits
> system.cpu.dcache.SoftPFReq_hits::total 2789 # number of SoftPFReq hits
751,760c750,759
< system.cpu.dcache.demand_hits::cpu.data 165890841 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 165890841 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 165893629 # number of overall hits
< system.cpu.dcache.overall_hits::total 165893629 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 4837166 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 4837166 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 2516778 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 2516778 # number of WriteReq misses
< system.cpu.dcache.SoftPFReq_misses::cpu.data 12 # number of SoftPFReq misses
< system.cpu.dcache.SoftPFReq_misses::total 12 # number of SoftPFReq misses
---
> system.cpu.dcache.demand_hits::cpu.data 165886134 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 165886134 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 165888923 # number of overall hits
> system.cpu.dcache.overall_hits::total 165888923 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 4839586 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 4839586 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 2515006 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 2515006 # number of WriteReq misses
> system.cpu.dcache.SoftPFReq_misses::cpu.data 10 # number of SoftPFReq misses
> system.cpu.dcache.SoftPFReq_misses::total 10 # number of SoftPFReq misses
763,778c762,777
< system.cpu.dcache.demand_misses::cpu.data 7353944 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 7353944 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 7353956 # number of overall misses
< system.cpu.dcache.overall_misses::total 7353956 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 57478265500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 57478265500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 18947607428 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 18947607428 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1052500 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 1052500 # number of LoadLockedReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 76425872928 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 76425872928 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 76425872928 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 76425872928 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 119005736 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 119005736 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.demand_misses::cpu.data 7354592 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 7354592 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 7354602 # number of overall misses
> system.cpu.dcache.overall_misses::total 7354602 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 58596122500 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 58596122500 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 18922626430 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 18922626430 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1155000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 1155000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 77518748930 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 77518748930 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 77518748930 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 77518748930 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 119001677 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 119001677 # number of ReadReq accesses(hits+misses)
781,782c780,781
< system.cpu.dcache.SoftPFReq_accesses::cpu.data 2800 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::total 2800 # number of SoftPFReq accesses(hits+misses)
---
> system.cpu.dcache.SoftPFReq_accesses::cpu.data 2799 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::total 2799 # number of SoftPFReq accesses(hits+misses)
787,796c786,795
< system.cpu.dcache.demand_accesses::cpu.data 173244785 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 173244785 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 173247585 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 173247585 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040646 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.040646 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.046402 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.046402 # miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.004286 # miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::total 0.004286 # miss rate for SoftPFReq accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 173240726 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 173240726 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 173243525 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 173243525 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040668 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.040668 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.046369 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.046369 # miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.003573 # miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::total 0.003573 # miss rate for SoftPFReq accesses
799,824c798,823
< system.cpu.dcache.demand_miss_rate::cpu.data 0.042448 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.042448 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.042448 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.042448 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11882.632413 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 11882.632413 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 7528.517584 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 7528.517584 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15946.969697 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15946.969697 # average LoadLockedReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 10392.501347 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 10392.501347 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 10392.484389 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 10392.484389 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 36 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 916660 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 221191 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 7.200000 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 4.144201 # average number of cycles each access was blocked
< system.cpu.dcache.writebacks::writebacks 2817145 # number of writebacks
< system.cpu.dcache.writebacks::total 2817145 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2539309 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 2539309 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1996958 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1996958 # number of WriteReq MSHR hits
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.042453 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.042453 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.042452 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.042452 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12107.672536 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 12107.672536 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 7523.889180 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 7523.889180 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 17500 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 17500 # average LoadLockedReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 10540.183457 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 10540.183457 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 10540.169125 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 10540.169125 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 21 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 907373 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 221320 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.500000 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 4.099824 # average number of cycles each access was blocked
> system.cpu.dcache.writebacks::writebacks 2817306 # number of writebacks
> system.cpu.dcache.writebacks::total 2817306 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2541564 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 2541564 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1995189 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 1995189 # number of WriteReq MSHR hits
827,852c826,851
< system.cpu.dcache.demand_mshr_hits::cpu.data 4536267 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 4536267 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 4536267 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 4536267 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2297857 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 2297857 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 519820 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 519820 # number of WriteReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 10 # number of SoftPFReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::total 10 # number of SoftPFReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 2817677 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 2817677 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 2817687 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 2817687 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 29541351500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 29541351500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4603156994 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 4603156994 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 669500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 669500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 34144508494 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 34144508494 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 34145177994 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 34145177994 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.019309 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.019309 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_mshr_hits::cpu.data 4536753 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 4536753 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 4536753 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 4536753 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2298022 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 2298022 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 519817 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 519817 # number of WriteReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 9 # number of SoftPFReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::total 9 # number of SoftPFReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 2817839 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 2817839 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 2817848 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 2817848 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 30115234500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 30115234500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4603448995 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 4603448995 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 602500 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 602500 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 34718683495 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 34718683495 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 34719285995 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 34719285995 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.019311 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.019311 # mshr miss rate for ReadReq accesses
855,880c854,879
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.003571 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.003571 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016264 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.016264 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.016264 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.016264 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12856.044349 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12856.044349 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8855.290281 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8855.290281 # average WriteReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 66950 # average SoftPFReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 66950 # average SoftPFReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 12117.964016 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 12117.964016 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 12118.158615 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 12118.158615 # average overall mshr miss latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 76528 # number of replacements
< system.cpu.icache.tags.tagsinuse 466.435319 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 235186472 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 77040 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 3052.783904 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 115558244500 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 466.435319 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.911006 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.911006 # Average percentage of cache occupancy
---
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.003215 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.003215 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016265 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.016265 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.016265 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.016265 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13104.850389 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13104.850389 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8855.903126 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8855.903126 # average WriteReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 66944.444444 # average SoftPFReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 66944.444444 # average SoftPFReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 12321.031647 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 12321.031647 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 12321.206110 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 12321.206110 # average overall mshr miss latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 76636 # number of replacements
> system.cpu.icache.tags.tagsinuse 466.486924 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 235189788 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 77148 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 3048.553274 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 115712400500 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 466.486924 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.911107 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.911107 # Average percentage of cache occupancy
882,884c881,883
< system.cpu.icache.tags.age_task_id_blocks_1024::0 98 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::1 262 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 119 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::1 260 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 120 # Occupied blocks per task id
888,952c887,951
< system.cpu.icache.tags.tag_accesses 470619957 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 470619957 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 235186472 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 235186472 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 235186472 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 235186472 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 235186472 # number of overall hits
< system.cpu.icache.overall_hits::total 235186472 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 84972 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 84972 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 84972 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 84972 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 84972 # number of overall misses
< system.cpu.icache.overall_misses::total 84972 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 1359599197 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 1359599197 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 1359599197 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 1359599197 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 1359599197 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 1359599197 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 235271444 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 235271444 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 235271444 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 235271444 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 235271444 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 235271444 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000361 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.000361 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.000361 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.000361 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.000361 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.000361 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16000.555442 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 16000.555442 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 16000.555442 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 16000.555442 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 16000.555442 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 16000.555442 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 161540 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 362 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 6762 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 6 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 23.889382 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 60.333333 # average number of cycles each access was blocked
< system.cpu.icache.writebacks::writebacks 76528 # number of writebacks
< system.cpu.icache.writebacks::total 76528 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 7901 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 7901 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 7901 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 7901 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 7901 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 7901 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 77071 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 77071 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 77071 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 77071 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 77071 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 77071 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1127867788 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 1127867788 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1127867788 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 1127867788 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1127867788 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 1127867788 # number of overall MSHR miss cycles
---
> system.cpu.icache.tags.tag_accesses 470628332 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 470628332 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 235189788 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 235189788 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 235189788 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 235189788 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 235189788 # number of overall hits
> system.cpu.icache.overall_hits::total 235189788 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 85789 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 85789 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 85789 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 85789 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 85789 # number of overall misses
> system.cpu.icache.overall_misses::total 85789 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 1556704687 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 1556704687 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 1556704687 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 1556704687 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 1556704687 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 1556704687 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 235275577 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 235275577 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 235275577 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 235275577 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 235275577 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 235275577 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000365 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.000365 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.000365 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.000365 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.000365 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.000365 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18145.737647 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 18145.737647 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 18145.737647 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 18145.737647 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 18145.737647 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 18145.737647 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 171831 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 200 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 6857 # number of cycles access was blocked
> system.cpu.icache.blocked::no_targets 4 # number of cycles access was blocked
> system.cpu.icache.avg_blocked_cycles::no_mshrs 25.059210 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets 50 # average number of cycles each access was blocked
> system.cpu.icache.writebacks::writebacks 76636 # number of writebacks
> system.cpu.icache.writebacks::total 76636 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 8610 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 8610 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 8610 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 8610 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 8610 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 8610 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 77179 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 77179 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 77179 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 77179 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 77179 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 77179 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1268632793 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 1268632793 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1268632793 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 1268632793 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1268632793 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 1268632793 # number of overall MSHR miss cycles
959,968c958,967
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 14634.139793 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 14634.139793 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 14634.139793 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 14634.139793 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 14634.139793 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 14634.139793 # average overall mshr miss latency
< system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.prefetcher.num_hwpf_issued 8513492 # number of hwpf issued
< system.cpu.l2cache.prefetcher.pfIdentified 8514887 # number of prefetch candidates identified
< system.cpu.l2cache.prefetcher.pfBufferHit 402 # number of redundant prefetches already in prefetch queue
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16437.538618 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16437.538618 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16437.538618 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 16437.538618 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16437.538618 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 16437.538618 # average overall mshr miss latency
> system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.prefetcher.num_hwpf_issued 8513734 # number of hwpf issued
> system.cpu.l2cache.prefetcher.pfIdentified 8515093 # number of prefetch candidates identified
> system.cpu.l2cache.prefetcher.pfBufferHit 374 # number of redundant prefetches already in prefetch queue
971,1017c970,1015
< system.cpu.l2cache.prefetcher.pfSpanPage 743841 # number of prefetches not generated due to page crossing
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.tags.replacements 395630 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 15127.357564 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 3184940 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 411561 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 7.738683 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 169696310500 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 13778.300526 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 0.000101 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 1349.056936 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.840961 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.000000 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.082340 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.923301 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1022 1053 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 14878 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::1 2 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::2 34 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::3 239 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::4 778 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 154 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 204 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 4895 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6342 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 3283 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1022 0.064270 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908081 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 94885258 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 94885258 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.WritebackDirty_hits::writebacks 2350571 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 2350571 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 519224 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 519224 # number of WritebackClean hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 516915 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 516915 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 68843 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 68843 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 2136682 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 2136682 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 68843 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 2653597 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2722440 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 68843 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 2653597 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2722440 # number of overall hits
---
> system.cpu.l2cache.prefetcher.pfSpanPage 743899 # number of prefetches not generated due to page crossing
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.tags.replacements 390403 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 15000.108571 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 2699085 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 406018 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 6.647698 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::writebacks 14926.062493 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 74.046079 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.911015 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.004519 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.915534 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1022 114 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 15501 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::0 1 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::1 1 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::2 17 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::3 46 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::4 49 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 261 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 655 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 5426 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6626 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2533 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1022 0.006958 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.946106 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 95370697 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 95370697 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.WritebackDirty_hits::writebacks 2353941 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 2353941 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 516320 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 516320 # number of WritebackClean hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 516934 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 516934 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 67108 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 67108 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 2130993 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 2130993 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 67108 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 2647927 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2715035 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 67108 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 2647927 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2715035 # number of overall hits
1020,1049c1018,1047
< system.cpu.l2cache.ReadExReq_misses::cpu.data 5096 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 5096 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 8194 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 8194 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 158964 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 158964 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 8194 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 164060 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 172254 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 8194 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 164060 # number of overall misses
< system.cpu.l2cache.overall_misses::total 172254 # number of overall misses
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 40500 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 40500 # number of UpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 484398500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 484398500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 596844000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 596844000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 12095410500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 12095410500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 596844000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 12579809000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 13176653000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 596844000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 12579809000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 13176653000 # number of overall miss cycles
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 2350571 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 2350571 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 519224 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 519224 # number of WritebackClean accesses(hits+misses)
---
> system.cpu.l2cache.ReadExReq_misses::cpu.data 5078 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 5078 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 10036 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 10036 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 164813 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 164813 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 10036 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 169891 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 179927 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 10036 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 169891 # number of overall misses
> system.cpu.l2cache.overall_misses::total 179927 # number of overall misses
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 21000 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 21000 # number of UpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 484083500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 484083500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 750585000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 750585000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 12710440000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 12710440000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 750585000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 13194523500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 13945108500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 750585000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 13194523500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 13945108500 # number of overall miss cycles
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 2353941 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 2353941 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 516320 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 516320 # number of WritebackClean accesses(hits+misses)
1052,1063c1050,1061
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 522011 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 522011 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 77037 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 77037 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2295646 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 2295646 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 77037 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 2817657 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2894694 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 77037 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 2817657 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2894694 # number of overall (read+write) accesses
---
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 522012 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 522012 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 77144 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 77144 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2295806 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 2295806 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 77144 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 2817818 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2894962 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 77144 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 2817818 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2894962 # number of overall (read+write) accesses
1066,1091c1064,1089
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.009762 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.009762 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.106364 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.106364 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.069246 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.069246 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.106364 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.058226 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.059507 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.106364 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.058226 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.059507 # miss rate for overall accesses
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 1350 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 1350 # average UpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 95054.650706 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 95054.650706 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 72839.150598 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 72839.150598 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 76088.991847 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 76088.991847 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72839.150598 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76678.099476 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 76495.483414 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72839.150598 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76678.099476 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 76495.483414 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.009728 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.009728 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.130094 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.130094 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.071789 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.071789 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.130094 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.060292 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.062152 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.130094 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.060292 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.062152 # miss rate for overall accesses
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 700 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 700 # average UpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 95329.558881 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 95329.558881 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 74789.258669 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 74789.258669 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 77120.372786 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 77120.372786 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74789.258669 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77664.640858 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 77504.257282 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74789.258669 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77664.640858 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 77504.257282 # average overall miss latency
1098,1114c1096,1112
< system.cpu.l2cache.unused_prefetches 1977 # number of HardPF blocks evicted w/o reference
< system.cpu.l2cache.writebacks::writebacks 292354 # number of writebacks
< system.cpu.l2cache.writebacks::total 292354 # number of writebacks
< system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1396 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadExReq_mshr_hits::total 1396 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 9 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadCleanReq_mshr_hits::total 9 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 4126 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 4126 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.inst 9 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.data 5522 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 5531 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.inst 9 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.data 5522 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 5531 # number of overall MSHR hits
< system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 350840 # number of HardPFReq MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::total 350840 # number of HardPFReq MSHR misses
---
> system.cpu.l2cache.unused_prefetches 2029 # number of HardPF blocks evicted w/o reference
> system.cpu.l2cache.writebacks::writebacks 291427 # number of writebacks
> system.cpu.l2cache.writebacks::total 291427 # number of writebacks
> system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1416 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadExReq_mshr_hits::total 1416 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 8 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadCleanReq_mshr_hits::total 8 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 4197 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 4197 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.inst 8 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.data 5613 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 5621 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.inst 8 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.data 5613 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 5621 # number of overall MSHR hits
> system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 356222 # number of HardPFReq MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::total 356222 # number of HardPFReq MSHR misses
1117,1146c1115,1144
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3700 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 3700 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 8185 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 8185 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 154838 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 154838 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 8185 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 158538 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 166723 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 8185 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 158538 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 350840 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 517563 # number of overall MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 18642506693 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 18642506693 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 439500 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 439500 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 332568000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 332568000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 547176500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 547176500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 10861820000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 10861820000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 547176500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11194388000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 11741564500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 547176500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11194388000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 18642506693 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 30384071193 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3662 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 3662 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 10028 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 10028 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 160616 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 160616 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 10028 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 164278 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 174306 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 10028 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 164278 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 356222 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 530528 # number of overall MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 18747915458 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 18747915458 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 462000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 462000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 336888000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 336888000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 689794500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 689794500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 11439165000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 11439165000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 689794500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11776053000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 12465847500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 689794500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11776053000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 18747915458 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 31213762958 # number of overall MSHR miss cycles
1151,1161c1149,1159
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.007088 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.007088 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.106248 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.106248 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.067449 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.067449 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.106248 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.056266 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.057596 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.106248 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.056266 # mshr miss rate for overall accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.007015 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.007015 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.129991 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.129991 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.069961 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.069961 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.129991 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.058300 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.060210 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.129991 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.058300 # mshr miss rate for overall accesses
1163,1192c1161,1190
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.178797 # mshr miss rate for overall accesses
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 53136.776573 # average HardPFReq mshr miss latency
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 53136.776573 # average HardPFReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 14650 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14650 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 89883.243243 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 89883.243243 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66851.130116 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66851.130116 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70149.575686 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70149.575686 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66851.130116 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70610.125017 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70425.583153 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66851.130116 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70610.125017 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 53136.776573 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58706.034228 # average overall mshr miss latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 5788431 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 2893715 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 23913 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 261080 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 244791 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 16289 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadResp 2372715 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackDirty 2642925 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 543102 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 266298 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::HardPFReq 392168 # Transaction distribution
---
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.183259 # mshr miss rate for overall accesses
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 52629.864124 # average HardPFReq mshr miss latency
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 52629.864124 # average HardPFReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15400 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15400 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 91995.630803 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 91995.630803 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 68786.846829 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 68786.846829 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71220.582009 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71220.582009 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68786.846829 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71683.688625 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71517.030395 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68786.846829 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71683.688625 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 52629.864124 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58835.279114 # average overall mshr miss latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 5788969 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 2893984 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 23717 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 99826 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 99825 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 1 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadResp 2372984 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackDirty 2645368 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 540001 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 98976 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::HardPFReq 397627 # Transaction distribution
1196,1210c1194,1208
< system.cpu.toL2Bus.trans_dist::ReadExReq 522011 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 522011 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 77071 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 2295646 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 230634 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8452520 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 8683154 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9828032 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 360627392 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 370455424 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 950855 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 18712896 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 3845578 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.078356 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.284056 # Request fanout histogram
---
> system.cpu.toL2Bus.trans_dist::ReadExReq 522012 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 522012 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 77179 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 2295806 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 230958 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8453003 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 8683961 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9841856 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 360648000 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 370489856 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 788066 # Total snoops (count)
> system.cpu.toL2Bus.snoopTraffic 18653632 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 3683057 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.033555 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.180083 # Request fanout histogram
1212,1214c1210,1212
< system.cpu.toL2Bus.snoop_fanout::0 3560544 92.59% 92.59% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 268745 6.99% 99.58% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 16289 0.42% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 3559472 96.64% 96.64% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 123584 3.36% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 1 0.00% 100.00% # Request fanout histogram
1218,1219c1216,1217
< system.cpu.toL2Bus.snoop_fanout::total 3845578 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 5787888505 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 3683057 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 5788426505 # Layer occupancy (ticks)
1223c1221
< system.cpu.toL2Bus.respLayer0.occupancy 115689827 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 115796940 # Layer occupancy (ticks)
1225c1223
< system.cpu.toL2Bus.respLayer1.occupancy 4226522955 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 4226763956 # Layer occupancy (ticks)
1227,1238c1225,1242
< system.membus.pwrStateResidencyTicks::UNDEFINED 232864525000 # Cumulative time (in ticks) in various power states
< system.membus.trans_dist::ReadResp 420223 # Transaction distribution
< system.membus.trans_dist::WritebackDirty 292354 # Transaction distribution
< system.membus.trans_dist::CleanEvict 98859 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 33 # Transaction distribution
< system.membus.trans_dist::ReadExReq 3697 # Transaction distribution
< system.membus.trans_dist::ReadExResp 3697 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 420224 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1239087 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 1239087 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 45841536 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 45841536 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.snoop_filter.tot_requests 821136 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 414105 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
> system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.membus.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states
> system.membus.trans_dist::ReadResp 427040 # Transaction distribution
> system.membus.trans_dist::WritebackDirty 291427 # Transaction distribution
> system.membus.trans_dist::CleanEvict 98976 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 34 # Transaction distribution
> system.membus.trans_dist::ReadExReq 3658 # Transaction distribution
> system.membus.trans_dist::ReadExResp 3658 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 427041 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1251834 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 1251834 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 46216000 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 46216000 # Cumulative packet size per connected master and slave (bytes)
1241c1245
< system.membus.snoop_fanout::samples 815167 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 430733 # Request fanout histogram
1245c1249
< system.membus.snoop_fanout::0 815167 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 430733 100.00% 100.00% # Request fanout histogram
1250,1253c1254,1257
< system.membus.snoop_fanout::total 815167 # Request fanout histogram
< system.membus.reqLayer0.occupancy 2211611288 # Layer occupancy (ticks)
< system.membus.reqLayer0.utilization 0.9 # Layer utilization (%)
< system.membus.respLayer1.occupancy 2242842427 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 430733 # Request fanout histogram
> system.membus.reqLayer0.occupancy 2217216132 # Layer occupancy (ticks)
> system.membus.reqLayer0.utilization 1.0 # Layer utilization (%)
> system.membus.respLayer1.occupancy 2280002282 # Layer occupancy (ticks)