stats.txt (9348:44d31345e360) stats.txt (9373:26ba525347fe)
1
2---------- Begin Simulation Statistics ----------
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.066000 # Number of seconds simulated
4sim_ticks 66000220500 # Number of ticks simulated
5final_tick 66000220500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
3sim_seconds 0.065983 # Number of seconds simulated
4sim_ticks 65982862500 # Number of ticks simulated
5final_tick 65982862500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 92408 # Simulator instruction rate (inst/s)
8host_op_rate 162716 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 38603772 # Simulator tick rate (ticks/s)
10host_mem_usage 361664 # Number of bytes of host memory used
11host_seconds 1709.68 # Real time elapsed on the host
7host_inst_rate 71115 # Simulator instruction rate (inst/s)
8host_op_rate 125222 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 29700736 # Simulator tick rate (ticks/s)
10host_mem_usage 413360 # Number of bytes of host memory used
11host_seconds 2221.59 # Real time elapsed on the host
12sim_insts 157988547 # Number of instructions simulated
12sim_insts 157988547 # Number of instructions simulated
13sim_ops 278192462 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 64832 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 1881344 # Number of bytes read from this memory
16system.physmem.bytes_read::total 1946176 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 64832 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 64832 # Number of instructions bytes read from this memory
19system.physmem.bytes_written::writebacks 9344 # Number of bytes written to this memory
20system.physmem.bytes_written::total 9344 # Number of bytes written to this memory
21system.physmem.num_reads::cpu.inst 1013 # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data 29396 # Number of read requests responded to by this memory
23system.physmem.num_reads::total 30409 # Number of read requests responded to by this memory
24system.physmem.num_writes::writebacks 146 # Number of write requests responded to by this memory
25system.physmem.num_writes::total 146 # Number of write requests responded to by this memory
26system.physmem.bw_read::cpu.inst 982300 # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::cpu.data 28505117 # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::total 29487417 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::cpu.inst 982300 # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_inst_read::total 982300 # Instruction read bandwidth from this memory (bytes/s)
31system.physmem.bw_write::writebacks 141575 # Write bandwidth from this memory (bytes/s)
32system.physmem.bw_write::total 141575 # Write bandwidth from this memory (bytes/s)
33system.physmem.bw_total::writebacks 141575 # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.inst 982300 # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::cpu.data 28505117 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::total 29628992 # Total bandwidth to/from this memory (bytes/s)
37system.physmem.readReqs 30411 # Total number of read requests seen
38system.physmem.writeReqs 146 # Total number of write requests seen
39system.physmem.cpureqs 30558 # Reqs generatd by CPU via cache - shady
40system.physmem.bytesRead 1946176 # Total number of bytes read from memory
41system.physmem.bytesWritten 9344 # Total number of bytes written to memory
42system.physmem.bytesConsumedRd 1946176 # bytesRead derated as per pkt->getSize()
43system.physmem.bytesConsumedWr 9344 # bytesWritten derated as per pkt->getSize()
44system.physmem.servicedByWrQ 46 # Number of read reqs serviced by write Q
13sim_ops 278192463 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst 65216 # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data 1883072 # Number of bytes read from this memory
16system.physmem.bytes_read::total 1948288 # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst 65216 # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total 65216 # Number of instructions bytes read from this memory
19system.physmem.bytes_written::writebacks 11136 # Number of bytes written to this memory
20system.physmem.bytes_written::total 11136 # Number of bytes written to this memory
21system.physmem.num_reads::cpu.inst 1019 # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data 29423 # Number of read requests responded to by this memory
23system.physmem.num_reads::total 30442 # Number of read requests responded to by this memory
24system.physmem.num_writes::writebacks 174 # Number of write requests responded to by this memory
25system.physmem.num_writes::total 174 # Number of write requests responded to by this memory
26system.physmem.bw_read::cpu.inst 988378 # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::cpu.data 28538804 # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::total 29527182 # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::cpu.inst 988378 # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_inst_read::total 988378 # Instruction read bandwidth from this memory (bytes/s)
31system.physmem.bw_write::writebacks 168771 # Write bandwidth from this memory (bytes/s)
32system.physmem.bw_write::total 168771 # Write bandwidth from this memory (bytes/s)
33system.physmem.bw_total::writebacks 168771 # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.inst 988378 # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::cpu.data 28538804 # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::total 29695953 # Total bandwidth to/from this memory (bytes/s)
37system.physmem.readReqs 30444 # Total number of read requests seen
38system.physmem.writeReqs 174 # Total number of write requests seen
39system.physmem.cpureqs 30619 # Reqs generatd by CPU via cache - shady
40system.physmem.bytesRead 1948288 # Total number of bytes read from memory
41system.physmem.bytesWritten 11136 # Total number of bytes written to memory
42system.physmem.bytesConsumedRd 1948288 # bytesRead derated as per pkt->getSize()
43system.physmem.bytesConsumedWr 11136 # bytesWritten derated as per pkt->getSize()
44system.physmem.servicedByWrQ 58 # Number of read reqs serviced by write Q
45system.physmem.neitherReadNorWrite 1 # Reqs where no action is needed
46system.physmem.perBankRdReqs::0 1914 # Track reads on a per bank basis
45system.physmem.neitherReadNorWrite 1 # Reqs where no action is needed
46system.physmem.perBankRdReqs::0 1914 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::1 2026 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::2 1920 # Track reads on a per bank basis
47system.physmem.perBankRdReqs::1 2031 # Track reads on a per bank basis
48system.physmem.perBankRdReqs::2 1924 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::3 1999 # Track reads on a per bank basis
49system.physmem.perBankRdReqs::3 1999 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::4 1961 # Track reads on a per bank basis
50system.physmem.perBankRdReqs::4 1964 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::5 1870 # Track reads on a per bank basis
51system.physmem.perBankRdReqs::5 1870 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::6 1865 # Track reads on a per bank basis
52system.physmem.perBankRdReqs::6 1866 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::7 1859 # Track reads on a per bank basis
53system.physmem.perBankRdReqs::7 1859 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::8 1922 # Track reads on a per bank basis
55system.physmem.perBankRdReqs::9 1899 # Track reads on a per bank basis
56system.physmem.perBankRdReqs::10 1824 # Track reads on a per bank basis
54system.physmem.perBankRdReqs::8 1923 # Track reads on a per bank basis
55system.physmem.perBankRdReqs::9 1903 # Track reads on a per bank basis
56system.physmem.perBankRdReqs::10 1827 # Track reads on a per bank basis
57system.physmem.perBankRdReqs::11 1881 # Track reads on a per bank basis
58system.physmem.perBankRdReqs::12 1910 # Track reads on a per bank basis
59system.physmem.perBankRdReqs::13 1876 # Track reads on a per bank basis
60system.physmem.perBankRdReqs::14 1869 # Track reads on a per bank basis
61system.physmem.perBankRdReqs::15 1770 # Track reads on a per bank basis
62system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::1 93 # Track writes on a per bank basis
57system.physmem.perBankRdReqs::11 1881 # Track reads on a per bank basis
58system.physmem.perBankRdReqs::12 1910 # Track reads on a per bank basis
59system.physmem.perBankRdReqs::13 1876 # Track reads on a per bank basis
60system.physmem.perBankRdReqs::14 1869 # Track reads on a per bank basis
61system.physmem.perBankRdReqs::15 1770 # Track reads on a per bank basis
62system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
63system.physmem.perBankWrReqs::1 93 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
64system.physmem.perBankWrReqs::2 6 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::3 5 # Track writes on a per bank basis
65system.physmem.perBankWrReqs::3 5 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::4 4 # Track writes on a per bank basis
66system.physmem.perBankWrReqs::4 11 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::6 12 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
67system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
68system.physmem.perBankWrReqs::6 12 # Track writes on a per bank basis
69system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::8 6 # Track writes on a per bank basis
71system.physmem.perBankWrReqs::9 7 # Track writes on a per bank basis
72system.physmem.perBankWrReqs::10 7 # Track writes on a per bank basis
70system.physmem.perBankWrReqs::8 7 # Track writes on a per bank basis
71system.physmem.perBankWrReqs::9 14 # Track writes on a per bank basis
72system.physmem.perBankWrReqs::10 14 # Track writes on a per bank basis
73system.physmem.perBankWrReqs::11 1 # Track writes on a per bank basis
74system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
75system.physmem.perBankWrReqs::13 11 # Track writes on a per bank basis
76system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
77system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
78system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
79system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
73system.physmem.perBankWrReqs::11 1 # Track writes on a per bank basis
74system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
75system.physmem.perBankWrReqs::13 11 # Track writes on a per bank basis
76system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
77system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
78system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
79system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
80system.physmem.totGap 66000206500 # Total gap between requests
80system.physmem.totGap 65982842000 # Total gap between requests
81system.physmem.readPktSize::0 0 # Categorize read packet sizes
82system.physmem.readPktSize::1 0 # Categorize read packet sizes
83system.physmem.readPktSize::2 0 # Categorize read packet sizes
84system.physmem.readPktSize::3 0 # Categorize read packet sizes
85system.physmem.readPktSize::4 0 # Categorize read packet sizes
86system.physmem.readPktSize::5 0 # Categorize read packet sizes
81system.physmem.readPktSize::0 0 # Categorize read packet sizes
82system.physmem.readPktSize::1 0 # Categorize read packet sizes
83system.physmem.readPktSize::2 0 # Categorize read packet sizes
84system.physmem.readPktSize::3 0 # Categorize read packet sizes
85system.physmem.readPktSize::4 0 # Categorize read packet sizes
86system.physmem.readPktSize::5 0 # Categorize read packet sizes
87system.physmem.readPktSize::6 30411 # Categorize read packet sizes
87system.physmem.readPktSize::6 30444 # Categorize read packet sizes
88system.physmem.readPktSize::7 0 # Categorize read packet sizes
89system.physmem.readPktSize::8 0 # Categorize read packet sizes
90system.physmem.writePktSize::0 0 # categorize write packet sizes
91system.physmem.writePktSize::1 0 # categorize write packet sizes
92system.physmem.writePktSize::2 0 # categorize write packet sizes
93system.physmem.writePktSize::3 0 # categorize write packet sizes
94system.physmem.writePktSize::4 0 # categorize write packet sizes
95system.physmem.writePktSize::5 0 # categorize write packet sizes
88system.physmem.readPktSize::7 0 # Categorize read packet sizes
89system.physmem.readPktSize::8 0 # Categorize read packet sizes
90system.physmem.writePktSize::0 0 # categorize write packet sizes
91system.physmem.writePktSize::1 0 # categorize write packet sizes
92system.physmem.writePktSize::2 0 # categorize write packet sizes
93system.physmem.writePktSize::3 0 # categorize write packet sizes
94system.physmem.writePktSize::4 0 # categorize write packet sizes
95system.physmem.writePktSize::5 0 # categorize write packet sizes
96system.physmem.writePktSize::6 146 # categorize write packet sizes
96system.physmem.writePktSize::6 174 # categorize write packet sizes
97system.physmem.writePktSize::7 0 # categorize write packet sizes
98system.physmem.writePktSize::8 0 # categorize write packet sizes
99system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
100system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
101system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
102system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
103system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
104system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
105system.physmem.neitherpktsize::6 1 # categorize neither packet sizes
106system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
107system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
97system.physmem.writePktSize::7 0 # categorize write packet sizes
98system.physmem.writePktSize::8 0 # categorize write packet sizes
99system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
100system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
101system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
102system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
103system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
104system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
105system.physmem.neitherpktsize::6 1 # categorize neither packet sizes
106system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
107system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
108system.physmem.rdQLenPdf::0 29839 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::1 401 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::0 29860 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::1 399 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::2 98 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::2 98 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::3 22 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::3 23 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see

--- 12 unchanged lines hidden (view full) ---

133system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
139system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
140system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see

--- 12 unchanged lines hidden (view full) ---

133system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
139system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
140system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
141system.physmem.wrQLenPdf::0 7 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::1 7 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::2 7 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::3 7 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::4 7 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::5 7 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::6 7 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::7 7 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::8 6 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::9 6 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::10 6 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::11 6 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::12 6 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::13 6 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::14 6 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::15 6 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::16 6 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::17 6 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::18 6 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::19 6 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::20 6 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::21 6 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::22 6 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::0 8 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::1 8 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::2 8 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::3 8 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::4 8 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::5 8 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::6 8 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::7 8 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::8 8 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::9 8 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::10 8 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::11 8 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::12 8 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::13 7 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::14 7 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::15 7 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::16 7 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::17 7 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::18 7 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::19 7 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::20 7 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::21 7 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::22 7 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
174system.physmem.totQLat 10043842 # Total cycles spent in queuing delays
175system.physmem.totMemAccLat 570319842 # Sum of mem lat for all requests
176system.physmem.totBusLat 121460000 # Total cycles spent in databus access
177system.physmem.totBankLat 438816000 # Total cycles spent in bank access
178system.physmem.avgQLat 330.77 # Average queueing delay per request
179system.physmem.avgBankLat 14451.37 # Average bank access latency per request
174system.physmem.totQLat 10444357 # Total cycles spent in queuing delays
175system.physmem.totMemAccLat 571602357 # Sum of mem lat for all requests
176system.physmem.totBusLat 121544000 # Total cycles spent in databus access
177system.physmem.totBankLat 439614000 # Total cycles spent in bank access
178system.physmem.avgQLat 343.72 # Average queueing delay per request
179system.physmem.avgBankLat 14467.65 # Average bank access latency per request
180system.physmem.avgBusLat 4000.00 # Average bus latency per request
180system.physmem.avgBusLat 4000.00 # Average bus latency per request
181system.physmem.avgMemAccLat 18782.15 # Average memory access latency
182system.physmem.avgRdBW 29.49 # Average achieved read bandwidth in MB/s
183system.physmem.avgWrBW 0.14 # Average achieved write bandwidth in MB/s
184system.physmem.avgConsumedRdBW 29.49 # Average consumed read bandwidth in MB/s
185system.physmem.avgConsumedWrBW 0.14 # Average consumed write bandwidth in MB/s
181system.physmem.avgMemAccLat 18811.37 # Average memory access latency
182system.physmem.avgRdBW 29.53 # Average achieved read bandwidth in MB/s
183system.physmem.avgWrBW 0.17 # Average achieved write bandwidth in MB/s
184system.physmem.avgConsumedRdBW 29.53 # Average consumed read bandwidth in MB/s
185system.physmem.avgConsumedWrBW 0.17 # Average consumed write bandwidth in MB/s
186system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
187system.physmem.busUtil 0.19 # Data bus utilization in percentage
188system.physmem.avgRdQLen 0.01 # Average read queue length over time
186system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
187system.physmem.busUtil 0.19 # Data bus utilization in percentage
188system.physmem.avgRdQLen 0.01 # Average read queue length over time
189system.physmem.avgWrQLen 11.23 # Average write queue length over time
190system.physmem.readRowHits 29628 # Number of row buffer hits during reads
191system.physmem.writeRowHits 33 # Number of row buffer hits during writes
192system.physmem.readRowHitRate 97.57 # Row buffer hit rate for reads
193system.physmem.writeRowHitRate 22.60 # Row buffer hit rate for writes
194system.physmem.avgGap 2159904.65 # Average gap between requests
189system.physmem.avgWrQLen 11.24 # Average write queue length over time
190system.physmem.readRowHits 29640 # Number of row buffer hits during reads
191system.physmem.writeRowHits 45 # Number of row buffer hits during writes
192system.physmem.readRowHitRate 97.54 # Row buffer hit rate for reads
193system.physmem.writeRowHitRate 25.86 # Row buffer hit rate for writes
194system.physmem.avgGap 2155034.36 # Average gap between requests
195system.cpu.workload.num_syscalls 444 # Number of system calls
195system.cpu.workload.num_syscalls 444 # Number of system calls
196system.cpu.numCycles 132000442 # number of cpu cycles simulated
196system.cpu.numCycles 131965726 # number of cpu cycles simulated
197system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
198system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
197system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
198system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
199system.cpu.BPredUnit.lookups 34554509 # Number of BP lookups
200system.cpu.BPredUnit.condPredicted 34554509 # Number of conditional branches predicted
201system.cpu.BPredUnit.condIncorrect 911394 # Number of conditional branches incorrect
202system.cpu.BPredUnit.BTBLookups 24765022 # Number of BTB lookups
203system.cpu.BPredUnit.BTBHits 24662055 # Number of BTB hits
199system.cpu.BPredUnit.lookups 34537566 # Number of BP lookups
200system.cpu.BPredUnit.condPredicted 34537566 # Number of conditional branches predicted
201system.cpu.BPredUnit.condIncorrect 909846 # Number of conditional branches incorrect
202system.cpu.BPredUnit.BTBLookups 24744786 # Number of BTB lookups
203system.cpu.BPredUnit.BTBHits 24642661 # Number of BTB hits
204system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
205system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
206system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
204system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
205system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
206system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
207system.cpu.fetch.icacheStallCycles 26596332 # Number of cycles fetch is stalled on an Icache miss
208system.cpu.fetch.Insts 185596643 # Number of instructions fetch has processed
209system.cpu.fetch.Branches 34554509 # Number of branches that fetch encountered
210system.cpu.fetch.predictedBranches 24662055 # Number of branches that fetch has predicted taken
211system.cpu.fetch.Cycles 56507097 # Number of cycles fetch has run and was not squashing or blocked
212system.cpu.fetch.SquashCycles 6124499 # Number of cycles fetch has spent squashing
213system.cpu.fetch.BlockedCycles 43643381 # Number of cycles fetch has spent blocked
214system.cpu.fetch.MiscStallCycles 31 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
215system.cpu.fetch.PendingTrapStallCycles 161 # Number of stall cycles due to pending traps
216system.cpu.fetch.CacheLines 25948459 # Number of cache lines fetched
217system.cpu.fetch.IcacheSquashes 189220 # Number of outstanding Icache misses that were squashed
218system.cpu.fetch.rateDist::samples 131924094 # Number of instructions fetched each cycle (Total)
219system.cpu.fetch.rateDist::mean 2.485407 # Number of instructions fetched each cycle (Total)
220system.cpu.fetch.rateDist::stdev 3.326719 # Number of instructions fetched each cycle (Total)
207system.cpu.fetch.icacheStallCycles 26601820 # Number of cycles fetch is stalled on an Icache miss
208system.cpu.fetch.Insts 185569905 # Number of instructions fetch has processed
209system.cpu.fetch.Branches 34537566 # Number of branches that fetch encountered
210system.cpu.fetch.predictedBranches 24642661 # Number of branches that fetch has predicted taken
211system.cpu.fetch.Cycles 56492855 # Number of cycles fetch has run and was not squashing or blocked
212system.cpu.fetch.SquashCycles 6109576 # Number of cycles fetch has spent squashing
213system.cpu.fetch.BlockedCycles 43628030 # Number of cycles fetch has spent blocked
214system.cpu.fetch.MiscStallCycles 32 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
215system.cpu.fetch.PendingTrapStallCycles 159 # Number of stall cycles due to pending traps
216system.cpu.fetch.IcacheWaitRetryStallCycles 63 # Number of stall cycles due to full MSHR
217system.cpu.fetch.CacheLines 25952050 # Number of cache lines fetched
218system.cpu.fetch.IcacheSquashes 188970 # Number of outstanding Icache misses that were squashed
219system.cpu.fetch.rateDist::samples 131886743 # Number of instructions fetched each cycle (Total)
220system.cpu.fetch.rateDist::mean 2.485312 # Number of instructions fetched each cycle (Total)
221system.cpu.fetch.rateDist::stdev 3.326723 # Number of instructions fetched each cycle (Total)
221system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
222system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
222system.cpu.fetch.rateDist::0 77963907 59.10% 59.10% # Number of instructions fetched each cycle (Total)
223system.cpu.fetch.rateDist::1 1995685 1.51% 60.61% # Number of instructions fetched each cycle (Total)
224system.cpu.fetch.rateDist::2 2954745 2.24% 62.85% # Number of instructions fetched each cycle (Total)
225system.cpu.fetch.rateDist::3 3921734 2.97% 65.82% # Number of instructions fetched each cycle (Total)
226system.cpu.fetch.rateDist::4 7794021 5.91% 71.73% # Number of instructions fetched each cycle (Total)
227system.cpu.fetch.rateDist::5 4758298 3.61% 75.34% # Number of instructions fetched each cycle (Total)
228system.cpu.fetch.rateDist::6 2730030 2.07% 77.41% # Number of instructions fetched each cycle (Total)
229system.cpu.fetch.rateDist::7 1578417 1.20% 78.60% # Number of instructions fetched each cycle (Total)
230system.cpu.fetch.rateDist::8 28227257 21.40% 100.00% # Number of instructions fetched each cycle (Total)
223system.cpu.fetch.rateDist::0 77942049 59.10% 59.10% # Number of instructions fetched each cycle (Total)
224system.cpu.fetch.rateDist::1 1996023 1.51% 60.61% # Number of instructions fetched each cycle (Total)
225system.cpu.fetch.rateDist::2 2954192 2.24% 62.85% # Number of instructions fetched each cycle (Total)
226system.cpu.fetch.rateDist::3 3924230 2.98% 65.83% # Number of instructions fetched each cycle (Total)
227system.cpu.fetch.rateDist::4 7791327 5.91% 71.73% # Number of instructions fetched each cycle (Total)
228system.cpu.fetch.rateDist::5 4757391 3.61% 75.34% # Number of instructions fetched each cycle (Total)
229system.cpu.fetch.rateDist::6 2730462 2.07% 77.41% # Number of instructions fetched each cycle (Total)
230system.cpu.fetch.rateDist::7 1561040 1.18% 78.60% # Number of instructions fetched each cycle (Total)
231system.cpu.fetch.rateDist::8 28230029 21.40% 100.00% # Number of instructions fetched each cycle (Total)
231system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
232system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
233system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
232system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
233system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
234system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
234system.cpu.fetch.rateDist::total 131924094 # Number of instructions fetched each cycle (Total)
235system.cpu.fetch.branchRate 0.261776 # Number of branch fetches per cycle
236system.cpu.fetch.rate 1.406030 # Number of inst fetches per cycle
237system.cpu.decode.IdleCycles 37436709 # Number of cycles decode is idle
238system.cpu.decode.BlockedCycles 35891345 # Number of cycles decode is blocked
239system.cpu.decode.RunCycles 44770440 # Number of cycles decode is running
240system.cpu.decode.UnblockCycles 8648508 # Number of cycles decode is unblocking
241system.cpu.decode.SquashCycles 5177092 # Number of cycles decode is squashing
242system.cpu.decode.DecodedInsts 324637130 # Number of instructions handled by decode
243system.cpu.rename.SquashCycles 5177092 # Number of cycles rename is squashing
244system.cpu.rename.IdleCycles 43002137 # Number of cycles rename is idle
245system.cpu.rename.BlockCycles 8530644 # Number of cycles rename is blocking
246system.cpu.rename.serializeStallCycles 9064 # count of cycles rename stalled for serializing inst
247system.cpu.rename.RunCycles 47590207 # Number of cycles rename is running
248system.cpu.rename.UnblockCycles 27614950 # Number of cycles rename is unblocking
249system.cpu.rename.RenamedInsts 320247590 # Number of instructions processed by rename
250system.cpu.rename.ROBFullEvents 230 # Number of times rename has blocked due to ROB full
251system.cpu.rename.IQFullEvents 56685 # Number of times rename has blocked due to IQ full
252system.cpu.rename.LSQFullEvents 25740543 # Number of times rename has blocked due to LSQ full
253system.cpu.rename.FullRegisterEvents 371 # Number of times there has been no free registers
254system.cpu.rename.RenamedOperands 322254877 # Number of destination operands rename has renamed
255system.cpu.rename.RenameLookups 849337194 # Number of register rename lookups that rename has made
256system.cpu.rename.int_rename_lookups 849335025 # Number of integer rename lookups
257system.cpu.rename.fp_rename_lookups 2169 # Number of floating rename lookups
258system.cpu.rename.CommittedMaps 279212744 # Number of HB maps that are committed
259system.cpu.rename.UndoneMaps 43042133 # Number of HB maps that are undone due to squashing
260system.cpu.rename.serializingInsts 470 # count of serializing insts renamed
261system.cpu.rename.tempSerializingInsts 464 # count of temporary serializing insts renamed
262system.cpu.rename.skidInsts 62360742 # count of insts added to the skid buffer
263system.cpu.memDep0.insertedLoads 102568175 # Number of loads inserted to the mem dependence unit.
264system.cpu.memDep0.insertedStores 35245114 # Number of stores inserted to the mem dependence unit.
265system.cpu.memDep0.conflictingLoads 39579817 # Number of conflicting loads.
266system.cpu.memDep0.conflictingStores 6021711 # Number of conflicting stores.
267system.cpu.iq.iqInstsAdded 315893152 # Number of instructions added to the IQ (excludes non-spec)
268system.cpu.iq.iqNonSpecInstsAdded 1659 # Number of non-speculative instructions added to the IQ
269system.cpu.iq.iqInstsIssued 302191539 # Number of instructions issued
270system.cpu.iq.iqSquashedInstsIssued 115107 # Number of squashed instructions issued
271system.cpu.iq.iqSquashedInstsExamined 37070468 # Number of squashed instructions iterated over during squash; mainly for profiling
272system.cpu.iq.iqSquashedOperandsExamined 54283440 # Number of squashed operands that are examined and possibly removed from graph
273system.cpu.iq.iqSquashedNonSpecRemoved 1213 # Number of squashed non-spec instructions that were removed
274system.cpu.iq.issued_per_cycle::samples 131924094 # Number of insts issued each cycle
275system.cpu.iq.issued_per_cycle::mean 2.290647 # Number of insts issued each cycle
276system.cpu.iq.issued_per_cycle::stdev 1.699813 # Number of insts issued each cycle
235system.cpu.fetch.rateDist::total 131886743 # Number of instructions fetched each cycle (Total)
236system.cpu.fetch.branchRate 0.261716 # Number of branch fetches per cycle
237system.cpu.fetch.rate 1.406198 # Number of inst fetches per cycle
238system.cpu.decode.IdleCycles 37433496 # Number of cycles decode is idle
239system.cpu.decode.BlockedCycles 35884188 # Number of cycles decode is blocked
240system.cpu.decode.RunCycles 44759605 # Number of cycles decode is running
241system.cpu.decode.UnblockCycles 8645670 # Number of cycles decode is unblocking
242system.cpu.decode.SquashCycles 5163784 # Number of cycles decode is squashing
243system.cpu.decode.DecodedInsts 324546222 # Number of instructions handled by decode
244system.cpu.rename.SquashCycles 5163784 # Number of cycles rename is squashing
245system.cpu.rename.IdleCycles 42999384 # Number of cycles rename is idle
246system.cpu.rename.BlockCycles 8526748 # Number of cycles rename is blocking
247system.cpu.rename.serializeStallCycles 9161 # count of cycles rename stalled for serializing inst
248system.cpu.rename.RunCycles 47575820 # Number of cycles rename is running
249system.cpu.rename.UnblockCycles 27611846 # Number of cycles rename is unblocking
250system.cpu.rename.RenamedInsts 320149985 # Number of instructions processed by rename
251system.cpu.rename.ROBFullEvents 225 # Number of times rename has blocked due to ROB full
252system.cpu.rename.IQFullEvents 53569 # Number of times rename has blocked due to IQ full
253system.cpu.rename.LSQFullEvents 25749083 # Number of times rename has blocked due to LSQ full
254system.cpu.rename.FullRegisterEvents 361 # Number of times there has been no free registers
255system.cpu.rename.RenamedOperands 322162823 # Number of destination operands rename has renamed
256system.cpu.rename.RenameLookups 849088667 # Number of register rename lookups that rename has made
257system.cpu.rename.int_rename_lookups 849086832 # Number of integer rename lookups
258system.cpu.rename.fp_rename_lookups 1835 # Number of floating rename lookups
259system.cpu.rename.CommittedMaps 279212745 # Number of HB maps that are committed
260system.cpu.rename.UndoneMaps 42950078 # Number of HB maps that are undone due to squashing
261system.cpu.rename.serializingInsts 468 # count of serializing insts renamed
262system.cpu.rename.tempSerializingInsts 462 # count of temporary serializing insts renamed
263system.cpu.rename.skidInsts 62353215 # count of insts added to the skid buffer
264system.cpu.memDep0.insertedLoads 102529083 # Number of loads inserted to the mem dependence unit.
265system.cpu.memDep0.insertedStores 35255084 # Number of stores inserted to the mem dependence unit.
266system.cpu.memDep0.conflictingLoads 39579305 # Number of conflicting loads.
267system.cpu.memDep0.conflictingStores 5971941 # Number of conflicting stores.
268system.cpu.iq.iqInstsAdded 315806334 # Number of instructions added to the IQ (excludes non-spec)
269system.cpu.iq.iqNonSpecInstsAdded 1679 # Number of non-speculative instructions added to the IQ
270system.cpu.iq.iqInstsIssued 302165189 # Number of instructions issued
271system.cpu.iq.iqSquashedInstsIssued 115128 # Number of squashed instructions issued
272system.cpu.iq.iqSquashedInstsExamined 36987116 # Number of squashed instructions iterated over during squash; mainly for profiling
273system.cpu.iq.iqSquashedOperandsExamined 54145851 # Number of squashed operands that are examined and possibly removed from graph
274system.cpu.iq.iqSquashedNonSpecRemoved 1234 # Number of squashed non-spec instructions that were removed
275system.cpu.iq.issued_per_cycle::samples 131886743 # Number of insts issued each cycle
276system.cpu.iq.issued_per_cycle::mean 2.291096 # Number of insts issued each cycle
277system.cpu.iq.issued_per_cycle::stdev 1.700528 # Number of insts issued each cycle
277system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
278system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
278system.cpu.iq.issued_per_cycle::0 24546585 18.61% 18.61% # Number of insts issued each cycle
279system.cpu.iq.issued_per_cycle::1 23206107 17.59% 36.20% # Number of insts issued each cycle
280system.cpu.iq.issued_per_cycle::2 25921610 19.65% 55.85% # Number of insts issued each cycle
281system.cpu.iq.issued_per_cycle::3 25807341 19.56% 75.41% # Number of insts issued each cycle
282system.cpu.iq.issued_per_cycle::4 18909357 14.33% 89.74% # Number of insts issued each cycle
283system.cpu.iq.issued_per_cycle::5 8337371 6.32% 96.06% # Number of insts issued each cycle
284system.cpu.iq.issued_per_cycle::6 4135132 3.13% 99.20% # Number of insts issued each cycle
285system.cpu.iq.issued_per_cycle::7 899614 0.68% 99.88% # Number of insts issued each cycle
286system.cpu.iq.issued_per_cycle::8 160977 0.12% 100.00% # Number of insts issued each cycle
279system.cpu.iq.issued_per_cycle::0 24537309 18.60% 18.60% # Number of insts issued each cycle
280system.cpu.iq.issued_per_cycle::1 23216690 17.60% 36.21% # Number of insts issued each cycle
281system.cpu.iq.issued_per_cycle::2 25879367 19.62% 55.83% # Number of insts issued each cycle
282system.cpu.iq.issued_per_cycle::3 25801755 19.56% 75.39% # Number of insts issued each cycle
283system.cpu.iq.issued_per_cycle::4 18920728 14.35% 89.74% # Number of insts issued each cycle
284system.cpu.iq.issued_per_cycle::5 8321327 6.31% 96.05% # Number of insts issued each cycle
285system.cpu.iq.issued_per_cycle::6 4137839 3.14% 99.19% # Number of insts issued each cycle
286system.cpu.iq.issued_per_cycle::7 905905 0.69% 99.87% # Number of insts issued each cycle
287system.cpu.iq.issued_per_cycle::8 165823 0.13% 100.00% # Number of insts issued each cycle
287system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
288system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
289system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
288system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
289system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
290system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
290system.cpu.iq.issued_per_cycle::total 131924094 # Number of insts issued each cycle
291system.cpu.iq.issued_per_cycle::total 131886743 # Number of insts issued each cycle
291system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
292system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
292system.cpu.iq.fu_full::IntAlu 38482 1.96% 1.96% # attempts to use FU when none available
293system.cpu.iq.fu_full::IntAlu 38358 1.96% 1.96% # attempts to use FU when none available
293system.cpu.iq.fu_full::IntMult 0 0.00% 1.96% # attempts to use FU when none available
294system.cpu.iq.fu_full::IntDiv 0 0.00% 1.96% # attempts to use FU when none available
295system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.96% # attempts to use FU when none available
296system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.96% # attempts to use FU when none available
297system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.96% # attempts to use FU when none available
298system.cpu.iq.fu_full::FloatMult 0 0.00% 1.96% # attempts to use FU when none available
299system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.96% # attempts to use FU when none available
300system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.96% # attempts to use FU when none available

--- 12 unchanged lines hidden (view full) ---

313system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.96% # attempts to use FU when none available
314system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.96% # attempts to use FU when none available
315system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.96% # attempts to use FU when none available
316system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.96% # attempts to use FU when none available
317system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.96% # attempts to use FU when none available
318system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.96% # attempts to use FU when none available
319system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.96% # attempts to use FU when none available
320system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.96% # attempts to use FU when none available
294system.cpu.iq.fu_full::IntMult 0 0.00% 1.96% # attempts to use FU when none available
295system.cpu.iq.fu_full::IntDiv 0 0.00% 1.96% # attempts to use FU when none available
296system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.96% # attempts to use FU when none available
297system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.96% # attempts to use FU when none available
298system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.96% # attempts to use FU when none available
299system.cpu.iq.fu_full::FloatMult 0 0.00% 1.96% # attempts to use FU when none available
300system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.96% # attempts to use FU when none available
301system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.96% # attempts to use FU when none available

--- 12 unchanged lines hidden (view full) ---

314system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.96% # attempts to use FU when none available
315system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.96% # attempts to use FU when none available
316system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.96% # attempts to use FU when none available
317system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.96% # attempts to use FU when none available
318system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.96% # attempts to use FU when none available
319system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.96% # attempts to use FU when none available
320system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.96% # attempts to use FU when none available
321system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.96% # attempts to use FU when none available
321system.cpu.iq.fu_full::MemRead 1831710 93.52% 95.49% # attempts to use FU when none available
322system.cpu.iq.fu_full::MemWrite 88409 4.51% 100.00% # attempts to use FU when none available
322system.cpu.iq.fu_full::MemRead 1830721 93.50% 95.46% # attempts to use FU when none available
323system.cpu.iq.fu_full::MemWrite 88976 4.54% 100.00% # attempts to use FU when none available
323system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
324system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
324system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
325system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
325system.cpu.iq.FU_type_0::No_OpClass 31296 0.01% 0.01% # Type of FU issued
326system.cpu.iq.FU_type_0::IntAlu 171161443 56.64% 56.65% # Type of FU issued
326system.cpu.iq.FU_type_0::No_OpClass 31295 0.01% 0.01% # Type of FU issued
327system.cpu.iq.FU_type_0::IntAlu 171151869 56.64% 56.65% # Type of FU issued
327system.cpu.iq.FU_type_0::IntMult 0 0.00% 56.65% # Type of FU issued
328system.cpu.iq.FU_type_0::IntDiv 0 0.00% 56.65% # Type of FU issued
329system.cpu.iq.FU_type_0::FloatAdd 35 0.00% 56.65% # Type of FU issued
330system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.65% # Type of FU issued
331system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.65% # Type of FU issued
332system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.65% # Type of FU issued
333system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.65% # Type of FU issued
334system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.65% # Type of FU issued

--- 12 unchanged lines hidden (view full) ---

347system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.65% # Type of FU issued
348system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.65% # Type of FU issued
349system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.65% # Type of FU issued
350system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.65% # Type of FU issued
351system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.65% # Type of FU issued
352system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.65% # Type of FU issued
353system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.65% # Type of FU issued
354system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.65% # Type of FU issued
328system.cpu.iq.FU_type_0::IntMult 0 0.00% 56.65% # Type of FU issued
329system.cpu.iq.FU_type_0::IntDiv 0 0.00% 56.65% # Type of FU issued
330system.cpu.iq.FU_type_0::FloatAdd 35 0.00% 56.65% # Type of FU issued
331system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.65% # Type of FU issued
332system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.65% # Type of FU issued
333system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.65% # Type of FU issued
334system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.65% # Type of FU issued
335system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.65% # Type of FU issued

--- 12 unchanged lines hidden (view full) ---

348system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.65% # Type of FU issued
349system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.65% # Type of FU issued
350system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.65% # Type of FU issued
351system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.65% # Type of FU issued
352system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.65% # Type of FU issued
353system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.65% # Type of FU issued
354system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.65% # Type of FU issued
355system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.65% # Type of FU issued
355system.cpu.iq.FU_type_0::MemRead 97760077 32.35% 89.00% # Type of FU issued
356system.cpu.iq.FU_type_0::MemWrite 33238688 11.00% 100.00% # Type of FU issued
356system.cpu.iq.FU_type_0::MemRead 97747173 32.35% 89.00% # Type of FU issued
357system.cpu.iq.FU_type_0::MemWrite 33234817 11.00% 100.00% # Type of FU issued
357system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
358system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
358system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
359system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
359system.cpu.iq.FU_type_0::total 302191539 # Type of FU issued
360system.cpu.iq.rate 2.289322 # Inst issue rate
361system.cpu.iq.fu_busy_cnt 1958601 # FU busy when requested
362system.cpu.iq.fu_busy_rate 0.006481 # FU busy rate (busy events/executed inst)
363system.cpu.iq.int_inst_queue_reads 738380204 # Number of integer instruction queue reads
364system.cpu.iq.int_inst_queue_writes 352997189 # Number of integer instruction queue writes
365system.cpu.iq.int_inst_queue_wakeup_accesses 299552936 # Number of integer instruction queue wakeup accesses
366system.cpu.iq.fp_inst_queue_reads 676 # Number of floating instruction queue reads
367system.cpu.iq.fp_inst_queue_writes 1019 # Number of floating instruction queue writes
368system.cpu.iq.fp_inst_queue_wakeup_accesses 193 # Number of floating instruction queue wakeup accesses
369system.cpu.iq.int_alu_accesses 304118533 # Number of integer alu accesses
370system.cpu.iq.fp_alu_accesses 311 # Number of floating point alu accesses
371system.cpu.iew.lsq.thread0.forwLoads 53992044 # Number of loads that had data forwarded from stores
360system.cpu.iq.FU_type_0::total 302165189 # Type of FU issued
361system.cpu.iq.rate 2.289725 # Inst issue rate
362system.cpu.iq.fu_busy_cnt 1958055 # FU busy when requested
363system.cpu.iq.fu_busy_rate 0.006480 # FU busy rate (busy events/executed inst)
364system.cpu.iq.int_inst_queue_reads 738289800 # Number of integer instruction queue reads
365system.cpu.iq.int_inst_queue_writes 352827074 # Number of integer instruction queue writes
366system.cpu.iq.int_inst_queue_wakeup_accesses 299525455 # Number of integer instruction queue wakeup accesses
367system.cpu.iq.fp_inst_queue_reads 504 # Number of floating instruction queue reads
368system.cpu.iq.fp_inst_queue_writes 863 # Number of floating instruction queue writes
369system.cpu.iq.fp_inst_queue_wakeup_accesses 154 # Number of floating instruction queue wakeup accesses
370system.cpu.iq.int_alu_accesses 304091716 # Number of integer alu accesses
371system.cpu.iq.fp_alu_accesses 233 # Number of floating point alu accesses
372system.cpu.iew.lsq.thread0.forwLoads 54002404 # Number of loads that had data forwarded from stores
372system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
373system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
373system.cpu.iew.lsq.thread0.squashedLoads 11788791 # Number of loads squashed
374system.cpu.iew.lsq.thread0.ignoredResponses 25892 # Number of memory responses ignored because the instruction is squashed
375system.cpu.iew.lsq.thread0.memOrderViolation 34061 # Number of memory ordering violations
376system.cpu.iew.lsq.thread0.squashedStores 3805363 # Number of stores squashed
374system.cpu.iew.lsq.thread0.squashedLoads 11749699 # Number of loads squashed
375system.cpu.iew.lsq.thread0.ignoredResponses 26201 # Number of memory responses ignored because the instruction is squashed
376system.cpu.iew.lsq.thread0.memOrderViolation 33919 # Number of memory ordering violations
377system.cpu.iew.lsq.thread0.squashedStores 3815332 # Number of stores squashed
377system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
378system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
378system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
379system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
379system.cpu.iew.lsq.thread0.rescheduledLoads 3223 # Number of loads that were rescheduled
380system.cpu.iew.lsq.thread0.cacheBlocked 8493 # Number of times an access to memory failed due to the cache being blocked
380system.cpu.iew.lsq.thread0.rescheduledLoads 3226 # Number of loads that were rescheduled
381system.cpu.iew.lsq.thread0.cacheBlocked 8521 # Number of times an access to memory failed due to the cache being blocked
381system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
382system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
382system.cpu.iew.iewSquashCycles 5177092 # Number of cycles IEW is squashing
383system.cpu.iew.iewBlockCycles 1727451 # Number of cycles IEW is blocking
384system.cpu.iew.iewUnblockCycles 159578 # Number of cycles IEW is unblocking
385system.cpu.iew.iewDispatchedInsts 315894811 # Number of instructions dispatched to IQ
386system.cpu.iew.iewDispSquashedInsts 195834 # Number of squashed instructions skipped by dispatch
387system.cpu.iew.iewDispLoadInsts 102568175 # Number of dispatched load instructions
388system.cpu.iew.iewDispStoreInsts 35245114 # Number of dispatched store instructions
389system.cpu.iew.iewDispNonSpecInsts 465 # Number of dispatched non-speculative instructions
390system.cpu.iew.iewIQFullEvents 3211 # Number of times the IQ has become full, causing a stall
391system.cpu.iew.iewLSQFullEvents 73329 # Number of times the LSQ has become full, causing a stall
392system.cpu.iew.memOrderViolationEvents 34061 # Number of memory order violations
393system.cpu.iew.predictedTakenIncorrect 522882 # Number of branches that were predicted taken incorrectly
394system.cpu.iew.predictedNotTakenIncorrect 446154 # Number of branches that were predicted not taken incorrectly
395system.cpu.iew.branchMispredicts 969036 # Number of branch mispredicts detected at execute
396system.cpu.iew.iewExecutedInsts 300573249 # Number of executed instructions
397system.cpu.iew.iewExecLoadInsts 97290254 # Number of load instructions executed
398system.cpu.iew.iewExecSquashedInsts 1618290 # Number of squashed instructions skipped in execute
383system.cpu.iew.iewSquashCycles 5163784 # Number of cycles IEW is squashing
384system.cpu.iew.iewBlockCycles 1727826 # Number of cycles IEW is blocking
385system.cpu.iew.iewUnblockCycles 159628 # Number of cycles IEW is unblocking
386system.cpu.iew.iewDispatchedInsts 315808013 # Number of instructions dispatched to IQ
387system.cpu.iew.iewDispSquashedInsts 197001 # Number of squashed instructions skipped by dispatch
388system.cpu.iew.iewDispLoadInsts 102529083 # Number of dispatched load instructions
389system.cpu.iew.iewDispStoreInsts 35255084 # Number of dispatched store instructions
390system.cpu.iew.iewDispNonSpecInsts 464 # Number of dispatched non-speculative instructions
391system.cpu.iew.iewIQFullEvents 3215 # Number of times the IQ has become full, causing a stall
392system.cpu.iew.iewLSQFullEvents 73485 # Number of times the LSQ has become full, causing a stall
393system.cpu.iew.memOrderViolationEvents 33919 # Number of memory order violations
394system.cpu.iew.predictedTakenIncorrect 521490 # Number of branches that were predicted taken incorrectly
395system.cpu.iew.predictedNotTakenIncorrect 445155 # Number of branches that were predicted not taken incorrectly
396system.cpu.iew.branchMispredicts 966645 # Number of branch mispredicts detected at execute
397system.cpu.iew.iewExecutedInsts 300546126 # Number of executed instructions
398system.cpu.iew.iewExecLoadInsts 97278076 # Number of load instructions executed
399system.cpu.iew.iewExecSquashedInsts 1619063 # Number of squashed instructions skipped in execute
399system.cpu.iew.exec_swp 0 # number of swp insts executed
400system.cpu.iew.exec_nop 0 # number of nop insts executed
400system.cpu.iew.exec_swp 0 # number of swp insts executed
401system.cpu.iew.exec_nop 0 # number of nop insts executed
401system.cpu.iew.exec_refs 130308372 # number of memory reference insts executed
402system.cpu.iew.exec_branches 30889144 # Number of branches executed
403system.cpu.iew.exec_stores 33018118 # Number of stores executed
404system.cpu.iew.exec_rate 2.277062 # Inst execution rate
405system.cpu.iew.wb_sent 299980860 # cumulative count of insts sent to commit
406system.cpu.iew.wb_count 299553129 # cumulative count of insts written-back
407system.cpu.iew.wb_producers 219502976 # num instructions producing a value
408system.cpu.iew.wb_consumers 298002309 # num instructions consuming a value
402system.cpu.iew.exec_refs 130293374 # number of memory reference insts executed
403system.cpu.iew.exec_branches 30888175 # Number of branches executed
404system.cpu.iew.exec_stores 33015298 # Number of stores executed
405system.cpu.iew.exec_rate 2.277456 # Inst execution rate
406system.cpu.iew.wb_sent 299954363 # cumulative count of insts sent to commit
407system.cpu.iew.wb_count 299525609 # cumulative count of insts written-back
408system.cpu.iew.wb_producers 219474385 # num instructions producing a value
409system.cpu.iew.wb_consumers 297941322 # num instructions consuming a value
409system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
410system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
410system.cpu.iew.wb_rate 2.269334 # insts written-back per cycle
411system.cpu.iew.wb_fanout 0.736581 # average fanout of values written-back
411system.cpu.iew.wb_rate 2.269723 # insts written-back per cycle
412system.cpu.iew.wb_fanout 0.736636 # average fanout of values written-back
412system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
413system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
413system.cpu.commit.commitSquashedInsts 37715212 # The number of squashed insts skipped by commit
414system.cpu.commit.commitNonSpecStalls 446 # The number of times commit has been forced to stall to communicate backwards
415system.cpu.commit.branchMispredicts 911415 # The number of times a branch was mispredicted
416system.cpu.commit.committed_per_cycle::samples 126747002 # Number of insts commited each cycle
417system.cpu.commit.committed_per_cycle::mean 2.194864 # Number of insts commited each cycle
418system.cpu.commit.committed_per_cycle::stdev 2.965405 # Number of insts commited each cycle
414system.cpu.commit.commitSquashedInsts 37628513 # The number of squashed insts skipped by commit
415system.cpu.commit.commitNonSpecStalls 445 # The number of times commit has been forced to stall to communicate backwards
416system.cpu.commit.branchMispredicts 909867 # The number of times a branch was mispredicted
417system.cpu.commit.committed_per_cycle::samples 126722959 # Number of insts commited each cycle
418system.cpu.commit.committed_per_cycle::mean 2.195281 # Number of insts commited each cycle
419system.cpu.commit.committed_per_cycle::stdev 2.965844 # Number of insts commited each cycle
419system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
420system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
420system.cpu.commit.committed_per_cycle::0 58171175 45.90% 45.90% # Number of insts commited each cycle
421system.cpu.commit.committed_per_cycle::1 19282988 15.21% 61.11% # Number of insts commited each cycle
422system.cpu.commit.committed_per_cycle::2 11825828 9.33% 70.44% # Number of insts commited each cycle
423system.cpu.commit.committed_per_cycle::3 9598483 7.57% 78.01% # Number of insts commited each cycle
424system.cpu.commit.committed_per_cycle::4 1735999 1.37% 79.38% # Number of insts commited each cycle
425system.cpu.commit.committed_per_cycle::5 2077835 1.64% 81.02% # Number of insts commited each cycle
426system.cpu.commit.committed_per_cycle::6 1295284 1.02% 82.04% # Number of insts commited each cycle
427system.cpu.commit.committed_per_cycle::7 717786 0.57% 82.61% # Number of insts commited each cycle
428system.cpu.commit.committed_per_cycle::8 22041624 17.39% 100.00% # Number of insts commited each cycle
421system.cpu.commit.committed_per_cycle::0 58163271 45.90% 45.90% # Number of insts commited each cycle
422system.cpu.commit.committed_per_cycle::1 19278050 15.21% 61.11% # Number of insts commited each cycle
423system.cpu.commit.committed_per_cycle::2 11813019 9.32% 70.43% # Number of insts commited each cycle
424system.cpu.commit.committed_per_cycle::3 9592484 7.57% 78.00% # Number of insts commited each cycle
425system.cpu.commit.committed_per_cycle::4 1741744 1.37% 79.38% # Number of insts commited each cycle
426system.cpu.commit.committed_per_cycle::5 2072615 1.64% 81.01% # Number of insts commited each cycle
427system.cpu.commit.committed_per_cycle::6 1297671 1.02% 82.04% # Number of insts commited each cycle
428system.cpu.commit.committed_per_cycle::7 717994 0.57% 82.60% # Number of insts commited each cycle
429system.cpu.commit.committed_per_cycle::8 22046111 17.40% 100.00% # Number of insts commited each cycle
429system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
430system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
431system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
430system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
431system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
432system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
432system.cpu.commit.committed_per_cycle::total 126747002 # Number of insts commited each cycle
433system.cpu.commit.committed_per_cycle::total 126722959 # Number of insts commited each cycle
433system.cpu.commit.committedInsts 157988547 # Number of instructions committed
434system.cpu.commit.committedInsts 157988547 # Number of instructions committed
434system.cpu.commit.committedOps 278192462 # Number of ops (including micro ops) committed
435system.cpu.commit.committedOps 278192463 # Number of ops (including micro ops) committed
435system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
436system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
436system.cpu.commit.refs 122219135 # Number of memory references committed
437system.cpu.commit.refs 122219136 # Number of memory references committed
437system.cpu.commit.loads 90779384 # Number of loads committed
438system.cpu.commit.membars 0 # Number of memory barriers committed
439system.cpu.commit.branches 29309705 # Number of branches committed
440system.cpu.commit.fp_insts 40 # Number of committed floating point instructions.
438system.cpu.commit.loads 90779384 # Number of loads committed
439system.cpu.commit.membars 0 # Number of memory barriers committed
440system.cpu.commit.branches 29309705 # Number of branches committed
441system.cpu.commit.fp_insts 40 # Number of committed floating point instructions.
441system.cpu.commit.int_insts 278186170 # Number of committed integer instructions.
442system.cpu.commit.int_insts 278186172 # Number of committed integer instructions.
442system.cpu.commit.function_calls 0 # Number of function calls committed.
443system.cpu.commit.function_calls 0 # Number of function calls committed.
443system.cpu.commit.bw_lim_events 22041624 # number cycles where commit BW limit reached
444system.cpu.commit.bw_lim_events 22046111 # number cycles where commit BW limit reached
444system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
445system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
445system.cpu.rob.rob_reads 420613052 # The number of ROB reads
446system.cpu.rob.rob_writes 636997439 # The number of ROB writes
447system.cpu.timesIdled 13642 # Number of times that the entire CPU went into an idle state and unscheduled itself
448system.cpu.idleCycles 76348 # Total number of cycles that the CPU has spent unscheduled due to idling
446system.cpu.rob.rob_reads 420497824 # The number of ROB reads
447system.cpu.rob.rob_writes 636810847 # The number of ROB writes
448system.cpu.timesIdled 13700 # Number of times that the entire CPU went into an idle state and unscheduled itself
449system.cpu.idleCycles 78983 # Total number of cycles that the CPU has spent unscheduled due to idling
449system.cpu.committedInsts 157988547 # Number of Instructions Simulated
450system.cpu.committedInsts 157988547 # Number of Instructions Simulated
450system.cpu.committedOps 278192462 # Number of Ops (including micro ops) Simulated
451system.cpu.committedOps 278192463 # Number of Ops (including micro ops) Simulated
451system.cpu.committedInsts_total 157988547 # Number of Instructions Simulated
452system.cpu.committedInsts_total 157988547 # Number of Instructions Simulated
452system.cpu.cpi 0.835506 # CPI: Cycles Per Instruction
453system.cpu.cpi_total 0.835506 # CPI: Total CPI of All Threads
454system.cpu.ipc 1.196879 # IPC: Instructions Per Cycle
455system.cpu.ipc_total 1.196879 # IPC: Total IPC of All Threads
456system.cpu.int_regfile_reads 592880828 # number of integer regfile reads
457system.cpu.int_regfile_writes 300217894 # number of integer regfile writes
458system.cpu.fp_regfile_reads 180 # number of floating regfile reads
459system.cpu.fp_regfile_writes 79 # number of floating regfile writes
460system.cpu.misc_regfile_reads 192706911 # number of misc regfile reads
461system.cpu.icache.replacements 61 # number of replacements
462system.cpu.icache.tagsinuse 834.549611 # Cycle average of tags in use
463system.cpu.icache.total_refs 25947121 # Total number of references to valid blocks.
464system.cpu.icache.sampled_refs 1029 # Sample count of references to valid blocks.
465system.cpu.icache.avg_refs 25215.861030 # Average number of references to valid blocks.
453system.cpu.cpi 0.835287 # CPI: Cycles Per Instruction
454system.cpu.cpi_total 0.835287 # CPI: Total CPI of All Threads
455system.cpu.ipc 1.197194 # IPC: Instructions Per Cycle
456system.cpu.ipc_total 1.197194 # IPC: Total IPC of All Threads
457system.cpu.int_regfile_reads 592820364 # number of integer regfile reads
458system.cpu.int_regfile_writes 300190131 # number of integer regfile writes
459system.cpu.fp_regfile_reads 138 # number of floating regfile reads
460system.cpu.fp_regfile_writes 78 # number of floating regfile writes
461system.cpu.misc_regfile_reads 192690356 # number of misc regfile reads
462system.cpu.icache.replacements 68 # number of replacements
463system.cpu.icache.tagsinuse 836.141366 # Cycle average of tags in use
464system.cpu.icache.total_refs 25950700 # Total number of references to valid blocks.
465system.cpu.icache.sampled_refs 1039 # Sample count of references to valid blocks.
466system.cpu.icache.avg_refs 24976.612127 # Average number of references to valid blocks.
466system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
467system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
467system.cpu.icache.occ_blocks::cpu.inst 834.549611 # Average occupied blocks per requestor
468system.cpu.icache.occ_percent::cpu.inst 0.407495 # Average percentage of cache occupancy
469system.cpu.icache.occ_percent::total 0.407495 # Average percentage of cache occupancy
470system.cpu.icache.ReadReq_hits::cpu.inst 25947121 # number of ReadReq hits
471system.cpu.icache.ReadReq_hits::total 25947121 # number of ReadReq hits
472system.cpu.icache.demand_hits::cpu.inst 25947121 # number of demand (read+write) hits
473system.cpu.icache.demand_hits::total 25947121 # number of demand (read+write) hits
474system.cpu.icache.overall_hits::cpu.inst 25947121 # number of overall hits
475system.cpu.icache.overall_hits::total 25947121 # number of overall hits
476system.cpu.icache.ReadReq_misses::cpu.inst 1338 # number of ReadReq misses
477system.cpu.icache.ReadReq_misses::total 1338 # number of ReadReq misses
478system.cpu.icache.demand_misses::cpu.inst 1338 # number of demand (read+write) misses
479system.cpu.icache.demand_misses::total 1338 # number of demand (read+write) misses
480system.cpu.icache.overall_misses::cpu.inst 1338 # number of overall misses
481system.cpu.icache.overall_misses::total 1338 # number of overall misses
482system.cpu.icache.ReadReq_miss_latency::cpu.inst 65589000 # number of ReadReq miss cycles
483system.cpu.icache.ReadReq_miss_latency::total 65589000 # number of ReadReq miss cycles
484system.cpu.icache.demand_miss_latency::cpu.inst 65589000 # number of demand (read+write) miss cycles
485system.cpu.icache.demand_miss_latency::total 65589000 # number of demand (read+write) miss cycles
486system.cpu.icache.overall_miss_latency::cpu.inst 65589000 # number of overall miss cycles
487system.cpu.icache.overall_miss_latency::total 65589000 # number of overall miss cycles
488system.cpu.icache.ReadReq_accesses::cpu.inst 25948459 # number of ReadReq accesses(hits+misses)
489system.cpu.icache.ReadReq_accesses::total 25948459 # number of ReadReq accesses(hits+misses)
490system.cpu.icache.demand_accesses::cpu.inst 25948459 # number of demand (read+write) accesses
491system.cpu.icache.demand_accesses::total 25948459 # number of demand (read+write) accesses
492system.cpu.icache.overall_accesses::cpu.inst 25948459 # number of overall (read+write) accesses
493system.cpu.icache.overall_accesses::total 25948459 # number of overall (read+write) accesses
468system.cpu.icache.occ_blocks::cpu.inst 836.141366 # Average occupied blocks per requestor
469system.cpu.icache.occ_percent::cpu.inst 0.408272 # Average percentage of cache occupancy
470system.cpu.icache.occ_percent::total 0.408272 # Average percentage of cache occupancy
471system.cpu.icache.ReadReq_hits::cpu.inst 25950700 # number of ReadReq hits
472system.cpu.icache.ReadReq_hits::total 25950700 # number of ReadReq hits
473system.cpu.icache.demand_hits::cpu.inst 25950700 # number of demand (read+write) hits
474system.cpu.icache.demand_hits::total 25950700 # number of demand (read+write) hits
475system.cpu.icache.overall_hits::cpu.inst 25950700 # number of overall hits
476system.cpu.icache.overall_hits::total 25950700 # number of overall hits
477system.cpu.icache.ReadReq_misses::cpu.inst 1350 # number of ReadReq misses
478system.cpu.icache.ReadReq_misses::total 1350 # number of ReadReq misses
479system.cpu.icache.demand_misses::cpu.inst 1350 # number of demand (read+write) misses
480system.cpu.icache.demand_misses::total 1350 # number of demand (read+write) misses
481system.cpu.icache.overall_misses::cpu.inst 1350 # number of overall misses
482system.cpu.icache.overall_misses::total 1350 # number of overall misses
483system.cpu.icache.ReadReq_miss_latency::cpu.inst 65277000 # number of ReadReq miss cycles
484system.cpu.icache.ReadReq_miss_latency::total 65277000 # number of ReadReq miss cycles
485system.cpu.icache.demand_miss_latency::cpu.inst 65277000 # number of demand (read+write) miss cycles
486system.cpu.icache.demand_miss_latency::total 65277000 # number of demand (read+write) miss cycles
487system.cpu.icache.overall_miss_latency::cpu.inst 65277000 # number of overall miss cycles
488system.cpu.icache.overall_miss_latency::total 65277000 # number of overall miss cycles
489system.cpu.icache.ReadReq_accesses::cpu.inst 25952050 # number of ReadReq accesses(hits+misses)
490system.cpu.icache.ReadReq_accesses::total 25952050 # number of ReadReq accesses(hits+misses)
491system.cpu.icache.demand_accesses::cpu.inst 25952050 # number of demand (read+write) accesses
492system.cpu.icache.demand_accesses::total 25952050 # number of demand (read+write) accesses
493system.cpu.icache.overall_accesses::cpu.inst 25952050 # number of overall (read+write) accesses
494system.cpu.icache.overall_accesses::total 25952050 # number of overall (read+write) accesses
494system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000052 # miss rate for ReadReq accesses
495system.cpu.icache.ReadReq_miss_rate::total 0.000052 # miss rate for ReadReq accesses
496system.cpu.icache.demand_miss_rate::cpu.inst 0.000052 # miss rate for demand accesses
497system.cpu.icache.demand_miss_rate::total 0.000052 # miss rate for demand accesses
498system.cpu.icache.overall_miss_rate::cpu.inst 0.000052 # miss rate for overall accesses
499system.cpu.icache.overall_miss_rate::total 0.000052 # miss rate for overall accesses
495system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000052 # miss rate for ReadReq accesses
496system.cpu.icache.ReadReq_miss_rate::total 0.000052 # miss rate for ReadReq accesses
497system.cpu.icache.demand_miss_rate::cpu.inst 0.000052 # miss rate for demand accesses
498system.cpu.icache.demand_miss_rate::total 0.000052 # miss rate for demand accesses
499system.cpu.icache.overall_miss_rate::cpu.inst 0.000052 # miss rate for overall accesses
500system.cpu.icache.overall_miss_rate::total 0.000052 # miss rate for overall accesses
500system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 49020.179372 # average ReadReq miss latency
501system.cpu.icache.ReadReq_avg_miss_latency::total 49020.179372 # average ReadReq miss latency
502system.cpu.icache.demand_avg_miss_latency::cpu.inst 49020.179372 # average overall miss latency
503system.cpu.icache.demand_avg_miss_latency::total 49020.179372 # average overall miss latency
504system.cpu.icache.overall_avg_miss_latency::cpu.inst 49020.179372 # average overall miss latency
505system.cpu.icache.overall_avg_miss_latency::total 49020.179372 # average overall miss latency
506system.cpu.icache.blocked_cycles::no_mshrs 78 # number of cycles access was blocked
501system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 48353.333333 # average ReadReq miss latency
502system.cpu.icache.ReadReq_avg_miss_latency::total 48353.333333 # average ReadReq miss latency
503system.cpu.icache.demand_avg_miss_latency::cpu.inst 48353.333333 # average overall miss latency
504system.cpu.icache.demand_avg_miss_latency::total 48353.333333 # average overall miss latency
505system.cpu.icache.overall_avg_miss_latency::cpu.inst 48353.333333 # average overall miss latency
506system.cpu.icache.overall_avg_miss_latency::total 48353.333333 # average overall miss latency
507system.cpu.icache.blocked_cycles::no_mshrs 243 # number of cycles access was blocked
507system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
508system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
508system.cpu.icache.blocked::no_mshrs 4 # number of cycles access was blocked
509system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
509system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
510system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
510system.cpu.icache.avg_blocked_cycles::no_mshrs 19.500000 # average number of cycles each access was blocked
511system.cpu.icache.avg_blocked_cycles::no_mshrs 48.600000 # average number of cycles each access was blocked
511system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
512system.cpu.icache.fast_writes 0 # number of fast writes performed
513system.cpu.icache.cache_copies 0 # number of cache copies performed
512system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
513system.cpu.icache.fast_writes 0 # number of fast writes performed
514system.cpu.icache.cache_copies 0 # number of cache copies performed
514system.cpu.icache.ReadReq_mshr_hits::cpu.inst 308 # number of ReadReq MSHR hits
515system.cpu.icache.ReadReq_mshr_hits::total 308 # number of ReadReq MSHR hits
516system.cpu.icache.demand_mshr_hits::cpu.inst 308 # number of demand (read+write) MSHR hits
517system.cpu.icache.demand_mshr_hits::total 308 # number of demand (read+write) MSHR hits
518system.cpu.icache.overall_mshr_hits::cpu.inst 308 # number of overall MSHR hits
519system.cpu.icache.overall_mshr_hits::total 308 # number of overall MSHR hits
520system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1030 # number of ReadReq MSHR misses
521system.cpu.icache.ReadReq_mshr_misses::total 1030 # number of ReadReq MSHR misses
522system.cpu.icache.demand_mshr_misses::cpu.inst 1030 # number of demand (read+write) MSHR misses
523system.cpu.icache.demand_mshr_misses::total 1030 # number of demand (read+write) MSHR misses
524system.cpu.icache.overall_mshr_misses::cpu.inst 1030 # number of overall MSHR misses
525system.cpu.icache.overall_mshr_misses::total 1030 # number of overall MSHR misses
526system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 51699000 # number of ReadReq MSHR miss cycles
527system.cpu.icache.ReadReq_mshr_miss_latency::total 51699000 # number of ReadReq MSHR miss cycles
528system.cpu.icache.demand_mshr_miss_latency::cpu.inst 51699000 # number of demand (read+write) MSHR miss cycles
529system.cpu.icache.demand_mshr_miss_latency::total 51699000 # number of demand (read+write) MSHR miss cycles
530system.cpu.icache.overall_mshr_miss_latency::cpu.inst 51699000 # number of overall MSHR miss cycles
531system.cpu.icache.overall_mshr_miss_latency::total 51699000 # number of overall MSHR miss cycles
515system.cpu.icache.ReadReq_mshr_hits::cpu.inst 310 # number of ReadReq MSHR hits
516system.cpu.icache.ReadReq_mshr_hits::total 310 # number of ReadReq MSHR hits
517system.cpu.icache.demand_mshr_hits::cpu.inst 310 # number of demand (read+write) MSHR hits
518system.cpu.icache.demand_mshr_hits::total 310 # number of demand (read+write) MSHR hits
519system.cpu.icache.overall_mshr_hits::cpu.inst 310 # number of overall MSHR hits
520system.cpu.icache.overall_mshr_hits::total 310 # number of overall MSHR hits
521system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1040 # number of ReadReq MSHR misses
522system.cpu.icache.ReadReq_mshr_misses::total 1040 # number of ReadReq MSHR misses
523system.cpu.icache.demand_mshr_misses::cpu.inst 1040 # number of demand (read+write) MSHR misses
524system.cpu.icache.demand_mshr_misses::total 1040 # number of demand (read+write) MSHR misses
525system.cpu.icache.overall_mshr_misses::cpu.inst 1040 # number of overall MSHR misses
526system.cpu.icache.overall_mshr_misses::total 1040 # number of overall MSHR misses
527system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 52080000 # number of ReadReq MSHR miss cycles
528system.cpu.icache.ReadReq_mshr_miss_latency::total 52080000 # number of ReadReq MSHR miss cycles
529system.cpu.icache.demand_mshr_miss_latency::cpu.inst 52080000 # number of demand (read+write) MSHR miss cycles
530system.cpu.icache.demand_mshr_miss_latency::total 52080000 # number of demand (read+write) MSHR miss cycles
531system.cpu.icache.overall_mshr_miss_latency::cpu.inst 52080000 # number of overall MSHR miss cycles
532system.cpu.icache.overall_mshr_miss_latency::total 52080000 # number of overall MSHR miss cycles
532system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for ReadReq accesses
533system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000040 # mshr miss rate for ReadReq accesses
534system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for demand accesses
535system.cpu.icache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
536system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for overall accesses
537system.cpu.icache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
533system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for ReadReq accesses
534system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000040 # mshr miss rate for ReadReq accesses
535system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for demand accesses
536system.cpu.icache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
537system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for overall accesses
538system.cpu.icache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
538system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50193.203883 # average ReadReq mshr miss latency
539system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50193.203883 # average ReadReq mshr miss latency
540system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50193.203883 # average overall mshr miss latency
541system.cpu.icache.demand_avg_mshr_miss_latency::total 50193.203883 # average overall mshr miss latency
542system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50193.203883 # average overall mshr miss latency
543system.cpu.icache.overall_avg_mshr_miss_latency::total 50193.203883 # average overall mshr miss latency
539system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50076.923077 # average ReadReq mshr miss latency
540system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50076.923077 # average ReadReq mshr miss latency
541system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50076.923077 # average overall mshr miss latency
542system.cpu.icache.demand_avg_mshr_miss_latency::total 50076.923077 # average overall mshr miss latency
543system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50076.923077 # average overall mshr miss latency
544system.cpu.icache.overall_avg_mshr_miss_latency::total 50076.923077 # average overall mshr miss latency
544system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
545system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
545system.cpu.l2cache.replacements 454 # number of replacements
546system.cpu.l2cache.tagsinuse 20802.546521 # Cycle average of tags in use
547system.cpu.l2cache.total_refs 4028808 # Total number of references to valid blocks.
548system.cpu.l2cache.sampled_refs 30388 # Sample count of references to valid blocks.
549system.cpu.l2cache.avg_refs 132.578913 # Average number of references to valid blocks.
546system.cpu.dcache.replacements 2072071 # number of replacements
547system.cpu.dcache.tagsinuse 4072.565348 # Cycle average of tags in use
548system.cpu.dcache.total_refs 71946755 # Total number of references to valid blocks.
549system.cpu.dcache.sampled_refs 2076167 # Sample count of references to valid blocks.
550system.cpu.dcache.avg_refs 34.653645 # Average number of references to valid blocks.
551system.cpu.dcache.warmup_cycle 21155511000 # Cycle when the warmup percentage was hit.
552system.cpu.dcache.occ_blocks::cpu.data 4072.565348 # Average occupied blocks per requestor
553system.cpu.dcache.occ_percent::cpu.data 0.994279 # Average percentage of cache occupancy
554system.cpu.dcache.occ_percent::total 0.994279 # Average percentage of cache occupancy
555system.cpu.dcache.ReadReq_hits::cpu.data 40605272 # number of ReadReq hits
556system.cpu.dcache.ReadReq_hits::total 40605272 # number of ReadReq hits
557system.cpu.dcache.WriteReq_hits::cpu.data 31341476 # number of WriteReq hits
558system.cpu.dcache.WriteReq_hits::total 31341476 # number of WriteReq hits
559system.cpu.dcache.demand_hits::cpu.data 71946748 # number of demand (read+write) hits
560system.cpu.dcache.demand_hits::total 71946748 # number of demand (read+write) hits
561system.cpu.dcache.overall_hits::cpu.data 71946748 # number of overall hits
562system.cpu.dcache.overall_hits::total 71946748 # number of overall hits
563system.cpu.dcache.ReadReq_misses::cpu.data 2625186 # number of ReadReq misses
564system.cpu.dcache.ReadReq_misses::total 2625186 # number of ReadReq misses
565system.cpu.dcache.WriteReq_misses::cpu.data 98276 # number of WriteReq misses
566system.cpu.dcache.WriteReq_misses::total 98276 # number of WriteReq misses
567system.cpu.dcache.demand_misses::cpu.data 2723462 # number of demand (read+write) misses
568system.cpu.dcache.demand_misses::total 2723462 # number of demand (read+write) misses
569system.cpu.dcache.overall_misses::cpu.data 2723462 # number of overall misses
570system.cpu.dcache.overall_misses::total 2723462 # number of overall misses
571system.cpu.dcache.ReadReq_miss_latency::cpu.data 31321017500 # number of ReadReq miss cycles
572system.cpu.dcache.ReadReq_miss_latency::total 31321017500 # number of ReadReq miss cycles
573system.cpu.dcache.WriteReq_miss_latency::cpu.data 2088108498 # number of WriteReq miss cycles
574system.cpu.dcache.WriteReq_miss_latency::total 2088108498 # number of WriteReq miss cycles
575system.cpu.dcache.demand_miss_latency::cpu.data 33409125998 # number of demand (read+write) miss cycles
576system.cpu.dcache.demand_miss_latency::total 33409125998 # number of demand (read+write) miss cycles
577system.cpu.dcache.overall_miss_latency::cpu.data 33409125998 # number of overall miss cycles
578system.cpu.dcache.overall_miss_latency::total 33409125998 # number of overall miss cycles
579system.cpu.dcache.ReadReq_accesses::cpu.data 43230458 # number of ReadReq accesses(hits+misses)
580system.cpu.dcache.ReadReq_accesses::total 43230458 # number of ReadReq accesses(hits+misses)
581system.cpu.dcache.WriteReq_accesses::cpu.data 31439752 # number of WriteReq accesses(hits+misses)
582system.cpu.dcache.WriteReq_accesses::total 31439752 # number of WriteReq accesses(hits+misses)
583system.cpu.dcache.demand_accesses::cpu.data 74670210 # number of demand (read+write) accesses
584system.cpu.dcache.demand_accesses::total 74670210 # number of demand (read+write) accesses
585system.cpu.dcache.overall_accesses::cpu.data 74670210 # number of overall (read+write) accesses
586system.cpu.dcache.overall_accesses::total 74670210 # number of overall (read+write) accesses
587system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.060725 # miss rate for ReadReq accesses
588system.cpu.dcache.ReadReq_miss_rate::total 0.060725 # miss rate for ReadReq accesses
589system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003126 # miss rate for WriteReq accesses
590system.cpu.dcache.WriteReq_miss_rate::total 0.003126 # miss rate for WriteReq accesses
591system.cpu.dcache.demand_miss_rate::cpu.data 0.036473 # miss rate for demand accesses
592system.cpu.dcache.demand_miss_rate::total 0.036473 # miss rate for demand accesses
593system.cpu.dcache.overall_miss_rate::cpu.data 0.036473 # miss rate for overall accesses
594system.cpu.dcache.overall_miss_rate::total 0.036473 # miss rate for overall accesses
595system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11930.970796 # average ReadReq miss latency
596system.cpu.dcache.ReadReq_avg_miss_latency::total 11930.970796 # average ReadReq miss latency
597system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21247.389983 # average WriteReq miss latency
598system.cpu.dcache.WriteReq_avg_miss_latency::total 21247.389983 # average WriteReq miss latency
599system.cpu.dcache.demand_avg_miss_latency::cpu.data 12267.153350 # average overall miss latency
600system.cpu.dcache.demand_avg_miss_latency::total 12267.153350 # average overall miss latency
601system.cpu.dcache.overall_avg_miss_latency::cpu.data 12267.153350 # average overall miss latency
602system.cpu.dcache.overall_avg_miss_latency::total 12267.153350 # average overall miss latency
603system.cpu.dcache.blocked_cycles::no_mshrs 32306 # number of cycles access was blocked
604system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
605system.cpu.dcache.blocked::no_mshrs 9500 # number of cycles access was blocked
606system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
607system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.400632 # average number of cycles each access was blocked
608system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
609system.cpu.dcache.fast_writes 0 # number of fast writes performed
610system.cpu.dcache.cache_copies 0 # number of cache copies performed
611system.cpu.dcache.writebacks::writebacks 2066432 # number of writebacks
612system.cpu.dcache.writebacks::total 2066432 # number of writebacks
613system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631139 # number of ReadReq MSHR hits
614system.cpu.dcache.ReadReq_mshr_hits::total 631139 # number of ReadReq MSHR hits
615system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16152 # number of WriteReq MSHR hits
616system.cpu.dcache.WriteReq_mshr_hits::total 16152 # number of WriteReq MSHR hits
617system.cpu.dcache.demand_mshr_hits::cpu.data 647291 # number of demand (read+write) MSHR hits
618system.cpu.dcache.demand_mshr_hits::total 647291 # number of demand (read+write) MSHR hits
619system.cpu.dcache.overall_mshr_hits::cpu.data 647291 # number of overall MSHR hits
620system.cpu.dcache.overall_mshr_hits::total 647291 # number of overall MSHR hits
621system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994047 # number of ReadReq MSHR misses
622system.cpu.dcache.ReadReq_mshr_misses::total 1994047 # number of ReadReq MSHR misses
623system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82124 # number of WriteReq MSHR misses
624system.cpu.dcache.WriteReq_mshr_misses::total 82124 # number of WriteReq MSHR misses
625system.cpu.dcache.demand_mshr_misses::cpu.data 2076171 # number of demand (read+write) MSHR misses
626system.cpu.dcache.demand_mshr_misses::total 2076171 # number of demand (read+write) MSHR misses
627system.cpu.dcache.overall_mshr_misses::cpu.data 2076171 # number of overall MSHR misses
628system.cpu.dcache.overall_mshr_misses::total 2076171 # number of overall MSHR misses
629system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21983433500 # number of ReadReq MSHR miss cycles
630system.cpu.dcache.ReadReq_mshr_miss_latency::total 21983433500 # number of ReadReq MSHR miss cycles
631system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1812851998 # number of WriteReq MSHR miss cycles
632system.cpu.dcache.WriteReq_mshr_miss_latency::total 1812851998 # number of WriteReq MSHR miss cycles
633system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23796285498 # number of demand (read+write) MSHR miss cycles
634system.cpu.dcache.demand_mshr_miss_latency::total 23796285498 # number of demand (read+write) MSHR miss cycles
635system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23796285498 # number of overall MSHR miss cycles
636system.cpu.dcache.overall_mshr_miss_latency::total 23796285498 # number of overall MSHR miss cycles
637system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046126 # mshr miss rate for ReadReq accesses
638system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046126 # mshr miss rate for ReadReq accesses
639system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002612 # mshr miss rate for WriteReq accesses
640system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002612 # mshr miss rate for WriteReq accesses
641system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027805 # mshr miss rate for demand accesses
642system.cpu.dcache.demand_mshr_miss_rate::total 0.027805 # mshr miss rate for demand accesses
643system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027805 # mshr miss rate for overall accesses
644system.cpu.dcache.overall_mshr_miss_rate::total 0.027805 # mshr miss rate for overall accesses
645system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11024.531267 # average ReadReq mshr miss latency
646system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11024.531267 # average ReadReq mshr miss latency
647system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22074.570138 # average WriteReq mshr miss latency
648system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22074.570138 # average WriteReq mshr miss latency
649system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11461.621176 # average overall mshr miss latency
650system.cpu.dcache.demand_avg_mshr_miss_latency::total 11461.621176 # average overall mshr miss latency
651system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11461.621176 # average overall mshr miss latency
652system.cpu.dcache.overall_avg_mshr_miss_latency::total 11461.621176 # average overall mshr miss latency
653system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
654system.cpu.l2cache.replacements 488 # number of replacements
655system.cpu.l2cache.tagsinuse 20806.359939 # Cycle average of tags in use
656system.cpu.l2cache.total_refs 4028768 # Total number of references to valid blocks.
657system.cpu.l2cache.sampled_refs 30421 # Sample count of references to valid blocks.
658system.cpu.l2cache.avg_refs 132.433779 # Average number of references to valid blocks.
550system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
659system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
551system.cpu.l2cache.occ_blocks::writebacks 19868.628609 # Average occupied blocks per requestor
552system.cpu.l2cache.occ_blocks::cpu.inst 689.608154 # Average occupied blocks per requestor
553system.cpu.l2cache.occ_blocks::cpu.data 244.309758 # Average occupied blocks per requestor
554system.cpu.l2cache.occ_percent::writebacks 0.606342 # Average percentage of cache occupancy
555system.cpu.l2cache.occ_percent::cpu.inst 0.021045 # Average percentage of cache occupancy
556system.cpu.l2cache.occ_percent::cpu.data 0.007456 # Average percentage of cache occupancy
557system.cpu.l2cache.occ_percent::total 0.634843 # Average percentage of cache occupancy
558system.cpu.l2cache.ReadReq_hits::cpu.inst 16 # number of ReadReq hits
559system.cpu.l2cache.ReadReq_hits::cpu.data 1993542 # number of ReadReq hits
560system.cpu.l2cache.ReadReq_hits::total 1993558 # number of ReadReq hits
561system.cpu.l2cache.Writeback_hits::writebacks 2066445 # number of Writeback hits
562system.cpu.l2cache.Writeback_hits::total 2066445 # number of Writeback hits
563system.cpu.l2cache.ReadExReq_hits::cpu.data 53246 # number of ReadExReq hits
564system.cpu.l2cache.ReadExReq_hits::total 53246 # number of ReadExReq hits
565system.cpu.l2cache.demand_hits::cpu.inst 16 # number of demand (read+write) hits
566system.cpu.l2cache.demand_hits::cpu.data 2046788 # number of demand (read+write) hits
567system.cpu.l2cache.demand_hits::total 2046804 # number of demand (read+write) hits
568system.cpu.l2cache.overall_hits::cpu.inst 16 # number of overall hits
569system.cpu.l2cache.overall_hits::cpu.data 2046788 # number of overall hits
570system.cpu.l2cache.overall_hits::total 2046804 # number of overall hits
571system.cpu.l2cache.ReadReq_misses::cpu.inst 1013 # number of ReadReq misses
572system.cpu.l2cache.ReadReq_misses::cpu.data 400 # number of ReadReq misses
573system.cpu.l2cache.ReadReq_misses::total 1413 # number of ReadReq misses
660system.cpu.l2cache.occ_blocks::writebacks 19869.947946 # Average occupied blocks per requestor
661system.cpu.l2cache.occ_blocks::cpu.inst 692.491885 # Average occupied blocks per requestor
662system.cpu.l2cache.occ_blocks::cpu.data 243.920108 # Average occupied blocks per requestor
663system.cpu.l2cache.occ_percent::writebacks 0.606383 # Average percentage of cache occupancy
664system.cpu.l2cache.occ_percent::cpu.inst 0.021133 # Average percentage of cache occupancy
665system.cpu.l2cache.occ_percent::cpu.data 0.007444 # Average percentage of cache occupancy
666system.cpu.l2cache.occ_percent::total 0.634960 # Average percentage of cache occupancy
667system.cpu.l2cache.ReadReq_hits::cpu.inst 20 # number of ReadReq hits
668system.cpu.l2cache.ReadReq_hits::cpu.data 1993518 # number of ReadReq hits
669system.cpu.l2cache.ReadReq_hits::total 1993538 # number of ReadReq hits
670system.cpu.l2cache.Writeback_hits::writebacks 2066432 # number of Writeback hits
671system.cpu.l2cache.Writeback_hits::total 2066432 # number of Writeback hits
672system.cpu.l2cache.ReadExReq_hits::cpu.data 53227 # number of ReadExReq hits
673system.cpu.l2cache.ReadExReq_hits::total 53227 # number of ReadExReq hits
674system.cpu.l2cache.demand_hits::cpu.inst 20 # number of demand (read+write) hits
675system.cpu.l2cache.demand_hits::cpu.data 2046745 # number of demand (read+write) hits
676system.cpu.l2cache.demand_hits::total 2046765 # number of demand (read+write) hits
677system.cpu.l2cache.overall_hits::cpu.inst 20 # number of overall hits
678system.cpu.l2cache.overall_hits::cpu.data 2046745 # number of overall hits
679system.cpu.l2cache.overall_hits::total 2046765 # number of overall hits
680system.cpu.l2cache.ReadReq_misses::cpu.inst 1019 # number of ReadReq misses
681system.cpu.l2cache.ReadReq_misses::cpu.data 424 # number of ReadReq misses
682system.cpu.l2cache.ReadReq_misses::total 1443 # number of ReadReq misses
574system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses
575system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses
683system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses
684system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses
576system.cpu.l2cache.ReadExReq_misses::cpu.data 28998 # number of ReadExReq misses
577system.cpu.l2cache.ReadExReq_misses::total 28998 # number of ReadExReq misses
578system.cpu.l2cache.demand_misses::cpu.inst 1013 # number of demand (read+write) misses
579system.cpu.l2cache.demand_misses::cpu.data 29398 # number of demand (read+write) misses
580system.cpu.l2cache.demand_misses::total 30411 # number of demand (read+write) misses
581system.cpu.l2cache.overall_misses::cpu.inst 1013 # number of overall misses
582system.cpu.l2cache.overall_misses::cpu.data 29398 # number of overall misses
583system.cpu.l2cache.overall_misses::total 30411 # number of overall misses
584system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 50503000 # number of ReadReq miss cycles
585system.cpu.l2cache.ReadReq_miss_latency::cpu.data 19675000 # number of ReadReq miss cycles
586system.cpu.l2cache.ReadReq_miss_latency::total 70178000 # number of ReadReq miss cycles
587system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1198959000 # number of ReadExReq miss cycles
588system.cpu.l2cache.ReadExReq_miss_latency::total 1198959000 # number of ReadExReq miss cycles
589system.cpu.l2cache.demand_miss_latency::cpu.inst 50503000 # number of demand (read+write) miss cycles
590system.cpu.l2cache.demand_miss_latency::cpu.data 1218634000 # number of demand (read+write) miss cycles
591system.cpu.l2cache.demand_miss_latency::total 1269137000 # number of demand (read+write) miss cycles
592system.cpu.l2cache.overall_miss_latency::cpu.inst 50503000 # number of overall miss cycles
593system.cpu.l2cache.overall_miss_latency::cpu.data 1218634000 # number of overall miss cycles
594system.cpu.l2cache.overall_miss_latency::total 1269137000 # number of overall miss cycles
595system.cpu.l2cache.ReadReq_accesses::cpu.inst 1029 # number of ReadReq accesses(hits+misses)
685system.cpu.l2cache.ReadExReq_misses::cpu.data 29001 # number of ReadExReq misses
686system.cpu.l2cache.ReadExReq_misses::total 29001 # number of ReadExReq misses
687system.cpu.l2cache.demand_misses::cpu.inst 1019 # number of demand (read+write) misses
688system.cpu.l2cache.demand_misses::cpu.data 29425 # number of demand (read+write) misses
689system.cpu.l2cache.demand_misses::total 30444 # number of demand (read+write) misses
690system.cpu.l2cache.overall_misses::cpu.inst 1019 # number of overall misses
691system.cpu.l2cache.overall_misses::cpu.data 29425 # number of overall misses
692system.cpu.l2cache.overall_misses::total 30444 # number of overall misses
693system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 50832500 # number of ReadReq miss cycles
694system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21222500 # number of ReadReq miss cycles
695system.cpu.l2cache.ReadReq_miss_latency::total 72055000 # number of ReadReq miss cycles
696system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1199120000 # number of ReadExReq miss cycles
697system.cpu.l2cache.ReadExReq_miss_latency::total 1199120000 # number of ReadExReq miss cycles
698system.cpu.l2cache.demand_miss_latency::cpu.inst 50832500 # number of demand (read+write) miss cycles
699system.cpu.l2cache.demand_miss_latency::cpu.data 1220342500 # number of demand (read+write) miss cycles
700system.cpu.l2cache.demand_miss_latency::total 1271175000 # number of demand (read+write) miss cycles
701system.cpu.l2cache.overall_miss_latency::cpu.inst 50832500 # number of overall miss cycles
702system.cpu.l2cache.overall_miss_latency::cpu.data 1220342500 # number of overall miss cycles
703system.cpu.l2cache.overall_miss_latency::total 1271175000 # number of overall miss cycles
704system.cpu.l2cache.ReadReq_accesses::cpu.inst 1039 # number of ReadReq accesses(hits+misses)
596system.cpu.l2cache.ReadReq_accesses::cpu.data 1993942 # number of ReadReq accesses(hits+misses)
705system.cpu.l2cache.ReadReq_accesses::cpu.data 1993942 # number of ReadReq accesses(hits+misses)
597system.cpu.l2cache.ReadReq_accesses::total 1994971 # number of ReadReq accesses(hits+misses)
598system.cpu.l2cache.Writeback_accesses::writebacks 2066445 # number of Writeback accesses(hits+misses)
599system.cpu.l2cache.Writeback_accesses::total 2066445 # number of Writeback accesses(hits+misses)
706system.cpu.l2cache.ReadReq_accesses::total 1994981 # number of ReadReq accesses(hits+misses)
707system.cpu.l2cache.Writeback_accesses::writebacks 2066432 # number of Writeback accesses(hits+misses)
708system.cpu.l2cache.Writeback_accesses::total 2066432 # number of Writeback accesses(hits+misses)
600system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1 # number of UpgradeReq accesses(hits+misses)
601system.cpu.l2cache.UpgradeReq_accesses::total 1 # number of UpgradeReq accesses(hits+misses)
709system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1 # number of UpgradeReq accesses(hits+misses)
710system.cpu.l2cache.UpgradeReq_accesses::total 1 # number of UpgradeReq accesses(hits+misses)
602system.cpu.l2cache.ReadExReq_accesses::cpu.data 82244 # number of ReadExReq accesses(hits+misses)
603system.cpu.l2cache.ReadExReq_accesses::total 82244 # number of ReadExReq accesses(hits+misses)
604system.cpu.l2cache.demand_accesses::cpu.inst 1029 # number of demand (read+write) accesses
605system.cpu.l2cache.demand_accesses::cpu.data 2076186 # number of demand (read+write) accesses
606system.cpu.l2cache.demand_accesses::total 2077215 # number of demand (read+write) accesses
607system.cpu.l2cache.overall_accesses::cpu.inst 1029 # number of overall (read+write) accesses
608system.cpu.l2cache.overall_accesses::cpu.data 2076186 # number of overall (read+write) accesses
609system.cpu.l2cache.overall_accesses::total 2077215 # number of overall (read+write) accesses
610system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.984451 # miss rate for ReadReq accesses
611system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000201 # miss rate for ReadReq accesses
612system.cpu.l2cache.ReadReq_miss_rate::total 0.000708 # miss rate for ReadReq accesses
711system.cpu.l2cache.ReadExReq_accesses::cpu.data 82228 # number of ReadExReq accesses(hits+misses)
712system.cpu.l2cache.ReadExReq_accesses::total 82228 # number of ReadExReq accesses(hits+misses)
713system.cpu.l2cache.demand_accesses::cpu.inst 1039 # number of demand (read+write) accesses
714system.cpu.l2cache.demand_accesses::cpu.data 2076170 # number of demand (read+write) accesses
715system.cpu.l2cache.demand_accesses::total 2077209 # number of demand (read+write) accesses
716system.cpu.l2cache.overall_accesses::cpu.inst 1039 # number of overall (read+write) accesses
717system.cpu.l2cache.overall_accesses::cpu.data 2076170 # number of overall (read+write) accesses
718system.cpu.l2cache.overall_accesses::total 2077209 # number of overall (read+write) accesses
719system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.980751 # miss rate for ReadReq accesses
720system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000213 # miss rate for ReadReq accesses
721system.cpu.l2cache.ReadReq_miss_rate::total 0.000723 # miss rate for ReadReq accesses
613system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
614system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
722system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
723system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
615system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352585 # miss rate for ReadExReq accesses
616system.cpu.l2cache.ReadExReq_miss_rate::total 0.352585 # miss rate for ReadExReq accesses
617system.cpu.l2cache.demand_miss_rate::cpu.inst 0.984451 # miss rate for demand accesses
618system.cpu.l2cache.demand_miss_rate::cpu.data 0.014160 # miss rate for demand accesses
619system.cpu.l2cache.demand_miss_rate::total 0.014640 # miss rate for demand accesses
620system.cpu.l2cache.overall_miss_rate::cpu.inst 0.984451 # miss rate for overall accesses
621system.cpu.l2cache.overall_miss_rate::cpu.data 0.014160 # miss rate for overall accesses
622system.cpu.l2cache.overall_miss_rate::total 0.014640 # miss rate for overall accesses
623system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 49854.886476 # average ReadReq miss latency
624system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 49187.500000 # average ReadReq miss latency
625system.cpu.l2cache.ReadReq_avg_miss_latency::total 49665.958953 # average ReadReq miss latency
626system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 41346.265260 # average ReadExReq miss latency
627system.cpu.l2cache.ReadExReq_avg_miss_latency::total 41346.265260 # average ReadExReq miss latency
628system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 49854.886476 # average overall miss latency
629system.cpu.l2cache.demand_avg_miss_latency::cpu.data 41452.955983 # average overall miss latency
630system.cpu.l2cache.demand_avg_miss_latency::total 41732.826938 # average overall miss latency
631system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 49854.886476 # average overall miss latency
632system.cpu.l2cache.overall_avg_miss_latency::cpu.data 41452.955983 # average overall miss latency
633system.cpu.l2cache.overall_avg_miss_latency::total 41732.826938 # average overall miss latency
724system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352690 # miss rate for ReadExReq accesses
725system.cpu.l2cache.ReadExReq_miss_rate::total 0.352690 # miss rate for ReadExReq accesses
726system.cpu.l2cache.demand_miss_rate::cpu.inst 0.980751 # miss rate for demand accesses
727system.cpu.l2cache.demand_miss_rate::cpu.data 0.014173 # miss rate for demand accesses
728system.cpu.l2cache.demand_miss_rate::total 0.014656 # miss rate for demand accesses
729system.cpu.l2cache.overall_miss_rate::cpu.inst 0.980751 # miss rate for overall accesses
730system.cpu.l2cache.overall_miss_rate::cpu.data 0.014173 # miss rate for overall accesses
731system.cpu.l2cache.overall_miss_rate::total 0.014656 # miss rate for overall accesses
732system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 49884.690873 # average ReadReq miss latency
733system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 50053.066038 # average ReadReq miss latency
734system.cpu.l2cache.ReadReq_avg_miss_latency::total 49934.164934 # average ReadReq miss latency
735system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 41347.539740 # average ReadExReq miss latency
736system.cpu.l2cache.ReadExReq_avg_miss_latency::total 41347.539740 # average ReadExReq miss latency
737system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 49884.690873 # average overall miss latency
738system.cpu.l2cache.demand_avg_miss_latency::cpu.data 41472.982158 # average overall miss latency
739system.cpu.l2cache.demand_avg_miss_latency::total 41754.532913 # average overall miss latency
740system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 49884.690873 # average overall miss latency
741system.cpu.l2cache.overall_avg_miss_latency::cpu.data 41472.982158 # average overall miss latency
742system.cpu.l2cache.overall_avg_miss_latency::total 41754.532913 # average overall miss latency
634system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
635system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
636system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
637system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
638system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
639system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
640system.cpu.l2cache.fast_writes 0 # number of fast writes performed
641system.cpu.l2cache.cache_copies 0 # number of cache copies performed
743system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
744system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
745system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
746system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
747system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
748system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
749system.cpu.l2cache.fast_writes 0 # number of fast writes performed
750system.cpu.l2cache.cache_copies 0 # number of cache copies performed
642system.cpu.l2cache.writebacks::writebacks 146 # number of writebacks
643system.cpu.l2cache.writebacks::total 146 # number of writebacks
644system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1013 # number of ReadReq MSHR misses
645system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 400 # number of ReadReq MSHR misses
646system.cpu.l2cache.ReadReq_mshr_misses::total 1413 # number of ReadReq MSHR misses
751system.cpu.l2cache.writebacks::writebacks 174 # number of writebacks
752system.cpu.l2cache.writebacks::total 174 # number of writebacks
753system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1019 # number of ReadReq MSHR misses
754system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 424 # number of ReadReq MSHR misses
755system.cpu.l2cache.ReadReq_mshr_misses::total 1443 # number of ReadReq MSHR misses
647system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses
648system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses
756system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses
757system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses
649system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28998 # number of ReadExReq MSHR misses
650system.cpu.l2cache.ReadExReq_mshr_misses::total 28998 # number of ReadExReq MSHR misses
651system.cpu.l2cache.demand_mshr_misses::cpu.inst 1013 # number of demand (read+write) MSHR misses
652system.cpu.l2cache.demand_mshr_misses::cpu.data 29398 # number of demand (read+write) MSHR misses
653system.cpu.l2cache.demand_mshr_misses::total 30411 # number of demand (read+write) MSHR misses
654system.cpu.l2cache.overall_mshr_misses::cpu.inst 1013 # number of overall MSHR misses
655system.cpu.l2cache.overall_mshr_misses::cpu.data 29398 # number of overall MSHR misses
656system.cpu.l2cache.overall_mshr_misses::total 30411 # number of overall MSHR misses
657system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 37745579 # number of ReadReq MSHR miss cycles
658system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14639611 # number of ReadReq MSHR miss cycles
659system.cpu.l2cache.ReadReq_mshr_miss_latency::total 52385190 # number of ReadReq MSHR miss cycles
758system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 29001 # number of ReadExReq MSHR misses
759system.cpu.l2cache.ReadExReq_mshr_misses::total 29001 # number of ReadExReq MSHR misses
760system.cpu.l2cache.demand_mshr_misses::cpu.inst 1019 # number of demand (read+write) MSHR misses
761system.cpu.l2cache.demand_mshr_misses::cpu.data 29425 # number of demand (read+write) MSHR misses
762system.cpu.l2cache.demand_mshr_misses::total 30444 # number of demand (read+write) MSHR misses
763system.cpu.l2cache.overall_mshr_misses::cpu.inst 1019 # number of overall MSHR misses
764system.cpu.l2cache.overall_mshr_misses::cpu.data 29425 # number of overall MSHR misses
765system.cpu.l2cache.overall_mshr_misses::total 30444 # number of overall MSHR misses
766system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 37999583 # number of ReadReq MSHR miss cycles
767system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 15880149 # number of ReadReq MSHR miss cycles
768system.cpu.l2cache.ReadReq_mshr_miss_latency::total 53879732 # number of ReadReq MSHR miss cycles
660system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 10001 # number of UpgradeReq MSHR miss cycles
661system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 10001 # number of UpgradeReq MSHR miss cycles
769system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 10001 # number of UpgradeReq MSHR miss cycles
770system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 10001 # number of UpgradeReq MSHR miss cycles
662system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 824070390 # number of ReadExReq MSHR miss cycles
663system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 824070390 # number of ReadExReq MSHR miss cycles
664system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 37745579 # number of demand (read+write) MSHR miss cycles
665system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 838710001 # number of demand (read+write) MSHR miss cycles
666system.cpu.l2cache.demand_mshr_miss_latency::total 876455580 # number of demand (read+write) MSHR miss cycles
667system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 37745579 # number of overall MSHR miss cycles
668system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 838710001 # number of overall MSHR miss cycles
669system.cpu.l2cache.overall_mshr_miss_latency::total 876455580 # number of overall MSHR miss cycles
670system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for ReadReq accesses
671system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000201 # mshr miss rate for ReadReq accesses
672system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000708 # mshr miss rate for ReadReq accesses
771system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 824195395 # number of ReadExReq MSHR miss cycles
772system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 824195395 # number of ReadExReq MSHR miss cycles
773system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 37999583 # number of demand (read+write) MSHR miss cycles
774system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 840075544 # number of demand (read+write) MSHR miss cycles
775system.cpu.l2cache.demand_mshr_miss_latency::total 878075127 # number of demand (read+write) MSHR miss cycles
776system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 37999583 # number of overall MSHR miss cycles
777system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 840075544 # number of overall MSHR miss cycles
778system.cpu.l2cache.overall_mshr_miss_latency::total 878075127 # number of overall MSHR miss cycles
779system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.980751 # mshr miss rate for ReadReq accesses
780system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000213 # mshr miss rate for ReadReq accesses
781system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000723 # mshr miss rate for ReadReq accesses
673system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
674system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
782system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
783system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
675system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352585 # mshr miss rate for ReadExReq accesses
676system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352585 # mshr miss rate for ReadExReq accesses
677system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for demand accesses
678system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014160 # mshr miss rate for demand accesses
679system.cpu.l2cache.demand_mshr_miss_rate::total 0.014640 # mshr miss rate for demand accesses
680system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for overall accesses
681system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014160 # mshr miss rate for overall accesses
682system.cpu.l2cache.overall_mshr_miss_rate::total 0.014640 # mshr miss rate for overall accesses
683system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37261.183613 # average ReadReq mshr miss latency
684system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 36599.027500 # average ReadReq mshr miss latency
685system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37073.736730 # average ReadReq mshr miss latency
784system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352690 # mshr miss rate for ReadExReq accesses
785system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352690 # mshr miss rate for ReadExReq accesses
786system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.980751 # mshr miss rate for demand accesses
787system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014173 # mshr miss rate for demand accesses
788system.cpu.l2cache.demand_mshr_miss_rate::total 0.014656 # mshr miss rate for demand accesses
789system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.980751 # mshr miss rate for overall accesses
790system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014173 # mshr miss rate for overall accesses
791system.cpu.l2cache.overall_mshr_miss_rate::total 0.014656 # mshr miss rate for overall accesses
792system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37291.052993 # average ReadReq mshr miss latency
793system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 37453.181604 # average ReadReq mshr miss latency
794system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37338.691615 # average ReadReq mshr miss latency
686system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
687system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
795system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
796system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
688system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 28418.180219 # average ReadExReq mshr miss latency
689system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 28418.180219 # average ReadExReq mshr miss latency
690system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37261.183613 # average overall mshr miss latency
691system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 28529.491836 # average overall mshr miss latency
692system.cpu.l2cache.demand_avg_mshr_miss_latency::total 28820.347243 # average overall mshr miss latency
693system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37261.183613 # average overall mshr miss latency
694system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 28529.491836 # average overall mshr miss latency
695system.cpu.l2cache.overall_avg_mshr_miss_latency::total 28820.347243 # average overall mshr miss latency
797system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 28419.550878 # average ReadExReq mshr miss latency
798system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 28419.550878 # average ReadExReq mshr miss latency
799system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37291.052993 # average overall mshr miss latency
800system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 28549.721121 # average overall mshr miss latency
801system.cpu.l2cache.demand_avg_mshr_miss_latency::total 28842.304789 # average overall mshr miss latency
802system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37291.052993 # average overall mshr miss latency
803system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 28549.721121 # average overall mshr miss latency
804system.cpu.l2cache.overall_avg_mshr_miss_latency::total 28842.304789 # average overall mshr miss latency
696system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
805system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
697system.cpu.dcache.replacements 2072087 # number of replacements
698system.cpu.dcache.tagsinuse 4072.565599 # Cycle average of tags in use
699system.cpu.dcache.total_refs 71969114 # Total number of references to valid blocks.
700system.cpu.dcache.sampled_refs 2076183 # Sample count of references to valid blocks.
701system.cpu.dcache.avg_refs 34.664148 # Average number of references to valid blocks.
702system.cpu.dcache.warmup_cycle 21167717000 # Cycle when the warmup percentage was hit.
703system.cpu.dcache.occ_blocks::cpu.data 4072.565599 # Average occupied blocks per requestor
704system.cpu.dcache.occ_percent::cpu.data 0.994279 # Average percentage of cache occupancy
705system.cpu.dcache.occ_percent::total 0.994279 # Average percentage of cache occupancy
706system.cpu.dcache.ReadReq_hits::cpu.data 40627633 # number of ReadReq hits
707system.cpu.dcache.ReadReq_hits::total 40627633 # number of ReadReq hits
708system.cpu.dcache.WriteReq_hits::cpu.data 31341474 # number of WriteReq hits
709system.cpu.dcache.WriteReq_hits::total 31341474 # number of WriteReq hits
710system.cpu.dcache.demand_hits::cpu.data 71969107 # number of demand (read+write) hits
711system.cpu.dcache.demand_hits::total 71969107 # number of demand (read+write) hits
712system.cpu.dcache.overall_hits::cpu.data 71969107 # number of overall hits
713system.cpu.dcache.overall_hits::total 71969107 # number of overall hits
714system.cpu.dcache.ReadReq_misses::cpu.data 2625254 # number of ReadReq misses
715system.cpu.dcache.ReadReq_misses::total 2625254 # number of ReadReq misses
716system.cpu.dcache.WriteReq_misses::cpu.data 98277 # number of WriteReq misses
717system.cpu.dcache.WriteReq_misses::total 98277 # number of WriteReq misses
718system.cpu.dcache.demand_misses::cpu.data 2723531 # number of demand (read+write) misses
719system.cpu.dcache.demand_misses::total 2723531 # number of demand (read+write) misses
720system.cpu.dcache.overall_misses::cpu.data 2723531 # number of overall misses
721system.cpu.dcache.overall_misses::total 2723531 # number of overall misses
722system.cpu.dcache.ReadReq_miss_latency::cpu.data 31319760000 # number of ReadReq miss cycles
723system.cpu.dcache.ReadReq_miss_latency::total 31319760000 # number of ReadReq miss cycles
724system.cpu.dcache.WriteReq_miss_latency::cpu.data 2088062998 # number of WriteReq miss cycles
725system.cpu.dcache.WriteReq_miss_latency::total 2088062998 # number of WriteReq miss cycles
726system.cpu.dcache.demand_miss_latency::cpu.data 33407822998 # number of demand (read+write) miss cycles
727system.cpu.dcache.demand_miss_latency::total 33407822998 # number of demand (read+write) miss cycles
728system.cpu.dcache.overall_miss_latency::cpu.data 33407822998 # number of overall miss cycles
729system.cpu.dcache.overall_miss_latency::total 33407822998 # number of overall miss cycles
730system.cpu.dcache.ReadReq_accesses::cpu.data 43252887 # number of ReadReq accesses(hits+misses)
731system.cpu.dcache.ReadReq_accesses::total 43252887 # number of ReadReq accesses(hits+misses)
732system.cpu.dcache.WriteReq_accesses::cpu.data 31439751 # number of WriteReq accesses(hits+misses)
733system.cpu.dcache.WriteReq_accesses::total 31439751 # number of WriteReq accesses(hits+misses)
734system.cpu.dcache.demand_accesses::cpu.data 74692638 # number of demand (read+write) accesses
735system.cpu.dcache.demand_accesses::total 74692638 # number of demand (read+write) accesses
736system.cpu.dcache.overall_accesses::cpu.data 74692638 # number of overall (read+write) accesses
737system.cpu.dcache.overall_accesses::total 74692638 # number of overall (read+write) accesses
738system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.060695 # miss rate for ReadReq accesses
739system.cpu.dcache.ReadReq_miss_rate::total 0.060695 # miss rate for ReadReq accesses
740system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003126 # miss rate for WriteReq accesses
741system.cpu.dcache.WriteReq_miss_rate::total 0.003126 # miss rate for WriteReq accesses
742system.cpu.dcache.demand_miss_rate::cpu.data 0.036463 # miss rate for demand accesses
743system.cpu.dcache.demand_miss_rate::total 0.036463 # miss rate for demand accesses
744system.cpu.dcache.overall_miss_rate::cpu.data 0.036463 # miss rate for overall accesses
745system.cpu.dcache.overall_miss_rate::total 0.036463 # miss rate for overall accesses
746system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11930.182756 # average ReadReq miss latency
747system.cpu.dcache.ReadReq_avg_miss_latency::total 11930.182756 # average ReadReq miss latency
748system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21246.710807 # average WriteReq miss latency
749system.cpu.dcache.WriteReq_avg_miss_latency::total 21246.710807 # average WriteReq miss latency
750system.cpu.dcache.demand_avg_miss_latency::cpu.data 12266.364142 # average overall miss latency
751system.cpu.dcache.demand_avg_miss_latency::total 12266.364142 # average overall miss latency
752system.cpu.dcache.overall_avg_miss_latency::cpu.data 12266.364142 # average overall miss latency
753system.cpu.dcache.overall_avg_miss_latency::total 12266.364142 # average overall miss latency
754system.cpu.dcache.blocked_cycles::no_mshrs 32155 # number of cycles access was blocked
755system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
756system.cpu.dcache.blocked::no_mshrs 9466 # number of cycles access was blocked
757system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
758system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.396894 # average number of cycles each access was blocked
759system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
760system.cpu.dcache.fast_writes 0 # number of fast writes performed
761system.cpu.dcache.cache_copies 0 # number of cache copies performed
762system.cpu.dcache.writebacks::writebacks 2066445 # number of writebacks
763system.cpu.dcache.writebacks::total 2066445 # number of writebacks
764system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631206 # number of ReadReq MSHR hits
765system.cpu.dcache.ReadReq_mshr_hits::total 631206 # number of ReadReq MSHR hits
766system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16138 # number of WriteReq MSHR hits
767system.cpu.dcache.WriteReq_mshr_hits::total 16138 # number of WriteReq MSHR hits
768system.cpu.dcache.demand_mshr_hits::cpu.data 647344 # number of demand (read+write) MSHR hits
769system.cpu.dcache.demand_mshr_hits::total 647344 # number of demand (read+write) MSHR hits
770system.cpu.dcache.overall_mshr_hits::cpu.data 647344 # number of overall MSHR hits
771system.cpu.dcache.overall_mshr_hits::total 647344 # number of overall MSHR hits
772system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994048 # number of ReadReq MSHR misses
773system.cpu.dcache.ReadReq_mshr_misses::total 1994048 # number of ReadReq MSHR misses
774system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82139 # number of WriteReq MSHR misses
775system.cpu.dcache.WriteReq_mshr_misses::total 82139 # number of WriteReq MSHR misses
776system.cpu.dcache.demand_mshr_misses::cpu.data 2076187 # number of demand (read+write) MSHR misses
777system.cpu.dcache.demand_mshr_misses::total 2076187 # number of demand (read+write) MSHR misses
778system.cpu.dcache.overall_mshr_misses::cpu.data 2076187 # number of overall MSHR misses
779system.cpu.dcache.overall_mshr_misses::total 2076187 # number of overall MSHR misses
780system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21982292500 # number of ReadReq MSHR miss cycles
781system.cpu.dcache.ReadReq_mshr_miss_latency::total 21982292500 # number of ReadReq MSHR miss cycles
782system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1812892498 # number of WriteReq MSHR miss cycles
783system.cpu.dcache.WriteReq_mshr_miss_latency::total 1812892498 # number of WriteReq MSHR miss cycles
784system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23795184998 # number of demand (read+write) MSHR miss cycles
785system.cpu.dcache.demand_mshr_miss_latency::total 23795184998 # number of demand (read+write) MSHR miss cycles
786system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23795184998 # number of overall MSHR miss cycles
787system.cpu.dcache.overall_mshr_miss_latency::total 23795184998 # number of overall MSHR miss cycles
788system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046102 # mshr miss rate for ReadReq accesses
789system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046102 # mshr miss rate for ReadReq accesses
790system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002613 # mshr miss rate for WriteReq accesses
791system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002613 # mshr miss rate for WriteReq accesses
792system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027796 # mshr miss rate for demand accesses
793system.cpu.dcache.demand_mshr_miss_rate::total 0.027796 # mshr miss rate for demand accesses
794system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027796 # mshr miss rate for overall accesses
795system.cpu.dcache.overall_mshr_miss_rate::total 0.027796 # mshr miss rate for overall accesses
796system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11023.953536 # average ReadReq mshr miss latency
797system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11023.953536 # average ReadReq mshr miss latency
798system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22071.032007 # average WriteReq mshr miss latency
799system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22071.032007 # average WriteReq mshr miss latency
800system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11461.002789 # average overall mshr miss latency
801system.cpu.dcache.demand_avg_mshr_miss_latency::total 11461.002789 # average overall mshr miss latency
802system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11461.002789 # average overall mshr miss latency
803system.cpu.dcache.overall_avg_mshr_miss_latency::total 11461.002789 # average overall mshr miss latency
804system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
805
806---------- End Simulation Statistics ----------
806
807---------- End Simulation Statistics ----------