3,5c3,5
< sim_seconds 0.065833 # Number of seconds simulated
< sim_ticks 65832730500 # Number of ticks simulated
< final_tick 65832730500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.065721 # Number of seconds simulated
> sim_ticks 65721494500 # Number of ticks simulated
> final_tick 65721494500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 190384 # Simulator instruction rate (inst/s)
< host_op_rate 335236 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 79331786 # Simulator tick rate (ticks/s)
< host_mem_usage 416808 # Number of bytes of host memory used
< host_seconds 829.84 # Real time elapsed on the host
---
> host_inst_rate 191999 # Simulator instruction rate (inst/s)
> host_op_rate 338080 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 79869594 # Simulator tick rate (ticks/s)
> host_mem_usage 415448 # Number of bytes of host memory used
> host_seconds 822.86 # Real time elapsed on the host
16,17c16,17
< system.physmem.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.inst 69952 # Number of bytes read from this memory
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.inst 68800 # Number of bytes read from this memory
19,24c19,24
< system.physmem.bytes_read::total 1962496 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 69952 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 69952 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 19776 # Number of bytes written to this memory
< system.physmem.bytes_written::total 19776 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 1093 # Number of read requests responded to by this memory
---
> system.physmem.bytes_read::total 1961344 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 68800 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 68800 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 19136 # Number of bytes written to this memory
> system.physmem.bytes_written::total 19136 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 1075 # Number of read requests responded to by this memory
26,49c26,49
< system.physmem.num_reads::total 30664 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 309 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 309 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 1062572 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 28747767 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 29810339 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 1062572 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 1062572 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 300398 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 300398 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 300398 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 1062572 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 28747767 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 30110736 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 30664 # Number of read requests accepted
< system.physmem.writeReqs 309 # Number of write requests accepted
< system.physmem.readBursts 30664 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 309 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 1954304 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 8192 # Total number of bytes read from write queue
< system.physmem.bytesWritten 18368 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 1962496 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 19776 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 128 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.num_reads::total 30646 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 299 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 299 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 1046842 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 28796424 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 29843265 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 1046842 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 1046842 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 291168 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 291168 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 291168 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 1046842 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 28796424 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 30134433 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 30646 # Number of read requests accepted
> system.physmem.writeReqs 299 # Number of write requests accepted
> system.physmem.readBursts 30646 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 299 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 1952832 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 8512 # Total number of bytes read from write queue
> system.physmem.bytesWritten 17216 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 1961344 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 19136 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 133 # Number of DRAM read bursts serviced by the write queue
52,56c52,56
< system.physmem.perBankRdBursts::0 1947 # Per bank write bursts
< system.physmem.perBankRdBursts::1 2076 # Per bank write bursts
< system.physmem.perBankRdBursts::2 2053 # Per bank write bursts
< system.physmem.perBankRdBursts::3 1954 # Per bank write bursts
< system.physmem.perBankRdBursts::4 2067 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 1937 # Per bank write bursts
> system.physmem.perBankRdBursts::1 2081 # Per bank write bursts
> system.physmem.perBankRdBursts::2 2039 # Per bank write bursts
> system.physmem.perBankRdBursts::3 1941 # Per bank write bursts
> system.physmem.perBankRdBursts::4 2068 # Per bank write bursts
58,61c58,61
< system.physmem.perBankRdBursts::6 1975 # Per bank write bursts
< system.physmem.perBankRdBursts::7 1868 # Per bank write bursts
< system.physmem.perBankRdBursts::8 1952 # Per bank write bursts
< system.physmem.perBankRdBursts::9 1938 # Per bank write bursts
---
> system.physmem.perBankRdBursts::6 1977 # Per bank write bursts
> system.physmem.perBankRdBursts::7 1878 # Per bank write bursts
> system.physmem.perBankRdBursts::8 1945 # Per bank write bursts
> system.physmem.perBankRdBursts::9 1939 # Per bank write bursts
65,66c65,66
< system.physmem.perBankRdBursts::13 1799 # Per bank write bursts
< system.physmem.perBankRdBursts::14 1826 # Per bank write bursts
---
> system.physmem.perBankRdBursts::13 1800 # Per bank write bursts
> system.physmem.perBankRdBursts::14 1827 # Per bank write bursts
68,71c68,71
< system.physmem.perBankWrBursts::0 25 # Per bank write bursts
< system.physmem.perBankWrBursts::1 120 # Per bank write bursts
< system.physmem.perBankWrBursts::2 28 # Per bank write bursts
< system.physmem.perBankWrBursts::3 32 # Per bank write bursts
---
> system.physmem.perBankWrBursts::0 8 # Per bank write bursts
> system.physmem.perBankWrBursts::1 125 # Per bank write bursts
> system.physmem.perBankWrBursts::2 25 # Per bank write bursts
> system.physmem.perBankWrBursts::3 26 # Per bank write bursts
73,74c73,74
< system.physmem.perBankWrBursts::5 2 # Per bank write bursts
< system.physmem.perBankWrBursts::6 17 # Per bank write bursts
---
> system.physmem.perBankWrBursts::5 8 # Per bank write bursts
> system.physmem.perBankWrBursts::6 14 # Per bank write bursts
86c86
< system.physmem.totGap 65832525500 # Total gap between requests
---
> system.physmem.totGap 65721290500 # Total gap between requests
93c93
< system.physmem.readPktSize::6 30664 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 30646 # Read request sizes (log2)
100,107c100,107
< system.physmem.writePktSize::6 309 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 29955 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 437 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 101 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 29 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 9 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 4 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 299 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 29942 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 423 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 106 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 36 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
148,150c148,150
< system.physmem.wrQLenPdf::15 14 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 14 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 15 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 15 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 16 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 16 # What write queue length does an incoming req see
155c155
< system.physmem.wrQLenPdf::22 15 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::22 16 # What write queue length does an incoming req see
163,174c163,174
< system.physmem.wrQLenPdf::30 17 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 16 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 16 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 2 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 2 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::30 15 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 15 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 15 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
197,230c197,228
< system.physmem.bytesPerActivate::samples 2862 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 688.995108 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 484.121076 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 395.829774 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 415 14.50% 14.50% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 275 9.61% 24.11% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 149 5.21% 29.32% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 128 4.47% 33.79% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 140 4.89% 38.68% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 122 4.26% 42.94% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 77 2.69% 45.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 86 3.00% 48.64% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 1470 51.36% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 2862 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 16 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 1905.625000 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 24.516989 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 7552.373489 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-1023 15 93.75% 93.75% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::29696-30719 1 6.25% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 16 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 16 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 17.937500 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 17.914548 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 0.928709 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 2 12.50% 12.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 12 75.00% 87.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 1 6.25% 93.75% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20 1 6.25% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 16 # Writes before turning the bus around for reads
< system.physmem.totQLat 411710000 # Total ticks spent queuing
< system.physmem.totMemAccLat 984260000 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 152680000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 13482.77 # Average queueing delay per DRAM burst
---
> system.physmem.bytesPerActivate::samples 2852 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 690.064516 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 482.522488 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 397.377699 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 418 14.66% 14.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 289 10.13% 24.79% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 128 4.49% 29.28% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 119 4.17% 33.45% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 133 4.66% 38.11% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 123 4.31% 42.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 83 2.91% 45.34% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 90 3.16% 48.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 1469 51.51% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 2852 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 15 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 2030.466667 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 23.801531 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 7801.447410 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-1023 14 93.33% 93.33% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::29696-30719 1 6.67% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 15 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 15 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 17.933333 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 17.931540 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 0.258199 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::17 1 6.67% 6.67% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 14 93.33% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 15 # Writes before turning the bus around for reads
> system.physmem.totQLat 402617750 # Total ticks spent queuing
> system.physmem.totMemAccLat 974736500 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 152565000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 13194.96 # Average queueing delay per DRAM burst
232,236c230,234
< system.physmem.avgMemAccLat 32232.77 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 29.69 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 0.28 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 29.81 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 0.30 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 31944.96 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 29.71 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 0.26 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 29.84 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 0.29 # Average system write bandwidth in MiByte/s
242,270c240,268
< system.physmem.avgWrQLen 14.03 # Average write queue length when enqueuing
< system.physmem.readRowHits 27751 # Number of row buffer hits during reads
< system.physmem.writeRowHits 206 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 90.88 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 66.67 # Row buffer hit rate for writes
< system.physmem.avgGap 2125481.08 # Average gap between requests
< system.physmem.pageHitRate 90.64 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 11059860 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 5878455 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 113176140 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 1451160 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 315310320.000000 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 256763340 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 17698560 # Energy for precharge background per rank (pJ)
< system.physmem_0.actPowerDownEnergy 981638610 # Energy for active power-down per rank (pJ)
< system.physmem_0.prePowerDownEnergy 270128640 # Energy for precharge power-down per rank (pJ)
< system.physmem_0.selfRefreshEnergy 15008515620 # Energy for self refresh per rank (pJ)
< system.physmem_0.totalEnergy 16981623105 # Total energy per rank (pJ)
< system.physmem_0.averagePower 257.950589 # Core power per rank (mW)
< system.physmem_0.totalIdleTime 65223686000 # Total Idle time Per DRAM Rank
< system.physmem_0.memoryStateTime::IDLE 24830750 # Time in different power states
< system.physmem_0.memoryStateTime::REF 133713250 # Time in different power states
< system.physmem_0.memoryStateTime::SREF 62367507500 # Time in different power states
< system.physmem_0.memoryStateTime::PRE_PDN 703478750 # Time in different power states
< system.physmem_0.memoryStateTime::ACT 450500500 # Time in different power states
< system.physmem_0.memoryStateTime::ACT_PDN 2152699750 # Time in different power states
< system.physmem_1.actEnergy 9403380 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 4982835 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 104850900 # Energy for read commands per rank (pJ)
---
> system.physmem.avgWrQLen 12.51 # Average write queue length when enqueuing
> system.physmem.readRowHits 27734 # Number of row buffer hits during reads
> system.physmem.writeRowHits 187 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 90.89 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 62.54 # Row buffer hit rate for writes
> system.physmem.avgGap 2123809.68 # Average gap between requests
> system.physmem.pageHitRate 90.62 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 11052720 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 5855685 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 113040480 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 1357200 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 309163920.000000 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 263324610 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 16569120 # Energy for precharge background per rank (pJ)
> system.physmem_0.actPowerDownEnergy 979073610 # Energy for active power-down per rank (pJ)
> system.physmem_0.prePowerDownEnergy 268447200 # Energy for precharge power-down per rank (pJ)
> system.physmem_0.selfRefreshEnergy 14975920920 # Energy for self refresh per rank (pJ)
> system.physmem_0.totalEnergy 16943805465 # Total energy per rank (pJ)
> system.physmem_0.averagePower 257.812234 # Core power per rank (mW)
> system.physmem_0.totalIdleTime 65100637750 # Total Idle time Per DRAM Rank
> system.physmem_0.memoryStateTime::IDLE 22061500 # Time in different power states
> system.physmem_0.memoryStateTime::REF 131194000 # Time in different power states
> system.physmem_0.memoryStateTime::SREF 62254705500 # Time in different power states
> system.physmem_0.memoryStateTime::PRE_PDN 699065250 # Time in different power states
> system.physmem_0.memoryStateTime::ACT 467433500 # Time in different power states
> system.physmem_0.memoryStateTime::ACT_PDN 2147034750 # Time in different power states
> system.physmem_1.actEnergy 9374820 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 4967655 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 104822340 # Energy for read commands per rank (pJ)
272,291c270,289
< system.physmem_1.refreshEnergy 389067120.000000 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 256987920 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 20546880 # Energy for precharge background per rank (pJ)
< system.physmem_1.actPowerDownEnergy 1156119600 # Energy for active power-down per rank (pJ)
< system.physmem_1.prePowerDownEnergy 409490400 # Energy for precharge power-down per rank (pJ)
< system.physmem_1.selfRefreshEnergy 14841811380 # Energy for self refresh per rank (pJ)
< system.physmem_1.totalEnergy 17194149375 # Total energy per rank (pJ)
< system.physmem_1.averagePower 261.179341 # Core power per rank (mW)
< system.physmem_1.totalIdleTime 65212352000 # Total Idle time Per DRAM Rank
< system.physmem_1.memoryStateTime::IDLE 31901000 # Time in different power states
< system.physmem_1.memoryStateTime::REF 165222000 # Time in different power states
< system.physmem_1.memoryStateTime::SREF 61612056250 # Time in different power states
< system.physmem_1.memoryStateTime::PRE_PDN 1066374000 # Time in different power states
< system.physmem_1.memoryStateTime::ACT 421666750 # Time in different power states
< system.physmem_1.memoryStateTime::ACT_PDN 2535510500 # Time in different power states
< system.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.branchPred.lookups 40426123 # Number of BP lookups
< system.cpu.branchPred.condPredicted 40426123 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 1402729 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 26580139 # Number of BTB lookups
---
> system.physmem_1.refreshEnergy 372471840.000000 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 249536310 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 19488480 # Energy for precharge background per rank (pJ)
> system.physmem_1.actPowerDownEnergy 1119740490 # Energy for active power-down per rank (pJ)
> system.physmem_1.prePowerDownEnergy 403290240 # Energy for precharge power-down per rank (pJ)
> system.physmem_1.selfRefreshEnergy 14835337125 # Energy for self refresh per rank (pJ)
> system.physmem_1.totalEnergy 17119488570 # Total energy per rank (pJ)
> system.physmem_1.averagePower 260.485370 # Core power per rank (mW)
> system.physmem_1.totalIdleTime 65120969250 # Total Idle time Per DRAM Rank
> system.physmem_1.memoryStateTime::IDLE 28589000 # Time in different power states
> system.physmem_1.memoryStateTime::REF 158136000 # Time in different power states
> system.physmem_1.memoryStateTime::SREF 61616793750 # Time in different power states
> system.physmem_1.memoryStateTime::PRE_PDN 1050209250 # Time in different power states
> system.physmem_1.memoryStateTime::ACT 412212500 # Time in different power states
> system.physmem_1.memoryStateTime::ACT_PDN 2455554000 # Time in different power states
> system.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.branchPred.lookups 40406290 # Number of BP lookups
> system.cpu.branchPred.condPredicted 40406290 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 1431845 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 26031629 # Number of BTB lookups
295,300c293,298
< system.cpu.branchPred.usedRAS 6011508 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 87453 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 26580139 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 21161652 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 5418487 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 517301 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.usedRAS 6025963 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 91921 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 26031629 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 20992529 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 5039100 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 530263 # Number of mispredicted indirect branches.
302c300
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
304,305c302,303
< system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
---
> system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
307,308c305,306
< system.cpu.pwrStateResidencyTicks::ON 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 131665462 # number of cpu cycles simulated
---
> system.cpu.pwrStateResidencyTicks::ON 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 131442990 # number of cpu cycles simulated
311,327c309,325
< system.cpu.fetch.icacheStallCycles 30553171 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 219967171 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 40426123 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 27173160 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 99460538 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 2919977 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 306 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 5927 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 105822 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 73 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 157 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 29763575 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 354176 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 15 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 131585982 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 2.941987 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.406730 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 30464048 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 219898668 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 40406290 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 27018492 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 99269738 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 2979935 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 465 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 7592 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 128961 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 50 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 174 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 29660171 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 359072 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 17 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 131360995 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 2.946103 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.409063 # Number of instructions fetched each cycle (Total)
329,337c327,335
< system.cpu.fetch.rateDist::0 65985920 50.15% 50.15% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 4028379 3.06% 53.21% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 3611314 2.74% 55.95% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 6113229 4.65% 60.60% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 7745533 5.89% 66.48% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 5553246 4.22% 70.70% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 3377028 2.57% 73.27% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 2847646 2.16% 75.44% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 32323687 24.56% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 65827184 50.11% 50.11% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 4032527 3.07% 53.18% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 3600376 2.74% 55.92% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 6081929 4.63% 60.55% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 7728911 5.88% 66.44% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 5535416 4.21% 70.65% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 3331669 2.54% 73.19% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 2842658 2.16% 75.35% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 32380325 24.65% 100.00% # Number of instructions fetched each cycle (Total)
341,364c339,362
< system.cpu.fetch.rateDist::total 131585982 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.307037 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.670652 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 15243618 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 64765794 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 40224064 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 9892518 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 1459988 # Number of cycles decode is squashing
< system.cpu.decode.DecodedInsts 362269877 # Number of instructions handled by decode
< system.cpu.rename.SquashCycles 1459988 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 20789530 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 11237370 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 18362 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 44279240 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 53801492 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 352719757 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 16498 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 793095 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 46882908 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 5193491 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 355158766 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 934950269 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 575705414 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 24139 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 131360995 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.307405 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.672959 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 15255907 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 64520496 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 40208811 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 9885814 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 1489967 # Number of cycles decode is squashing
> system.cpu.decode.DecodedInsts 362265652 # Number of instructions handled by decode
> system.cpu.rename.SquashCycles 1489967 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 20796133 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 11129664 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 23832 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 44255424 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 53665975 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 352608748 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 23342 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 777450 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 46732943 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 5205031 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 354925639 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 934456502 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 575559102 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 21159 # Number of floating rename lookups
366,383c364,381
< system.cpu.rename.UndoneMaps 75946019 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 487 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 484 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 64820498 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 112428453 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 38501164 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 51645718 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 9056873 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 344114716 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 4351 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 317908509 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 166833 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 65926603 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 102202913 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 3906 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 131585982 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 2.415976 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 2.164934 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 75712892 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 482 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 483 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 64647332 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 112313472 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 38475522 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 51426374 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 8868395 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 343765046 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 3883 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 317634440 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 163759 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 65576465 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 101836454 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 3438 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 131360995 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 2.418027 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 2.167913 # Number of insts issued each cycle
385,393c383,391
< system.cpu.iq.issued_per_cycle::0 35686444 27.12% 27.12% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 20105227 15.28% 42.40% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 17162197 13.04% 55.44% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 17623881 13.39% 68.84% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 15350950 11.67% 80.50% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 12863479 9.78% 90.28% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 6692822 5.09% 95.36% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 4078738 3.10% 98.46% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 2022244 1.54% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 35651981 27.14% 27.14% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 20061286 15.27% 42.41% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 17078933 13.00% 55.41% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 17586289 13.39% 68.80% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 15273572 11.63% 80.43% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 12870930 9.80% 90.23% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 6718617 5.11% 95.34% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 4059315 3.09% 98.43% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 2060072 1.57% 100.00% # Number of insts issued each cycle
397c395
< system.cpu.iq.issued_per_cycle::total 131585982 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 131360995 # Number of insts issued each cycle
399,433c397,431
< system.cpu.iq.fu_full::IntAlu 364988 8.91% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMisc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.91% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 3541451 86.44% 95.35% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 188937 4.61% 99.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemRead 10 0.00% 99.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemWrite 1524 0.04% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 367555 8.92% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMisc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.92% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 3559749 86.40% 95.32% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 191317 4.64% 99.97% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemRead 13 0.00% 99.97% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemWrite 1395 0.03% 100.00% # attempts to use FU when none available
436,471c434,469
< system.cpu.iq.FU_type_0::No_OpClass 33340 0.01% 0.01% # Type of FU issued
< system.cpu.iq.FU_type_0::IntAlu 181836417 57.20% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 11458 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 362 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 334 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 57.21% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 101309174 31.87% 89.08% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 34711229 10.92% 100.00% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemRead 553 0.00% 100.00% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemWrite 5642 0.00% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::No_OpClass 33339 0.01% 0.01% # Type of FU issued
> system.cpu.iq.FU_type_0::IntAlu 181647745 57.19% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 11501 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 497 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 296 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 57.20% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 101245285 31.87% 89.08% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 34690277 10.92% 100.00% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemRead 508 0.00% 100.00% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemWrite 4992 0.00% 100.00% # Type of FU issued
474,486c472,484
< system.cpu.iq.FU_type_0::total 317908509 # Type of FU issued
< system.cpu.iq.rate 2.414517 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 4096910 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.012887 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 771648435 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 410069961 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 313720076 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 18308 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 36184 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 4316 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 321964016 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 8063 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 57535034 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 317634440 # Type of FU issued
> system.cpu.iq.rate 2.416519 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 4120029 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.012971 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 770896978 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 409373525 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 313389776 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 16685 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 31480 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 3775 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 321713926 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 7204 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 57497351 # Number of loads that had data forwarded from stores
488,491c486,489
< system.cpu.iew.lsq.thread0.squashedLoads 21649068 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 67666 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 63141 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 7061412 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 21534087 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 66072 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 62227 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 7035770 # Number of stores squashed
494,495c492,493
< system.cpu.iew.lsq.thread0.rescheduledLoads 4025 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 141941 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 4204 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 141777 # Number of times an access to memory failed due to the cache being blocked
497,513c495,511
< system.cpu.iew.iewSquashCycles 1459988 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 8072611 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 3068372 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 344119067 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 127232 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 112428453 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 38501164 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1782 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 2921 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 3074772 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 63141 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 534039 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 1041947 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 1575986 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 315496434 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 100557512 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 2412075 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 1489967 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 8057522 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 2987683 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 343768929 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 139556 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 112313472 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 38475522 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1604 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 2862 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 2991864 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 62227 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 520614 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 1090823 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 1611437 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 315197484 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 100490397 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 2436956 # Number of squashed instructions skipped in execute
516,526c514,524
< system.cpu.iew.exec_refs 134869578 # number of memory reference insts executed
< system.cpu.iew.exec_branches 32108537 # Number of branches executed
< system.cpu.iew.exec_stores 34312066 # Number of stores executed
< system.cpu.iew.exec_rate 2.396197 # Inst execution rate
< system.cpu.iew.wb_sent 314359591 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 313724392 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 237724315 # num instructions producing a value
< system.cpu.iew.wb_consumers 343443925 # num instructions consuming a value
< system.cpu.iew.wb_rate 2.382739 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.692178 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 66051294 # The number of squashed insts skipped by commit
---
> system.cpu.iew.exec_refs 134782236 # number of memory reference insts executed
> system.cpu.iew.exec_branches 32089039 # Number of branches executed
> system.cpu.iew.exec_stores 34291839 # Number of stores executed
> system.cpu.iew.exec_rate 2.397979 # Inst execution rate
> system.cpu.iew.wb_sent 314036708 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 313393551 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 237399400 # num instructions producing a value
> system.cpu.iew.wb_consumers 342887037 # num instructions consuming a value
> system.cpu.iew.wb_rate 2.384255 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.692355 # average fanout of values written-back
> system.cpu.commit.commitSquashedInsts 65692241 # The number of squashed insts skipped by commit
528,531c526,529
< system.cpu.commit.branchMispredicts 1408834 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 122136825 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 2.277712 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 3.048100 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 1439325 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 121896437 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 2.282203 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 3.051706 # Number of insts commited each cycle
533,541c531,539
< system.cpu.commit.committed_per_cycle::0 57021615 46.69% 46.69% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 16508640 13.52% 60.20% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 11210798 9.18% 69.38% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 8746505 7.16% 76.54% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 2078517 1.70% 78.25% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 1759712 1.44% 79.69% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 926228 0.76% 80.44% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 725763 0.59% 81.04% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 23159047 18.96% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 56939574 46.71% 46.71% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 16454719 13.50% 60.21% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 11025665 9.05% 69.26% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 8756483 7.18% 76.44% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 2109912 1.73% 78.17% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 1768746 1.45% 79.62% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 935268 0.77% 80.39% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 726580 0.60% 80.98% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 23179490 19.02% 100.00% # Number of insts commited each cycle
545c543
< system.cpu.commit.committed_per_cycle::total 122136825 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 121896437 # Number of insts commited each cycle
595,599c593,597
< system.cpu.commit.bw_lim_events 23159047 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 443221536 # The number of ROB reads
< system.cpu.rob.rob_writes 698006714 # The number of ROB writes
< system.cpu.timesIdled 877 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 79480 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 23179490 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 442601652 # The number of ROB reads
> system.cpu.rob.rob_writes 697313320 # The number of ROB writes
> system.cpu.timesIdled 909 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 81995 # Total number of cycles that the CPU has spent unscheduled due to idling
602,612c600,610
< system.cpu.cpi 0.833386 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.833386 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.199924 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.199924 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 502917784 # number of integer regfile reads
< system.cpu.int_regfile_writes 247848787 # number of integer regfile writes
< system.cpu.fp_regfile_reads 4075 # number of floating regfile reads
< system.cpu.fp_regfile_writes 819 # number of floating regfile writes
< system.cpu.cc_regfile_reads 109098841 # number of cc regfile reads
< system.cpu.cc_regfile_writes 65494445 # number of cc regfile writes
< system.cpu.misc_regfile_reads 201957201 # number of misc regfile reads
---
> system.cpu.cpi 0.831978 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.831978 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.201955 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.201955 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 502529726 # number of integer regfile reads
> system.cpu.int_regfile_writes 247564665 # number of integer regfile writes
> system.cpu.fp_regfile_reads 3566 # number of floating regfile reads
> system.cpu.fp_regfile_writes 731 # number of floating regfile writes
> system.cpu.cc_regfile_reads 108994485 # number of cc regfile reads
> system.cpu.cc_regfile_writes 65428204 # number of cc regfile writes
> system.cpu.misc_regfile_reads 201784346 # number of misc regfile reads
614,623c612,621
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 2073306 # number of replacements
< system.cpu.dcache.tags.tagsinuse 4067.354566 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 71520008 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 2077402 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 34.427621 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 21024099500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 4067.354566 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.993006 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.993006 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 2073509 # number of replacements
> system.cpu.dcache.tags.tagsinuse 4067.268199 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 71482624 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 2077605 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 34.406263 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 21075173500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 4067.268199 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.992985 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.992985 # Average percentage of cache occupancy
625,627c623,625
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 500 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 3447 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 149 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 504 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 3445 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 147 # Occupied blocks per task id
629,657c627,655
< system.cpu.dcache.tags.tag_accesses 150691296 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 150691296 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 40173982 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 40173982 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 31346026 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 31346026 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 71520008 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 71520008 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 71520008 # number of overall hits
< system.cpu.dcache.overall_hits::total 71520008 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 2693213 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 2693213 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 93726 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 93726 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 2786939 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 2786939 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 2786939 # number of overall misses
< system.cpu.dcache.overall_misses::total 2786939 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 32416728500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 32416728500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 3181034987 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 3181034987 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 35597763487 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 35597763487 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 35597763487 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 35597763487 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 42867195 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 42867195 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.tags.tag_accesses 150633517 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 150633517 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 40136683 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 40136683 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 31345941 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 31345941 # number of WriteReq hits
> system.cpu.dcache.demand_hits::cpu.data 71482624 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 71482624 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 71482624 # number of overall hits
> system.cpu.dcache.overall_hits::total 71482624 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 2701521 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 2701521 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 93811 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 93811 # number of WriteReq misses
> system.cpu.dcache.demand_misses::cpu.data 2795332 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 2795332 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 2795332 # number of overall misses
> system.cpu.dcache.overall_misses::total 2795332 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 32454671000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 32454671000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 3177582491 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 3177582491 # number of WriteReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 35632253491 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 35632253491 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 35632253491 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 35632253491 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 42838204 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 42838204 # number of ReadReq accesses(hits+misses)
660,733c658,731
< system.cpu.dcache.demand_accesses::cpu.data 74306947 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 74306947 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 74306947 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 74306947 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.062827 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.062827 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002981 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.002981 # miss rate for WriteReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.037506 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.037506 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.037506 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.037506 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12036.451814 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 12036.451814 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33939.728432 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 33939.728432 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 12773.068764 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 12773.068764 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 12773.068764 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 12773.068764 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 220832 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 385 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 43178 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 4 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 5.114456 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 96.250000 # average number of cycles each access was blocked
< system.cpu.dcache.writebacks::writebacks 2066926 # number of writebacks
< system.cpu.dcache.writebacks::total 2066926 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 697625 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 697625 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 11912 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 11912 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 709537 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 709537 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 709537 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 709537 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1995588 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1995588 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 81814 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 81814 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 2077402 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 2077402 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 2077402 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 2077402 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24271228500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 24271228500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3023849487 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 3023849487 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27295077987 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 27295077987 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27295077987 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 27295077987 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046553 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046553 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002602 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002602 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027957 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.027957 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027957 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.027957 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12162.444603 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12162.444603 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36960.049466 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36960.049466 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13139.044820 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 13139.044820 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13139.044820 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 13139.044820 # average overall mshr miss latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 93 # number of replacements
< system.cpu.icache.tags.tagsinuse 878.108473 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 29762089 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1121 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 26549.588760 # Average number of references to valid blocks.
---
> system.cpu.dcache.demand_accesses::cpu.data 74277956 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 74277956 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 74277956 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 74277956 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.063063 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.063063 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002984 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.002984 # miss rate for WriteReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.037633 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.037633 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.037633 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.037633 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12013.480924 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 12013.480924 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33872.173743 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 33872.173743 # average WriteReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 12747.055982 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 12747.055982 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 12747.055982 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 12747.055982 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 219709 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 682 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 43158 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 6 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 5.090806 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 113.666667 # average number of cycles each access was blocked
> system.cpu.dcache.writebacks::writebacks 2066902 # number of writebacks
> system.cpu.dcache.writebacks::total 2066902 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 705827 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 705827 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 11900 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 11900 # number of WriteReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 717727 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 717727 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 717727 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 717727 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1995694 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1995694 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 81911 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 81911 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 2077605 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 2077605 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 2077605 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 2077605 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24272933500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 24272933500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3020316491 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 3020316491 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27293249991 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 27293249991 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27293249991 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 27293249991 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046587 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046587 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002605 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002605 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027971 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.027971 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027971 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.027971 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12162.652942 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12162.652942 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36873.148796 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36873.148796 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13136.881164 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 13136.881164 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13136.881164 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 13136.881164 # average overall mshr miss latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 86 # number of replacements
> system.cpu.icache.tags.tagsinuse 865.699388 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 29658716 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1101 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 26937.980018 # Average number of references to valid blocks.
735,783c733,781
< system.cpu.icache.tags.occ_blocks::cpu.inst 878.108473 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.428764 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.428764 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 1028 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 30 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::3 38 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::4 910 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.501953 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 59528269 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 59528269 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 29762089 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 29762089 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 29762089 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 29762089 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 29762089 # number of overall hits
< system.cpu.icache.overall_hits::total 29762089 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1485 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1485 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1485 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1485 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1485 # number of overall misses
< system.cpu.icache.overall_misses::total 1485 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 149774999 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 149774999 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 149774999 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 149774999 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 149774999 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 149774999 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 29763574 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 29763574 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 29763574 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 29763574 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 29763574 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 29763574 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000050 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.000050 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.000050 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.000050 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.000050 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.000050 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 100858.585185 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 100858.585185 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 100858.585185 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 100858.585185 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 100858.585185 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 100858.585185 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 2965 # number of cycles access was blocked
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 865.699388 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.422705 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.422705 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_task_id_blocks::1024 1015 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::0 53 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 27 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::3 35 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::4 900 # Occupied blocks per task id
> system.cpu.icache.tags.occ_task_id_percent::1024 0.495605 # Percentage of cache occupancy per task id
> system.cpu.icache.tags.tag_accesses 59321439 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 59321439 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 29658716 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 29658716 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 29658716 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 29658716 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 29658716 # number of overall hits
> system.cpu.icache.overall_hits::total 29658716 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1453 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1453 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1453 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1453 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1453 # number of overall misses
> system.cpu.icache.overall_misses::total 1453 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 154504998 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 154504998 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 154504998 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 154504998 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 154504998 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 154504998 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 29660169 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 29660169 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 29660169 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 29660169 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 29660169 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 29660169 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000049 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.000049 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.000049 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.000049 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.000049 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.000049 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 106335.167240 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 106335.167240 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 106335.167240 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 106335.167240 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 106335.167240 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 106335.167240 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 4008 # number of cycles access was blocked
785c783
< system.cpu.icache.blocked::no_mshrs 14 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 17 # number of cycles access was blocked
787c785
< system.cpu.icache.avg_blocked_cycles::no_mshrs 211.785714 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 235.764706 # average number of cycles each access was blocked
789,826c787,824
< system.cpu.icache.writebacks::writebacks 93 # number of writebacks
< system.cpu.icache.writebacks::total 93 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 364 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 364 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 364 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 364 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 364 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 364 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1121 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1121 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1121 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1121 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1121 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1121 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 114880499 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 114880499 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 114880499 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 114880499 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 114880499 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 114880499 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000038 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000038 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000038 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.000038 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000038 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.000038 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 102480.373773 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 102480.373773 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 102480.373773 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 102480.373773 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 102480.373773 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 102480.373773 # average overall mshr miss latency
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.tags.replacements 694 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 21678.088627 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 4121221 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 30681 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 134.324859 # Average number of references to valid blocks.
---
> system.cpu.icache.writebacks::writebacks 86 # number of writebacks
> system.cpu.icache.writebacks::total 86 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 352 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 352 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 352 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 352 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 352 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 352 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1101 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1101 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1101 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1101 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1101 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1101 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 113239998 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 113239998 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 113239998 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 113239998 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 113239998 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 113239998 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000037 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.000037 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.000037 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 102851.950954 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 102851.950954 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 102851.950954 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 102851.950954 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 102851.950954 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 102851.950954 # average overall mshr miss latency
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.tags.replacements 680 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 21650.115816 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 4121613 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 30665 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 134.407729 # Average number of references to valid blocks.
828,836c826,834
< system.cpu.l2cache.tags.occ_blocks::writebacks 2.638364 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 712.370564 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 20963.079700 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.000081 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.021740 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.639742 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.661563 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 29987 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 59 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 3.138386 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 704.921194 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 20942.056236 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.000096 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.021512 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.639101 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.660709 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 29985 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 62 # Occupied blocks per task id
838,867c836,865
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 186 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 61 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 29624 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.915131 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 33245897 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 33245897 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.WritebackDirty_hits::writebacks 2066926 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 2066926 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 93 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 93 # number of WritebackClean hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 52858 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 52858 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 28 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 28 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1994973 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 1994973 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 28 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 2047831 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2047859 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 28 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 2047831 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2047859 # number of overall hits
< system.cpu.l2cache.ReadExReq_misses::cpu.data 28990 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 28990 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1093 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 1093 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 581 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 581 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 1093 # number of demand (read+write) misses
---
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 172 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 54 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 29640 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.915070 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 33248889 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 33248889 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.WritebackDirty_hits::writebacks 2066902 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 2066902 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 86 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 86 # number of WritebackClean hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 52946 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 52946 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 26 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 26 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1995088 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 1995088 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 26 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 2048034 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2048060 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 26 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 2048034 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2048060 # number of overall hits
> system.cpu.l2cache.ReadExReq_misses::cpu.data 28996 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 28996 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1075 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 1075 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 575 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 575 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 1075 # number of demand (read+write) misses
869,870c867,868
< system.cpu.l2cache.demand_misses::total 30664 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 1093 # number of overall misses
---
> system.cpu.l2cache.demand_misses::total 30646 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 1075 # number of overall misses
872,924c870,922
< system.cpu.l2cache.overall_misses::total 30664 # number of overall misses
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2345791000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 2345791000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 112890000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 112890000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 92689500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 92689500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 112890000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 2438480500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 2551370500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 112890000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 2438480500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 2551370500 # number of overall miss cycles
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 2066926 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 2066926 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 93 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 93 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 81848 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 81848 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1121 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 1121 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1995554 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 1995554 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1121 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 2077402 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2078523 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1121 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 2077402 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2078523 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.354193 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.354193 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.975022 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.975022 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000291 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000291 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.975022 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.014235 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.014753 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.975022 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.014235 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.014753 # miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80917.247327 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80917.247327 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 103284.537969 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 103284.537969 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 159534.423408 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 159534.423408 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 103284.537969 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82461.888337 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 83204.099270 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 103284.537969 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82461.888337 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 83204.099270 # average overall miss latency
---
> system.cpu.l2cache.overall_misses::total 30646 # number of overall misses
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2341147500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 2341147500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 111300000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 111300000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 88414500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 88414500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 111300000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 2429562000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 2540862000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 111300000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 2429562000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 2540862000 # number of overall miss cycles
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 2066902 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 2066902 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 86 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 86 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 81942 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 81942 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1101 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 1101 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1995663 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 1995663 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1101 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 2077605 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2078706 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1101 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 2077605 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2078706 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.353860 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.353860 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.976385 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.976385 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000288 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000288 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.976385 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.014233 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.014743 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.976385 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.014233 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.014743 # miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80740.360739 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80740.360739 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 103534.883721 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 103534.883721 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 153764.347826 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 153764.347826 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 103534.883721 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82160.292178 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 82910.069830 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 103534.883721 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82160.292178 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 82910.069830 # average overall miss latency
931,939c929,937
< system.cpu.l2cache.writebacks::writebacks 309 # number of writebacks
< system.cpu.l2cache.writebacks::total 309 # number of writebacks
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28990 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 28990 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1093 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1093 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 581 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 581 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 1093 # number of demand (read+write) MSHR misses
---
> system.cpu.l2cache.writebacks::writebacks 299 # number of writebacks
> system.cpu.l2cache.writebacks::total 299 # number of writebacks
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28996 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 28996 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1075 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1075 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 575 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 575 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 1075 # number of demand (read+write) MSHR misses
941,942c939,940
< system.cpu.l2cache.demand_mshr_misses::total 30664 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 1093 # number of overall MSHR misses
---
> system.cpu.l2cache.demand_mshr_misses::total 30646 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 1075 # number of overall MSHR misses
944,985c942,983
< system.cpu.l2cache.overall_mshr_misses::total 30664 # number of overall MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2055891000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2055891000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 101960000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 101960000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 86879500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 86879500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 101960000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2142770500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 2244730500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 101960000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2142770500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 2244730500 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.354193 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.354193 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.975022 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.975022 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000291 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000291 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.975022 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014235 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.014753 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.975022 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014235 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.014753 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70917.247327 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70917.247327 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 93284.537969 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 93284.537969 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 149534.423408 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 149534.423408 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 93284.537969 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 72461.888337 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 73204.099270 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 93284.537969 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 72461.888337 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 73204.099270 # average overall mshr miss latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 4151922 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 2073402 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 20 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 335 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 335 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
---
> system.cpu.l2cache.overall_mshr_misses::total 30646 # number of overall MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2051187500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2051187500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 100550000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 100550000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 82664500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 82664500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 100550000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2133852000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 2234402000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 100550000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2133852000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 2234402000 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.353860 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.353860 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.976385 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.976385 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000288 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000288 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.976385 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014233 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.014743 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.976385 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014233 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.014743 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70740.360739 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70740.360739 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 93534.883721 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 93534.883721 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 143764.347826 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 143764.347826 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 93534.883721 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 72160.292178 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 72910.069830 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 93534.883721 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 72160.292178 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 72910.069830 # average overall mshr miss latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 4152301 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 2073596 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 23 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 330 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 330 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
987,1006c985,1004
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadResp 1996675 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackDirty 2067235 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 93 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 6765 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 81848 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 81848 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 1121 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 1995554 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2335 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6228110 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 6230445 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 77696 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265236992 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 265314688 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 694 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 19776 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 2079217 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.000172 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.013121 # Request fanout histogram
---
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadResp 1996764 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackDirty 2067201 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 86 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 6988 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 81942 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 81942 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 1101 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 1995663 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2288 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6228719 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 6231007 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 75968 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265248448 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 265324416 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 680 # Total snoops (count)
> system.cpu.toL2Bus.snoopTraffic 19136 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 2079386 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.000170 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.013047 # Request fanout histogram
1008,1009c1006,1007
< system.cpu.toL2Bus.snoop_fanout::0 2078859 99.98% 99.98% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 358 0.02% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 2079032 99.98% 99.98% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 354 0.02% 100.00% # Request fanout histogram
1014,1015c1012,1013
< system.cpu.toL2Bus.snoop_fanout::total 2079217 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 4142980000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 2079386 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 4143138500 # Layer occupancy (ticks)
1017c1015
< system.cpu.toL2Bus.respLayer0.occupancy 1681500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1652498 # Layer occupancy (ticks)
1019c1017
< system.cpu.toL2Bus.respLayer1.occupancy 3116103000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 3116407500 # Layer occupancy (ticks)
1021,1022c1019,1020
< system.membus.snoop_filter.tot_requests 31023 # Total number of requests made to the snoop filter.
< system.membus.snoop_filter.hit_single_requests 359 # Number of requests hitting in the snoop filter with a single holder of the requested data.
---
> system.membus.snoop_filter.tot_requests 30996 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 350 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1027,1039c1025,1037
< system.membus.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
< system.membus.trans_dist::ReadResp 1674 # Transaction distribution
< system.membus.trans_dist::WritebackDirty 309 # Transaction distribution
< system.membus.trans_dist::CleanEvict 50 # Transaction distribution
< system.membus.trans_dist::ReadExReq 28990 # Transaction distribution
< system.membus.trans_dist::ReadExResp 28990 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 1674 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61687 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61687 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 61687 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1982272 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 1982272 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 1982272 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pwrStateResidencyTicks::UNDEFINED 65721494500 # Cumulative time (in ticks) in various power states
> system.membus.trans_dist::ReadResp 1650 # Transaction distribution
> system.membus.trans_dist::WritebackDirty 299 # Transaction distribution
> system.membus.trans_dist::CleanEvict 51 # Transaction distribution
> system.membus.trans_dist::ReadExReq 28996 # Transaction distribution
> system.membus.trans_dist::ReadExResp 28996 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 1650 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61642 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61642 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 61642 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1980480 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 1980480 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 1980480 # Cumulative packet size per connected master and slave (bytes)
1042c1040
< system.membus.snoop_fanout::samples 30664 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 30646 # Request fanout histogram
1046c1044
< system.membus.snoop_fanout::0 30664 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 30646 100.00% 100.00% # Request fanout histogram
1051,1052c1049,1050
< system.membus.snoop_fanout::total 30664 # Request fanout histogram
< system.membus.reqLayer0.occupancy 43676000 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 30646 # Request fanout histogram
> system.membus.reqLayer0.occupancy 43591500 # Layer occupancy (ticks)
1054c1052
< system.membus.respLayer1.occupancy 161581250 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 161486250 # Layer occupancy (ticks)