3,5c3,5
< sim_seconds 0.066079 # Number of seconds simulated
< sim_ticks 66079350000 # Number of ticks simulated
< final_tick 66079350000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.065833 # Number of seconds simulated
> sim_ticks 65832730500 # Number of ticks simulated
> final_tick 65832730500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 185548 # Simulator instruction rate (inst/s)
< host_op_rate 326721 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 77606283 # Simulator tick rate (ticks/s)
< host_mem_usage 417148 # Number of bytes of host memory used
< host_seconds 851.47 # Real time elapsed on the host
---
> host_inst_rate 190384 # Simulator instruction rate (inst/s)
> host_op_rate 335236 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 79331786 # Simulator tick rate (ticks/s)
> host_mem_usage 416808 # Number of bytes of host memory used
> host_seconds 829.84 # Real time elapsed on the host
16,18c16,18
< system.physmem.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.inst 69696 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 1892800 # Number of bytes read from this memory
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.inst 69952 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 1892544 # Number of bytes read from this memory
20,25c20,25
< system.physmem.bytes_inst_read::cpu.inst 69696 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 69696 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 19520 # Number of bytes written to this memory
< system.physmem.bytes_written::total 19520 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 1089 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 29575 # Number of read requests responded to by this memory
---
> system.physmem.bytes_inst_read::cpu.inst 69952 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 69952 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 19776 # Number of bytes written to this memory
> system.physmem.bytes_written::total 19776 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 1093 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 29571 # Number of read requests responded to by this memory
27,39c27,39
< system.physmem.num_writes::writebacks 305 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 305 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 1054732 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 28644350 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 29699081 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 1054732 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 1054732 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 295402 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 295402 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 295402 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 1054732 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 28644350 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 29994484 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.num_writes::writebacks 309 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 309 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 1062572 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 28747767 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 29810339 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 1062572 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 1062572 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 300398 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 300398 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 300398 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 1062572 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 28747767 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 30110736 # Total bandwidth to/from this memory (bytes/s)
41c41
< system.physmem.writeReqs 305 # Number of write requests accepted
---
> system.physmem.writeReqs 309 # Number of write requests accepted
43,45c43,45
< system.physmem.writeBursts 305 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 1952768 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 9728 # Total number of bytes read from write queue
---
> system.physmem.writeBursts 309 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 1954304 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 8192 # Total number of bytes read from write queue
48,49c48,49
< system.physmem.bytesWrittenSys 19520 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 152 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.bytesWrittenSys 19776 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 128 # Number of DRAM read bursts serviced by the write queue
52,56c52,56
< system.physmem.perBankRdBursts::0 1940 # Per bank write bursts
< system.physmem.perBankRdBursts::1 2080 # Per bank write bursts
< system.physmem.perBankRdBursts::2 2040 # Per bank write bursts
< system.physmem.perBankRdBursts::3 1947 # Per bank write bursts
< system.physmem.perBankRdBursts::4 2062 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 1947 # Per bank write bursts
> system.physmem.perBankRdBursts::1 2076 # Per bank write bursts
> system.physmem.perBankRdBursts::2 2053 # Per bank write bursts
> system.physmem.perBankRdBursts::3 1954 # Per bank write bursts
> system.physmem.perBankRdBursts::4 2067 # Per bank write bursts
59,61c59,61
< system.physmem.perBankRdBursts::7 1870 # Per bank write bursts
< system.physmem.perBankRdBursts::8 1951 # Per bank write bursts
< system.physmem.perBankRdBursts::9 1941 # Per bank write bursts
---
> system.physmem.perBankRdBursts::7 1868 # Per bank write bursts
> system.physmem.perBankRdBursts::8 1952 # Per bank write bursts
> system.physmem.perBankRdBursts::9 1938 # Per bank write bursts
68,71c68,71
< system.physmem.perBankWrBursts::0 26 # Per bank write bursts
< system.physmem.perBankWrBursts::1 125 # Per bank write bursts
< system.physmem.perBankWrBursts::2 27 # Per bank write bursts
< system.physmem.perBankWrBursts::3 24 # Per bank write bursts
---
> system.physmem.perBankWrBursts::0 25 # Per bank write bursts
> system.physmem.perBankWrBursts::1 120 # Per bank write bursts
> system.physmem.perBankWrBursts::2 28 # Per bank write bursts
> system.physmem.perBankWrBursts::3 32 # Per bank write bursts
73,75c73,75
< system.physmem.perBankWrBursts::5 3 # Per bank write bursts
< system.physmem.perBankWrBursts::6 18 # Per bank write bursts
< system.physmem.perBankWrBursts::7 1 # Per bank write bursts
---
> system.physmem.perBankWrBursts::5 2 # Per bank write bursts
> system.physmem.perBankWrBursts::6 17 # Per bank write bursts
> system.physmem.perBankWrBursts::7 0 # Per bank write bursts
86c86
< system.physmem.totGap 66079146500 # Total gap between requests
---
> system.physmem.totGap 65832525500 # Total gap between requests
100,105c100,105
< system.physmem.writePktSize::6 305 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 29931 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 435 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 98 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 31 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 12 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 309 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 29955 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 437 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 101 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 29 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 9 # What read queue length does an incoming req see
150c150
< system.physmem.wrQLenPdf::17 17 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::17 15 # What write queue length does an incoming req see
155c155
< system.physmem.wrQLenPdf::22 16 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::22 15 # What write queue length does an incoming req see
163c163
< system.physmem.wrQLenPdf::30 16 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::30 17 # What write queue length does an incoming req see
166c166
< system.physmem.wrQLenPdf::33 3 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::33 2 # What write queue length does an incoming req see
168,174c168,174
< system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::35 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
197,210c197,210
< system.physmem.bytesPerActivate::samples 2875 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 685.122783 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 477.283945 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 398.354531 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 431 14.99% 14.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 281 9.77% 24.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 140 4.87% 29.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 134 4.66% 34.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 130 4.52% 38.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 125 4.35% 43.17% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 77 2.68% 45.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 84 2.92% 48.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 1473 51.23% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 2875 # Bytes accessed per row activation
---
> system.physmem.bytesPerActivate::samples 2862 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 688.995108 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 484.121076 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 395.829774 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 415 14.50% 14.50% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 275 9.61% 24.11% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 149 5.21% 29.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 128 4.47% 33.79% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 140 4.89% 38.68% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 122 4.26% 42.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 77 2.69% 45.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 86 3.00% 48.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 1470 51.36% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 2862 # Bytes accessed per row activation
212,214c212,214
< system.physmem.rdPerTurnAround::mean 1904.687500 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 23.337942 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 7552.888425 # Reads before turning the bus around for writes
---
> system.physmem.rdPerTurnAround::mean 1905.625000 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 24.516989 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 7552.373489 # Reads before turning the bus around for writes
220,225c220,225
< system.physmem.wrPerTurnAround::gmean 17.900644 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 1.181454 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 3 18.75% 18.75% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 10 62.50% 81.25% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 1 6.25% 87.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20 2 12.50% 100.00% # Writes before turning the bus around for reads
---
> system.physmem.wrPerTurnAround::gmean 17.914548 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 0.928709 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16 2 12.50% 12.50% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 12 75.00% 87.50% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::19 1 6.25% 93.75% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20 1 6.25% 100.00% # Writes before turning the bus around for reads
227,230c227,230
< system.physmem.totQLat 407578000 # Total ticks spent queuing
< system.physmem.totMemAccLat 979678000 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 152560000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 13357.96 # Average queueing delay per DRAM burst
---
> system.physmem.totQLat 411710000 # Total ticks spent queuing
> system.physmem.totMemAccLat 984260000 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 152680000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 13482.77 # Average queueing delay per DRAM burst
232,233c232,233
< system.physmem.avgMemAccLat 32107.96 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 29.55 # Average DRAM read bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 32232.77 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 29.69 # Average DRAM read bandwidth in MiByte/s
235c235
< system.physmem.avgRdBWSys 29.70 # Average system read bandwidth in MiByte/s
---
> system.physmem.avgRdBWSys 29.81 # Average system read bandwidth in MiByte/s
242,251c242,251
< system.physmem.avgWrQLen 15.50 # Average write queue length when enqueuing
< system.physmem.readRowHits 27718 # Number of row buffer hits during reads
< system.physmem.writeRowHits 199 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 90.84 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 65.25 # Row buffer hit rate for writes
< system.physmem.avgGap 2133719.09 # Average gap between requests
< system.physmem.pageHitRate 90.59 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 11095560 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 5886045 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 112990500 # Energy for read commands per rank (pJ)
---
> system.physmem.avgWrQLen 14.03 # Average write queue length when enqueuing
> system.physmem.readRowHits 27751 # Number of row buffer hits during reads
> system.physmem.writeRowHits 206 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 90.88 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 66.67 # Row buffer hit rate for writes
> system.physmem.avgGap 2125481.08 # Average gap between requests
> system.physmem.pageHitRate 90.64 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 11059860 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 5878455 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 113176140 # Energy for read commands per rank (pJ)
253,270c253,270
< system.physmem_0.refreshEnergy 311007840.000000 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 261882510 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 17017920 # Energy for precharge background per rank (pJ)
< system.physmem_0.actPowerDownEnergy 979925760 # Energy for active power-down per rank (pJ)
< system.physmem_0.prePowerDownEnergy 266852640 # Energy for precharge power-down per rank (pJ)
< system.physmem_0.selfRefreshEnergy 15064489440 # Energy for self refresh per rank (pJ)
< system.physmem_0.totalEnergy 17032599375 # Total energy per rank (pJ)
< system.physmem_0.averagePower 257.759790 # Core power per rank (mW)
< system.physmem_0.totalIdleTime 65460562250 # Total Idle time Per DRAM Rank
< system.physmem_0.memoryStateTime::IDLE 23034750 # Time in different power states
< system.physmem_0.memoryStateTime::REF 131986000 # Time in different power states
< system.physmem_0.memoryStateTime::SREF 62616842500 # Time in different power states
< system.physmem_0.memoryStateTime::PRE_PDN 694916500 # Time in different power states
< system.physmem_0.memoryStateTime::ACT 463599750 # Time in different power states
< system.physmem_0.memoryStateTime::ACT_PDN 2148970500 # Time in different power states
< system.physmem_1.actEnergy 9481920 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 5024580 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 104865180 # Energy for read commands per rank (pJ)
---
> system.physmem_0.refreshEnergy 315310320.000000 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 256763340 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 17698560 # Energy for precharge background per rank (pJ)
> system.physmem_0.actPowerDownEnergy 981638610 # Energy for active power-down per rank (pJ)
> system.physmem_0.prePowerDownEnergy 270128640 # Energy for precharge power-down per rank (pJ)
> system.physmem_0.selfRefreshEnergy 15008515620 # Energy for self refresh per rank (pJ)
> system.physmem_0.totalEnergy 16981623105 # Total energy per rank (pJ)
> system.physmem_0.averagePower 257.950589 # Core power per rank (mW)
> system.physmem_0.totalIdleTime 65223686000 # Total Idle time Per DRAM Rank
> system.physmem_0.memoryStateTime::IDLE 24830750 # Time in different power states
> system.physmem_0.memoryStateTime::REF 133713250 # Time in different power states
> system.physmem_0.memoryStateTime::SREF 62367507500 # Time in different power states
> system.physmem_0.memoryStateTime::PRE_PDN 703478750 # Time in different power states
> system.physmem_0.memoryStateTime::ACT 450500500 # Time in different power states
> system.physmem_0.memoryStateTime::ACT_PDN 2152699750 # Time in different power states
> system.physmem_1.actEnergy 9403380 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 4982835 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 104850900 # Energy for read commands per rank (pJ)
272,291c272,291
< system.physmem_1.refreshEnergy 381691440.000000 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 255809160 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 19980960 # Energy for precharge background per rank (pJ)
< system.physmem_1.actPowerDownEnergy 1151008410 # Energy for active power-down per rank (pJ)
< system.physmem_1.prePowerDownEnergy 399268320 # Energy for precharge power-down per rank (pJ)
< system.physmem_1.selfRefreshEnergy 14907041175 # Energy for self refresh per rank (pJ)
< system.physmem_1.totalEnergy 17234823375 # Total energy per rank (pJ)
< system.physmem_1.averagePower 260.820111 # Core power per rank (mW)
< system.physmem_1.totalIdleTime 65463256000 # Total Idle time Per DRAM Rank
< system.physmem_1.memoryStateTime::IDLE 30077000 # Time in different power states
< system.physmem_1.memoryStateTime::REF 162078000 # Time in different power states
< system.physmem_1.memoryStateTime::SREF 61901089500 # Time in different power states
< system.physmem_1.memoryStateTime::PRE_PDN 1039749000 # Time in different power states
< system.physmem_1.memoryStateTime::ACT 422083750 # Time in different power states
< system.physmem_1.memoryStateTime::ACT_PDN 2524272750 # Time in different power states
< system.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.branchPred.lookups 40670761 # Number of BP lookups
< system.cpu.branchPred.condPredicted 40670761 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 1447235 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 26704882 # Number of BTB lookups
---
> system.physmem_1.refreshEnergy 389067120.000000 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 256987920 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 20546880 # Energy for precharge background per rank (pJ)
> system.physmem_1.actPowerDownEnergy 1156119600 # Energy for active power-down per rank (pJ)
> system.physmem_1.prePowerDownEnergy 409490400 # Energy for precharge power-down per rank (pJ)
> system.physmem_1.selfRefreshEnergy 14841811380 # Energy for self refresh per rank (pJ)
> system.physmem_1.totalEnergy 17194149375 # Total energy per rank (pJ)
> system.physmem_1.averagePower 261.179341 # Core power per rank (mW)
> system.physmem_1.totalIdleTime 65212352000 # Total Idle time Per DRAM Rank
> system.physmem_1.memoryStateTime::IDLE 31901000 # Time in different power states
> system.physmem_1.memoryStateTime::REF 165222000 # Time in different power states
> system.physmem_1.memoryStateTime::SREF 61612056250 # Time in different power states
> system.physmem_1.memoryStateTime::PRE_PDN 1066374000 # Time in different power states
> system.physmem_1.memoryStateTime::ACT 421666750 # Time in different power states
> system.physmem_1.memoryStateTime::ACT_PDN 2535510500 # Time in different power states
> system.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.branchPred.lookups 40426123 # Number of BP lookups
> system.cpu.branchPred.condPredicted 40426123 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 1402729 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 26580139 # Number of BTB lookups
295,300c295,300
< system.cpu.branchPred.usedRAS 6058055 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 92918 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 26704882 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 21174798 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 5530084 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 547932 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.usedRAS 6011508 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 87453 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 26580139 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 21161652 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 5418487 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 517301 # Number of mispredicted indirect branches.
302c302
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
304,305c304,305
< system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
---
> system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
307,308c307,308
< system.cpu.pwrStateResidencyTicks::ON 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 132158701 # number of cpu cycles simulated
---
> system.cpu.pwrStateResidencyTicks::ON 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 131665462 # number of cpu cycles simulated
311,323c311,323
< system.cpu.fetch.icacheStallCycles 30720551 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 221310466 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 40670761 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 27232853 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 99729501 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 3011659 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 476 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 6367 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 115460 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 59 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 223 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 29905952 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 367398 # Number of outstanding Icache misses that were squashed
---
> system.cpu.fetch.icacheStallCycles 30553171 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 219967171 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 40426123 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 27173160 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 99460538 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 2919977 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 306 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 5927 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 105822 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 73 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 157 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 29763575 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 354176 # Number of outstanding Icache misses that were squashed
325,327c325,327
< system.cpu.fetch.rateDist::samples 132078466 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 2.949325 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.409240 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::samples 131585982 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 2.941987 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.406730 # Number of instructions fetched each cycle (Total)
329,337c329,337
< system.cpu.fetch.rateDist::0 66113924 50.06% 50.06% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 4057337 3.07% 53.13% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 3620378 2.74% 55.87% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 6125698 4.64% 60.51% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 7769884 5.88% 66.39% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 5562288 4.21% 70.60% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 3378570 2.56% 73.16% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 2898316 2.19% 75.35% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 32552071 24.65% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 65985920 50.15% 50.15% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 4028379 3.06% 53.21% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 3611314 2.74% 55.95% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 6113229 4.65% 60.60% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 7745533 5.89% 66.48% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 5553246 4.22% 70.70% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 3377028 2.57% 73.27% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 2847646 2.16% 75.44% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 32323687 24.56% 100.00% # Number of instructions fetched each cycle (Total)
341,364c341,364
< system.cpu.fetch.rateDist::total 132078466 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.307742 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.674581 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 15424627 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 64723504 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 40539404 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 9885102 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 1505829 # Number of cycles decode is squashing
< system.cpu.decode.DecodedInsts 364367574 # Number of instructions handled by decode
< system.cpu.rename.SquashCycles 1505829 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 20975204 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 11377644 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 18396 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 44575622 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 53625771 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 354569179 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 16511 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 791289 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 46695905 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 5223216 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 357047318 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 939748965 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 578695140 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 22535 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 131585982 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.307037 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.670652 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 15243618 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 64765794 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 40224064 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 9892518 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 1459988 # Number of cycles decode is squashing
> system.cpu.decode.DecodedInsts 362269877 # Number of instructions handled by decode
> system.cpu.rename.SquashCycles 1459988 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 20789530 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 11237370 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 18362 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 44279240 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 53801492 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 352719757 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 16498 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 793095 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 46882908 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 5193491 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 355158766 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 934950269 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 575705414 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 24139 # Number of floating rename lookups
366,383c366,383
< system.cpu.rename.UndoneMaps 77834571 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 494 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 495 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 64563941 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 112883257 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 38651230 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 51754424 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 9024100 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 345545955 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 4258 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 318634973 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 172634 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 67357749 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 104786759 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 3813 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 132078466 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 2.412467 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 2.166876 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 75946019 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 487 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 484 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 64820498 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 112428453 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 38501164 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 51645718 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 9056873 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 344114716 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 4351 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 317908509 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 166833 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 65926603 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 102202913 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 3906 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 131585982 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 2.415976 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 2.164934 # Number of insts issued each cycle
385,393c385,393
< system.cpu.iq.issued_per_cycle::0 36007190 27.26% 27.26% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 20156467 15.26% 42.52% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 17165000 13.00% 55.52% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 17631185 13.35% 68.87% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 15357300 11.63% 80.50% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 12905365 9.77% 90.27% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 6726655 5.09% 95.36% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 4095436 3.10% 98.46% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 2033868 1.54% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 35686444 27.12% 27.12% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 20105227 15.28% 42.40% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 17162197 13.04% 55.44% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 17623881 13.39% 68.84% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 15350950 11.67% 80.50% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 12863479 9.78% 90.28% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 6692822 5.09% 95.36% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 4078738 3.10% 98.46% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 2022244 1.54% 100.00% # Number of insts issued each cycle
397c397
< system.cpu.iq.issued_per_cycle::total 132078466 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 131585982 # Number of insts issued each cycle
399,433c399,433
< system.cpu.iq.fu_full::IntAlu 366214 8.93% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMisc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.93% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 3544032 86.41% 95.34% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 189377 4.62% 99.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemRead 6 0.00% 99.96% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemWrite 1660 0.04% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 364988 8.91% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMisc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.91% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 3541451 86.44% 95.35% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 188937 4.61% 99.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemRead 10 0.00% 99.96% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemWrite 1524 0.04% 100.00% # attempts to use FU when none available
437,471c437,471
< system.cpu.iq.FU_type_0::IntAlu 182328648 57.22% 57.23% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 11540 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 353 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 275 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 57.24% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 101489286 31.85% 89.09% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 34764932 10.91% 100.00% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemRead 469 0.00% 100.00% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemWrite 6130 0.00% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 181836417 57.20% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 11458 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 362 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 334 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 57.21% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 101309174 31.87% 89.08% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 34711229 10.92% 100.00% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemRead 553 0.00% 100.00% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemWrite 5642 0.00% 100.00% # Type of FU issued
474,486c474,486
< system.cpu.iq.FU_type_0::total 318634973 # Type of FU issued
< system.cpu.iq.rate 2.411003 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 4101289 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.012871 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 773603045 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 412934380 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 314305089 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 19290 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 34996 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 4478 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 322694382 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 8540 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 57471685 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 317908509 # Type of FU issued
> system.cpu.iq.rate 2.414517 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 4096910 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.012887 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 771648435 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 410069961 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 313720076 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 18308 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 36184 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 4316 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 321964016 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 8063 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 57535034 # Number of loads that had data forwarded from stores
488,491c488,491
< system.cpu.iew.lsq.thread0.squashedLoads 22103872 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 67270 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 64283 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 7211478 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 21649068 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 67666 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 63141 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 7061412 # Number of stores squashed
494,495c494,495
< system.cpu.iew.lsq.thread0.rescheduledLoads 3969 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 140998 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 4025 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 141941 # Number of times an access to memory failed due to the cache being blocked
497,513c497,513
< system.cpu.iew.iewSquashCycles 1505829 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 8247421 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 3042364 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 345550213 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 133191 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 112883257 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 38651230 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1745 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 2963 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 3048582 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 64283 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 545574 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 1082259 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 1627833 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 316133024 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 100718075 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 2501949 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 1459988 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 8072611 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 3068372 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 344119067 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 127232 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 112428453 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 38501164 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1782 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 2921 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 3074772 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 63141 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 534039 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 1041947 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 1575986 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 315496434 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 100557512 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 2412075 # Number of squashed instructions skipped in execute
516,526c516,526
< system.cpu.iew.exec_refs 135067596 # number of memory reference insts executed
< system.cpu.iew.exec_branches 32155475 # Number of branches executed
< system.cpu.iew.exec_stores 34349521 # Number of stores executed
< system.cpu.iew.exec_rate 2.392071 # Inst execution rate
< system.cpu.iew.wb_sent 314966910 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 314309567 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 238188610 # num instructions producing a value
< system.cpu.iew.wb_consumers 344086280 # num instructions consuming a value
< system.cpu.iew.wb_rate 2.378274 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.692235 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 67483313 # The number of squashed insts skipped by commit
---
> system.cpu.iew.exec_refs 134869578 # number of memory reference insts executed
> system.cpu.iew.exec_branches 32108537 # Number of branches executed
> system.cpu.iew.exec_stores 34312066 # Number of stores executed
> system.cpu.iew.exec_rate 2.396197 # Inst execution rate
> system.cpu.iew.wb_sent 314359591 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 313724392 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 237724315 # num instructions producing a value
> system.cpu.iew.wb_consumers 343443925 # num instructions consuming a value
> system.cpu.iew.wb_rate 2.382739 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.692178 # average fanout of values written-back
> system.cpu.commit.commitSquashedInsts 66051294 # The number of squashed insts skipped by commit
528,531c528,531
< system.cpu.commit.branchMispredicts 1453904 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 122408865 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 2.272650 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 3.045643 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 1408834 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 122136825 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 2.277712 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 3.048100 # Number of insts commited each cycle
533,541c533,541
< system.cpu.commit.committed_per_cycle::0 57244612 46.77% 46.77% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 16526306 13.50% 60.27% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 11253907 9.19% 69.46% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 8747083 7.15% 76.61% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 2074138 1.69% 78.30% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 1764583 1.44% 79.74% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 930878 0.76% 80.50% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 726504 0.59% 81.10% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 23140854 18.90% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 57021615 46.69% 46.69% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 16508640 13.52% 60.20% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 11210798 9.18% 69.38% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 8746505 7.16% 76.54% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 2078517 1.70% 78.25% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 1759712 1.44% 79.69% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 926228 0.76% 80.44% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 725763 0.59% 81.04% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 23159047 18.96% 100.00% # Number of insts commited each cycle
545c545
< system.cpu.commit.committed_per_cycle::total 122408865 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 122136825 # Number of insts commited each cycle
595,599c595,599
< system.cpu.commit.bw_lim_events 23140854 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 444943788 # The number of ROB reads
< system.cpu.rob.rob_writes 701094607 # The number of ROB writes
< system.cpu.timesIdled 892 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 80235 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 23159047 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 443221536 # The number of ROB reads
> system.cpu.rob.rob_writes 698006714 # The number of ROB writes
> system.cpu.timesIdled 877 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 79480 # Total number of cycles that the CPU has spent unscheduled due to idling
602,612c602,612
< system.cpu.cpi 0.836508 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.836508 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.195446 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.195446 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 503639899 # number of integer regfile reads
< system.cpu.int_regfile_writes 248370602 # number of integer regfile writes
< system.cpu.fp_regfile_reads 4288 # number of floating regfile reads
< system.cpu.fp_regfile_writes 677 # number of floating regfile writes
< system.cpu.cc_regfile_reads 109192725 # number of cc regfile reads
< system.cpu.cc_regfile_writes 65564647 # number of cc regfile writes
< system.cpu.misc_regfile_reads 202344104 # number of misc regfile reads
---
> system.cpu.cpi 0.833386 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.833386 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.199924 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.199924 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 502917784 # number of integer regfile reads
> system.cpu.int_regfile_writes 247848787 # number of integer regfile writes
> system.cpu.fp_regfile_reads 4075 # number of floating regfile reads
> system.cpu.fp_regfile_writes 819 # number of floating regfile writes
> system.cpu.cc_regfile_reads 109098841 # number of cc regfile reads
> system.cpu.cc_regfile_writes 65494445 # number of cc regfile writes
> system.cpu.misc_regfile_reads 201957201 # number of misc regfile reads
614,623c614,623
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 2073334 # number of replacements
< system.cpu.dcache.tags.tagsinuse 4067.317880 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 71743454 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 2077430 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 34.534715 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 21320595500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 4067.317880 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.992998 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.992998 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 2073306 # number of replacements
> system.cpu.dcache.tags.tagsinuse 4067.354566 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 71520008 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 2077402 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 34.427621 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 21024099500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 4067.354566 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.993006 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.993006 # Average percentage of cache occupancy
625,627c625,627
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 505 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 3441 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 150 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 500 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 3447 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 149 # Occupied blocks per task id
629,657c629,657
< system.cpu.dcache.tags.tag_accesses 151138894 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 151138894 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 40397499 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 40397499 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 31345955 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 31345955 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 71743454 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 71743454 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 71743454 # number of overall hits
< system.cpu.dcache.overall_hits::total 71743454 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 2693481 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 2693481 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 93797 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 93797 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 2787278 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 2787278 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 2787278 # number of overall misses
< system.cpu.dcache.overall_misses::total 2787278 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 32417345000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 32417345000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 3182155993 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 3182155993 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 35599500993 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 35599500993 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 35599500993 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 35599500993 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 43090980 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 43090980 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.tags.tag_accesses 150691296 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 150691296 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 40173982 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 40173982 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 31346026 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 31346026 # number of WriteReq hits
> system.cpu.dcache.demand_hits::cpu.data 71520008 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 71520008 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 71520008 # number of overall hits
> system.cpu.dcache.overall_hits::total 71520008 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 2693213 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 2693213 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 93726 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 93726 # number of WriteReq misses
> system.cpu.dcache.demand_misses::cpu.data 2786939 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 2786939 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 2786939 # number of overall misses
> system.cpu.dcache.overall_misses::total 2786939 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 32416728500 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 32416728500 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 3181034987 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 3181034987 # number of WriteReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 35597763487 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 35597763487 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 35597763487 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 35597763487 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 42867195 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 42867195 # number of ReadReq accesses(hits+misses)
660,680c660,680
< system.cpu.dcache.demand_accesses::cpu.data 74530732 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 74530732 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 74530732 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 74530732 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.062507 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.062507 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002983 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.002983 # miss rate for WriteReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.037398 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.037398 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.037398 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.037398 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12035.483079 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 12035.483079 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33925.989029 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 33925.989029 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 12772.138622 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 12772.138622 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 12772.138622 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 12772.138622 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 219409 # number of cycles access was blocked
---
> system.cpu.dcache.demand_accesses::cpu.data 74306947 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 74306947 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 74306947 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 74306947 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.062827 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.062827 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002981 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.002981 # miss rate for WriteReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.037506 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.037506 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.037506 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.037506 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12036.451814 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 12036.451814 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33939.728432 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 33939.728432 # average WriteReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 12773.068764 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 12773.068764 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 12773.068764 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 12773.068764 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 220832 # number of cycles access was blocked
682c682
< system.cpu.dcache.blocked::no_mshrs 43429 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 43178 # number of cycles access was blocked
684c684
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 5.052131 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 5.114456 # average number of cycles each access was blocked
686,733c686,733
< system.cpu.dcache.writebacks::writebacks 2066585 # number of writebacks
< system.cpu.dcache.writebacks::total 2066585 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 697929 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 697929 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 11919 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 11919 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 709848 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 709848 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 709848 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 709848 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1995552 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1995552 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 81878 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 81878 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 2077430 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 2077430 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 2077430 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 2077430 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24266554500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 24266554500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3024734993 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 3024734993 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27291289493 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 27291289493 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27291289493 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 27291289493 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046310 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046310 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002604 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002604 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027873 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.027873 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027873 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.027873 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12160.321806 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12160.321806 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36941.974560 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36941.974560 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13137.044085 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 13137.044085 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13137.044085 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 13137.044085 # average overall mshr miss latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 94 # number of replacements
< system.cpu.icache.tags.tagsinuse 871.416193 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 29904477 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1117 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 26772.136974 # Average number of references to valid blocks.
---
> system.cpu.dcache.writebacks::writebacks 2066926 # number of writebacks
> system.cpu.dcache.writebacks::total 2066926 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 697625 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 697625 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 11912 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 11912 # number of WriteReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 709537 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 709537 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 709537 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 709537 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1995588 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1995588 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 81814 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 81814 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 2077402 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 2077402 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 2077402 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 2077402 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24271228500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 24271228500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3023849487 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 3023849487 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27295077987 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 27295077987 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27295077987 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 27295077987 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046553 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046553 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002602 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002602 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027957 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.027957 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027957 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.027957 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12162.444603 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12162.444603 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36960.049466 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36960.049466 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13139.044820 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 13139.044820 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13139.044820 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 13139.044820 # average overall mshr miss latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 93 # number of replacements
> system.cpu.icache.tags.tagsinuse 878.108473 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 29762089 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1121 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 26549.588760 # Average number of references to valid blocks.
735,739c735,739
< system.cpu.icache.tags.occ_blocks::cpu.inst 871.416193 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.425496 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.425496 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 1023 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::0 51 # Occupied blocks per task id
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 878.108473 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.428764 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.428764 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_task_id_blocks::1024 1028 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
741,783c741,783
< system.cpu.icache.tags.age_task_id_blocks_1024::3 37 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::4 905 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.499512 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 59813021 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 59813021 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 29904477 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 29904477 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 29904477 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 29904477 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 29904477 # number of overall hits
< system.cpu.icache.overall_hits::total 29904477 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1475 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1475 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1475 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1475 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1475 # number of overall misses
< system.cpu.icache.overall_misses::total 1475 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 154630499 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 154630499 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 154630499 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 154630499 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 154630499 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 154630499 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 29905952 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 29905952 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 29905952 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 29905952 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 29905952 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 29905952 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000049 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.000049 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.000049 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.000049 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.000049 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.000049 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 104834.236610 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 104834.236610 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 104834.236610 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 104834.236610 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 104834.236610 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 104834.236610 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 3285 # number of cycles access was blocked
---
> system.cpu.icache.tags.age_task_id_blocks_1024::3 38 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::4 910 # Occupied blocks per task id
> system.cpu.icache.tags.occ_task_id_percent::1024 0.501953 # Percentage of cache occupancy per task id
> system.cpu.icache.tags.tag_accesses 59528269 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 59528269 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 29762089 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 29762089 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 29762089 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 29762089 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 29762089 # number of overall hits
> system.cpu.icache.overall_hits::total 29762089 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1485 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1485 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1485 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1485 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1485 # number of overall misses
> system.cpu.icache.overall_misses::total 1485 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 149774999 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 149774999 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 149774999 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 149774999 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 149774999 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 149774999 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 29763574 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 29763574 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 29763574 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 29763574 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 29763574 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 29763574 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000050 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.000050 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.000050 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.000050 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.000050 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.000050 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 100858.585185 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 100858.585185 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 100858.585185 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 100858.585185 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 100858.585185 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 100858.585185 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 2965 # number of cycles access was blocked
785c785
< system.cpu.icache.blocked::no_mshrs 15 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 14 # number of cycles access was blocked
787c787
< system.cpu.icache.avg_blocked_cycles::no_mshrs 219 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 211.785714 # average number of cycles each access was blocked
789,821c789,821
< system.cpu.icache.writebacks::writebacks 94 # number of writebacks
< system.cpu.icache.writebacks::total 94 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 358 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 358 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 358 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 358 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 358 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 358 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1117 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1117 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1117 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1117 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1117 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1117 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 115157499 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 115157499 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 115157499 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 115157499 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 115157499 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 115157499 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000037 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.000037 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.000037 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 103095.343778 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 103095.343778 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 103095.343778 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 103095.343778 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 103095.343778 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 103095.343778 # average overall mshr miss latency
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
---
> system.cpu.icache.writebacks::writebacks 93 # number of writebacks
> system.cpu.icache.writebacks::total 93 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 364 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 364 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 364 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 364 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 364 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 364 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1121 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1121 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1121 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1121 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1121 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1121 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 114880499 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 114880499 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 114880499 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 114880499 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 114880499 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 114880499 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000038 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000038 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000038 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.000038 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000038 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.000038 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 102480.373773 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 102480.373773 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 102480.373773 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 102480.373773 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 102480.373773 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 102480.373773 # average overall mshr miss latency
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
823,824c823,824
< system.cpu.l2cache.tags.tagsinuse 21600.967235 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 4121275 # Total number of references to valid blocks.
---
> system.cpu.l2cache.tags.tagsinuse 21678.088627 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 4121221 # Total number of references to valid blocks.
826c826
< system.cpu.l2cache.tags.avg_refs 134.326619 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.avg_refs 134.324859 # Average number of references to valid blocks.
828,834c828,834
< system.cpu.l2cache.tags.occ_blocks::writebacks 3.261837 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 710.389241 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 20887.316157 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.000100 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.021679 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.637430 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.659209 # Average percentage of cache occupancy
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 2.638364 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 712.370564 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 20963.079700 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.000081 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.021740 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.639742 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.661563 # Average percentage of cache occupancy
837,840c837,840
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 58 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 187 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 56 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 29627 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 57 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 186 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 61 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 29624 # Occupied blocks per task id
842,850c842,850
< system.cpu.l2cache.tags.tag_accesses 33246329 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 33246329 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.WritebackDirty_hits::writebacks 2066585 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 2066585 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 94 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 94 # number of WritebackClean hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 52930 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 52930 # number of ReadExReq hits
---
> system.cpu.l2cache.tags.tag_accesses 33245897 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 33245897 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.WritebackDirty_hits::writebacks 2066926 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 2066926 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 93 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 93 # number of WritebackClean hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 52858 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 52858 # number of ReadExReq hits
853,854c853,854
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1994925 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 1994925 # number of ReadSharedReq hits
---
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1994973 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 1994973 # number of ReadSharedReq hits
856,857c856,857
< system.cpu.l2cache.demand_hits::cpu.data 2047855 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2047883 # number of demand (read+write) hits
---
> system.cpu.l2cache.demand_hits::cpu.data 2047831 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2047859 # number of demand (read+write) hits
859,868c859,868
< system.cpu.l2cache.overall_hits::cpu.data 2047855 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2047883 # number of overall hits
< system.cpu.l2cache.ReadExReq_misses::cpu.data 28997 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 28997 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1089 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 1089 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 578 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 578 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 1089 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 29575 # number of demand (read+write) misses
---
> system.cpu.l2cache.overall_hits::cpu.data 2047831 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2047859 # number of overall hits
> system.cpu.l2cache.ReadExReq_misses::cpu.data 28990 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 28990 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1093 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 1093 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 581 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 581 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 1093 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 29571 # number of demand (read+write) misses
870,871c870,871
< system.cpu.l2cache.overall_misses::cpu.inst 1089 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 29575 # number of overall misses
---
> system.cpu.l2cache.overall_misses::cpu.inst 1093 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 29571 # number of overall misses
873,908c873,908
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2345855500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 2345855500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 113174000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 113174000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 87677000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 87677000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 113174000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 2433532500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 2546706500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 113174000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 2433532500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 2546706500 # number of overall miss cycles
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 2066585 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 2066585 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 94 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 94 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 81927 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 81927 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1117 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 1117 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1995503 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 1995503 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1117 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 2077430 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2078547 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1117 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 2077430 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2078547 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.353937 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.353937 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.974933 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.974933 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000290 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000290 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.974933 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.014236 # miss rate for demand accesses
---
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2345791000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 2345791000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 112890000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 112890000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 92689500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 92689500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 112890000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 2438480500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 2551370500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 112890000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 2438480500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 2551370500 # number of overall miss cycles
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 2066926 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 2066926 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 93 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 93 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 81848 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 81848 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1121 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 1121 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1995554 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 1995554 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1121 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 2077402 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2078523 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1121 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 2077402 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2078523 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.354193 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.354193 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.975022 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.975022 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000291 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000291 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.975022 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.014235 # miss rate for demand accesses
910,911c910,911
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.974933 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.014236 # miss rate for overall accesses
---
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.975022 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.014235 # miss rate for overall accesses
913,924c913,924
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80899.937925 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80899.937925 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 103924.701561 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 103924.701561 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 151690.311419 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 151690.311419 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 103924.701561 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82283.431953 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 83051.999087 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 103924.701561 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82283.431953 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 83051.999087 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80917.247327 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80917.247327 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 103284.537969 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 103284.537969 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 159534.423408 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 159534.423408 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 103284.537969 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82461.888337 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 83204.099270 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 103284.537969 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82461.888337 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 83204.099270 # average overall miss latency
931,940c931,940
< system.cpu.l2cache.writebacks::writebacks 305 # number of writebacks
< system.cpu.l2cache.writebacks::total 305 # number of writebacks
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28997 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 28997 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1089 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1089 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 578 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 578 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 1089 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 29575 # number of demand (read+write) MSHR misses
---
> system.cpu.l2cache.writebacks::writebacks 309 # number of writebacks
> system.cpu.l2cache.writebacks::total 309 # number of writebacks
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28990 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 28990 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1093 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1093 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 581 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 581 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 1093 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 29571 # number of demand (read+write) MSHR misses
942,943c942,943
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 1089 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 29575 # number of overall MSHR misses
---
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 1093 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 29571 # number of overall MSHR misses
945,964c945,964
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2055885500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2055885500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 102284000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 102284000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 81897000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 81897000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 102284000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2137782500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 2240066500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 102284000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2137782500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 2240066500 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.353937 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.353937 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.974933 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.974933 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000290 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000290 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.974933 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014236 # mshr miss rate for demand accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2055891000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2055891000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 101960000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 101960000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 86879500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 86879500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 101960000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2142770500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 2244730500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 101960000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2142770500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 2244730500 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.354193 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.354193 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.975022 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.975022 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000291 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000291 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.975022 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014235 # mshr miss rate for demand accesses
966,967c966,967
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.974933 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014236 # mshr miss rate for overall accesses
---
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.975022 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014235 # mshr miss rate for overall accesses
969,985c969,985
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70899.937925 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70899.937925 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 93924.701561 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 93924.701561 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 141690.311419 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 141690.311419 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 93924.701561 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 72283.431953 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 73051.999087 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 93924.701561 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 72283.431953 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 73051.999087 # average overall mshr miss latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 4151975 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 2073430 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 19 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 331 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 331 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
---
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70917.247327 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70917.247327 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 93284.537969 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 93284.537969 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 149534.423408 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 149534.423408 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 93284.537969 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 72461.888337 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 73204.099270 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 93284.537969 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 72461.888337 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 73204.099270 # average overall mshr miss latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 4151922 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 2073402 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 20 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 335 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 335 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
987,1001c987,1001
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadResp 1996620 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackDirty 2066890 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 94 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 7138 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 81927 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 81927 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 1117 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 1995503 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2328 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6228194 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 6230522 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 77504 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265216960 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 265294464 # Cumulative packet size per connected master and slave (bytes)
---
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadResp 1996675 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackDirty 2067235 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 93 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 6765 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 81848 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 81848 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 1121 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 1995554 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2335 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6228110 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 6230445 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 77696 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265236992 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 265314688 # Cumulative packet size per connected master and slave (bytes)
1003,1006c1003,1006
< system.cpu.toL2Bus.snoopTraffic 19520 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 2079241 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.000169 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.013010 # Request fanout histogram
---
> system.cpu.toL2Bus.snoopTraffic 19776 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 2079217 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.000172 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.013121 # Request fanout histogram
1008,1009c1008,1009
< system.cpu.toL2Bus.snoop_fanout::0 2078889 99.98% 99.98% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 352 0.02% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 2078859 99.98% 99.98% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 358 0.02% 100.00% # Request fanout histogram
1014,1015c1014,1015
< system.cpu.toL2Bus.snoop_fanout::total 2079241 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 4142666500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 2079217 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 4142980000 # Layer occupancy (ticks)
1017c1017
< system.cpu.toL2Bus.respLayer0.occupancy 1675999 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1681500 # Layer occupancy (ticks)
1019c1019
< system.cpu.toL2Bus.respLayer1.occupancy 3116145000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 3116103000 # Layer occupancy (ticks)
1021,1022c1021,1022
< system.membus.snoop_filter.tot_requests 31027 # Total number of requests made to the snoop filter.
< system.membus.snoop_filter.hit_single_requests 363 # Number of requests hitting in the snoop filter with a single holder of the requested data.
---
> system.membus.snoop_filter.tot_requests 31023 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 359 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1027,1039c1027,1039
< system.membus.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states
< system.membus.trans_dist::ReadResp 1667 # Transaction distribution
< system.membus.trans_dist::WritebackDirty 305 # Transaction distribution
< system.membus.trans_dist::CleanEvict 58 # Transaction distribution
< system.membus.trans_dist::ReadExReq 28997 # Transaction distribution
< system.membus.trans_dist::ReadExResp 28997 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 1667 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61691 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61691 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 61691 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1982016 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 1982016 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 1982016 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pwrStateResidencyTicks::UNDEFINED 65832730500 # Cumulative time (in ticks) in various power states
> system.membus.trans_dist::ReadResp 1674 # Transaction distribution
> system.membus.trans_dist::WritebackDirty 309 # Transaction distribution
> system.membus.trans_dist::CleanEvict 50 # Transaction distribution
> system.membus.trans_dist::ReadExReq 28990 # Transaction distribution
> system.membus.trans_dist::ReadExResp 28990 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 1674 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61687 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61687 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 61687 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1982272 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 1982272 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 1982272 # Cumulative packet size per connected master and slave (bytes)
1052c1052
< system.membus.reqLayer0.occupancy 43847500 # Layer occupancy (ticks)
---
> system.membus.reqLayer0.occupancy 43676000 # Layer occupancy (ticks)
1054c1054
< system.membus.respLayer1.occupancy 161573250 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 161581250 # Layer occupancy (ticks)