3,5c3,5
< sim_seconds 0.061857 # Number of seconds simulated
< sim_ticks 61857343500 # Number of ticks simulated
< final_tick 61857343500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.062113 # Number of seconds simulated
> sim_ticks 62113055500 # Number of ticks simulated
> final_tick 62113055500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 113051 # Simulator instruction rate (inst/s)
< host_op_rate 199065 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 44263102 # Simulator tick rate (ticks/s)
< host_mem_usage 453712 # Number of bytes of host memory used
< host_seconds 1397.49 # Real time elapsed on the host
---
> host_inst_rate 113198 # Simulator instruction rate (inst/s)
> host_op_rate 199324 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 44503726 # Simulator tick rate (ticks/s)
> host_mem_usage 454072 # Number of bytes of host memory used
> host_seconds 1395.68 # Real time elapsed on the host
16,48c16,48
< system.physmem.bytes_read::cpu.inst 64640 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 1884928 # Number of bytes read from this memory
< system.physmem.bytes_read::total 1949568 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 64640 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 64640 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 12608 # Number of bytes written to this memory
< system.physmem.bytes_written::total 12608 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 1010 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 29452 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 30462 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 197 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 197 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 1044985 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 30472178 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 31517163 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 1044985 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 1044985 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 203824 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 203824 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 203824 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 1044985 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 30472178 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 31720987 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 30463 # Number of read requests accepted
< system.physmem.writeReqs 197 # Number of write requests accepted
< system.physmem.readBursts 30463 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 197 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 1943744 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 5888 # Total number of bytes read from write queue
< system.physmem.bytesWritten 11328 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 1949632 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 12608 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 92 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.bytes_read::cpu.inst 64896 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 1883008 # Number of bytes read from this memory
> system.physmem.bytes_read::total 1947904 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 64896 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 64896 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 10624 # Number of bytes written to this memory
> system.physmem.bytes_written::total 10624 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 1014 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 29422 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 30436 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 166 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 166 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 1044805 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 30315817 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 31360621 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 1044805 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 1044805 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 171043 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 171043 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 171043 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 1044805 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 30315817 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 31531664 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 30436 # Number of read requests accepted
> system.physmem.writeReqs 166 # Number of write requests accepted
> system.physmem.readBursts 30436 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 166 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 1943680 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 4224 # Total number of bytes read from write queue
> system.physmem.bytesWritten 9216 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 1947904 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 10624 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 66 # Number of DRAM read bursts serviced by the write queue
51,54c51,54
< system.physmem.perBankRdBursts::0 1927 # Per bank write bursts
< system.physmem.perBankRdBursts::1 2067 # Per bank write bursts
< system.physmem.perBankRdBursts::2 2027 # Per bank write bursts
< system.physmem.perBankRdBursts::3 1932 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 1923 # Per bank write bursts
> system.physmem.perBankRdBursts::1 2063 # Per bank write bursts
> system.physmem.perBankRdBursts::2 2030 # Per bank write bursts
> system.physmem.perBankRdBursts::3 1928 # Per bank write bursts
58,62c58,62
< system.physmem.perBankRdBursts::7 1863 # Per bank write bursts
< system.physmem.perBankRdBursts::8 1937 # Per bank write bursts
< system.physmem.perBankRdBursts::9 1937 # Per bank write bursts
< system.physmem.perBankRdBursts::10 1804 # Per bank write bursts
< system.physmem.perBankRdBursts::11 1796 # Per bank write bursts
---
> system.physmem.perBankRdBursts::7 1866 # Per bank write bursts
> system.physmem.perBankRdBursts::8 1938 # Per bank write bursts
> system.physmem.perBankRdBursts::9 1940 # Per bank write bursts
> system.physmem.perBankRdBursts::10 1805 # Per bank write bursts
> system.physmem.perBankRdBursts::11 1795 # Per bank write bursts
66c66
< system.physmem.perBankRdBursts::15 1778 # Per bank write bursts
---
> system.physmem.perBankRdBursts::15 1779 # Per bank write bursts
68,70c68,70
< system.physmem.perBankWrBursts::1 94 # Per bank write bursts
< system.physmem.perBankWrBursts::2 13 # Per bank write bursts
< system.physmem.perBankWrBursts::3 21 # Per bank write bursts
---
> system.physmem.perBankWrBursts::1 80 # Per bank write bursts
> system.physmem.perBankWrBursts::2 11 # Per bank write bursts
> system.physmem.perBankWrBursts::3 10 # Per bank write bursts
72,73c72,73
< system.physmem.perBankWrBursts::5 7 # Per bank write bursts
< system.physmem.perBankWrBursts::6 12 # Per bank write bursts
---
> system.physmem.perBankWrBursts::5 0 # Per bank write bursts
> system.physmem.perBankWrBursts::6 13 # Per bank write bursts
85c85
< system.physmem.totGap 61857329000 # Total gap between requests
---
> system.physmem.totGap 62113012500 # Total gap between requests
92c92
< system.physmem.readPktSize::6 30463 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 30436 # Read request sizes (log2)
99,105c99,105
< system.physmem.writePktSize::6 197 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 29883 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 383 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 80 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 20 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 166 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 29887 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 372 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 84 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 23 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
149,164c149,164
< system.physmem.wrQLenPdf::17 11 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 11 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 11 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 11 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 10 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 10 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::17 9 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 9 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 9 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 9 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 9 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 8 # What write queue length does an incoming req see
196,228c196,225
< system.physmem.bytesPerActivate::samples 2724 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 716.922173 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 515.538805 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 389.679049 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 350 12.85% 12.85% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 254 9.32% 22.17% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 128 4.70% 26.87% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 108 3.96% 30.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 103 3.78% 34.62% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 103 3.78% 38.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 111 4.07% 42.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 70 2.57% 45.04% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 1497 54.96% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 2724 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 10 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 3031.200000 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 22.218074 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 9548.252985 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-1023 9 90.00% 90.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::29696-30719 1 10.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 10 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 10 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 17.700000 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 17.676249 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 0.948683 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 2 20.00% 20.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 7 70.00% 90.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 1 10.00% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 10 # Writes before turning the bus around for reads
< system.physmem.totQLat 130999000 # Total ticks spent queuing
< system.physmem.totMemAccLat 700455250 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 151855000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 4313.29 # Average queueing delay per DRAM burst
---
> system.physmem.bytesPerActivate::samples 2732 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 714.471449 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 512.855124 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 389.294613 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 368 13.47% 13.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 227 8.31% 21.78% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 131 4.80% 26.57% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 130 4.76% 31.33% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 109 3.99% 35.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 99 3.62% 38.95% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 107 3.92% 42.86% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 79 2.89% 45.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 1482 54.25% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 2732 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 8 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 3788.500000 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 34.757307 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 10676.303052 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-1023 7 87.50% 87.50% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::29696-30719 1 12.50% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 8 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 8 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 18 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.000000 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 8 100.00% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 8 # Writes before turning the bus around for reads
> system.physmem.totQLat 135350500 # Total ticks spent queuing
> system.physmem.totMemAccLat 704788000 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 151850000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 4456.72 # Average queueing delay per DRAM burst
230,234c227,231
< system.physmem.avgMemAccLat 23063.29 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 31.42 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 0.18 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 31.52 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 0.20 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 23206.72 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 31.29 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 0.15 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 31.36 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 0.17 # Average system write bandwidth in MiByte/s
237c234
< system.physmem.busUtilRead 0.25 # Data bus utilization in percentage for reads
---
> system.physmem.busUtilRead 0.24 # Data bus utilization in percentage for reads
239,257c236,254
< system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
< system.physmem.avgWrQLen 12.62 # Average write queue length when enqueuing
< system.physmem.readRowHits 27696 # Number of row buffer hits during reads
< system.physmem.writeRowHits 119 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 91.19 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 60.41 # Row buffer hit rate for writes
< system.physmem.avgGap 2017525.41 # Average gap between requests
< system.physmem.pageHitRate 90.99 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 10939320 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 5968875 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 122226000 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 1095120 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 4040000640 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 2776043070 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 34677412500 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 41633685525 # Total energy per rank (pJ)
< system.physmem_0.averagePower 673.093587 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 57673269750 # Time in different power states
< system.physmem_0.memoryStateTime::REF 2065440000 # Time in different power states
---
> system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
> system.physmem.avgWrQLen 11.89 # Average write queue length when enqueuing
> system.physmem.readRowHits 27681 # Number of row buffer hits during reads
> system.physmem.writeRowHits 96 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 91.15 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 57.83 # Row buffer hit rate for writes
> system.physmem.avgGap 2029704.35 # Average gap between requests
> system.physmem.pageHitRate 90.96 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 10931760 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 5964750 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 122311800 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 881280 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 4056783120 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 2875200840 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 34744599750 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 41816673300 # Total energy per rank (pJ)
> system.physmem_0.averagePower 673.255215 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 57785258250 # Time in different power states
> system.physmem_0.memoryStateTime::REF 2074020000 # Time in different power states
259c256
< system.physmem_0.memoryStateTime::ACT 2115534000 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 2252296250 # Time in different power states
261,263c258,260
< system.physmem_1.actEnergy 9623880 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 5251125 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 114246600 # Energy for read commands per rank (pJ)
---
> system.physmem_1.actEnergy 9714600 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 5300625 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 114332400 # Energy for read commands per rank (pJ)
265,271c262,268
< system.physmem_1.refreshEnergy 4040000640 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 2977027920 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 34501101750 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 41647303755 # Total energy per rank (pJ)
< system.physmem_1.averagePower 673.313903 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 57380456750 # Time in different power states
< system.physmem_1.memoryStateTime::REF 2065440000 # Time in different power states
---
> system.physmem_1.refreshEnergy 4056783120 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 3044489985 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 34596104250 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 41826776820 # Total energy per rank (pJ)
> system.physmem_1.averagePower 673.417815 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 57536988500 # Time in different power states
> system.physmem_1.memoryStateTime::REF 2074020000 # Time in different power states
273c270
< system.physmem_1.memoryStateTime::ACT 2409426750 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 2500187750 # Time in different power states
275,279c272,276
< system.cpu.branchPred.lookups 37414357 # Number of BP lookups
< system.cpu.branchPred.condPredicted 37414357 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 797165 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 21409472 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 21302649 # Number of BTB hits
---
> system.cpu.branchPred.lookups 37409115 # Number of BP lookups
> system.cpu.branchPred.condPredicted 37409115 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 796961 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 21404292 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 21297612 # Number of BTB hits
281,283c278,280
< system.cpu.branchPred.BTBHitPct 99.501048 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 5521067 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 5418 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 99.501595 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 5520840 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 5370 # Number of incorrect RAS predictions.
287c284
< system.cpu.numCycles 123714688 # number of cpu cycles simulated
---
> system.cpu.numCycles 124226112 # number of cpu cycles simulated
290,304c287,301
< system.cpu.fetch.icacheStallCycles 28240185 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 201519425 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 37414357 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 26823716 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 94568946 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 1664995 # Number of cycles fetch has spent squashing
< system.cpu.fetch.MiscStallCycles 796 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 13919 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 14 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 16 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 27849620 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 205824 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 123656373 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 2.872113 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.370891 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 28235935 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 201516528 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 37409115 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 26818452 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 95078093 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 1665601 # Number of cycles fetch has spent squashing
> system.cpu.fetch.MiscStallCycles 765 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 13635 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 38 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 27845177 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 203940 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 124161279 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 2.860308 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.369086 # Number of instructions fetched each cycle (Total)
306,314c303,311
< system.cpu.fetch.rateDist::0 62738354 50.74% 50.74% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 3652838 2.95% 53.69% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 3508504 2.84% 56.53% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 5967471 4.83% 61.35% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 7654257 6.19% 67.54% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 5436238 4.40% 71.94% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 3366087 2.72% 74.66% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 2072932 1.68% 76.34% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 29259692 23.66% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 63245394 50.94% 50.94% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 3661074 2.95% 53.89% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 3505984 2.82% 56.71% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 5966145 4.81% 61.52% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 7636259 6.15% 67.67% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 5451035 4.39% 72.06% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 3359633 2.71% 74.76% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 2076013 1.67% 76.43% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 29259742 23.57% 100.00% # Number of instructions fetched each cycle (Total)
318,341c315,338
< system.cpu.fetch.rateDist::total 123656373 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.302425 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.628905 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 13285381 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 63221156 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 36527318 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 9790021 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 832497 # Number of cycles decode is squashing
< system.cpu.decode.DecodedInsts 334996459 # Number of instructions handled by decode
< system.cpu.rename.SquashCycles 832497 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 18592314 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 8932600 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 16230 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 40801194 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 54481538 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 328650401 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 2309 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 768646 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 48119117 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 4597217 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 330628900 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 873052183 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 537682976 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 692 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 124161279 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.301137 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.622175 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 13292806 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 63720296 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 36521548 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 9793829 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 832800 # Number of cycles decode is squashing
> system.cpu.decode.DecodedInsts 335002829 # Number of instructions handled by decode
> system.cpu.rename.SquashCycles 832800 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 18597256 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 8862328 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 16249 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 40799373 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 55053273 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 328652486 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 2589 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 765140 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 48300530 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 4998296 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 330629230 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 873051813 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 537695602 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 524 # Number of floating rename lookups
343,360c340,357
< system.cpu.rename.UndoneMaps 51416153 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 475 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 476 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 66201491 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 106325920 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 36528653 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 49813174 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 8481864 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 325481116 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 2295 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 307976733 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 54133 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 46686820 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 68916320 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 1850 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 123656373 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 2.490585 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 2.124426 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 51416483 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 478 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 478 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 66182076 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 106321382 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 36530805 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 49812358 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 8510426 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 325477303 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 2126 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 307989355 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 51384 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 46683880 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 68913858 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 1681 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 124161279 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 2.480559 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 2.127626 # Number of insts issued each cycle
362,370c359,367
< system.cpu.iq.issued_per_cycle::0 30107102 24.35% 24.35% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 19550071 15.81% 40.16% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 16727632 13.53% 53.68% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 17064547 13.80% 67.48% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 16031841 12.96% 80.45% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 12684150 10.26% 90.71% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 5762404 4.66% 95.37% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 4173789 3.38% 98.74% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 1554837 1.26% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 30601082 24.65% 24.65% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 19574247 15.77% 40.41% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 16779908 13.51% 53.93% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 17045625 13.73% 67.65% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 15969415 12.86% 80.52% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 12663210 10.20% 90.72% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 5764205 4.64% 95.36% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 4169219 3.36% 98.72% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 1594368 1.28% 100.00% # Number of insts issued each cycle
374c371
< system.cpu.iq.issued_per_cycle::total 123656373 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 124161279 # Number of insts issued each cycle
376,406c373,403
< system.cpu.iq.fu_full::IntAlu 316999 7.53% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.53% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 3711822 88.14% 95.67% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 182351 4.33% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 316891 7.52% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 3711549 88.13% 95.66% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 182770 4.34% 100.00% # attempts to use FU when none available
410,440c407,437
< system.cpu.iq.FU_type_0::IntAlu 175394846 56.95% 56.96% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 11227 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 339 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 53 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.97% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 98503391 31.98% 88.95% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 34033539 11.05% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 175395413 56.95% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 11214 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 334 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 40 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.96% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 98514236 31.99% 88.95% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 34034780 11.05% 100.00% # Type of FU issued
443,455c440,452
< system.cpu.iq.FU_type_0::total 307976733 # Type of FU issued
< system.cpu.iq.rate 2.489411 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 4211172 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.013674 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 743874545 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 372209729 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 305990656 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 599 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 1009 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 208 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 312154274 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 293 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 58255905 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 307989355 # Type of FU issued
> system.cpu.iq.rate 2.479264 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 4211210 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.013673 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 744402178 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 372203676 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 305987015 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 405 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 719 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 146 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 312167028 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 199 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 58260510 # Number of loads that had data forwarded from stores
457,460c454,457
< system.cpu.iew.lsq.thread0.squashedLoads 15546535 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 56855 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 41794 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 5088901 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 15541997 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 57887 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 42363 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 5091053 # Number of stores squashed
463,464c460,461
< system.cpu.iew.lsq.thread0.rescheduledLoads 3643 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 105171 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 3649 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 124471 # Number of times an access to memory failed due to the cache being blocked
466,482c463,479
< system.cpu.iew.iewSquashCycles 832497 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 5705091 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 3134574 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 325483411 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 125197 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 106325920 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 36528653 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 468 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 2776 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 3138754 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 41794 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 401755 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 445201 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 846956 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 306897357 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 98135370 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 1079376 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 832800 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 5705086 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 3056605 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 325479429 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 124396 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 106321382 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 36530805 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 465 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 2770 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 3059848 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 42363 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 401945 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 444615 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 846560 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 306916313 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 98157297 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 1073042 # Number of squashed instructions skipped in execute
485,492c482,489
< system.cpu.iew.exec_refs 131959976 # number of memory reference insts executed
< system.cpu.iew.exec_branches 31536734 # Number of branches executed
< system.cpu.iew.exec_stores 33824606 # Number of stores executed
< system.cpu.iew.exec_rate 2.480687 # Inst execution rate
< system.cpu.iew.wb_sent 306320115 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 305990864 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 231632886 # num instructions producing a value
< system.cpu.iew.wb_consumers 336126880 # num instructions consuming a value
---
> system.cpu.iew.exec_refs 131977680 # number of memory reference insts executed
> system.cpu.iew.exec_branches 31536553 # Number of branches executed
> system.cpu.iew.exec_stores 33820383 # Number of stores executed
> system.cpu.iew.exec_rate 2.470626 # Inst execution rate
> system.cpu.iew.wb_sent 306317735 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 305987161 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 231581512 # num instructions producing a value
> system.cpu.iew.wb_consumers 336076811 # num instructions consuming a value
494,495c491,492
< system.cpu.iew.wb_rate 2.473359 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.689123 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 2.463147 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.689073 # average fanout of values written-back
497c494
< system.cpu.commit.commitSquashedInsts 47392313 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 47389031 # The number of squashed insts skipped by commit
499,502c496,499
< system.cpu.commit.branchMispredicts 797958 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 117208008 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 2.373494 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 3.089570 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 797726 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 117712955 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 2.363312 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 3.086758 # Number of insts commited each cycle
504,512c501,509
< system.cpu.commit.committed_per_cycle::0 52857679 45.10% 45.10% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 15964987 13.62% 58.72% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 10970811 9.36% 68.08% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 8748487 7.46% 75.54% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1925592 1.64% 77.19% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 1731776 1.48% 78.66% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 850158 0.73% 79.39% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 689946 0.59% 79.98% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 23468572 20.02% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 53359699 45.33% 45.33% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 15949045 13.55% 58.88% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 10998829 9.34% 68.22% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 8750765 7.43% 75.66% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1918688 1.63% 77.29% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 1725778 1.47% 78.75% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 854994 0.73% 79.48% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 681396 0.58% 80.06% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 23473761 19.94% 100.00% # Number of insts commited each cycle
516c513
< system.cpu.commit.committed_per_cycle::total 117208008 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 117712955 # Number of insts commited each cycle
562c559
< system.cpu.commit.bw_lim_events 23468572 # number cycles where commit BW limit reached
---
> system.cpu.commit.bw_lim_events 23473761 # number cycles where commit BW limit reached
564,567c561,564
< system.cpu.rob.rob_reads 419324213 # The number of ROB reads
< system.cpu.rob.rob_writes 657627213 # The number of ROB writes
< system.cpu.timesIdled 611 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 58315 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.rob.rob_reads 419820689 # The number of ROB reads
> system.cpu.rob.rob_writes 657620446 # The number of ROB writes
> system.cpu.timesIdled 598 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 64833 # Total number of cycles that the CPU has spent unscheduled due to idling
570,580c567,577
< system.cpu.cpi 0.783061 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.783061 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.277040 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.277040 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 493625454 # number of integer regfile reads
< system.cpu.int_regfile_writes 240898259 # number of integer regfile writes
< system.cpu.fp_regfile_reads 178 # number of floating regfile reads
< system.cpu.fp_regfile_writes 135 # number of floating regfile writes
< system.cpu.cc_regfile_reads 107699117 # number of cc regfile reads
< system.cpu.cc_regfile_writes 64568807 # number of cc regfile writes
< system.cpu.misc_regfile_reads 196282104 # number of misc regfile reads
---
> system.cpu.cpi 0.786298 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.786298 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.271782 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.271782 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 493661924 # number of integer regfile reads
> system.cpu.int_regfile_writes 240899982 # number of integer regfile writes
> system.cpu.fp_regfile_reads 121 # number of floating regfile reads
> system.cpu.fp_regfile_writes 99 # number of floating regfile writes
> system.cpu.cc_regfile_reads 107697498 # number of cc regfile reads
> system.cpu.cc_regfile_writes 64570083 # number of cc regfile writes
> system.cpu.misc_regfile_reads 196298941 # number of misc regfile reads
582,590c579,587
< system.cpu.dcache.tags.replacements 2072433 # number of replacements
< system.cpu.dcache.tags.tagsinuse 4068.938050 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 68459745 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 2076529 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 32.968355 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 19695463250 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 4068.938050 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.993393 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.993393 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.replacements 2072451 # number of replacements
> system.cpu.dcache.tags.tagsinuse 4067.920590 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 68431233 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 2076547 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 32.954339 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 19749732250 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 4067.920590 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.993145 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.993145 # Average percentage of cache occupancy
592,594c589,591
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 636 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 3333 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 127 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 585 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 3383 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 128 # Occupied blocks per task id
596,623c593,620
< system.cpu.dcache.tags.tag_accesses 144502465 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 144502465 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 37113882 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 37113882 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 31345863 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 31345863 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 68459745 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 68459745 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 68459745 # number of overall hits
< system.cpu.dcache.overall_hits::total 68459745 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 2659334 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 2659334 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 93889 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 93889 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 2753223 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 2753223 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 2753223 # number of overall misses
< system.cpu.dcache.overall_misses::total 2753223 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 31861027000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 31861027000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 2765155494 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 2765155494 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 34626182494 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 34626182494 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 34626182494 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 34626182494 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 39773216 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 39773216 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.tags.tag_accesses 144497109 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 144497109 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 37085404 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 37085404 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 31345829 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 31345829 # number of WriteReq hits
> system.cpu.dcache.demand_hits::cpu.data 68431233 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 68431233 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 68431233 # number of overall hits
> system.cpu.dcache.overall_hits::total 68431233 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 2685125 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 2685125 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 93923 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 93923 # number of WriteReq misses
> system.cpu.dcache.demand_misses::cpu.data 2779048 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 2779048 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 2779048 # number of overall misses
> system.cpu.dcache.overall_misses::total 2779048 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 32124036248 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 32124036248 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 2977938994 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 2977938994 # number of WriteReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 35101975242 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 35101975242 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 35101975242 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 35101975242 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 39770529 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 39770529 # number of ReadReq accesses(hits+misses)
626,646c623,643
< system.cpu.dcache.demand_accesses::cpu.data 71212968 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 71212968 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 71212968 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 71212968 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.066862 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.066862 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002986 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.002986 # miss rate for WriteReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.038662 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.038662 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.038662 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.038662 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11980.829411 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 11980.829411 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29451.325437 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 29451.325437 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 12576.599314 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 12576.599314 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 12576.599314 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 12576.599314 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 182189 # number of cycles access was blocked
---
> system.cpu.dcache.demand_accesses::cpu.data 71210281 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 71210281 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 71210281 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 71210281 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.067515 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.067515 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002987 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.002987 # miss rate for WriteReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.039026 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.039026 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.039026 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.039026 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11963.702341 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 11963.702341 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31706.174143 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 31706.174143 # average WriteReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 12630.935213 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 12630.935213 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 12630.935213 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 12630.935213 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 199096 # number of cycles access was blocked
648c645
< system.cpu.dcache.blocked::no_mshrs 39926 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 39942 # number of cycles access was blocked
650c647
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 4.563167 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 4.984628 # average number of cycles each access was blocked
654,681c651,678
< system.cpu.dcache.writebacks::writebacks 2066654 # number of writebacks
< system.cpu.dcache.writebacks::total 2066654 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 664835 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 664835 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 11856 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 11856 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 676691 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 676691 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 676691 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 676691 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994499 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1994499 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82033 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 82033 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 2076532 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 2076532 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 2076532 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 2076532 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22009124500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 22009124500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2514972744 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 2514972744 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 24524097244 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 24524097244 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 24524097244 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 24524097244 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.050147 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.050147 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.writebacks::writebacks 2066749 # number of writebacks
> system.cpu.dcache.writebacks::total 2066749 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 690617 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 690617 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 11883 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 11883 # number of WriteReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 702500 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 702500 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 702500 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 702500 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994508 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1994508 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82040 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 82040 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 2076548 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 2076548 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 2076548 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 2076548 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 23032838251 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 23032838251 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2765865745 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 2765865745 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 25798703996 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 25798703996 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 25798703996 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 25798703996 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.050150 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.050150 # mshr miss rate for ReadReq accesses
684,695c681,692
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.029159 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.029159 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.029159 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.029159 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11034.913780 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11034.913780 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30658.061317 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30658.061317 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11810.122475 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 11810.122475 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11810.122475 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 11810.122475 # average overall mshr miss latency
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.029161 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.029161 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.029161 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.029161 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11548.130291 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11548.130291 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 33713.624391 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 33713.624391 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 12423.841874 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 12423.841874 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 12423.841874 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 12423.841874 # average overall mshr miss latency
697,701c694,698
< system.cpu.icache.tags.replacements 62 # number of replacements
< system.cpu.icache.tags.tagsinuse 827.714171 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 27848273 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1026 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 27142.566277 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.replacements 58 # number of replacements
> system.cpu.icache.tags.tagsinuse 832.593358 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 27843840 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1028 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 27085.447471 # Average number of references to valid blocks.
703,737c700,734
< system.cpu.icache.tags.occ_blocks::cpu.inst 827.714171 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.404157 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.404157 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 964 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 20 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::3 20 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::4 874 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.470703 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 55700266 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 55700266 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 27848273 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 27848273 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 27848273 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 27848273 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 27848273 # number of overall hits
< system.cpu.icache.overall_hits::total 27848273 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1347 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1347 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1347 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1347 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1347 # number of overall misses
< system.cpu.icache.overall_misses::total 1347 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 92877749 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 92877749 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 92877749 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 92877749 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 92877749 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 92877749 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 27849620 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 27849620 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 27849620 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 27849620 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 27849620 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 27849620 # number of overall (read+write) accesses
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 832.593358 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.406540 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.406540 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_task_id_blocks::1024 970 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 23 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::3 12 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::4 880 # Occupied blocks per task id
> system.cpu.icache.tags.occ_task_id_percent::1024 0.473633 # Percentage of cache occupancy per task id
> system.cpu.icache.tags.tag_accesses 55691382 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 55691382 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 27843840 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 27843840 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 27843840 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 27843840 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 27843840 # number of overall hits
> system.cpu.icache.overall_hits::total 27843840 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1337 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1337 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1337 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1337 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1337 # number of overall misses
> system.cpu.icache.overall_misses::total 1337 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 100311747 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 100311747 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 100311747 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 100311747 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 100311747 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 100311747 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 27845177 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 27845177 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 27845177 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 27845177 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 27845177 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 27845177 # number of overall (read+write) accesses
744,750c741,747
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68951.558278 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 68951.558278 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 68951.558278 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 68951.558278 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 68951.558278 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 68951.558278 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 850 # number of cycles access was blocked
---
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 75027.484667 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 75027.484667 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 75027.484667 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 75027.484667 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 75027.484667 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 75027.484667 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 601 # number of cycles access was blocked
754c751
< system.cpu.icache.avg_blocked_cycles::no_mshrs 141.666667 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 100.166667 # average number of cycles each access was blocked
758,775c755,772
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 321 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 321 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 321 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 321 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 321 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 321 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1026 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1026 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1026 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1026 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1026 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1026 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 72330999 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 72330999 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 72330999 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 72330999 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 72330999 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 72330999 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 309 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 309 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 309 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 309 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 309 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 309 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1028 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1028 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1028 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1028 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1028 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1028 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 79616501 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 79616501 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 79616501 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 79616501 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 79616501 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 79616501 # number of overall MSHR miss cycles
782,787c779,784
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 70498.049708 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 70498.049708 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 70498.049708 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 70498.049708 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 70498.049708 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 70498.049708 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 77447.958171 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 77447.958171 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 77447.958171 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 77447.958171 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 77447.958171 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 77447.958171 # average overall mshr miss latency
789,793c786,790
< system.cpu.l2cache.tags.replacements 515 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 20693.420547 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 4029533 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 30444 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 132.358856 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.replacements 480 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 20677.307711 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 4029650 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 30419 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 132.471482 # Average number of references to valid blocks.
795,880c792,877
< system.cpu.l2cache.tags.occ_blocks::writebacks 19762.319882 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 681.987127 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 249.113538 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.603098 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.020813 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.007602 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.631513 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 29929 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 66 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 784 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1397 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27627 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.913361 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 33266205 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 33266205 # Number of data accesses
< system.cpu.l2cache.ReadReq_hits::cpu.inst 16 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 1994012 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 1994028 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 2066654 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 2066654 # number of Writeback hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 53067 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 53067 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 16 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 2047079 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2047095 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 16 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 2047079 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2047095 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.inst 1010 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.data 455 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 1465 # number of ReadReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 28998 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 28998 # number of ReadExReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 1010 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 29453 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 30463 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 1010 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 29453 # number of overall misses
< system.cpu.l2cache.overall_misses::total 30463 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 71135750 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 31674000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 102809750 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1901914750 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 1901914750 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 71135750 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 1933588750 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 2004724500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 71135750 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 1933588750 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 2004724500 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 1026 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 1994467 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 1995493 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 2066654 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 2066654 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 82065 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 82065 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1026 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 2076532 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2077558 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1026 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 2076532 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2077558 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.984405 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000228 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.000734 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.353354 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.353354 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.984405 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.014184 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.014663 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.984405 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.014184 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.014663 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70431.435644 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 69613.186813 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 70177.303754 # average ReadReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 65587.790537 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 65587.790537 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70431.435644 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 65649.976233 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 65808.505400 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70431.435644 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 65649.976233 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 65808.505400 # average overall miss latency
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 19740.626067 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 685.734645 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 250.946999 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.602436 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.020927 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.007658 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.631021 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 29939 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 59 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 69 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 761 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1395 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27655 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.913666 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 33267098 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 33267098 # Number of data accesses
> system.cpu.l2cache.ReadReq_hits::cpu.inst 14 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 1994043 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 1994057 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 2066749 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 2066749 # number of Writeback hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 53083 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 53083 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 14 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 2047126 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2047140 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 14 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 2047126 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2047140 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.inst 1014 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.data 426 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 1440 # number of ReadReq misses
> system.cpu.l2cache.ReadExReq_misses::cpu.data 28996 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 28996 # number of ReadExReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 1014 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 29422 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 30436 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 1014 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 29422 # number of overall misses
> system.cpu.l2cache.overall_misses::total 30436 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 78434000 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32404750 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 110838750 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2126346500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 2126346500 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 78434000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 2158751250 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 2237185250 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 78434000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 2158751250 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 2237185250 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 1028 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 1994469 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 1995497 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 2066749 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 2066749 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 82079 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 82079 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1028 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 2076548 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2077576 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1028 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 2076548 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2077576 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.986381 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000214 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.000722 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.353269 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.353269 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.986381 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.014169 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.014650 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.986381 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.014169 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.014650 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77351.084813 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76067.488263 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 76971.354167 # average ReadReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73332.407918 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73332.407918 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77351.084813 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73372.009041 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 73504.575174 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77351.084813 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73372.009041 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 73504.575174 # average overall miss latency
889,934c886,931
< system.cpu.l2cache.writebacks::writebacks 197 # number of writebacks
< system.cpu.l2cache.writebacks::total 197 # number of writebacks
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1010 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 455 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 1465 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28998 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 28998 # number of ReadExReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 1010 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 29453 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 30463 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 1010 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 29453 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 30463 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 58476750 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 26090500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 84567250 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1530042250 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1530042250 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 58476750 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1556132750 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 1614609500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 58476750 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1556132750 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 1614609500 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.984405 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000228 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000734 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.353354 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.353354 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.984405 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014184 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.014663 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.984405 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014184 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.014663 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57897.772277 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 57341.758242 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57725.085324 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 52763.716463 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 52763.716463 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57897.772277 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 52834.439616 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 53002.314283 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57897.772277 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 52834.439616 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 53002.314283 # average overall mshr miss latency
---
> system.cpu.l2cache.writebacks::writebacks 166 # number of writebacks
> system.cpu.l2cache.writebacks::total 166 # number of writebacks
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1014 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 426 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 1440 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28996 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 28996 # number of ReadExReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 1014 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 29422 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 30436 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 1014 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 29422 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 30436 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 65771000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27116250 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 92887250 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1763882000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1763882000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 65771000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1790998250 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 1856769250 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 65771000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1790998250 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 1856769250 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.986381 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000214 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000722 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.353269 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.353269 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.986381 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014169 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.014650 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.986381 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014169 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.014650 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64862.919132 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63653.169014 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 64505.034722 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60831.907849 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60831.907849 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64862.919132 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60872.756781 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61005.692272 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64862.919132 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60872.756781 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61005.692272 # average overall mshr miss latency
936,946c933,943
< system.cpu.toL2Bus.trans_dist::ReadReq 1995493 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 1995490 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 2066654 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 82065 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 82065 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2052 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6219715 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 6221767 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 65664 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265163712 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 265229376 # Cumulative packet size per connected master and slave (bytes)
---
> system.cpu.toL2Bus.trans_dist::ReadReq 1995497 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 1995496 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 2066749 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 82079 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 82079 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2056 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6219844 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 6221900 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 65792 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265170944 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 265236736 # Cumulative packet size per connected master and slave (bytes)
948c945
< system.cpu.toL2Bus.snoop_fanout::samples 4144212 # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::samples 4144325 # Request fanout histogram
955c952
< system.cpu.toL2Bus.snoop_fanout::3 4144212 100.00% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::3 4144325 100.00% 100.00% # Request fanout histogram
960,961c957,958
< system.cpu.toL2Bus.snoop_fanout::total 4144212 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 4138760000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 4144325 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 4138911500 # Layer occupancy (ticks)
963c960
< system.cpu.toL2Bus.respLayer0.occupancy 1710750 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1734248 # Layer occupancy (ticks)
965c962
< system.cpu.toL2Bus.respLayer1.occupancy 3121417250 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 3121601499 # Layer occupancy (ticks)
967,977c964,974
< system.membus.trans_dist::ReadReq 1465 # Transaction distribution
< system.membus.trans_dist::ReadResp 1462 # Transaction distribution
< system.membus.trans_dist::Writeback 197 # Transaction distribution
< system.membus.trans_dist::ReadExReq 28998 # Transaction distribution
< system.membus.trans_dist::ReadExResp 28998 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61120 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61120 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 61120 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1962048 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 1962048 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 1962048 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.trans_dist::ReadReq 1440 # Transaction distribution
> system.membus.trans_dist::ReadResp 1439 # Transaction distribution
> system.membus.trans_dist::Writeback 166 # Transaction distribution
> system.membus.trans_dist::ReadExReq 28996 # Transaction distribution
> system.membus.trans_dist::ReadExResp 28996 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61037 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61037 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 61037 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1958464 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 1958464 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 1958464 # Cumulative packet size per connected master and slave (bytes)
979c976
< system.membus.snoop_fanout::samples 30660 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 30602 # Request fanout histogram
983c980
< system.membus.snoop_fanout::0 30660 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 30602 100.00% 100.00% # Request fanout histogram
988,989c985,986
< system.membus.snoop_fanout::total 30660 # Request fanout histogram
< system.membus.reqLayer0.occupancy 43499500 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 30602 # Request fanout histogram
> system.membus.reqLayer0.occupancy 42540000 # Layer occupancy (ticks)
991,992c988,989
< system.membus.respLayer1.occupancy 291787500 # Layer occupancy (ticks)
< system.membus.respLayer1.utilization 0.5 # Layer utilization (%)
---
> system.membus.respLayer1.occupancy 160392250 # Layer occupancy (ticks)
> system.membus.respLayer1.utilization 0.3 # Layer utilization (%)