3,5c3,5
< sim_seconds 0.026779 # Number of seconds simulated
< sim_ticks 26779468500 # Number of ticks simulated
< final_tick 26779468500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.026786 # Number of seconds simulated
> sim_ticks 26785824500 # Number of ticks simulated
> final_tick 26785824500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 196675 # Simulator instruction rate (inst/s)
< host_op_rate 198087 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 58139571 # Simulator tick rate (ticks/s)
< host_mem_usage 373976 # Number of bytes of host memory used
< host_seconds 460.61 # Real time elapsed on the host
---
> host_inst_rate 121944 # Simulator instruction rate (inst/s)
> host_op_rate 122819 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 36056613 # Simulator tick rate (ticks/s)
> host_mem_usage 374016 # Number of bytes of host memory used
> host_seconds 742.88 # Real time elapsed on the host
14c14
< system.physmem.bytes_read::cpu.inst 45248 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu.inst 44992 # Number of bytes read from this memory
16,19c16,19
< system.physmem.bytes_read::total 993088 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 45248 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 45248 # Number of instructions bytes read from this memory
< system.physmem.num_reads::cpu.inst 707 # Number of read requests responded to by this memory
---
> system.physmem.bytes_read::total 992832 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 44992 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 44992 # Number of instructions bytes read from this memory
> system.physmem.num_reads::cpu.inst 703 # Number of read requests responded to by this memory
21,30c21,30
< system.physmem.num_reads::total 15517 # Number of read requests responded to by this memory
< system.physmem.bw_read::cpu.inst 1689653 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 35394280 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 37083932 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 1689653 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 1689653 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 1689653 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 35394280 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 37083932 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 15517 # Total number of read requests seen
---
> system.physmem.num_reads::total 15513 # Number of read requests responded to by this memory
> system.physmem.bw_read::cpu.inst 1679694 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 35385881 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 37065575 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 1679694 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 1679694 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 1679694 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 35385881 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 37065575 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 15513 # Total number of read requests seen
32,33c32,33
< system.physmem.cpureqs 15520 # Reqs generatd by CPU via cache - shady
< system.physmem.bytesRead 993088 # Total number of bytes read from memory
---
> system.physmem.cpureqs 15516 # Reqs generatd by CPU via cache - shady
> system.physmem.bytesRead 992832 # Total number of bytes read from memory
35c35
< system.physmem.bytesConsumedRd 993088 # bytesRead derated as per pkt->getSize()
---
> system.physmem.bytesConsumedRd 992832 # bytesRead derated as per pkt->getSize()
39c39
< system.physmem.perBankRdReqs::0 997 # Track reads on a per bank basis
---
> system.physmem.perBankRdReqs::0 996 # Track reads on a per bank basis
45c45
< system.physmem.perBankRdReqs::6 926 # Track reads on a per bank basis
---
> system.physmem.perBankRdReqs::6 925 # Track reads on a per bank basis
49c49
< system.physmem.perBankRdReqs::10 993 # Track reads on a per bank basis
---
> system.physmem.perBankRdReqs::10 992 # Track reads on a per bank basis
54c54
< system.physmem.perBankRdReqs::15 1002 # Track reads on a per bank basis
---
> system.physmem.perBankRdReqs::15 1001 # Track reads on a per bank basis
73c73
< system.physmem.totGap 26779289500 # Total gap between requests
---
> system.physmem.totGap 26785652500 # Total gap between requests
80,103c80,90
< system.physmem.readPktSize::6 15517 # Categorize read packet sizes
< system.physmem.readPktSize::7 0 # Categorize read packet sizes
< system.physmem.readPktSize::8 0 # Categorize read packet sizes
< system.physmem.writePktSize::0 0 # categorize write packet sizes
< system.physmem.writePktSize::1 0 # categorize write packet sizes
< system.physmem.writePktSize::2 0 # categorize write packet sizes
< system.physmem.writePktSize::3 0 # categorize write packet sizes
< system.physmem.writePktSize::4 0 # categorize write packet sizes
< system.physmem.writePktSize::5 0 # categorize write packet sizes
< system.physmem.writePktSize::6 0 # categorize write packet sizes
< system.physmem.writePktSize::7 0 # categorize write packet sizes
< system.physmem.writePktSize::8 0 # categorize write packet sizes
< system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
< system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
< system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
< system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
< system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
< system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
< system.physmem.neitherpktsize::6 3 # categorize neither packet sizes
< system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
< system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
< system.physmem.rdQLenPdf::0 10168 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 5067 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 252 # What read queue length does an incoming req see
---
> system.physmem.readPktSize::6 15513 # Categorize read packet sizes
> system.physmem.writePktSize::0 0 # Categorize write packet sizes
> system.physmem.writePktSize::1 0 # Categorize write packet sizes
> system.physmem.writePktSize::2 0 # Categorize write packet sizes
> system.physmem.writePktSize::3 0 # Categorize write packet sizes
> system.physmem.writePktSize::4 0 # Categorize write packet sizes
> system.physmem.writePktSize::5 0 # Categorize write packet sizes
> system.physmem.writePktSize::6 0 # Categorize write packet sizes
> system.physmem.rdQLenPdf::0 10163 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 5065 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 255 # What read queue length does an incoming req see
133d119
< system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
166,172c152,157
< system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
< system.physmem.totQLat 52084984 # Total cycles spent in queuing delays
< system.physmem.totMemAccLat 311719984 # Sum of mem lat for all requests
< system.physmem.totBusLat 77585000 # Total cycles spent in databus access
< system.physmem.totBankLat 182050000 # Total cycles spent in bank access
< system.physmem.avgQLat 3356.64 # Average queueing delay per request
< system.physmem.avgBankLat 11732.29 # Average bank access latency per request
---
> system.physmem.totQLat 55611750 # Total cycles spent in queuing delays
> system.physmem.totMemAccLat 315006750 # Sum of mem lat for all requests
> system.physmem.totBusLat 77565000 # Total cycles spent in databus access
> system.physmem.totBankLat 181830000 # Total cycles spent in bank access
> system.physmem.avgQLat 3584.85 # Average queueing delay per request
> system.physmem.avgBankLat 11721.14 # Average bank access latency per request
174,175c159,160
< system.physmem.avgMemAccLat 20088.93 # Average memory access latency
< system.physmem.avgRdBW 37.08 # Average achieved read bandwidth in MB/s
---
> system.physmem.avgMemAccLat 20305.99 # Average memory access latency
> system.physmem.avgRdBW 37.07 # Average achieved read bandwidth in MB/s
177c162
< system.physmem.avgConsumedRdBW 37.08 # Average consumed read bandwidth in MB/s
---
> system.physmem.avgConsumedRdBW 37.07 # Average consumed read bandwidth in MB/s
183c168
< system.physmem.readRowHits 14783 # Number of row buffer hits during reads
---
> system.physmem.readRowHits 14781 # Number of row buffer hits during reads
185c170
< system.physmem.readRowHitRate 95.27 # Row buffer hit rate for reads
---
> system.physmem.readRowHitRate 95.28 # Row buffer hit rate for reads
187,192c172,177
< system.physmem.avgGap 1725803.28 # Average gap between requests
< system.cpu.branchPred.lookups 26678818 # Number of BP lookups
< system.cpu.branchPred.condPredicted 21998913 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 842318 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 11366409 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 11281153 # Number of BTB hits
---
> system.physmem.avgGap 1726658.45 # Average gap between requests
> system.cpu.branchPred.lookups 26682480 # Number of BP lookups
> system.cpu.branchPred.condPredicted 22002618 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 841998 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 11368270 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 11282813 # Number of BTB hits
194,196c179,181
< system.cpu.branchPred.BTBHitPct 99.249930 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 69723 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 201 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 99.248285 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 69658 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 194 # Number of incorrect RAS predictions.
240c225
< system.cpu.numCycles 53558938 # number of cpu cycles simulated
---
> system.cpu.numCycles 53571650 # number of cpu cycles simulated
243,249c228,234
< system.cpu.fetch.icacheStallCycles 14172731 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 127871641 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 26678818 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 11350876 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 24033181 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 4760167 # Number of cycles fetch has spent squashing
< system.cpu.fetch.BlockedCycles 11226793 # Number of cycles fetch has spent blocked
---
> system.cpu.fetch.icacheStallCycles 14170612 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 127882618 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 26682480 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 11352471 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 24034762 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 4762849 # Number of cycles fetch has spent squashing
> system.cpu.fetch.BlockedCycles 11235788 # Number of cycles fetch has spent blocked
253,257c238,242
< system.cpu.fetch.CacheLines 13844867 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 331224 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 53334396 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 2.414044 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.215935 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.CacheLines 13843090 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 329835 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 53345786 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 2.413719 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.215837 # Number of instructions fetched each cycle (Total)
259,267c244,252
< system.cpu.fetch.rateDist::0 29339451 55.01% 55.01% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 3389540 6.36% 61.37% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 2028066 3.80% 65.17% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 1555662 2.92% 68.08% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 1667100 3.13% 71.21% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 2918330 5.47% 76.68% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 1510510 2.83% 79.51% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 1090066 2.04% 81.56% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 9835671 18.44% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 29349323 55.02% 55.02% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 3389433 6.35% 61.37% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 2028287 3.80% 65.17% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 1555177 2.92% 68.09% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 1667492 3.13% 71.21% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 2918592 5.47% 76.69% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 1510888 2.83% 79.52% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 1090794 2.04% 81.56% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 9835800 18.44% 100.00% # Number of instructions fetched each cycle (Total)
271,297c256,282
< system.cpu.fetch.rateDist::total 53334396 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.498121 # Number of branch fetches per cycle
< system.cpu.fetch.rate 2.387494 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 16935376 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 9075535 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 22432463 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 998016 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 3893006 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 4442432 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 8659 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 126044255 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 42607 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 3893006 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 18714710 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 3545279 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 156066 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 21549370 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 5475965 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 123134352 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 19 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 422701 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LSQFullEvents 4592939 # Number of times rename has blocked due to LSQ full
< system.cpu.rename.FullRegisterEvents 1259 # Number of times there has been no free registers
< system.cpu.rename.RenamedOperands 143588919 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 536358187 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 536353466 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 4721 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 53345786 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.498071 # Number of branch fetches per cycle
> system.cpu.fetch.rate 2.387132 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 16933018 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 9083258 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 22434897 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 998703 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 3895910 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 4442085 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 8696 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 126062223 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 42630 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 3895910 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 18712984 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 3548131 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 156179 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 21551652 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 5480930 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 123149853 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 23 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 423091 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LSQFullEvents 4597179 # Number of times rename has blocked due to LSQ full
> system.cpu.rename.FullRegisterEvents 1286 # Number of times there has been no free registers
> system.cpu.rename.RenamedOperands 143608098 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 536423645 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 536418417 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 5228 # Number of floating rename lookups
299,316c284,301
< system.cpu.rename.UndoneMaps 36174733 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 4601 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 4599 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 12509318 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 29470006 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 5522308 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 2104178 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 1264650 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 118149095 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 8470 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 105144375 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 78107 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 26722736 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 65554797 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 252 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 53334396 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 1.971418 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.910922 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 36193912 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 4607 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 4605 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 12518412 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 29475899 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 5522776 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 2125822 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 1253238 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 118167784 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 8472 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 105151160 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 77497 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 26739027 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 65605268 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 254 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 53345786 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 1.971124 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.910487 # Number of insts issued each cycle
318,326c303,311
< system.cpu.iq.issued_per_cycle::0 15312252 28.71% 28.71% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 11634281 21.81% 50.52% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 8274633 15.51% 66.04% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 6753758 12.66% 78.70% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 4949297 9.28% 87.98% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 2972831 5.57% 93.56% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 2466224 4.62% 98.18% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 528093 0.99% 99.17% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 443027 0.83% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 15316861 28.71% 28.71% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 11639595 21.82% 50.53% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 8263506 15.49% 66.02% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 6760248 12.67% 78.69% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 4974624 9.33% 88.02% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 2955128 5.54% 93.56% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 2464546 4.62% 98.18% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 527827 0.99% 99.17% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 443451 0.83% 100.00% # Number of insts issued each cycle
330c315
< system.cpu.iq.issued_per_cycle::total 53334396 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 53345786 # Number of insts issued each cycle
332,362c317,347
< system.cpu.iq.fu_full::IntAlu 44474 6.73% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 27 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.73% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 340155 51.46% 58.19% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 276363 41.81% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 44563 6.73% 6.73% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 27 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.74% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 340033 51.38% 58.11% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 277229 41.89% 100.00% # attempts to use FU when none available
366,396c351,381
< system.cpu.iq.FU_type_0::IntAlu 74414194 70.77% 70.77% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 10982 0.01% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 3 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 143 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 186 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 3 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.78% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 25601639 24.35% 95.13% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 5117225 4.87% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 74420309 70.77% 70.77% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 10977 0.01% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 2 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 155 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 201 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 3 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.79% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 25602989 24.35% 95.13% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 5116524 4.87% 100.00% # Type of FU issued
399,411c384,396
< system.cpu.iq.FU_type_0::total 105144375 # Type of FU issued
< system.cpu.iq.rate 1.963153 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 661019 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.006287 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 264361545 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 144884747 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 102673470 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 727 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 1011 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 322 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 105805031 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 363 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 444404 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 105151160 # Type of FU issued
> system.cpu.iq.rate 1.962814 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 661852 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.006294 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 264386671 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 144919691 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 102682625 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 784 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 1077 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 339 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 105812622 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 390 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 443741 # Number of loads that had data forwarded from stores
413,416c398,401
< system.cpu.iew.lsq.thread0.squashedLoads 6896040 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 6651 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 6197 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 777464 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 6901933 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 6293 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 6180 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 777932 # Number of stores squashed
420c405
< system.cpu.iew.lsq.thread0.cacheBlocked 31327 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.cacheBlocked 31373 # Number of times an access to memory failed due to the cache being blocked
422,438c407,423
< system.cpu.iew.iewSquashCycles 3893006 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 929576 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 127351 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 118170277 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 309597 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 29470006 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 5522308 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 4582 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 66448 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 6858 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 6197 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 446675 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 445546 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 892221 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 104166430 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 25281924 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 977945 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 3895910 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 928973 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 127070 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 118188976 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 309212 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 29475899 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 5522776 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 4584 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 66075 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 6911 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 6180 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 446439 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 445443 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 891882 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 104175676 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 25284542 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 975484 # Number of squashed instructions skipped in execute
440,448c425,433
< system.cpu.iew.exec_nop 12712 # number of nop insts executed
< system.cpu.iew.exec_refs 30342174 # number of memory reference insts executed
< system.cpu.iew.exec_branches 21323986 # Number of branches executed
< system.cpu.iew.exec_stores 5060250 # Number of stores executed
< system.cpu.iew.exec_rate 1.944893 # Inst execution rate
< system.cpu.iew.wb_sent 102951824 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 102673792 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 62219945 # num instructions producing a value
< system.cpu.iew.wb_consumers 104261628 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 12720 # number of nop insts executed
> system.cpu.iew.exec_refs 30343976 # number of memory reference insts executed
> system.cpu.iew.exec_branches 21325145 # Number of branches executed
> system.cpu.iew.exec_stores 5059434 # Number of stores executed
> system.cpu.iew.exec_rate 1.944605 # Inst execution rate
> system.cpu.iew.wb_sent 102960011 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 102682964 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 62233069 # num instructions producing a value
> system.cpu.iew.wb_consumers 104282875 # num instructions consuming a value
450,451c435,436
< system.cpu.iew.wb_rate 1.917024 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.596767 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 1.916741 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.596772 # average fanout of values written-back
453c438
< system.cpu.commit.commitSquashedInsts 26920302 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 26939053 # The number of squashed insts skipped by commit
455,458c440,443
< system.cpu.commit.branchMispredicts 833747 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 49441390 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 1.845680 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 2.541256 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 833398 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 49449876 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 1.845363 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 2.541608 # Number of insts commited each cycle
460,468c445,453
< system.cpu.commit.committed_per_cycle::0 19945415 40.34% 40.34% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 13149428 26.60% 66.94% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 4162611 8.42% 75.36% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 3435070 6.95% 82.30% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1540295 3.12% 85.42% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 748484 1.51% 86.93% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 932633 1.89% 88.82% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 245930 0.50% 89.32% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 5281524 10.68% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 19967148 40.38% 40.38% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 13135707 26.56% 66.94% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 4163389 8.42% 75.36% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 3434332 6.95% 82.31% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1535763 3.11% 85.41% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 744463 1.51% 86.92% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 942034 1.91% 88.82% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 246412 0.50% 89.32% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 5280628 10.68% 100.00% # Number of insts commited each cycle
472c457
< system.cpu.commit.committed_per_cycle::total 49441390 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 49449876 # Number of insts commited each cycle
483c468
< system.cpu.commit.bw_lim_events 5281524 # number cycles where commit BW limit reached
---
> system.cpu.commit.bw_lim_events 5280628 # number cycles where commit BW limit reached
485,488c470,473
< system.cpu.rob.rob_reads 162327394 # The number of ROB reads
< system.cpu.rob.rob_writes 240259263 # The number of ROB writes
< system.cpu.timesIdled 43763 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 224542 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.rob.rob_reads 162355527 # The number of ROB reads
> system.cpu.rob.rob_writes 240299704 # The number of ROB writes
> system.cpu.timesIdled 43654 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 225864 # Total number of cycles that the CPU has spent unscheduled due to idling
492,500c477,485
< system.cpu.cpi 0.591225 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.591225 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.691404 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.691404 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 495495273 # number of integer regfile reads
< system.cpu.int_regfile_writes 120530797 # number of integer regfile writes
< system.cpu.fp_regfile_reads 175 # number of floating regfile reads
< system.cpu.fp_regfile_writes 405 # number of floating regfile writes
< system.cpu.misc_regfile_reads 29088840 # number of misc regfile reads
---
> system.cpu.cpi 0.591365 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.591365 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.691003 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.691003 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 495535708 # number of integer regfile reads
> system.cpu.int_regfile_writes 120542575 # number of integer regfile writes
> system.cpu.fp_regfile_reads 173 # number of floating regfile reads
> system.cpu.fp_regfile_writes 431 # number of floating regfile writes
> system.cpu.misc_regfile_reads 29089632 # number of misc regfile reads
503,506c488,491
< system.cpu.icache.tagsinuse 630.551988 # Cycle average of tags in use
< system.cpu.icache.total_refs 13843878 # Total number of references to valid blocks.
< system.cpu.icache.sampled_refs 733 # Sample count of references to valid blocks.
< system.cpu.icache.avg_refs 18886.600273 # Average number of references to valid blocks.
---
> system.cpu.icache.tagsinuse 630.397373 # Cycle average of tags in use
> system.cpu.icache.total_refs 13842106 # Total number of references to valid blocks.
> system.cpu.icache.sampled_refs 728 # Sample count of references to valid blocks.
> system.cpu.icache.avg_refs 19013.881868 # Average number of references to valid blocks.
508,534c493,519
< system.cpu.icache.occ_blocks::cpu.inst 630.551988 # Average occupied blocks per requestor
< system.cpu.icache.occ_percent::cpu.inst 0.307887 # Average percentage of cache occupancy
< system.cpu.icache.occ_percent::total 0.307887 # Average percentage of cache occupancy
< system.cpu.icache.ReadReq_hits::cpu.inst 13843878 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 13843878 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 13843878 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 13843878 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 13843878 # number of overall hits
< system.cpu.icache.overall_hits::total 13843878 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 988 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 988 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 988 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 988 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 988 # number of overall misses
< system.cpu.icache.overall_misses::total 988 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 49634499 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 49634499 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 49634499 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 49634499 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 49634499 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 49634499 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 13844866 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 13844866 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 13844866 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 13844866 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 13844866 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 13844866 # number of overall (read+write) accesses
---
> system.cpu.icache.occ_blocks::cpu.inst 630.397373 # Average occupied blocks per requestor
> system.cpu.icache.occ_percent::cpu.inst 0.307811 # Average percentage of cache occupancy
> system.cpu.icache.occ_percent::total 0.307811 # Average percentage of cache occupancy
> system.cpu.icache.ReadReq_hits::cpu.inst 13842106 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 13842106 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 13842106 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 13842106 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 13842106 # number of overall hits
> system.cpu.icache.overall_hits::total 13842106 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 983 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 983 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 983 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 983 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 983 # number of overall misses
> system.cpu.icache.overall_misses::total 983 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 49432499 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 49432499 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 49432499 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 49432499 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 49432499 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 49432499 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 13843089 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 13843089 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 13843089 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 13843089 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 13843089 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 13843089 # number of overall (read+write) accesses
541,546c526,531
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 50237.347166 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 50237.347166 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 50237.347166 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 50237.347166 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 50237.347166 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 50237.347166 # average overall miss latency
---
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 50287.384537 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 50287.384537 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 50287.384537 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 50287.384537 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 50287.384537 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 50287.384537 # average overall miss latency
555,572c540,557
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 251 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 251 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 251 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 251 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 251 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 251 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 737 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 737 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 737 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 737 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 737 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 737 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 38036999 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 38036999 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 38036999 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 38036999 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 38036999 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 38036999 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 250 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 250 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 250 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 250 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 250 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 250 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 733 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 733 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 733 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 733 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 733 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 733 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 37907999 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 37907999 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 37907999 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 37907999 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 37907999 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 37907999 # number of overall MSHR miss cycles
579,584c564,569
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51610.582090 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51610.582090 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51610.582090 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 51610.582090 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51610.582090 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 51610.582090 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51716.233288 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51716.233288 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51716.233288 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 51716.233288 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51716.233288 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 51716.233288 # average overall mshr miss latency
587,590c572,575
< system.cpu.l2cache.tagsinuse 10759.564287 # Cycle average of tags in use
< system.cpu.l2cache.total_refs 1831570 # Total number of references to valid blocks.
< system.cpu.l2cache.sampled_refs 15500 # Sample count of references to valid blocks.
< system.cpu.l2cache.avg_refs 118.165806 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tagsinuse 10760.479556 # Cycle average of tags in use
> system.cpu.l2cache.total_refs 1831525 # Total number of references to valid blocks.
> system.cpu.l2cache.sampled_refs 15496 # Sample count of references to valid blocks.
> system.cpu.l2cache.avg_refs 118.193405 # Average number of references to valid blocks.
592,596c577,581
< system.cpu.l2cache.occ_blocks::writebacks 9910.782646 # Average occupied blocks per requestor
< system.cpu.l2cache.occ_blocks::cpu.inst 616.871655 # Average occupied blocks per requestor
< system.cpu.l2cache.occ_blocks::cpu.data 231.909986 # Average occupied blocks per requestor
< system.cpu.l2cache.occ_percent::writebacks 0.302453 # Average percentage of cache occupancy
< system.cpu.l2cache.occ_percent::cpu.inst 0.018825 # Average percentage of cache occupancy
---
> system.cpu.l2cache.occ_blocks::writebacks 9911.805562 # Average occupied blocks per requestor
> system.cpu.l2cache.occ_blocks::cpu.inst 616.761334 # Average occupied blocks per requestor
> system.cpu.l2cache.occ_blocks::cpu.data 231.912660 # Average occupied blocks per requestor
> system.cpu.l2cache.occ_percent::writebacks 0.302484 # Average percentage of cache occupancy
> system.cpu.l2cache.occ_percent::cpu.inst 0.018822 # Average percentage of cache occupancy
598,614c583,599
< system.cpu.l2cache.occ_percent::total 0.328356 # Average percentage of cache occupancy
< system.cpu.l2cache.ReadReq_hits::cpu.inst 25 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 903763 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 903788 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 942924 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 942924 # number of Writeback hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 29047 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 29047 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 25 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 932810 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 932835 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 25 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 932810 # number of overall hits
< system.cpu.l2cache.overall_hits::total 932835 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.inst 708 # number of ReadReq misses
---
> system.cpu.l2cache.occ_percent::total 0.328384 # Average percentage of cache occupancy
> system.cpu.l2cache.ReadReq_hits::cpu.inst 24 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 903743 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 903767 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 942900 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 942900 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 2 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 2 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 29045 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 29045 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 24 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 932788 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 932812 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 24 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 932788 # number of overall hits
> system.cpu.l2cache.overall_hits::total 932812 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.inst 704 # number of ReadReq misses
616c601
< system.cpu.l2cache.ReadReq_misses::total 989 # number of ReadReq misses
---
> system.cpu.l2cache.ReadReq_misses::total 985 # number of ReadReq misses
621c606
< system.cpu.l2cache.demand_misses::cpu.inst 708 # number of demand (read+write) misses
---
> system.cpu.l2cache.demand_misses::cpu.inst 704 # number of demand (read+write) misses
623,624c608,609
< system.cpu.l2cache.demand_misses::total 15528 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 708 # number of overall misses
---
> system.cpu.l2cache.demand_misses::total 15524 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 704 # number of overall misses
626,653c611,638
< system.cpu.l2cache.overall_misses::total 15528 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 37036500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 15642500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 52679000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 625286000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 625286000 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 37036500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 640928500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 677965000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 37036500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 640928500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 677965000 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 733 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 904044 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 904777 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 942924 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 942924 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 4 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 43586 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 43586 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 733 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 947630 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 948363 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 733 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 947630 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 948363 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.965894 # miss rate for ReadReq accesses
---
> system.cpu.l2cache.overall_misses::total 15524 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 36918500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 15609500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 52528000 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 628655000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 628655000 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 36918500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 644264500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 681183000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 36918500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 644264500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 681183000 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 728 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 904024 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 904752 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 942900 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 942900 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 5 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 5 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 43584 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 43584 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 728 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 947608 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 948336 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 728 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 947608 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 948336 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.967033 # miss rate for ReadReq accesses
655,660c640,645
< system.cpu.l2cache.ReadReq_miss_rate::total 0.001093 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.750000 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.750000 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.333570 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.333570 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.965894 # miss rate for demand accesses
---
> system.cpu.l2cache.ReadReq_miss_rate::total 0.001089 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.600000 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.600000 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.333586 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.333586 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.967033 # miss rate for demand accesses
662,663c647,648
< system.cpu.l2cache.demand_miss_rate::total 0.016373 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.965894 # miss rate for overall accesses
---
> system.cpu.l2cache.demand_miss_rate::total 0.016370 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.967033 # miss rate for overall accesses
665,676c650,661
< system.cpu.l2cache.overall_miss_rate::total 0.016373 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52311.440678 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55667.259786 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 53264.914055 # average ReadReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43007.497077 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43007.497077 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52311.440678 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 43247.537112 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 43660.806285 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52311.440678 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 43247.537112 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 43660.806285 # average overall miss latency
---
> system.cpu.l2cache.overall_miss_rate::total 0.016370 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52441.051136 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55549.822064 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 53327.918782 # average ReadReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43239.218653 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43239.218653 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52441.051136 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 43472.638327 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 43879.348106 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52441.051136 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 43472.638327 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 43879.348106 # average overall miss latency
694c679
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 707 # number of ReadReq MSHR misses
---
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 703 # number of ReadReq MSHR misses
696c681
< system.cpu.l2cache.ReadReq_mshr_misses::total 978 # number of ReadReq MSHR misses
---
> system.cpu.l2cache.ReadReq_mshr_misses::total 974 # number of ReadReq MSHR misses
701c686
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 707 # number of demand (read+write) MSHR misses
---
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 703 # number of demand (read+write) MSHR misses
703,704c688,689
< system.cpu.l2cache.demand_mshr_misses::total 15517 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 707 # number of overall MSHR misses
---
> system.cpu.l2cache.demand_mshr_misses::total 15513 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 703 # number of overall MSHR misses
706,709c691,694
< system.cpu.l2cache.overall_mshr_misses::total 15517 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 28010860 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 11866667 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 39877527 # number of ReadReq MSHR miss cycles
---
> system.cpu.l2cache.overall_mshr_misses::total 15513 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 27943554 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 11832709 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 39776263 # number of ReadReq MSHR miss cycles
712,720c697,705
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 445060185 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 445060185 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 28010860 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 456926852 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 484937712 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 28010860 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 456926852 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 484937712 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.964529 # mshr miss rate for ReadReq accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 448424221 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 448424221 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 27943554 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 460256930 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 488200484 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 27943554 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 460256930 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 488200484 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for ReadReq accesses
722,735c707,720
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001081 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.750000 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.750000 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.333570 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.333570 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.964529 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015628 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.016362 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.964529 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015628 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.016362 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39619.321075 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43788.439114 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40774.567485 # average ReadReq mshr miss latency
---
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001077 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.600000 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.600000 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.333586 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.333586 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015629 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.016358 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015629 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.016358 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39749.009957 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43663.132841 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40838.052361 # average ReadReq mshr miss latency
738,745c723,730
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30611.471559 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30611.471559 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39619.321075 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 30852.589602 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31252.027583 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39619.321075 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 30852.589602 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31252.027583 # average overall mshr miss latency
---
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30842.851709 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30842.851709 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39749.009957 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31077.442944 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31470.410881 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39749.009957 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31077.442944 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31470.410881 # average overall mshr miss latency
747,751c732,736
< system.cpu.dcache.replacements 943534 # number of replacements
< system.cpu.dcache.tagsinuse 3674.806480 # Cycle average of tags in use
< system.cpu.dcache.total_refs 28135871 # Total number of references to valid blocks.
< system.cpu.dcache.sampled_refs 947630 # Sample count of references to valid blocks.
< system.cpu.dcache.avg_refs 29.690777 # Average number of references to valid blocks.
---
> system.cpu.dcache.replacements 943512 # number of replacements
> system.cpu.dcache.tagsinuse 3674.906425 # Cycle average of tags in use
> system.cpu.dcache.total_refs 28139228 # Total number of references to valid blocks.
> system.cpu.dcache.sampled_refs 947608 # Sample count of references to valid blocks.
> system.cpu.dcache.avg_refs 29.695009 # Average number of references to valid blocks.
753,761c738,746
< system.cpu.dcache.occ_blocks::cpu.data 3674.806480 # Average occupied blocks per requestor
< system.cpu.dcache.occ_percent::cpu.data 0.897170 # Average percentage of cache occupancy
< system.cpu.dcache.occ_percent::total 0.897170 # Average percentage of cache occupancy
< system.cpu.dcache.ReadReq_hits::cpu.data 23591287 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 23591287 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 4536767 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 4536767 # number of WriteReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 3920 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 3920 # number of LoadLockedReq hits
---
> system.cpu.dcache.occ_blocks::cpu.data 3674.906425 # Average occupied blocks per requestor
> system.cpu.dcache.occ_percent::cpu.data 0.897194 # Average percentage of cache occupancy
> system.cpu.dcache.occ_percent::total 0.897194 # Average percentage of cache occupancy
> system.cpu.dcache.ReadReq_hits::cpu.data 23594668 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 23594668 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 4536751 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 4536751 # number of WriteReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 3908 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 3908 # number of LoadLockedReq hits
764,771c749,756
< system.cpu.dcache.demand_hits::cpu.data 28128054 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 28128054 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 28128054 # number of overall hits
< system.cpu.dcache.overall_hits::total 28128054 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 1173096 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 1173096 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 198214 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 198214 # number of WriteReq misses
---
> system.cpu.dcache.demand_hits::cpu.data 28131419 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 28131419 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 28131419 # number of overall hits
> system.cpu.dcache.overall_hits::total 28131419 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 1172935 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 1172935 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 198230 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 198230 # number of WriteReq misses
774,781c759,766
< system.cpu.dcache.demand_misses::cpu.data 1371310 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 1371310 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 1371310 # number of overall misses
< system.cpu.dcache.overall_misses::total 1371310 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 13884435000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 13884435000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 5574763392 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 5574763392 # number of WriteReq miss cycles
---
> system.cpu.dcache.demand_misses::cpu.data 1371165 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 1371165 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 1371165 # number of overall misses
> system.cpu.dcache.overall_misses::total 1371165 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 13884681000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 13884681000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 5602018407 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 5602018407 # number of WriteReq miss cycles
784,789c769,774
< system.cpu.dcache.demand_miss_latency::cpu.data 19459198392 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 19459198392 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 19459198392 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 19459198392 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 24764383 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 24764383 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.demand_miss_latency::cpu.data 19486699407 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 19486699407 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 19486699407 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 19486699407 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 24767603 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 24767603 # number of ReadReq accesses(hits+misses)
792,793c777,778
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3926 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 3926 # number of LoadLockedReq accesses(hits+misses)
---
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3914 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 3914 # number of LoadLockedReq accesses(hits+misses)
796,813c781,798
< system.cpu.dcache.demand_accesses::cpu.data 29499364 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 29499364 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 29499364 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 29499364 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047370 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.047370 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.041862 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.041862 # miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001528 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001528 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.046486 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.046486 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.046486 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.046486 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11835.719327 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 11835.719327 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28124.972969 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 28124.972969 # average WriteReq miss latency
---
> system.cpu.dcache.demand_accesses::cpu.data 29502584 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 29502584 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 29502584 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 29502584 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047358 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.047358 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.041865 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.041865 # miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001533 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001533 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.046476 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.046476 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.046476 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.046476 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11837.553658 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 11837.553658 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28260.194759 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 28260.194759 # average WriteReq miss latency
816,820c801,805
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 14190.225691 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 14190.225691 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 14190.225691 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 14190.225691 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 152485 # number of cycles access was blocked
---
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 14211.782978 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 14211.782978 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 14211.782978 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 14211.782978 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 152466 # number of cycles access was blocked
822c807
< system.cpu.dcache.blocked::no_mshrs 23871 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 23833 # number of cycles access was blocked
824c809
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.387877 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.397264 # average number of cycles each access was blocked
828,833c813,818
< system.cpu.dcache.writebacks::writebacks 942924 # number of writebacks
< system.cpu.dcache.writebacks::total 942924 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 269038 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 269038 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 154638 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 154638 # number of WriteReq MSHR hits
---
> system.cpu.dcache.writebacks::writebacks 942900 # number of writebacks
> system.cpu.dcache.writebacks::total 942900 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 268897 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 268897 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 154655 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 154655 # number of WriteReq MSHR hits
836,857c821,842
< system.cpu.dcache.demand_mshr_hits::cpu.data 423676 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 423676 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 423676 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 423676 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 904058 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 904058 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43576 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 43576 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 947634 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 947634 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 947634 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 947634 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9990434000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 9990434000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 980693945 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 980693945 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10971127945 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 10971127945 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10971127945 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 10971127945 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036506 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036506 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_mshr_hits::cpu.data 423552 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 423552 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 423552 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 423552 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 904038 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 904038 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43575 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 43575 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 947613 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 947613 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 947613 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 947613 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9990153500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 9990153500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 984037459 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 984037459 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10974190959 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 10974190959 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10974190959 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 10974190959 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036501 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036501 # mshr miss rate for ReadReq accesses
860,871c845,856
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032124 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.032124 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032124 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.032124 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11050.656042 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11050.656042 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22505.368666 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22505.368666 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11577.389525 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 11577.389525 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11577.389525 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 11577.389525 # average overall mshr miss latency
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032120 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.032120 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032120 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.032120 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11050.590241 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11050.590241 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22582.615238 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22582.615238 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11580.878438 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 11580.878438 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11580.878438 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 11580.878438 # average overall mshr miss latency