3,5c3,5
< sim_seconds 0.058182 # Number of seconds simulated
< sim_ticks 58182114500 # Number of ticks simulated
< final_tick 58182114500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.058181 # Number of seconds simulated
> sim_ticks 58181475500 # Number of ticks simulated
> final_tick 58181475500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 128679 # Simulator instruction rate (inst/s)
< host_op_rate 129320 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 82645168 # Simulator tick rate (ticks/s)
< host_mem_usage 446228 # Number of bytes of host memory used
< host_seconds 704.00 # Real time elapsed on the host
---
> host_inst_rate 122946 # Simulator instruction rate (inst/s)
> host_op_rate 123559 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 78962453 # Simulator tick rate (ticks/s)
> host_mem_usage 448784 # Number of bytes of host memory used
> host_seconds 736.82 # Real time elapsed on the host
16,53c16,53
< system.physmem.bytes_read::cpu.inst 44288 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 51456 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.l2cache.prefetcher 933184 # Number of bytes read from this memory
< system.physmem.bytes_read::total 1028928 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 44288 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 44288 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 27456 # Number of bytes written to this memory
< system.physmem.bytes_written::total 27456 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 692 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 804 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.l2cache.prefetcher 14581 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 16077 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 429 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 429 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 761196 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 884395 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.l2cache.prefetcher 16039018 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 17684610 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 761196 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 761196 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 471898 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 471898 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 471898 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 761196 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 884395 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.l2cache.prefetcher 16039018 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 18156508 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 16077 # Number of read requests accepted
< system.physmem.writeReqs 429 # Number of write requests accepted
< system.physmem.readBursts 16077 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 429 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 1014080 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 14848 # Total number of bytes read from write queue
< system.physmem.bytesWritten 26048 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 1028928 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 27456 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 232 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 4 # Number of DRAM write bursts merged with an existing one
---
> system.physmem.bytes_read::cpu.inst 44416 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 50176 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.l2cache.prefetcher 933312 # Number of bytes read from this memory
> system.physmem.bytes_read::total 1027904 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 44416 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 44416 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 28672 # Number of bytes written to this memory
> system.physmem.bytes_written::total 28672 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 694 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 784 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.l2cache.prefetcher 14583 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 16061 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 448 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 448 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 763404 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 862405 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.l2cache.prefetcher 16041394 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 17667204 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 763404 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 763404 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 492803 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 492803 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 492803 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 763404 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 862405 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.l2cache.prefetcher 16041394 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 18160007 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 16061 # Number of read requests accepted
> system.physmem.writeReqs 448 # Number of write requests accepted
> system.physmem.readBursts 16061 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 448 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 1014144 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 13760 # Total number of bytes read from write queue
> system.physmem.bytesWritten 26688 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 1027904 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 28672 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 215 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 5 # Number of DRAM write bursts merged with an existing one
55c55
< system.physmem.perBankRdBursts::0 1011 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 1015 # Per bank write bursts
57,63c57,63
< system.physmem.perBankRdBursts::2 957 # Per bank write bursts
< system.physmem.perBankRdBursts::3 1029 # Per bank write bursts
< system.physmem.perBankRdBursts::4 1060 # Per bank write bursts
< system.physmem.perBankRdBursts::5 1137 # Per bank write bursts
< system.physmem.perBankRdBursts::6 1146 # Per bank write bursts
< system.physmem.perBankRdBursts::7 1099 # Per bank write bursts
< system.physmem.perBankRdBursts::8 1049 # Per bank write bursts
---
> system.physmem.perBankRdBursts::2 960 # Per bank write bursts
> system.physmem.perBankRdBursts::3 1024 # Per bank write bursts
> system.physmem.perBankRdBursts::4 1064 # Per bank write bursts
> system.physmem.perBankRdBursts::5 1138 # Per bank write bursts
> system.physmem.perBankRdBursts::6 1126 # Per bank write bursts
> system.physmem.perBankRdBursts::7 1116 # Per bank write bursts
> system.physmem.perBankRdBursts::8 1048 # Per bank write bursts
65,71c65,71
< system.physmem.perBankRdBursts::10 940 # Per bank write bursts
< system.physmem.perBankRdBursts::11 901 # Per bank write bursts
< system.physmem.perBankRdBursts::12 907 # Per bank write bursts
< system.physmem.perBankRdBursts::13 888 # Per bank write bursts
< system.physmem.perBankRdBursts::14 960 # Per bank write bursts
< system.physmem.perBankRdBursts::15 923 # Per bank write bursts
< system.physmem.perBankWrBursts::0 29 # Per bank write bursts
---
> system.physmem.perBankRdBursts::10 947 # Per bank write bursts
> system.physmem.perBankRdBursts::11 899 # Per bank write bursts
> system.physmem.perBankRdBursts::12 909 # Per bank write bursts
> system.physmem.perBankRdBursts::13 891 # Per bank write bursts
> system.physmem.perBankRdBursts::14 939 # Per bank write bursts
> system.physmem.perBankRdBursts::15 932 # Per bank write bursts
> system.physmem.perBankWrBursts::0 39 # Per bank write bursts
73,79c73,79
< system.physmem.perBankWrBursts::2 8 # Per bank write bursts
< system.physmem.perBankWrBursts::3 7 # Per bank write bursts
< system.physmem.perBankWrBursts::4 4 # Per bank write bursts
< system.physmem.perBankWrBursts::5 30 # Per bank write bursts
< system.physmem.perBankWrBursts::6 102 # Per bank write bursts
< system.physmem.perBankWrBursts::7 27 # Per bank write bursts
< system.physmem.perBankWrBursts::8 34 # Per bank write bursts
---
> system.physmem.perBankWrBursts::2 11 # Per bank write bursts
> system.physmem.perBankWrBursts::3 0 # Per bank write bursts
> system.physmem.perBankWrBursts::4 10 # Per bank write bursts
> system.physmem.perBankWrBursts::5 33 # Per bank write bursts
> system.physmem.perBankWrBursts::6 78 # Per bank write bursts
> system.physmem.perBankWrBursts::7 51 # Per bank write bursts
> system.physmem.perBankWrBursts::8 44 # Per bank write bursts
81,86c81,86
< system.physmem.perBankWrBursts::10 11 # Per bank write bursts
< system.physmem.perBankWrBursts::11 5 # Per bank write bursts
< system.physmem.perBankWrBursts::12 6 # Per bank write bursts
< system.physmem.perBankWrBursts::13 38 # Per bank write bursts
< system.physmem.perBankWrBursts::14 82 # Per bank write bursts
< system.physmem.perBankWrBursts::15 24 # Per bank write bursts
---
> system.physmem.perBankWrBursts::10 13 # Per bank write bursts
> system.physmem.perBankWrBursts::11 2 # Per bank write bursts
> system.physmem.perBankWrBursts::12 8 # Per bank write bursts
> system.physmem.perBankWrBursts::13 25 # Per bank write bursts
> system.physmem.perBankWrBursts::14 64 # Per bank write bursts
> system.physmem.perBankWrBursts::15 39 # Per bank write bursts
89c89
< system.physmem.totGap 58181957500 # Total gap between requests
---
> system.physmem.totGap 58181318500 # Total gap between requests
96c96
< system.physmem.readPktSize::6 16077 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 16061 # Read request sizes (log2)
103,104c103,104
< system.physmem.writePktSize::6 429 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 10965 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 448 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 10962 # What read queue length does an incoming req see
106c106
< system.physmem.rdQLenPdf::2 454 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::2 456 # What read queue length does an incoming req see
108c108
< system.physmem.rdQLenPdf::4 298 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::4 299 # What read queue length does an incoming req see
110c110
< system.physmem.rdQLenPdf::6 297 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::6 298 # What read queue length does an incoming req see
151,152c151,152
< system.physmem.wrQLenPdf::15 20 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 20 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 24 # What write queue length does an incoming req see
154,162c154,162
< system.physmem.wrQLenPdf::18 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 24 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::18 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 23 # What write queue length does an incoming req see
165c165
< system.physmem.wrQLenPdf::29 23 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::29 24 # What write queue length does an incoming req see
169,170c169,170
< system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::33 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see
200,213c200,213
< system.physmem.bytesPerActivate::samples 1937 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 535.822406 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 300.454496 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 434.844935 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 623 32.16% 32.16% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 199 10.27% 42.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 99 5.11% 47.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 70 3.61% 51.16% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 49 2.53% 53.69% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 51 2.63% 56.32% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 51 2.63% 58.96% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 47 2.43% 61.38% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 748 38.62% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 1937 # Bytes accessed per row activation
---
> system.physmem.bytesPerActivate::samples 1956 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 531.533742 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 297.285521 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 435.040107 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 621 31.75% 31.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 232 11.86% 43.61% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 86 4.40% 48.01% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 69 3.53% 51.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 49 2.51% 54.04% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 52 2.66% 56.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 53 2.71% 59.41% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 46 2.35% 61.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 748 38.24% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 1956 # Bytes accessed per row activation
215,217c215,217
< system.physmem.rdPerTurnAround::mean 687.695652 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 31.373989 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 3139.186163 # Reads before turning the bus around for writes
---
> system.physmem.rdPerTurnAround::mean 686.869565 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 31.250235 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 3138.483903 # Reads before turning the bus around for writes
222,227c222,227
< system.physmem.wrPerTurnAround::mean 17.695652 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 17.676543 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 0.822125 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 4 17.39% 17.39% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 18 78.26% 95.65% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::19 1 4.35% 100.00% # Writes before turning the bus around for reads
---
> system.physmem.wrPerTurnAround::mean 18.130435 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.125203 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 0.457697 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 21 91.30% 91.30% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::19 1 4.35% 95.65% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20 1 4.35% 100.00% # Writes before turning the bus around for reads
229,232c229,232
< system.physmem.totQLat 162696744 # Total ticks spent queuing
< system.physmem.totMemAccLat 459790494 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 79225000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 10268.02 # Average queueing delay per DRAM burst
---
> system.physmem.totQLat 162337192 # Total ticks spent queuing
> system.physmem.totMemAccLat 459449692 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 79230000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 10244.68 # Average queueing delay per DRAM burst
234c234
< system.physmem.avgMemAccLat 29018.02 # Average memory access latency per DRAM burst
---
> system.physmem.avgMemAccLat 28994.68 # Average memory access latency per DRAM burst
236,238c236,238
< system.physmem.avgWrBW 0.45 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 17.68 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 0.47 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgWrBW 0.46 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 17.67 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 0.49 # Average system write bandwidth in MiByte/s
243,246c243,246
< system.physmem.avgRdQLen 1.47 # Average read queue length when enqueuing
< system.physmem.avgWrQLen 18.75 # Average write queue length when enqueuing
< system.physmem.readRowHits 14165 # Number of row buffer hits during reads
< system.physmem.writeRowHits 138 # Number of row buffer hits during writes
---
> system.physmem.avgRdQLen 1.43 # Average read queue length when enqueuing
> system.physmem.avgWrQLen 20.72 # Average write queue length when enqueuing
> system.physmem.readRowHits 14167 # Number of row buffer hits during reads
> system.physmem.writeRowHits 131 # Number of row buffer hits during writes
248,254c248,254
< system.physmem.writeRowHitRate 32.47 # Row buffer hit rate for writes
< system.physmem.avgGap 3524897.46 # Average gap between requests
< system.physmem.pageHitRate 87.91 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 7749000 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 4228125 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 64591800 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 1302480 # Energy for write commands per rank (pJ)
---
> system.physmem.writeRowHitRate 29.57 # Row buffer hit rate for writes
> system.physmem.avgGap 3524218.21 # Average gap between requests
> system.physmem.pageHitRate 87.78 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 7983360 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 4356000 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 64662000 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 1438560 # Energy for write commands per rank (pJ)
256,260c256,260
< system.physmem_0.actBackEnergy 2489657400 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 32723562000 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 39091051125 # Total energy per rank (pJ)
< system.physmem_0.averagePower 671.908601 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 54427806081 # Time in different power states
---
> system.physmem_0.actBackEnergy 2503358775 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 32711543250 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 39093302265 # Total energy per rank (pJ)
> system.physmem_0.averagePower 671.947294 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 54407827569 # Time in different power states
263c263
< system.physmem_0.memoryStateTime::ACT 1808607669 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 1828586181 # Time in different power states
265,268c265,268
< system.physmem_1.actEnergy 6811560 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 3716625 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 58687200 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 1211760 # Energy for write commands per rank (pJ)
---
> system.physmem_1.actEnergy 6788880 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 3704250 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 58663800 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 1263600 # Energy for write commands per rank (pJ)
270,274c270,274
< system.physmem_1.actBackEnergy 2472306885 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 32738773500 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 39081467850 # Total energy per rank (pJ)
< system.physmem_1.averagePower 671.744040 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 54453180249 # Time in different power states
---
> system.physmem_1.actBackEnergy 2462347845 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 32747517750 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 39080246445 # Total energy per rank (pJ)
> system.physmem_1.averagePower 671.722887 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 54468275483 # Time in different power states
277c277
< system.physmem_1.memoryStateTime::ACT 1783438751 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 1768727017 # Time in different power states
279,283c279,283
< system.cpu.branchPred.lookups 28257673 # Number of BP lookups
< system.cpu.branchPred.condPredicted 23279792 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 837861 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 11842586 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 11784928 # Number of BTB hits
---
> system.cpu.branchPred.lookups 28257355 # Number of BP lookups
> system.cpu.branchPred.condPredicted 23279453 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 837859 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 11842476 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 11784812 # Number of BTB hits
285,286c285,286
< system.cpu.branchPred.BTBHitPct 99.513130 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 75759 # Number of times the RAS was used to get a target.
---
> system.cpu.branchPred.BTBHitPct 99.513075 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 75760 # Number of times the RAS was used to get a target.
406c406
< system.cpu.numCycles 116364230 # number of cpu cycles simulated
---
> system.cpu.numCycles 116362952 # number of cpu cycles simulated
409,413c409,413
< system.cpu.fetch.icacheStallCycles 748840 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 134987137 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 28257673 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 11860687 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 114722877 # Number of cycles fetch has run and was not squashing or blocked
---
> system.cpu.fetch.icacheStallCycles 748921 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 134986415 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 28257355 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 11860572 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 114720736 # Number of cycles fetch has run and was not squashing or blocked
415,421c415,421
< system.cpu.fetch.MiscStallCycles 949 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.IcacheWaitRetryStallCycles 833 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 32301983 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 576 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 116313064 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 1.165803 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 1.319035 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.MiscStallCycles 953 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.IcacheWaitRetryStallCycles 835 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 32301690 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 580 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 116311010 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 1.165818 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 1.319039 # Number of instructions fetched each cycle (Total)
423,426c423,426
< system.cpu.fetch.rateDist::0 58742008 50.50% 50.50% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 13941997 11.99% 62.49% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 9231022 7.94% 70.43% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 34398037 29.57% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 58740461 50.50% 50.50% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 13941673 11.99% 62.49% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 9230825 7.94% 70.43% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 34398051 29.57% 100.00% # Number of instructions fetched each cycle (Total)
430c430
< system.cpu.fetch.rateDist::total 116313064 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::total 116311010 # Number of instructions fetched each cycle (Total)
432,436c432,436
< system.cpu.fetch.rate 1.160040 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 8839881 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 64052748 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 33035096 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 9558012 # Number of cycles decode is unblocking
---
> system.cpu.fetch.rate 1.160046 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 8839998 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 64050748 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 33034874 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 9558063 # Number of cycles decode is unblocking
438c438
< system.cpu.decode.BranchResolved 4101304 # Number of times decode resolved a branch
---
> system.cpu.decode.BranchResolved 4101313 # Number of times decode resolved a branch
440,441c440,441
< system.cpu.decode.DecodedInsts 114430189 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 1996961 # Number of squashed instructions handled by decode
---
> system.cpu.decode.DecodedInsts 114429656 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 1996969 # Number of squashed instructions handled by decode
443,457c443,457
< system.cpu.rename.IdleCycles 15280915 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 49896712 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 109420 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 35425336 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 14773354 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 110898724 # Number of instructions processed by rename
< system.cpu.rename.SquashedInsts 1415582 # Number of squashed instructions processed by rename
< system.cpu.rename.ROBFullEvents 11131047 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 1144428 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 1527040 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 487812 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 129956476 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 483272365 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 119474128 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 430 # Number of floating rename lookups
---
> system.cpu.rename.IdleCycles 15281198 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 49893829 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 109582 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 35425015 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 14774059 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 110898152 # Number of instructions processed by rename
> system.cpu.rename.SquashedInsts 1415674 # Number of squashed instructions processed by rename
> system.cpu.rename.ROBFullEvents 11131476 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 1144261 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 1527056 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 488175 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 129955893 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 483270095 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 119473614 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 428 # Number of floating rename lookups
459c459
< system.cpu.rename.UndoneMaps 22643557 # Number of HB maps that are undone due to squashing
---
> system.cpu.rename.UndoneMaps 22642974 # Number of HB maps that are undone due to squashing
462,467c462,467
< system.cpu.rename.skidInsts 21506605 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 26812984 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 5349507 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 517744 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 254125 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 109690412 # Number of instructions added to the IQ (excludes non-spec)
---
> system.cpu.rename.skidInsts 21507084 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 26812785 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 5349554 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 517855 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 254082 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 109689870 # Number of instructions added to the IQ (excludes non-spec)
469,472c469,472
< system.cpu.iq.iqInstsIssued 101387626 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 1074735 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 18657629 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 41690294 # Number of squashed operands that are examined and possibly removed from graph
---
> system.cpu.iq.iqInstsIssued 101387714 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 1074676 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 18657087 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 41688114 # Number of squashed operands that are examined and possibly removed from graph
474,476c474,476
< system.cpu.iq.issued_per_cycle::samples 116313064 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.871679 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 0.989298 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::samples 116311010 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.871695 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 0.989305 # Number of insts issued each cycle
478,482c478,482
< system.cpu.iq.issued_per_cycle::0 54672209 47.00% 47.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 31362113 26.96% 73.97% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 22008866 18.92% 92.89% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 7072036 6.08% 98.97% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 1197527 1.03% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 54670243 47.00% 47.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 31362294 26.96% 73.97% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 22008143 18.92% 92.89% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 7072499 6.08% 98.97% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 1197518 1.03% 100.00% # Number of insts issued each cycle
490c490
< system.cpu.iq.issued_per_cycle::total 116313064 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 116311010 # Number of insts issued each cycle
492c492
< system.cpu.iq.fu_full::IntAlu 9793385 48.69% 48.69% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 9794091 48.69% 48.69% # attempts to use FU when none available
515c515
< system.cpu.iq.fu_full::SimdFloatCvt 14 0.00% 48.69% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::SimdFloatCvt 13 0.00% 48.69% # attempts to use FU when none available
521,522c521,522
< system.cpu.iq.fu_full::MemRead 9616432 47.81% 96.50% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 703828 3.50% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::MemRead 9615955 47.81% 96.50% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 703739 3.50% 100.00% # attempts to use FU when none available
526,527c526,527
< system.cpu.iq.FU_type_0::IntAlu 71984128 71.00% 71.00% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 10709 0.01% 71.01% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 71984145 71.00% 71.00% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 10710 0.01% 71.01% # Type of FU issued
549c549
< system.cpu.iq.FU_type_0::SimdFloatCvt 53 0.00% 71.01% # Type of FU issued
---
> system.cpu.iq.FU_type_0::SimdFloatCvt 52 0.00% 71.01% # Type of FU issued
555,556c555,556
< system.cpu.iq.FU_type_0::MemRead 24343025 24.01% 95.02% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 5049584 4.98% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::MemRead 24343095 24.01% 95.02% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 5049585 4.98% 100.00% # Type of FU issued
559,571c559,571
< system.cpu.iq.FU_type_0::total 101387626 # Type of FU issued
< system.cpu.iq.rate 0.871295 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 20113709 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.198384 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 340276307 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 128356979 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 99625202 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 453 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 618 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 112 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 121501099 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 236 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 290480 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 101387714 # Type of FU issued
> system.cpu.iq.rate 0.871306 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 20113848 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.198385 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 340274513 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 128355901 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 99625297 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 449 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 614 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 111 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 121501328 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 234 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 290500 # Number of loads that had data forwarded from stores
573c573
< system.cpu.iew.lsq.thread0.squashedLoads 4337073 # Number of loads squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 4336874 # Number of loads squashed
575,576c575,576
< system.cpu.iew.lsq.thread0.memOrderViolation 1343 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 604663 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.memOrderViolation 1345 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 604710 # Number of stores squashed
579,580c579,580
< system.cpu.iew.lsq.thread0.rescheduledLoads 7562 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 130598 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 7564 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 130574 # Number of times an access to memory failed due to the cache being blocked
583,585c583,585
< system.cpu.iew.iewBlockCycles 8118752 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 684481 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 109711326 # Number of instructions dispatched to IQ
---
> system.cpu.iew.iewBlockCycles 8118136 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 684680 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 109710785 # Number of instructions dispatched to IQ
587,588c587,588
< system.cpu.iew.iewDispLoadInsts 26812984 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 5349507 # Number of dispatched store instructions
---
> system.cpu.iew.iewDispLoadInsts 26812785 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 5349554 # Number of dispatched store instructions
590,598c590,598
< system.cpu.iew.iewIQFullEvents 179113 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 342349 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 1343 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 436660 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 412872 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 849532 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 100126680 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 23806374 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 1260946 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewIQFullEvents 179049 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 342646 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 1345 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 436655 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 412870 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 849525 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 100126849 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 23806470 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 1260865 # Number of squashed instructions skipped in execute
600,608c600,608
< system.cpu.iew.exec_nop 12667 # number of nop insts executed
< system.cpu.iew.exec_refs 28724279 # number of memory reference insts executed
< system.cpu.iew.exec_branches 20624229 # Number of branches executed
< system.cpu.iew.exec_stores 4917905 # Number of stores executed
< system.cpu.iew.exec_rate 0.860459 # Inst execution rate
< system.cpu.iew.wb_sent 99709898 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 99625314 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 59703303 # num instructions producing a value
< system.cpu.iew.wb_consumers 95544285 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 12668 # number of nop insts executed
> system.cpu.iew.exec_refs 28724380 # number of memory reference insts executed
> system.cpu.iew.exec_branches 20624234 # Number of branches executed
> system.cpu.iew.exec_stores 4917910 # Number of stores executed
> system.cpu.iew.exec_rate 0.860470 # Inst execution rate
> system.cpu.iew.wb_sent 99710000 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 99625408 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 59703416 # num instructions producing a value
> system.cpu.iew.wb_consumers 95544446 # num instructions consuming a value
610c610
< system.cpu.iew.wb_rate 0.856151 # insts written-back per cycle
---
> system.cpu.iew.wb_rate 0.856161 # insts written-back per cycle
613c613
< system.cpu.commit.commitSquashedInsts 17385621 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 17385130 # The number of squashed insts skipped by commit
615,618c615,618
< system.cpu.commit.branchMispredicts 825623 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 113620717 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.801382 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.737978 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 825621 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 113618734 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.801396 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.737990 # Number of insts commited each cycle
620,628c620,628
< system.cpu.commit.committed_per_cycle::0 77197638 67.94% 67.94% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 18614899 16.38% 84.33% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 7150727 6.29% 90.62% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 3466583 3.05% 93.67% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1641577 1.44% 95.12% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 544810 0.48% 95.60% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 704355 0.62% 96.22% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 179975 0.16% 96.37% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 4120153 3.63% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 77195687 67.94% 67.94% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 18614563 16.38% 84.33% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 7151371 6.29% 90.62% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 3466253 3.05% 93.67% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1641564 1.44% 95.12% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 544784 0.48% 95.60% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 704352 0.62% 96.22% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 179993 0.16% 96.37% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 4120167 3.63% 100.00% # Number of insts commited each cycle
632c632
< system.cpu.commit.committed_per_cycle::total 113620717 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 113618734 # Number of insts commited each cycle
678,682c678,682
< system.cpu.commit.bw_lim_events 4120153 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 217934090 # The number of ROB reads
< system.cpu.rob.rob_writes 219571457 # The number of ROB writes
< system.cpu.timesIdled 581 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 51166 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 4120167 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 217931602 # The number of ROB reads
> system.cpu.rob.rob_writes 219570402 # The number of ROB writes
> system.cpu.timesIdled 589 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 51942 # Total number of cycles that the CPU has spent unscheduled due to idling
685,691c685,691
< system.cpu.cpi 1.284518 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 1.284518 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.778502 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.778502 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 108111423 # number of integer regfile reads
< system.cpu.int_regfile_writes 58700979 # number of integer regfile writes
< system.cpu.fp_regfile_reads 58 # number of floating regfile reads
---
> system.cpu.cpi 1.284504 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 1.284504 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.778511 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.778511 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 108111563 # number of integer regfile reads
> system.cpu.int_regfile_writes 58701013 # number of integer regfile writes
> system.cpu.fp_regfile_reads 59 # number of floating regfile reads
693,695c693,695
< system.cpu.cc_regfile_reads 369063033 # number of cc regfile reads
< system.cpu.cc_regfile_writes 58693305 # number of cc regfile writes
< system.cpu.misc_regfile_reads 28414934 # number of misc regfile reads
---
> system.cpu.cc_regfile_reads 369063684 # number of cc regfile reads
> system.cpu.cc_regfile_writes 58693489 # number of cc regfile writes
> system.cpu.misc_regfile_reads 28414952 # number of misc regfile reads
697,701c697,701
< system.cpu.dcache.tags.replacements 5470204 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.787652 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 18251843 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 5470716 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 3.336280 # Average number of references to valid blocks.
---
> system.cpu.dcache.tags.replacements 5470194 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.787648 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 18251935 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 5470706 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 3.336303 # Average number of references to valid blocks.
703c703
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.787652 # Average occupied blocks per requestor
---
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.787648 # Average occupied blocks per requestor
707,708c707,708
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 357 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 155 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 343 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 169 # Occupied blocks per task id
710,715c710,715
< system.cpu.dcache.tags.tag_accesses 61908596 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 61908596 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 13889769 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 13889769 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 4353793 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 4353793 # number of WriteReq hits
---
> system.cpu.dcache.tags.tag_accesses 61908668 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 61908668 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 13889868 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 13889868 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 4353786 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 4353786 # number of WriteReq hits
722,729c722,729
< system.cpu.dcache.demand_hits::cpu.data 18243562 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 18243562 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 18244084 # number of overall hits
< system.cpu.dcache.overall_hits::total 18244084 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 9585887 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 9585887 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 381188 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 381188 # number of WriteReq misses
---
> system.cpu.dcache.demand_hits::cpu.data 18243654 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 18243654 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 18244176 # number of overall hits
> system.cpu.dcache.overall_hits::total 18244176 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 9585829 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 9585829 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 381195 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 381195 # number of WriteReq misses
734,741c734,741
< system.cpu.dcache.demand_misses::cpu.data 9967075 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 9967075 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 9967082 # number of overall misses
< system.cpu.dcache.overall_misses::total 9967082 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 88721516500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 88721516500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 4007000296 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 4007000296 # number of WriteReq miss cycles
---
> system.cpu.dcache.demand_misses::cpu.data 9967024 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 9967024 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 9967031 # number of overall misses
> system.cpu.dcache.overall_misses::total 9967031 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 88721011000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 88721011000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 4006916840 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 4006916840 # number of WriteReq miss cycles
744,749c744,749
< system.cpu.dcache.demand_miss_latency::cpu.data 92728516796 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 92728516796 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 92728516796 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 92728516796 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 23475656 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 23475656 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.demand_miss_latency::cpu.data 92727927840 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 92727927840 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 92727927840 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 92727927840 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 23475697 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 23475697 # number of ReadReq accesses(hits+misses)
758,765c758,765
< system.cpu.dcache.demand_accesses::cpu.data 28210637 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 28210637 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 28211166 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 28211166 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.408333 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.408333 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.080505 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.080505 # miss rate for WriteReq accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 28210678 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 28210678 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 28211207 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 28211207 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.408330 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.408330 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.080506 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.080506 # miss rate for WriteReq accesses
770,777c770,777
< system.cpu.dcache.demand_miss_rate::cpu.data 0.353309 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.353309 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.353303 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.353303 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 9255.431083 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 9255.431083 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 10511.874183 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 10511.874183 # average WriteReq miss latency
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.353307 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.353307 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.353300 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.353300 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 9255.434350 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 9255.434350 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 10511.462218 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 10511.462218 # average WriteReq miss latency
780,789c780,789
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 9303.483399 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 9303.483399 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 9303.476865 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 9303.476865 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 329940 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 111027 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 121461 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 12838 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 2.716427 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 8.648310 # average number of cycles each access was blocked
---
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 9303.471913 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 9303.471913 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 9303.465379 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 9303.465379 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 329844 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 111014 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 121439 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 12836 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 2.716129 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 8.648644 # average number of cycles each access was blocked
792,797c792,797
< system.cpu.dcache.writebacks::writebacks 5432438 # number of writebacks
< system.cpu.dcache.writebacks::total 5432438 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 4337660 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 4337660 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158703 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 158703 # number of WriteReq MSHR hits
---
> system.cpu.dcache.writebacks::writebacks 5433212 # number of writebacks
> system.cpu.dcache.writebacks::total 5433212 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 4337614 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 4337614 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158708 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 158708 # number of WriteReq MSHR hits
800,807c800,807
< system.cpu.dcache.demand_mshr_hits::cpu.data 4496363 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 4496363 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 4496363 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 4496363 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 5248227 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 5248227 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 222485 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 222485 # number of WriteReq MSHR misses
---
> system.cpu.dcache.demand_mshr_hits::cpu.data 4496322 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 4496322 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 4496322 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 4496322 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 5248215 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 5248215 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 222487 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 222487 # number of WriteReq MSHR misses
810,817c810,817
< system.cpu.dcache.demand_mshr_misses::cpu.data 5470712 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 5470712 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 5470716 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 5470716 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 43248007500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 43248007500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2284927222 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 2284927222 # number of WriteReq MSHR miss cycles
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 5470702 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 5470702 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 5470706 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 5470706 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 43247632500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 43247632500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2285123725 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 2285123725 # number of WriteReq MSHR miss cycles
820,825c820,825
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 45532934722 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 45532934722 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 45533149222 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 45533149222 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.223560 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.223560 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 45532756225 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 45532756225 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 45532970725 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 45532970725 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.223559 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.223559 # mshr miss rate for ReadReq accesses
830,831c830,831
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.193924 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.193924 # mshr miss rate for demand accesses
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.193923 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.193923 # mshr miss rate for demand accesses
834,837c834,837
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 8240.498648 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 8240.498648 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10270.028191 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 10270.028191 # average WriteReq mshr miss latency
---
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 8240.446037 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 8240.446037 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10270.819082 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 10270.819082 # average WriteReq mshr miss latency
840,843c840,843
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 8323.036329 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 8323.036329 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 8323.069452 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 8323.069452 # average overall mshr miss latency
---
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 8323.018915 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 8323.018915 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 8323.052038 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 8323.052038 # average overall mshr miss latency
846,847c846,847
< system.cpu.icache.tags.tagsinuse 428.507566 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 32300812 # Total number of references to valid blocks.
---
> system.cpu.icache.tags.tagsinuse 428.507470 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 32300517 # Total number of references to valid blocks.
849c849
< system.cpu.icache.tags.avg_refs 35495.397802 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.avg_refs 35495.073626 # Average number of references to valid blocks.
851c851
< system.cpu.icache.tags.occ_blocks::cpu.inst 428.507566 # Average occupied blocks per requestor
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 428.507470 # Average occupied blocks per requestor
860,885c860,885
< system.cpu.icache.tags.tag_accesses 64604850 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 64604850 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 32300812 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 32300812 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 32300812 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 32300812 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 32300812 # number of overall hits
< system.cpu.icache.overall_hits::total 32300812 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1158 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1158 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1158 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1158 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1158 # number of overall misses
< system.cpu.icache.overall_misses::total 1158 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 61588984 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 61588984 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 61588984 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 61588984 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 61588984 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 61588984 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 32301970 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 32301970 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 32301970 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 32301970 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 32301970 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 32301970 # number of overall (read+write) accesses
---
> system.cpu.icache.tags.tag_accesses 64604262 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 64604262 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 32300517 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 32300517 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 32300517 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 32300517 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 32300517 # number of overall hits
> system.cpu.icache.overall_hits::total 32300517 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1159 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1159 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1159 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1159 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1159 # number of overall misses
> system.cpu.icache.overall_misses::total 1159 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 62258984 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 62258984 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 62258984 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 62258984 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 62258984 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 62258984 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 32301676 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 32301676 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 32301676 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 32301676 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 32301676 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 32301676 # number of overall (read+write) accesses
892,900c892,900
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53185.651123 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 53185.651123 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 53185.651123 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 53185.651123 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 53185.651123 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 53185.651123 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 19024 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 135 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 225 # number of cycles access was blocked
---
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53717.846419 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 53717.846419 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 53717.846419 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 53717.846419 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 53717.846419 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 53717.846419 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 18998 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 136 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 221 # number of cycles access was blocked
902,903c902,903
< system.cpu.icache.avg_blocked_cycles::no_mshrs 84.551111 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 27 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 85.963801 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets 27.200000 # average number of cycles each access was blocked
906,911c906,911
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 248 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 248 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 248 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 248 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 248 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 248 # number of overall MSHR hits
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 249 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 249 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 249 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 249 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 249 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 249 # number of overall MSHR hits
918,923c918,923
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 49864488 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 49864488 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 49864488 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 49864488 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 49864488 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 49864488 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 50293988 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 50293988 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 50293988 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 50293988 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 50293988 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 50293988 # number of overall MSHR miss cycles
930,935c930,935
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 54796.140659 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 54796.140659 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 54796.140659 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 54796.140659 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 54796.140659 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 54796.140659 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 55268.118681 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 55268.118681 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 55268.118681 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 55268.118681 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 55268.118681 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 55268.118681 # average overall mshr miss latency
937,939c937,939
< system.cpu.l2cache.prefetcher.num_hwpf_issued 4982376 # number of hwpf issued
< system.cpu.l2cache.prefetcher.pfIdentified 5297288 # number of prefetch candidates identified
< system.cpu.l2cache.prefetcher.pfBufferHit 273784 # number of redundant prefetches already in prefetch queue
---
> system.cpu.l2cache.prefetcher.num_hwpf_issued 4980719 # number of hwpf issued
> system.cpu.l2cache.prefetcher.pfIdentified 5295706 # number of prefetch candidates identified
> system.cpu.l2cache.prefetcher.pfBufferHit 273829 # number of redundant prefetches already in prefetch queue
942,947c942,947
< system.cpu.l2cache.prefetcher.pfSpanPage 14074296 # number of prefetches not generated due to page crossing
< system.cpu.l2cache.tags.replacements 642 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 12072.124687 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 10689018 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 16082 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 664.657257 # Average number of references to valid blocks.
---
> system.cpu.l2cache.prefetcher.pfSpanPage 14074518 # number of prefetches not generated due to page crossing
> system.cpu.l2cache.tags.replacements 620 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 12071.188165 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 10691146 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 16060 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 665.700249 # Average number of references to valid blocks.
949,959c949,959
< system.cpu.l2cache.tags.occ_blocks::writebacks 11058.580214 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 574.634156 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 222.368326 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 216.541992 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.674962 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.035073 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.013572 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.013217 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.736824 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1022 275 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 15165 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 11063.420038 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 575.029353 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 219.514162 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 213.224612 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.675258 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.035097 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.013398 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.013014 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.736767 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1022 266 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 15174 # Occupied blocks per task id
961,964c961,964
< system.cpu.l2cache.tags.age_task_id_blocks_1022::1 9 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::2 17 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::3 10 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::4 238 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.age_task_id_blocks_1022::1 10 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::2 22 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::3 9 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::4 224 # Occupied blocks per task id
966,968c966,968
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 966 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1062 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 30 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 971 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1064 # Occupied blocks per task id
970,1015c970,1015
< system.cpu.l2cache.tags.occ_task_id_percent::1022 0.016785 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.925598 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 175272448 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 175272448 # Number of data accesses
< system.cpu.l2cache.Writeback_hits::writebacks 5432438 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 5432438 # number of Writeback hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 226006 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 226006 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 217 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 217 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 5243653 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 5243653 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 217 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 5469659 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 5469876 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 217 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 5469659 # number of overall hits
< system.cpu.l2cache.overall_hits::total 5469876 # number of overall hits
< system.cpu.l2cache.ReadExReq_misses::cpu.data 504 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 504 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 693 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 693 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 553 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 553 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 693 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 1057 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 1750 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 693 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 1057 # number of overall misses
< system.cpu.l2cache.overall_misses::total 1750 # number of overall misses
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 42131500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 42131500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 47516500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 47516500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 32807500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 32807500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 47516500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 74939000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 122455500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 47516500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 74939000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 122455500 # number of overall miss cycles
< system.cpu.l2cache.Writeback_accesses::writebacks 5432438 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 5432438 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 226510 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 226510 # number of ReadExReq accesses(hits+misses)
---
> system.cpu.l2cache.tags.occ_task_id_percent::1022 0.016235 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.926147 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 175272147 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 175272147 # Number of data accesses
> system.cpu.l2cache.Writeback_hits::writebacks 5433212 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 5433212 # number of Writeback hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 226010 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 226010 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 215 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 215 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 5243682 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 5243682 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 215 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 5469692 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 5469907 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 215 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 5469692 # number of overall hits
> system.cpu.l2cache.overall_hits::total 5469907 # number of overall hits
> system.cpu.l2cache.ReadExReq_misses::cpu.data 509 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 509 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 695 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 695 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 505 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 505 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 695 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 1014 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 1709 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 695 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 1014 # number of overall misses
> system.cpu.l2cache.overall_misses::total 1709 # number of overall misses
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 42306000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 42306000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 47939000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 47939000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 30597000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 30597000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 47939000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 72903000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 120842000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 47939000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 72903000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 120842000 # number of overall miss cycles
> system.cpu.l2cache.Writeback_accesses::writebacks 5433212 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 5433212 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 226519 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 226519 # number of ReadExReq accesses(hits+misses)
1018,1019c1018,1019
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 5244206 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 5244206 # number of ReadSharedReq accesses(hits+misses)
---
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 5244187 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 5244187 # number of ReadSharedReq accesses(hits+misses)
1021,1022c1021,1022
< system.cpu.l2cache.demand_accesses::cpu.data 5470716 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 5471626 # number of demand (read+write) accesses
---
> system.cpu.l2cache.demand_accesses::cpu.data 5470706 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 5471616 # number of demand (read+write) accesses
1024,1049c1024,1049
< system.cpu.l2cache.overall_accesses::cpu.data 5470716 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 5471626 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.002225 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.002225 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.761538 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.761538 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000105 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000105 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.761538 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.000193 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.000320 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.761538 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.000193 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.000320 # miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83594.246032 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83594.246032 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 68566.378066 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 68566.378066 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 59326.401447 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 59326.401447 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68566.378066 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70897.824030 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 69974.571429 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68566.378066 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70897.824030 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 69974.571429 # average overall miss latency
---
> system.cpu.l2cache.overall_accesses::cpu.data 5470706 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 5471616 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.002247 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.002247 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.763736 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.763736 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000096 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000096 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.763736 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.000185 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.000312 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.763736 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.000185 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.000312 # miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83115.913556 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83115.913556 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 68976.978417 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 68976.978417 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 60588.118812 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 60588.118812 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68976.978417 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71896.449704 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 70709.186659 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68976.978417 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71896.449704 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 70709.186659 # average overall miss latency
1058,1061c1058,1061
< system.cpu.l2cache.writebacks::writebacks 429 # number of writebacks
< system.cpu.l2cache.writebacks::total 429 # number of writebacks
< system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 163 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadExReq_mshr_hits::total 163 # number of ReadExReq MSHR hits
---
> system.cpu.l2cache.writebacks::writebacks 448 # number of writebacks
> system.cpu.l2cache.writebacks::total 448 # number of writebacks
> system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 166 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadExReq_mshr_hits::total 166 # number of ReadExReq MSHR hits
1064,1065c1064,1065
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 90 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 90 # number of ReadSharedReq MSHR hits
---
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 64 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 64 # number of ReadSharedReq MSHR hits
1067,1068c1067,1068
< system.cpu.l2cache.demand_mshr_hits::cpu.data 253 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 254 # number of demand (read+write) MSHR hits
---
> system.cpu.l2cache.demand_mshr_hits::cpu.data 230 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 231 # number of demand (read+write) MSHR hits
1070,1103c1070,1103
< system.cpu.l2cache.overall_mshr_hits::cpu.data 253 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 254 # number of overall MSHR hits
< system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 13 # number of CleanEvict MSHR misses
< system.cpu.l2cache.CleanEvict_mshr_misses::total 13 # number of CleanEvict MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 20697 # number of HardPFReq MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::total 20697 # number of HardPFReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 341 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 341 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 692 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 692 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 463 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 463 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 692 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 804 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 1496 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 692 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 804 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 20697 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 22193 # number of overall MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 848986877 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 848986877 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 32854500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 32854500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 43305000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 43305000 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 25953500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 25953500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 43305000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 58808000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 102113000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 43305000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 58808000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 848986877 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 951099877 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.overall_mshr_hits::cpu.data 230 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 231 # number of overall MSHR hits
> system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 11 # number of CleanEvict MSHR misses
> system.cpu.l2cache.CleanEvict_mshr_misses::total 11 # number of CleanEvict MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 20740 # number of HardPFReq MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::total 20740 # number of HardPFReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 343 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 343 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 694 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 694 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 441 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 441 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 694 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 784 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 1478 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 694 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 784 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 20740 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 22218 # number of overall MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 848794725 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 848794725 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 32842000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 32842000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 43715500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 43715500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 24991500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 24991500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 43715500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 57833500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 101549000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 43715500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 57833500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 848794725 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 950343725 # number of overall MSHR miss cycles
1108,1118c1108,1118
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001505 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001505 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.760440 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.760440 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000088 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000088 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.760440 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.000147 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.000273 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.760440 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.000147 # mshr miss rate for overall accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001514 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001514 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.762637 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.762637 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000084 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.762637 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.000143 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.000270 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.762637 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.000143 # mshr miss rate for overall accesses
1120,1135c1120,1135
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.004056 # mshr miss rate for overall accesses
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 41019.803691 # average HardPFReq mshr miss latency
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 41019.803691 # average HardPFReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 96347.507331 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 96347.507331 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 62579.479769 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 62579.479769 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 56055.075594 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 56055.075594 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62579.479769 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 73144.278607 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68257.352941 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62579.479769 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 73144.278607 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 41019.803691 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42855.849908 # average overall mshr miss latency
---
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.004061 # mshr miss rate for overall accesses
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 40925.493009 # average HardPFReq mshr miss latency
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 40925.493009 # average HardPFReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95749.271137 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95749.271137 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 62990.634006 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 62990.634006 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 56670.068027 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 56670.068027 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62990.634006 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 73767.219388 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68707.036536 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62990.634006 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 73767.219388 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 40925.493009 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42773.594608 # average overall mshr miss latency
1137,1142c1137,1148
< system.cpu.toL2Bus.trans_dist::ReadResp 5245116 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 5432867 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 35515 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::HardPFReq 22583 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 226510 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 226510 # Transaction distribution
---
> system.cpu.toL2Bus.snoop_filter.tot_requests 10942261 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 5470659 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 2913 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 6201 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 6201 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.trans_dist::ReadResp 5245097 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 5433660 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 34692 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::HardPFReq 22620 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 226519 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 226519 # Transaction distribution
1144c1150
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 5244206 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 5244187 # Transaction distribution
1146,1147c1152,1153
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 16408733 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 16410992 # Packet count per connected master and slave (bytes)
---
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 16408705 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 16410964 # Packet count per connected master and slave (bytes)
1149,1154c1155,1160
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 697801856 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 697860096 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 23225 # Total snoops (count)
< system.cpu.toL2Bus.snoop_fanout::samples 10965506 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 1.002118 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.045973 # Request fanout histogram
---
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 697850752 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 697908992 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 23240 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 10965501 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.001098 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.033119 # Request fanout histogram
1156,1158c1162,1164
< system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 10942281 99.79% 99.79% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 23225 0.21% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 10953460 99.89% 99.89% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 12041 0.11% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
1160,1163c1166,1169
< system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::total 10965506 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 10903578500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::total 10965501 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 10904342500 # Layer occupancy (ticks)
1165c1171
< system.cpu.toL2Bus.respLayer0.occupancy 1366996 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1367495 # Layer occupancy (ticks)
1167c1173
< system.cpu.toL2Bus.respLayer1.occupancy 8206077992 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 8206062992 # Layer occupancy (ticks)
1169,1178c1175,1184
< system.membus.trans_dist::ReadResp 15736 # Transaction distribution
< system.membus.trans_dist::Writeback 429 # Transaction distribution
< system.membus.trans_dist::CleanEvict 169 # Transaction distribution
< system.membus.trans_dist::ReadExReq 341 # Transaction distribution
< system.membus.trans_dist::ReadExResp 341 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 15736 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 32752 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 32752 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1056384 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 1056384 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.trans_dist::ReadResp 15718 # Transaction distribution
> system.membus.trans_dist::Writeback 448 # Transaction distribution
> system.membus.trans_dist::CleanEvict 139 # Transaction distribution
> system.membus.trans_dist::ReadExReq 343 # Transaction distribution
> system.membus.trans_dist::ReadExResp 343 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 15718 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 32709 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 32709 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1056576 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 1056576 # Cumulative packet size per connected master and slave (bytes)
1180c1186
< system.membus.snoop_fanout::samples 16675 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 16648 # Request fanout histogram
1184c1190
< system.membus.snoop_fanout::0 16675 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 16648 100.00% 100.00% # Request fanout histogram
1189,1190c1195,1196
< system.membus.snoop_fanout::total 16675 # Request fanout histogram
< system.membus.reqLayer0.occupancy 28309413 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 16648 # Request fanout histogram
> system.membus.reqLayer0.occupancy 28374711 # Layer occupancy (ticks)
1192c1198
< system.membus.respLayer1.occupancy 84107303 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 84025804 # Layer occupancy (ticks)