3,5c3,5
< sim_seconds 0.058174 # Number of seconds simulated
< sim_ticks 58174017500 # Number of ticks simulated
< final_tick 58174017500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.058182 # Number of seconds simulated
> sim_ticks 58182114500 # Number of ticks simulated
> final_tick 58182114500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 129950 # Simulator instruction rate (inst/s)
< host_op_rate 130597 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 83449704 # Simulator tick rate (ticks/s)
< host_mem_usage 446256 # Number of bytes of host memory used
< host_seconds 697.11 # Real time elapsed on the host
---
> host_inst_rate 128679 # Simulator instruction rate (inst/s)
> host_op_rate 129320 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 82645168 # Simulator tick rate (ticks/s)
> host_mem_usage 446228 # Number of bytes of host memory used
> host_seconds 704.00 # Real time elapsed on the host
16,53c16,53
< system.physmem.bytes_read::cpu.inst 44480 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 49984 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.l2cache.prefetcher 930560 # Number of bytes read from this memory
< system.physmem.bytes_read::total 1025024 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 44480 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 44480 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 26560 # Number of bytes written to this memory
< system.physmem.bytes_written::total 26560 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 695 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 781 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.l2cache.prefetcher 14540 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 16016 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 415 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 415 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 764603 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 859215 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.l2cache.prefetcher 15996145 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 17619962 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 764603 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 764603 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 456561 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 456561 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 456561 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 764603 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 859215 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.l2cache.prefetcher 15996145 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 18076524 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 16016 # Number of read requests accepted
< system.physmem.writeReqs 415 # Number of write requests accepted
< system.physmem.readBursts 16016 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 415 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 1011776 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 13248 # Total number of bytes read from write queue
< system.physmem.bytesWritten 25088 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 1025024 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 26560 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 207 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 5 # Number of DRAM write bursts merged with an existing one
---
> system.physmem.bytes_read::cpu.inst 44288 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 51456 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.l2cache.prefetcher 933184 # Number of bytes read from this memory
> system.physmem.bytes_read::total 1028928 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 44288 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 44288 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 27456 # Number of bytes written to this memory
> system.physmem.bytes_written::total 27456 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 692 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 804 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.l2cache.prefetcher 14581 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 16077 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 429 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 429 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 761196 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 884395 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.l2cache.prefetcher 16039018 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 17684610 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 761196 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 761196 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 471898 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 471898 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 471898 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 761196 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 884395 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.l2cache.prefetcher 16039018 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 18156508 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 16077 # Number of read requests accepted
> system.physmem.writeReqs 429 # Number of write requests accepted
> system.physmem.readBursts 16077 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 429 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 1014080 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 14848 # Total number of bytes read from write queue
> system.physmem.bytesWritten 26048 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 1028928 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 27456 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 232 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 4 # Number of DRAM write bursts merged with an existing one
55c55
< system.physmem.perBankRdBursts::0 1014 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 1011 # Per bank write bursts
58,63c58,63
< system.physmem.perBankRdBursts::3 1028 # Per bank write bursts
< system.physmem.perBankRdBursts::4 1065 # Per bank write bursts
< system.physmem.perBankRdBursts::5 1144 # Per bank write bursts
< system.physmem.perBankRdBursts::6 1126 # Per bank write bursts
< system.physmem.perBankRdBursts::7 1093 # Per bank write bursts
< system.physmem.perBankRdBursts::8 1040 # Per bank write bursts
---
> system.physmem.perBankRdBursts::3 1029 # Per bank write bursts
> system.physmem.perBankRdBursts::4 1060 # Per bank write bursts
> system.physmem.perBankRdBursts::5 1137 # Per bank write bursts
> system.physmem.perBankRdBursts::6 1146 # Per bank write bursts
> system.physmem.perBankRdBursts::7 1099 # Per bank write bursts
> system.physmem.perBankRdBursts::8 1049 # Per bank write bursts
65,67c65,67
< system.physmem.perBankRdBursts::10 938 # Per bank write bursts
< system.physmem.perBankRdBursts::11 903 # Per bank write bursts
< system.physmem.perBankRdBursts::12 912 # Per bank write bursts
---
> system.physmem.perBankRdBursts::10 940 # Per bank write bursts
> system.physmem.perBankRdBursts::11 901 # Per bank write bursts
> system.physmem.perBankRdBursts::12 907 # Per bank write bursts
69,71c69,71
< system.physmem.perBankRdBursts::14 938 # Per bank write bursts
< system.physmem.perBankRdBursts::15 925 # Per bank write bursts
< system.physmem.perBankWrBursts::0 43 # Per bank write bursts
---
> system.physmem.perBankRdBursts::14 960 # Per bank write bursts
> system.physmem.perBankRdBursts::15 923 # Per bank write bursts
> system.physmem.perBankWrBursts::0 29 # Per bank write bursts
73,79c73,79
< system.physmem.perBankWrBursts::2 7 # Per bank write bursts
< system.physmem.perBankWrBursts::3 6 # Per bank write bursts
< system.physmem.perBankWrBursts::4 10 # Per bank write bursts
< system.physmem.perBankWrBursts::5 44 # Per bank write bursts
< system.physmem.perBankWrBursts::6 74 # Per bank write bursts
< system.physmem.perBankWrBursts::7 25 # Per bank write bursts
< system.physmem.perBankWrBursts::8 45 # Per bank write bursts
---
> system.physmem.perBankWrBursts::2 8 # Per bank write bursts
> system.physmem.perBankWrBursts::3 7 # Per bank write bursts
> system.physmem.perBankWrBursts::4 4 # Per bank write bursts
> system.physmem.perBankWrBursts::5 30 # Per bank write bursts
> system.physmem.perBankWrBursts::6 102 # Per bank write bursts
> system.physmem.perBankWrBursts::7 27 # Per bank write bursts
> system.physmem.perBankWrBursts::8 34 # Per bank write bursts
81c81
< system.physmem.perBankWrBursts::10 10 # Per bank write bursts
---
> system.physmem.perBankWrBursts::10 11 # Per bank write bursts
83,86c83,86
< system.physmem.perBankWrBursts::12 11 # Per bank write bursts
< system.physmem.perBankWrBursts::13 32 # Per bank write bursts
< system.physmem.perBankWrBursts::14 48 # Per bank write bursts
< system.physmem.perBankWrBursts::15 32 # Per bank write bursts
---
> system.physmem.perBankWrBursts::12 6 # Per bank write bursts
> system.physmem.perBankWrBursts::13 38 # Per bank write bursts
> system.physmem.perBankWrBursts::14 82 # Per bank write bursts
> system.physmem.perBankWrBursts::15 24 # Per bank write bursts
89c89
< system.physmem.totGap 58173860500 # Total gap between requests
---
> system.physmem.totGap 58181957500 # Total gap between requests
96c96
< system.physmem.readPktSize::6 16016 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 16077 # Read request sizes (log2)
103,112c103,112
< system.physmem.writePktSize::6 415 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 10954 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 2453 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 522 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 347 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 301 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 287 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 308 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 284 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 291 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 429 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 10965 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 2513 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 454 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 396 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 298 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 294 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 297 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 275 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 295 # What read queue length does an incoming req see
114c114
< system.physmem.rdQLenPdf::10 4 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
151,168c151,168
< system.physmem.wrQLenPdf::15 21 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 21 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 23 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 22 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 22 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 20 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 20 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 24 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 23 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 23 # What write queue length does an incoming req see
200,231c200,232
< system.physmem.bytesPerActivate::samples 1930 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 536.107772 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 304.077638 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 432.159932 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 590 30.57% 30.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 221 11.45% 42.02% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 97 5.03% 47.05% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 69 3.58% 50.62% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 71 3.68% 54.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 49 2.54% 56.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 51 2.64% 59.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 42 2.18% 61.66% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 740 38.34% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 1930 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 22 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 717.636364 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::gmean 31.597036 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 3209.686449 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-511 21 95.45% 95.45% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::14848-15359 1 4.55% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 22 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 22 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 17.818182 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 17.808292 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 0.588490 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16 2 9.09% 9.09% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::18 20 90.91% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 22 # Writes before turning the bus around for reads
< system.physmem.totQLat 169690298 # Total ticks spent queuing
< system.physmem.totMemAccLat 466109048 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 79045000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 10733.78 # Average queueing delay per DRAM burst
---
> system.physmem.bytesPerActivate::samples 1937 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 535.822406 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 300.454496 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 434.844935 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 623 32.16% 32.16% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 199 10.27% 42.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 99 5.11% 47.55% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 70 3.61% 51.16% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 49 2.53% 53.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 51 2.63% 56.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 51 2.63% 58.96% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 47 2.43% 61.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 748 38.62% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 1937 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 23 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 687.695652 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::gmean 31.373989 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 3139.186163 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-511 22 95.65% 95.65% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::14848-15359 1 4.35% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 23 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 23 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 17.695652 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 17.676543 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 0.822125 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16 4 17.39% 17.39% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::18 18 78.26% 95.65% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::19 1 4.35% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 23 # Writes before turning the bus around for reads
> system.physmem.totQLat 162696744 # Total ticks spent queuing
> system.physmem.totMemAccLat 459790494 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 79225000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 10268.02 # Average queueing delay per DRAM burst
233,237c234,238
< system.physmem.avgMemAccLat 29483.78 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 17.39 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 0.43 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 17.62 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 0.46 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 29018.02 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 17.43 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 0.45 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 17.68 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 0.47 # Average system write bandwidth in MiByte/s
242,260c243,261
< system.physmem.avgRdQLen 1.31 # Average read queue length when enqueuing
< system.physmem.avgWrQLen 17.30 # Average write queue length when enqueuing
< system.physmem.readRowHits 14150 # Number of row buffer hits during reads
< system.physmem.writeRowHits 110 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 89.51 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 26.83 # Row buffer hit rate for writes
< system.physmem.avgGap 3540494.22 # Average gap between requests
< system.physmem.pageHitRate 87.92 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 7832160 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 4273500 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 64506000 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 1289520 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 3799451760 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 2476215945 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 32730681000 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 39084249885 # Total energy per rank (pJ)
< system.physmem_0.averagePower 671.881619 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 54439969881 # Time in different power states
< system.physmem_0.memoryStateTime::REF 1942460000 # Time in different power states
---
> system.physmem.avgRdQLen 1.47 # Average read queue length when enqueuing
> system.physmem.avgWrQLen 18.75 # Average write queue length when enqueuing
> system.physmem.readRowHits 14165 # Number of row buffer hits during reads
> system.physmem.writeRowHits 138 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 89.40 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 32.47 # Row buffer hit rate for writes
> system.physmem.avgGap 3524897.46 # Average gap between requests
> system.physmem.pageHitRate 87.91 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 7749000 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 4228125 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 64591800 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 1302480 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 3799960320 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 2489657400 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 32723562000 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 39091051125 # Total energy per rank (pJ)
> system.physmem_0.averagePower 671.908601 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 54427806081 # Time in different power states
> system.physmem_0.memoryStateTime::REF 1942720000 # Time in different power states
262c263
< system.physmem_0.memoryStateTime::ACT 1788917619 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 1808607669 # Time in different power states
264,274c265,275
< system.physmem_1.actEnergy 6667920 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 3638250 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 58507800 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 1146960 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 3799451760 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 2448182205 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 32755263750 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 39072858645 # Total energy per rank (pJ)
< system.physmem_1.averagePower 671.685955 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 54482617084 # Time in different power states
< system.physmem_1.memoryStateTime::REF 1942460000 # Time in different power states
---
> system.physmem_1.actEnergy 6811560 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 3716625 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 58687200 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 1211760 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 3799960320 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 2472306885 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 32738773500 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 39081467850 # Total energy per rank (pJ)
> system.physmem_1.averagePower 671.744040 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 54453180249 # Time in different power states
> system.physmem_1.memoryStateTime::REF 1942720000 # Time in different power states
276c277
< system.physmem_1.memoryStateTime::ACT 1747288416 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 1783438751 # Time in different power states
278,282c279,283
< system.cpu.branchPred.lookups 28257086 # Number of BP lookups
< system.cpu.branchPred.condPredicted 23279263 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 837830 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 11842064 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 11784394 # Number of BTB hits
---
> system.cpu.branchPred.lookups 28257673 # Number of BP lookups
> system.cpu.branchPred.condPredicted 23279792 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 837861 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 11842586 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 11784928 # Number of BTB hits
284,285c285,286
< system.cpu.branchPred.BTBHitPct 99.513007 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 75760 # Number of times the RAS was used to get a target.
---
> system.cpu.branchPred.BTBHitPct 99.513130 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 75759 # Number of times the RAS was used to get a target.
405c406
< system.cpu.numCycles 116348036 # number of cpu cycles simulated
---
> system.cpu.numCycles 116364230 # number of cpu cycles simulated
408,420c409,421
< system.cpu.fetch.icacheStallCycles 748817 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 134985012 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 28257086 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 11860154 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 114705506 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 1679063 # Number of cycles fetch has spent squashing
< system.cpu.fetch.MiscStallCycles 1007 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.IcacheWaitRetryStallCycles 831 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 32301197 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 575 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 116295692 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 1.165959 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 1.319053 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 748840 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 134987137 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 28257673 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 11860687 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 114722877 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 1679131 # Number of cycles fetch has spent squashing
> system.cpu.fetch.MiscStallCycles 949 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.IcacheWaitRetryStallCycles 833 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 32301983 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 576 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 116313064 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 1.165803 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 1.319035 # Number of instructions fetched each cycle (Total)
422,425c423,426
< system.cpu.fetch.rateDist::0 58725363 50.50% 50.50% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 13942075 11.99% 62.49% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 9230802 7.94% 70.42% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 34397452 29.58% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 58742008 50.50% 50.50% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 13941997 11.99% 62.49% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 9231022 7.94% 70.43% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 34398037 29.57% 100.00% # Number of instructions fetched each cycle (Total)
429,456c430,457
< system.cpu.fetch.rateDist::total 116295692 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.242867 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.160183 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 8839821 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 64036145 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 33034290 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 9558144 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 827292 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 4101248 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 12341 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 114428571 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 1996975 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 827292 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 15280810 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 49891272 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 109349 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 35424705 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 14762264 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 110897410 # Number of instructions processed by rename
< system.cpu.rename.SquashedInsts 1415598 # Number of squashed instructions processed by rename
< system.cpu.rename.ROBFullEvents 11131669 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 1144033 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 1526935 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 476507 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 129954934 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 483266147 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 119472382 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 420 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 116313064 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.242838 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.160040 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 8839881 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 64052748 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 33035096 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 9558012 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 827327 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 4101304 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 12342 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 114430189 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 1996961 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 827327 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 15280915 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 49896712 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 109420 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 35425336 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 14773354 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 110898724 # Number of instructions processed by rename
> system.cpu.rename.SquashedInsts 1415582 # Number of squashed instructions processed by rename
> system.cpu.rename.ROBFullEvents 11131047 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 1144428 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 1527040 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 487812 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 129956476 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 483272365 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 119474128 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 430 # Number of floating rename lookups
458c459
< system.cpu.rename.UndoneMaps 22642015 # Number of HB maps that are undone due to squashing
---
> system.cpu.rename.UndoneMaps 22643557 # Number of HB maps that are undone due to squashing
461,466c462,467
< system.cpu.rename.skidInsts 21506426 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 26812625 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 5349337 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 517439 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 253975 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 109689181 # Number of instructions added to the IQ (excludes non-spec)
---
> system.cpu.rename.skidInsts 21506605 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 26812984 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 5349507 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 517744 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 254125 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 109690412 # Number of instructions added to the IQ (excludes non-spec)
468,471c469,472
< system.cpu.iq.iqInstsIssued 101387653 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 1074699 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 18656398 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 41685630 # Number of squashed operands that are examined and possibly removed from graph
---
> system.cpu.iq.iqInstsIssued 101387626 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 1074735 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 18657629 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 41690294 # Number of squashed operands that are examined and possibly removed from graph
473,475c474,476
< system.cpu.iq.issued_per_cycle::samples 116295692 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.871809 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 0.989320 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::samples 116313064 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.871679 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 0.989298 # Number of insts issued each cycle
477,482c478,483
< system.cpu.iq.issued_per_cycle::0 54655211 47.00% 47.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 31361654 26.97% 73.96% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 22008607 18.92% 92.89% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 7072409 6.08% 98.97% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 1197497 1.03% 100.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 314 0.00% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 54672209 47.00% 47.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 31362113 26.96% 73.97% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 22008866 18.92% 92.89% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 7072036 6.08% 98.97% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 1197527 1.03% 100.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 313 0.00% 100.00% # Number of insts issued each cycle
489c490
< system.cpu.iq.issued_per_cycle::total 116295692 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 116313064 # Number of insts issued each cycle
491c492
< system.cpu.iq.fu_full::IntAlu 9793566 48.69% 48.69% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 9793385 48.69% 48.69% # attempts to use FU when none available
514c515
< system.cpu.iq.fu_full::SimdFloatCvt 13 0.00% 48.69% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::SimdFloatCvt 14 0.00% 48.69% # attempts to use FU when none available
520,521c521,522
< system.cpu.iq.fu_full::MemRead 9616917 47.81% 96.50% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 703878 3.50% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::MemRead 9616432 47.81% 96.50% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 703828 3.50% 100.00% # attempts to use FU when none available
525c526
< system.cpu.iq.FU_type_0::IntAlu 71983899 71.00% 71.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 71984128 71.00% 71.00% # Type of FU issued
550c551
< system.cpu.iq.FU_type_0::SimdFloatMisc 124 0.00% 71.01% # Type of FU issued
---
> system.cpu.iq.FU_type_0::SimdFloatMisc 123 0.00% 71.01% # Type of FU issued
554,555c555,556
< system.cpu.iq.FU_type_0::MemRead 24343332 24.01% 95.02% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 5049532 4.98% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::MemRead 24343025 24.01% 95.02% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 5049584 4.98% 100.00% # Type of FU issued
558,564c559,565
< system.cpu.iq.FU_type_0::total 101387653 # Type of FU issued
< system.cpu.iq.rate 0.871417 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 20114424 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.198391 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 340259668 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 128354519 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 99625011 # Number of integer instruction queue wakeup accesses
---
> system.cpu.iq.FU_type_0::total 101387626 # Type of FU issued
> system.cpu.iq.rate 0.871295 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 20113709 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.198384 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 340276307 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 128356979 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 99625202 # Number of integer instruction queue wakeup accesses
566,568c567,569
< system.cpu.iq.fp_inst_queue_writes 612 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 114 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 121501841 # Number of integer alu accesses
---
> system.cpu.iq.fp_inst_queue_writes 618 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 112 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 121501099 # Number of integer alu accesses
570c571
< system.cpu.iew.lsq.thread0.forwLoads 290489 # Number of loads that had data forwarded from stores
---
> system.cpu.iew.lsq.thread0.forwLoads 290480 # Number of loads that had data forwarded from stores
572c573
< system.cpu.iew.lsq.thread0.squashedLoads 4336714 # Number of loads squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 4337073 # Number of loads squashed
574,575c575,576
< system.cpu.iew.lsq.thread0.memOrderViolation 1340 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 604493 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.memOrderViolation 1343 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 604663 # Number of stores squashed
578,579c579,580
< system.cpu.iew.lsq.thread0.rescheduledLoads 7566 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 130818 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 7562 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 130598 # Number of times an access to memory failed due to the cache being blocked
581,584c582,585
< system.cpu.iew.iewSquashCycles 827292 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 8117300 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 684188 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 109710095 # Number of instructions dispatched to IQ
---
> system.cpu.iew.iewSquashCycles 827327 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 8118752 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 684481 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 109711326 # Number of instructions dispatched to IQ
586,587c587,588
< system.cpu.iew.iewDispLoadInsts 26812625 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 5349337 # Number of dispatched store instructions
---
> system.cpu.iew.iewDispLoadInsts 26812984 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 5349507 # Number of dispatched store instructions
589,597c590,598
< system.cpu.iew.iewIQFullEvents 178987 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 342189 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 1340 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 436578 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 412874 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 849452 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 100126762 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 23806670 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 1260891 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewIQFullEvents 179113 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 342349 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 1343 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 436660 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 412872 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 849532 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 100126680 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 23806374 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 1260946 # Number of squashed instructions skipped in execute
600,607c601,608
< system.cpu.iew.exec_refs 28724538 # number of memory reference insts executed
< system.cpu.iew.exec_branches 20624131 # Number of branches executed
< system.cpu.iew.exec_stores 4917868 # Number of stores executed
< system.cpu.iew.exec_rate 0.860580 # Inst execution rate
< system.cpu.iew.wb_sent 99709725 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 99625125 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 59703453 # num instructions producing a value
< system.cpu.iew.wb_consumers 95545682 # num instructions consuming a value
---
> system.cpu.iew.exec_refs 28724279 # number of memory reference insts executed
> system.cpu.iew.exec_branches 20624229 # Number of branches executed
> system.cpu.iew.exec_stores 4917905 # Number of stores executed
> system.cpu.iew.exec_rate 0.860459 # Inst execution rate
> system.cpu.iew.wb_sent 99709898 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 99625314 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 59703303 # num instructions producing a value
> system.cpu.iew.wb_consumers 95544285 # num instructions consuming a value
609,610c610,611
< system.cpu.iew.wb_rate 0.856268 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.624868 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 0.856151 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.624876 # average fanout of values written-back
612c613
< system.cpu.commit.commitSquashedInsts 17384546 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 17385621 # The number of squashed insts skipped by commit
614,617c615,618
< system.cpu.commit.branchMispredicts 825591 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 113603530 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.801504 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.738080 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 825623 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 113620717 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.801382 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.737978 # Number of insts commited each cycle
619,627c620,628
< system.cpu.commit.committed_per_cycle::0 77180399 67.94% 67.94% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 18615023 16.39% 84.32% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 7150693 6.29% 90.62% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 3466326 3.05% 93.67% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1641860 1.45% 95.12% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 544762 0.48% 95.59% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 704352 0.62% 96.21% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 180030 0.16% 96.37% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 4120085 3.63% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 77197638 67.94% 67.94% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 18614899 16.38% 84.33% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 7150727 6.29% 90.62% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 3466583 3.05% 93.67% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1641577 1.44% 95.12% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 544810 0.48% 95.60% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 704355 0.62% 96.22% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 179975 0.16% 96.37% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 4120153 3.63% 100.00% # Number of insts commited each cycle
631c632
< system.cpu.commit.committed_per_cycle::total 113603530 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 113620717 # Number of insts commited each cycle
677,681c678,682
< system.cpu.commit.bw_lim_events 4120085 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 217915896 # The number of ROB reads
< system.cpu.rob.rob_writes 219569120 # The number of ROB writes
< system.cpu.timesIdled 587 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 52344 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.commit.bw_lim_events 4120153 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 217934090 # The number of ROB reads
> system.cpu.rob.rob_writes 219571457 # The number of ROB writes
> system.cpu.timesIdled 581 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 51166 # Total number of cycles that the CPU has spent unscheduled due to idling
684,694c685,695
< system.cpu.cpi 1.284339 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 1.284339 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.778610 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.778610 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 108111439 # number of integer regfile reads
< system.cpu.int_regfile_writes 58700930 # number of integer regfile writes
< system.cpu.fp_regfile_reads 59 # number of floating regfile reads
< system.cpu.fp_regfile_writes 95 # number of floating regfile writes
< system.cpu.cc_regfile_reads 369063438 # number of cc regfile reads
< system.cpu.cc_regfile_writes 58693153 # number of cc regfile writes
< system.cpu.misc_regfile_reads 28414947 # number of misc regfile reads
---
> system.cpu.cpi 1.284518 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 1.284518 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.778502 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.778502 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 108111423 # number of integer regfile reads
> system.cpu.int_regfile_writes 58700979 # number of integer regfile writes
> system.cpu.fp_regfile_reads 58 # number of floating regfile reads
> system.cpu.fp_regfile_writes 92 # number of floating regfile writes
> system.cpu.cc_regfile_reads 369063033 # number of cc regfile reads
> system.cpu.cc_regfile_writes 58693305 # number of cc regfile writes
> system.cpu.misc_regfile_reads 28414934 # number of misc regfile reads
696,704c697,705
< system.cpu.dcache.tags.replacements 5470195 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.789215 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 18252015 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 5470707 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 3.336317 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 35049500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.789215 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999588 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999588 # Average percentage of cache occupancy
---
> system.cpu.dcache.tags.replacements 5470204 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.787652 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 18251843 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 5470716 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 3.336280 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 35373500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.787652 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999585 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999585 # Average percentage of cache occupancy
706,707c707,708
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 343 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 169 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 357 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 155 # Occupied blocks per task id
709,714c710,715
< system.cpu.dcache.tags.tag_accesses 61908703 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 61908703 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 13889937 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 13889937 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 4353797 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 4353797 # number of WriteReq hits
---
> system.cpu.dcache.tags.tag_accesses 61908596 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 61908596 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 13889769 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 13889769 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 4353793 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 4353793 # number of WriteReq hits
721,728c722,729
< system.cpu.dcache.demand_hits::cpu.data 18243734 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 18243734 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 18244256 # number of overall hits
< system.cpu.dcache.overall_hits::total 18244256 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 9585777 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 9585777 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 381184 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 381184 # number of WriteReq misses
---
> system.cpu.dcache.demand_hits::cpu.data 18243562 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 18243562 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 18244084 # number of overall hits
> system.cpu.dcache.overall_hits::total 18244084 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 9585887 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 9585887 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 381188 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 381188 # number of WriteReq misses
733,740c734,741
< system.cpu.dcache.demand_misses::cpu.data 9966961 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 9966961 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 9966968 # number of overall misses
< system.cpu.dcache.overall_misses::total 9966968 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 88717689000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 88717689000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 3954782792 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 3954782792 # number of WriteReq miss cycles
---
> system.cpu.dcache.demand_misses::cpu.data 9967075 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 9967075 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 9967082 # number of overall misses
> system.cpu.dcache.overall_misses::total 9967082 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 88721516500 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 88721516500 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 4007000296 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 4007000296 # number of WriteReq miss cycles
743,748c744,749
< system.cpu.dcache.demand_miss_latency::cpu.data 92672471792 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 92672471792 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 92672471792 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 92672471792 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 23475714 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 23475714 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.demand_miss_latency::cpu.data 92728516796 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 92728516796 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 92728516796 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 92728516796 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 23475656 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 23475656 # number of ReadReq accesses(hits+misses)
757,764c758,765
< system.cpu.dcache.demand_accesses::cpu.data 28210695 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 28210695 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 28211224 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 28211224 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.408327 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.408327 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.080504 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.080504 # miss rate for WriteReq accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 28210637 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 28210637 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 28211166 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 28211166 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.408333 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.408333 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.080505 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.080505 # miss rate for WriteReq accesses
769,776c770,777
< system.cpu.dcache.demand_miss_rate::cpu.data 0.353304 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.353304 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.353298 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.353298 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 9255.138003 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 9255.138003 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 10374.996831 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 10374.996831 # average WriteReq miss latency
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.353309 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.353309 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.353303 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.353303 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 9255.431083 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 9255.431083 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 10511.874183 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 10511.874183 # average WriteReq miss latency
779,788c780,789
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 9297.966731 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 9297.966731 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 9297.960201 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 9297.960201 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 330068 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 99317 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 121445 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 12837 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 2.717839 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 7.736777 # average number of cycles each access was blocked
---
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 9303.483399 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 9303.483399 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 9303.476865 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 9303.476865 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 329940 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 111027 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 121461 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 12838 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 2.716427 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 8.648310 # average number of cycles each access was blocked
791,796c792,797
< system.cpu.dcache.writebacks::writebacks 5436552 # number of writebacks
< system.cpu.dcache.writebacks::total 5436552 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 4337556 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 4337556 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158702 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 158702 # number of WriteReq MSHR hits
---
> system.cpu.dcache.writebacks::writebacks 5432438 # number of writebacks
> system.cpu.dcache.writebacks::total 5432438 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 4337660 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 4337660 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158703 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 158703 # number of WriteReq MSHR hits
799,806c800,807
< system.cpu.dcache.demand_mshr_hits::cpu.data 4496258 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 4496258 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 4496258 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 4496258 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 5248221 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 5248221 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 222482 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 222482 # number of WriteReq MSHR misses
---
> system.cpu.dcache.demand_mshr_hits::cpu.data 4496363 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 4496363 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 4496363 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 4496363 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 5248227 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 5248227 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 222485 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 222485 # number of WriteReq MSHR misses
809,816c810,817
< system.cpu.dcache.demand_mshr_misses::cpu.data 5470703 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 5470703 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 5470707 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 5470707 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 43246268500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 43246268500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2278267197 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 2278267197 # number of WriteReq MSHR miss cycles
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 5470712 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 5470712 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 5470716 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 5470716 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 43248007500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 43248007500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2284927222 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 2284927222 # number of WriteReq MSHR miss cycles
819,822c820,823
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 45524535697 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 45524535697 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 45524750197 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 45524750197 # number of overall MSHR miss cycles
---
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 45532934722 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 45532934722 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 45533149222 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 45533149222 # number of overall MSHR miss cycles
825,826c826,827
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046987 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046987 # mshr miss rate for WriteReq accesses
---
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046988 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046988 # mshr miss rate for WriteReq accesses
829,830c830,831
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.193923 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.193923 # mshr miss rate for demand accesses
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.193924 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.193924 # mshr miss rate for demand accesses
833,836c834,837
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 8240.176719 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 8240.176719 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10240.231556 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 10240.231556 # average WriteReq mshr miss latency
---
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 8240.498648 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 8240.498648 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10270.028191 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 10270.028191 # average WriteReq mshr miss latency
839,842c840,843
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 8321.514748 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 8321.514748 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 8321.547873 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 8321.547873 # average overall mshr miss latency
---
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 8323.036329 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 8323.036329 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 8323.069452 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 8323.069452 # average overall mshr miss latency
845,846c846,847
< system.cpu.icache.tags.tagsinuse 428.509106 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 32300030 # Total number of references to valid blocks.
---
> system.cpu.icache.tags.tagsinuse 428.507566 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 32300812 # Total number of references to valid blocks.
848c849
< system.cpu.icache.tags.avg_refs 35494.538462 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.avg_refs 35495.397802 # Average number of references to valid blocks.
850,852c851,853
< system.cpu.icache.tags.occ_blocks::cpu.inst 428.509106 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.836932 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.836932 # Average percentage of cache occupancy
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 428.507566 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.836929 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.836929 # Average percentage of cache occupancy
859,884c860,885
< system.cpu.icache.tags.tag_accesses 64603278 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 64603278 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 32300030 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 32300030 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 32300030 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 32300030 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 32300030 # number of overall hits
< system.cpu.icache.overall_hits::total 32300030 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1154 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1154 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1154 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1154 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1154 # number of overall misses
< system.cpu.icache.overall_misses::total 1154 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 61388483 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 61388483 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 61388483 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 61388483 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 61388483 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 61388483 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 32301184 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 32301184 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 32301184 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 32301184 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 32301184 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 32301184 # number of overall (read+write) accesses
---
> system.cpu.icache.tags.tag_accesses 64604850 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 64604850 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 32300812 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 32300812 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 32300812 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 32300812 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 32300812 # number of overall hits
> system.cpu.icache.overall_hits::total 32300812 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1158 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1158 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1158 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1158 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1158 # number of overall misses
> system.cpu.icache.overall_misses::total 1158 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 61588984 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 61588984 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 61588984 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 61588984 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 61588984 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 61588984 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 32301970 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 32301970 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 32301970 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 32301970 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 32301970 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 32301970 # number of overall (read+write) accesses
891,899c892,900
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53196.259099 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 53196.259099 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 53196.259099 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 53196.259099 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 53196.259099 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 53196.259099 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 19635 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 107 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 227 # number of cycles access was blocked
---
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53185.651123 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 53185.651123 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 53185.651123 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 53185.651123 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 53185.651123 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 53185.651123 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 19024 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 135 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 225 # number of cycles access was blocked
901,902c902,903
< system.cpu.icache.avg_blocked_cycles::no_mshrs 86.497797 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 21.400000 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 84.551111 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets 27 # average number of cycles each access was blocked
905,910c906,911
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 244 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 244 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 244 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 244 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 244 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 244 # number of overall MSHR hits
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 248 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 248 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 248 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 248 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 248 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 248 # number of overall MSHR hits
917,922c918,923
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 50524487 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 50524487 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 50524487 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 50524487 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 50524487 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 50524487 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 49864488 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 49864488 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 49864488 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 49864488 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 49864488 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 49864488 # number of overall MSHR miss cycles
929,934c930,935
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 55521.414286 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 55521.414286 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 55521.414286 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 55521.414286 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 55521.414286 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 55521.414286 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 54796.140659 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 54796.140659 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 54796.140659 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 54796.140659 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 54796.140659 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 54796.140659 # average overall mshr miss latency
936,938c937,939
< system.cpu.l2cache.prefetcher.num_hwpf_issued 4525641 # number of hwpf issued
< system.cpu.l2cache.prefetcher.pfIdentified 5296015 # number of prefetch candidates identified
< system.cpu.l2cache.prefetcher.pfBufferHit 665258 # number of redundant prefetches already in prefetch queue
---
> system.cpu.l2cache.prefetcher.num_hwpf_issued 4982376 # number of hwpf issued
> system.cpu.l2cache.prefetcher.pfIdentified 5297288 # number of prefetch candidates identified
> system.cpu.l2cache.prefetcher.pfBufferHit 273784 # number of redundant prefetches already in prefetch queue
941,946c942,947
< system.cpu.l2cache.prefetcher.pfSpanPage 14074393 # number of prefetches not generated due to page crossing
< system.cpu.l2cache.tags.replacements 580 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 12072.245633 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 10689052 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 16020 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 667.231710 # Average number of references to valid blocks.
---
> system.cpu.l2cache.prefetcher.pfSpanPage 14074296 # number of prefetches not generated due to page crossing
> system.cpu.l2cache.tags.replacements 642 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 12072.124687 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 10689018 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 16082 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 664.657257 # Average number of references to valid blocks.
948,958c949,959
< system.cpu.l2cache.tags.occ_blocks::writebacks 11065.307975 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 570.003280 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 229.604220 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 207.330158 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.675373 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.034790 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.014014 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.012654 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.736831 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1022 262 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 15178 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 11058.580214 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 574.634156 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 222.368326 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 216.541992 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.674962 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.035073 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.013572 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.013217 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.736824 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1022 275 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 15165 # Occupied blocks per task id
960,1014c961,1015
< system.cpu.l2cache.tags.age_task_id_blocks_1022::1 10 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::2 23 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::3 8 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1022::4 220 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 43 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 31 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 972 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1056 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 13076 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1022 0.015991 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.926392 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 175272106 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 175272106 # Number of data accesses
< system.cpu.l2cache.Writeback_hits::writebacks 5436552 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 5436552 # number of Writeback hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 226009 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 226009 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 213 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 213 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 5243702 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 5243702 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 213 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 5469711 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 5469924 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 213 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 5469711 # number of overall hits
< system.cpu.l2cache.overall_hits::total 5469924 # number of overall hits
< system.cpu.l2cache.ReadExReq_misses::cpu.data 509 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 509 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 697 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 697 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 487 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 487 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 697 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 996 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 1693 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 697 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 996 # number of overall misses
< system.cpu.l2cache.overall_misses::total 1693 # number of overall misses
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 35228000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 35228000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 48202000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 48202000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 30204500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 30204500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 48202000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 65432500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 113634500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 48202000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 65432500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 113634500 # number of overall miss cycles
< system.cpu.l2cache.Writeback_accesses::writebacks 5436552 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 5436552 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 226518 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 226518 # number of ReadExReq accesses(hits+misses)
---
> system.cpu.l2cache.tags.age_task_id_blocks_1022::1 9 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::2 17 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::3 10 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1022::4 238 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 966 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1062 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 13065 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1022 0.016785 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.925598 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 175272448 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 175272448 # Number of data accesses
> system.cpu.l2cache.Writeback_hits::writebacks 5432438 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 5432438 # number of Writeback hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 226006 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 226006 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 217 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 217 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 5243653 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 5243653 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 217 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 5469659 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 5469876 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 217 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 5469659 # number of overall hits
> system.cpu.l2cache.overall_hits::total 5469876 # number of overall hits
> system.cpu.l2cache.ReadExReq_misses::cpu.data 504 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 504 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 693 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 693 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 553 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 553 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 693 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 1057 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 1750 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 693 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 1057 # number of overall misses
> system.cpu.l2cache.overall_misses::total 1750 # number of overall misses
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 42131500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 42131500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 47516500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 47516500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 32807500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 32807500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 47516500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 74939000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 122455500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 47516500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 74939000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 122455500 # number of overall miss cycles
> system.cpu.l2cache.Writeback_accesses::writebacks 5432438 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 5432438 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 226510 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 226510 # number of ReadExReq accesses(hits+misses)
1017,1018c1018,1019
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 5244189 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 5244189 # number of ReadSharedReq accesses(hits+misses)
---
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 5244206 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 5244206 # number of ReadSharedReq accesses(hits+misses)
1020,1021c1021,1022
< system.cpu.l2cache.demand_accesses::cpu.data 5470707 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 5471617 # number of demand (read+write) accesses
---
> system.cpu.l2cache.demand_accesses::cpu.data 5470716 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 5471626 # number of demand (read+write) accesses
1023,1048c1024,1049
< system.cpu.l2cache.overall_accesses::cpu.data 5470707 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 5471617 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.002247 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.002247 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.765934 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.765934 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000093 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000093 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.765934 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.000182 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.000309 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.765934 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.000182 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.000309 # miss rate for overall accesses
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 69210.216110 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69210.216110 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 69156.384505 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 69156.384505 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 62021.560575 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 62021.560575 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69156.384505 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 65695.281124 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 67120.200827 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69156.384505 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 65695.281124 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 67120.200827 # average overall miss latency
---
> system.cpu.l2cache.overall_accesses::cpu.data 5470716 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 5471626 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.002225 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.002225 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.761538 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.761538 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000105 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000105 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.761538 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.000193 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.000320 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.761538 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.000193 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.000320 # miss rate for overall accesses
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83594.246032 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83594.246032 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 68566.378066 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 68566.378066 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 59326.401447 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 59326.401447 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68566.378066 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70897.824030 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 69974.571429 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68566.378066 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70897.824030 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 69974.571429 # average overall miss latency
1057,1102c1058,1103
< system.cpu.l2cache.writebacks::writebacks 415 # number of writebacks
< system.cpu.l2cache.writebacks::total 415 # number of writebacks
< system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 169 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadExReq_mshr_hits::total 169 # number of ReadExReq MSHR hits
< system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 2 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadCleanReq_mshr_hits::total 2 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 46 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 46 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.data 215 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 217 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.data 215 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 217 # number of overall MSHR hits
< system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 11 # number of CleanEvict MSHR misses
< system.cpu.l2cache.CleanEvict_mshr_misses::total 11 # number of CleanEvict MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 20231 # number of HardPFReq MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_misses::total 20231 # number of HardPFReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 340 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 340 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 695 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 695 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 441 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 441 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 695 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 781 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 1476 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 695 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 781 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 20231 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 21707 # number of overall MSHR misses
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 860658985 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 860658985 # number of HardPFReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 26049500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 26049500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 43944500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 43944500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 25180500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 25180500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 43944500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 51230000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 95174500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 43944500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 51230000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 860658985 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 955833485 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.writebacks::writebacks 429 # number of writebacks
> system.cpu.l2cache.writebacks::total 429 # number of writebacks
> system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 163 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadExReq_mshr_hits::total 163 # number of ReadExReq MSHR hits
> system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 90 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 90 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.data 253 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 254 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.data 253 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 254 # number of overall MSHR hits
> system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 13 # number of CleanEvict MSHR misses
> system.cpu.l2cache.CleanEvict_mshr_misses::total 13 # number of CleanEvict MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 20697 # number of HardPFReq MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_misses::total 20697 # number of HardPFReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 341 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 341 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 692 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 692 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 463 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 463 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 692 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 804 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 1496 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 692 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 804 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 20697 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 22193 # number of overall MSHR misses
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 848986877 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 848986877 # number of HardPFReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 32854500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 32854500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 43305000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 43305000 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 25953500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 25953500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 43305000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 58808000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 102113000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 43305000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 58808000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 848986877 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 951099877 # number of overall MSHR miss cycles
1107,1117c1108,1118
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001501 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001501 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.763736 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.763736 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000084 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.763736 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.000143 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.000270 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.763736 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.000143 # mshr miss rate for overall accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001505 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001505 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.760440 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.760440 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000088 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000088 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.760440 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.000147 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.000273 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.760440 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.000147 # mshr miss rate for overall accesses
1119,1134c1120,1135
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.003967 # mshr miss rate for overall accesses
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 42541.593841 # average HardPFReq mshr miss latency
< system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 42541.593841 # average HardPFReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 76616.176471 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 76616.176471 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 63229.496403 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 63229.496403 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 57098.639456 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 57098.639456 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63229.496403 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 65595.390525 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 64481.368564 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63229.496403 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 65595.390525 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 42541.593841 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 44033.421707 # average overall mshr miss latency
---
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.004056 # mshr miss rate for overall accesses
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 41019.803691 # average HardPFReq mshr miss latency
> system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 41019.803691 # average HardPFReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 96347.507331 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 96347.507331 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 62579.479769 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 62579.479769 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 56055.075594 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 56055.075594 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62579.479769 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 73144.278607 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68257.352941 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62579.479769 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 73144.278607 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 41019.803691 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42855.849908 # average overall mshr miss latency
1136,1141c1137,1142
< system.cpu.toL2Bus.trans_dist::ReadResp 5245099 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 5436967 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 31344 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::HardPFReq 22118 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 226518 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 226518 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::ReadResp 5245116 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 5432867 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 35515 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::HardPFReq 22583 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 226510 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 226510 # Transaction distribution
1143c1144
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 5244189 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 5244206 # Transaction distribution
1145,1146c1146,1147
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 16408706 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 16410965 # Packet count per connected master and slave (bytes)
---
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 16408733 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 16410992 # Packet count per connected master and slave (bytes)
1148,1153c1149,1154
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 698064576 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 698122816 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 22698 # Total snoops (count)
< system.cpu.toL2Bus.snoop_fanout::samples 10964961 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 1.002070 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.045451 # Request fanout histogram
---
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 697801856 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 697860096 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 23225 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 10965506 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 1.002118 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.045973 # Request fanout histogram
1156,1157c1157,1158
< system.cpu.toL2Bus.snoop_fanout::1 10942263 99.79% 99.79% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 22698 0.21% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::1 10942281 99.79% 99.79% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 23225 0.21% 100.00% # Request fanout histogram
1161,1163c1162,1164
< system.cpu.toL2Bus.snoop_fanout::total 10964961 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 10907683500 # Layer occupancy (ticks)
< system.cpu.toL2Bus.reqLayer0.utilization 18.8 # Layer utilization (%)
---
> system.cpu.toL2Bus.snoop_fanout::total 10965506 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 10903578500 # Layer occupancy (ticks)
> system.cpu.toL2Bus.reqLayer0.utilization 18.7 # Layer utilization (%)
1166c1167
< system.cpu.toL2Bus.respLayer1.occupancy 8206064991 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 8206077992 # Layer occupancy (ticks)
1168,1177c1169,1178
< system.membus.trans_dist::ReadResp 15676 # Transaction distribution
< system.membus.trans_dist::Writeback 415 # Transaction distribution
< system.membus.trans_dist::CleanEvict 117 # Transaction distribution
< system.membus.trans_dist::ReadExReq 340 # Transaction distribution
< system.membus.trans_dist::ReadExResp 340 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 15676 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 32564 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 32564 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1051584 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 1051584 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.trans_dist::ReadResp 15736 # Transaction distribution
> system.membus.trans_dist::Writeback 429 # Transaction distribution
> system.membus.trans_dist::CleanEvict 169 # Transaction distribution
> system.membus.trans_dist::ReadExReq 341 # Transaction distribution
> system.membus.trans_dist::ReadExResp 341 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 15736 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 32752 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 32752 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1056384 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 1056384 # Cumulative packet size per connected master and slave (bytes)
1179c1180
< system.membus.snoop_fanout::samples 16548 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 16675 # Request fanout histogram
1183c1184
< system.membus.snoop_fanout::0 16548 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 16675 100.00% 100.00% # Request fanout histogram
1188,1189c1189,1190
< system.membus.snoop_fanout::total 16548 # Request fanout histogram
< system.membus.reqLayer0.occupancy 27912645 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 16675 # Request fanout histogram
> system.membus.reqLayer0.occupancy 28309413 # Layer occupancy (ticks)
1191c1192
< system.membus.respLayer1.occupancy 83778508 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 84107303 # Layer occupancy (ticks)