stats.txt (8911:4da2ea94319f) stats.txt (8983:8800b05e1cb3)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.025989 # Number of seconds simulated
4sim_ticks 25988864000 # Number of ticks simulated
5final_tick 25988864000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.025989 # Number of seconds simulated
4sim_ticks 25988864000 # Number of ticks simulated
5final_tick 25988864000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 238212 # Simulator instruction rate (inst/s)
8host_op_rate 239922 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 68332245 # Simulator tick rate (ticks/s)
10host_mem_usage 357212 # Number of bytes of host memory used
11host_seconds 380.33 # Real time elapsed on the host
7host_inst_rate 71403 # Simulator instruction rate (inst/s)
8host_op_rate 71915 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 20482160 # Simulator tick rate (ticks/s)
10host_mem_usage 364344 # Number of bytes of host memory used
11host_seconds 1268.85 # Real time elapsed on the host
12sim_insts 90599356 # Number of instructions simulated
13sim_ops 91249910 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read 999040 # Number of bytes read from this memory
15system.physmem.bytes_inst_read 46144 # Number of instructions bytes read from this memory
16system.physmem.bytes_written 2048 # Number of bytes written to this memory
17system.physmem.num_reads 15610 # Number of read requests responded to by this memory
18system.physmem.num_writes 32 # Number of write requests responded to by this memory
19system.physmem.num_other 0 # Number of other requests responded to by this memory
20system.physmem.bw_read 38441080 # Total read bandwidth from this memory (bytes/s)
21system.physmem.bw_inst_read 1775530 # Instruction read bandwidth from this memory (bytes/s)
22system.physmem.bw_write 78803 # Write bandwidth from this memory (bytes/s)
23system.physmem.bw_total 38519883 # Total bandwidth to/from this memory (bytes/s)
24system.cpu.dtb.inst_hits 0 # ITB inst hits
25system.cpu.dtb.inst_misses 0 # ITB inst misses
26system.cpu.dtb.read_hits 0 # DTB read hits
27system.cpu.dtb.read_misses 0 # DTB read misses
28system.cpu.dtb.write_hits 0 # DTB write hits
29system.cpu.dtb.write_misses 0 # DTB write misses
30system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
31system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
32system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
33system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
34system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
35system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
36system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
37system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
38system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
39system.cpu.dtb.read_accesses 0 # DTB read accesses
40system.cpu.dtb.write_accesses 0 # DTB write accesses
41system.cpu.dtb.inst_accesses 0 # ITB inst accesses
42system.cpu.dtb.hits 0 # DTB hits
43system.cpu.dtb.misses 0 # DTB misses
44system.cpu.dtb.accesses 0 # DTB accesses
45system.cpu.itb.inst_hits 0 # ITB inst hits
46system.cpu.itb.inst_misses 0 # ITB inst misses
47system.cpu.itb.read_hits 0 # DTB read hits
48system.cpu.itb.read_misses 0 # DTB read misses
49system.cpu.itb.write_hits 0 # DTB write hits
50system.cpu.itb.write_misses 0 # DTB write misses
51system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
52system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
53system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
54system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
55system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
56system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
57system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
58system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
59system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
60system.cpu.itb.read_accesses 0 # DTB read accesses
61system.cpu.itb.write_accesses 0 # DTB write accesses
62system.cpu.itb.inst_accesses 0 # ITB inst accesses
63system.cpu.itb.hits 0 # DTB hits
64system.cpu.itb.misses 0 # DTB misses
65system.cpu.itb.accesses 0 # DTB accesses
66system.cpu.workload.num_syscalls 442 # Number of system calls
67system.cpu.numCycles 51977729 # number of cpu cycles simulated
68system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
69system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
70system.cpu.BPredUnit.lookups 27100787 # Number of BP lookups
71system.cpu.BPredUnit.condPredicted 22324909 # Number of conditional branches predicted
72system.cpu.BPredUnit.condIncorrect 913851 # Number of conditional branches incorrect
73system.cpu.BPredUnit.BTBLookups 11625204 # Number of BTB lookups
74system.cpu.BPredUnit.BTBHits 11498872 # Number of BTB hits
75system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
76system.cpu.BPredUnit.usedRAS 61157 # Number of times the RAS was used to get a target.
77system.cpu.BPredUnit.RASInCorrect 10323 # Number of incorrect RAS predictions.
78system.cpu.fetch.icacheStallCycles 14508615 # Number of cycles fetch is stalled on an Icache miss
79system.cpu.fetch.Insts 130146910 # Number of instructions fetch has processed
80system.cpu.fetch.Branches 27100787 # Number of branches that fetch encountered
81system.cpu.fetch.predictedBranches 11560029 # Number of branches that fetch has predicted taken
82system.cpu.fetch.Cycles 24493529 # Number of cycles fetch has run and was not squashing or blocked
83system.cpu.fetch.SquashCycles 4999674 # Number of cycles fetch has spent squashing
84system.cpu.fetch.BlockedCycles 8879281 # Number of cycles fetch has spent blocked
85system.cpu.fetch.MiscStallCycles 2 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
86system.cpu.fetch.PendingTrapStallCycles 50 # Number of stall cycles due to pending traps
87system.cpu.fetch.CacheLines 14156722 # Number of cache lines fetched
88system.cpu.fetch.IcacheSquashes 388066 # Number of outstanding Icache misses that were squashed
89system.cpu.fetch.rateDist::samples 51938784 # Number of instructions fetched each cycle (Total)
90system.cpu.fetch.rateDist::mean 2.527703 # Number of instructions fetched each cycle (Total)
91system.cpu.fetch.rateDist::stdev 3.247354 # Number of instructions fetched each cycle (Total)
92system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
93system.cpu.fetch.rateDist::0 27487299 52.92% 52.92% # Number of instructions fetched each cycle (Total)
94system.cpu.fetch.rateDist::1 3456218 6.65% 59.58% # Number of instructions fetched each cycle (Total)
95system.cpu.fetch.rateDist::2 2037280 3.92% 63.50% # Number of instructions fetched each cycle (Total)
96system.cpu.fetch.rateDist::3 1594827 3.07% 66.57% # Number of instructions fetched each cycle (Total)
97system.cpu.fetch.rateDist::4 1702478 3.28% 69.85% # Number of instructions fetched each cycle (Total)
98system.cpu.fetch.rateDist::5 2979904 5.74% 75.59% # Number of instructions fetched each cycle (Total)
99system.cpu.fetch.rateDist::6 1536396 2.96% 78.54% # Number of instructions fetched each cycle (Total)
100system.cpu.fetch.rateDist::7 1112311 2.14% 80.68% # Number of instructions fetched each cycle (Total)
101system.cpu.fetch.rateDist::8 10032071 19.32% 100.00% # Number of instructions fetched each cycle (Total)
102system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
105system.cpu.fetch.rateDist::total 51938784 # Number of instructions fetched each cycle (Total)
106system.cpu.fetch.branchRate 0.521392 # Number of branch fetches per cycle
107system.cpu.fetch.rate 2.503898 # Number of inst fetches per cycle
108system.cpu.decode.IdleCycles 17258666 # Number of cycles decode is idle
109system.cpu.decode.BlockedCycles 6822276 # Number of cycles decode is blocked
110system.cpu.decode.RunCycles 22930941 # Number of cycles decode is running
111system.cpu.decode.UnblockCycles 878432 # Number of cycles decode is unblocking
112system.cpu.decode.SquashCycles 4048469 # Number of cycles decode is squashing
113system.cpu.decode.BranchResolved 4484484 # Number of times decode resolved a branch
114system.cpu.decode.BranchMispred 8960 # Number of times decode detected a branch misprediction
115system.cpu.decode.DecodedInsts 128309268 # Number of instructions handled by decode
116system.cpu.decode.SquashedInsts 42973 # Number of squashed instructions handled by decode
117system.cpu.rename.SquashCycles 4048469 # Number of cycles rename is squashing
118system.cpu.rename.IdleCycles 19038937 # Number of cycles rename is idle
119system.cpu.rename.BlockCycles 2026641 # Number of cycles rename is blocking
120system.cpu.rename.serializeStallCycles 195067 # count of cycles rename stalled for serializing inst
121system.cpu.rename.RunCycles 21988132 # Number of cycles rename is running
122system.cpu.rename.UnblockCycles 4641538 # Number of cycles rename is unblocking
123system.cpu.rename.RenamedInsts 124853766 # Number of instructions processed by rename
124system.cpu.rename.ROBFullEvents 22 # Number of times rename has blocked due to ROB full
125system.cpu.rename.IQFullEvents 286024 # Number of times rename has blocked due to IQ full
126system.cpu.rename.LSQFullEvents 3901771 # Number of times rename has blocked due to LSQ full
127system.cpu.rename.FullRegisterEvents 441 # Number of times there has been no free registers
128system.cpu.rename.RenamedOperands 145615724 # Number of destination operands rename has renamed
129system.cpu.rename.RenameLookups 543819179 # Number of register rename lookups that rename has made
130system.cpu.rename.int_rename_lookups 543813062 # Number of integer rename lookups
131system.cpu.rename.fp_rename_lookups 6117 # Number of floating rename lookups
132system.cpu.rename.CommittedMaps 107429479 # Number of HB maps that are committed
133system.cpu.rename.UndoneMaps 38186245 # Number of HB maps that are undone due to squashing
134system.cpu.rename.serializingInsts 20008 # count of serializing insts renamed
135system.cpu.rename.tempSerializingInsts 20006 # count of temporary serializing insts renamed
136system.cpu.rename.skidInsts 11296413 # count of insts added to the skid buffer
137system.cpu.memDep0.insertedLoads 29738779 # Number of loads inserted to the mem dependence unit.
138system.cpu.memDep0.insertedStores 5601526 # Number of stores inserted to the mem dependence unit.
139system.cpu.memDep0.conflictingLoads 2062082 # Number of conflicting loads.
140system.cpu.memDep0.conflictingStores 1203344 # Number of conflicting stores.
141system.cpu.iq.iqInstsAdded 119239629 # Number of instructions added to the IQ (excludes non-spec)
142system.cpu.iq.iqNonSpecInstsAdded 22672 # Number of non-speculative instructions added to the IQ
143system.cpu.iq.iqInstsIssued 105633795 # Number of instructions issued
144system.cpu.iq.iqSquashedInstsIssued 86270 # Number of squashed instructions issued
145system.cpu.iq.iqSquashedInstsExamined 27804178 # Number of squashed instructions iterated over during squash; mainly for profiling
146system.cpu.iq.iqSquashedOperandsExamined 69103102 # Number of squashed operands that are examined and possibly removed from graph
147system.cpu.iq.iqSquashedNonSpecRemoved 12544 # Number of squashed non-spec instructions that were removed
148system.cpu.iq.issued_per_cycle::samples 51938784 # Number of insts issued each cycle
149system.cpu.iq.issued_per_cycle::mean 2.033813 # Number of insts issued each cycle
150system.cpu.iq.issued_per_cycle::stdev 1.918657 # Number of insts issued each cycle
151system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
152system.cpu.iq.issued_per_cycle::0 14084713 27.12% 27.12% # Number of insts issued each cycle
153system.cpu.iq.issued_per_cycle::1 11449450 22.04% 49.16% # Number of insts issued each cycle
154system.cpu.iq.issued_per_cycle::2 8003608 15.41% 64.57% # Number of insts issued each cycle
155system.cpu.iq.issued_per_cycle::3 6710442 12.92% 77.49% # Number of insts issued each cycle
156system.cpu.iq.issued_per_cycle::4 5305637 10.22% 87.71% # Number of insts issued each cycle
157system.cpu.iq.issued_per_cycle::5 2900837 5.59% 93.29% # Number of insts issued each cycle
158system.cpu.iq.issued_per_cycle::6 2546575 4.90% 98.19% # Number of insts issued each cycle
159system.cpu.iq.issued_per_cycle::7 460556 0.89% 99.08% # Number of insts issued each cycle
160system.cpu.iq.issued_per_cycle::8 476966 0.92% 100.00% # Number of insts issued each cycle
161system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
163system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
164system.cpu.iq.issued_per_cycle::total 51938784 # Number of insts issued each cycle
165system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
166system.cpu.iq.fu_full::IntAlu 33927 5.08% 5.08% # attempts to use FU when none available
167system.cpu.iq.fu_full::IntMult 27 0.00% 5.08% # attempts to use FU when none available
168system.cpu.iq.fu_full::IntDiv 0 0.00% 5.08% # attempts to use FU when none available
169system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.08% # attempts to use FU when none available
170system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.08% # attempts to use FU when none available
171system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.08% # attempts to use FU when none available
172system.cpu.iq.fu_full::FloatMult 0 0.00% 5.08% # attempts to use FU when none available
173system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.08% # attempts to use FU when none available
174system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.08% # attempts to use FU when none available
175system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.08% # attempts to use FU when none available
176system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.08% # attempts to use FU when none available
177system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.08% # attempts to use FU when none available
178system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.08% # attempts to use FU when none available
179system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.08% # attempts to use FU when none available
180system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.08% # attempts to use FU when none available
181system.cpu.iq.fu_full::SimdMult 0 0.00% 5.08% # attempts to use FU when none available
182system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.08% # attempts to use FU when none available
183system.cpu.iq.fu_full::SimdShift 0 0.00% 5.08% # attempts to use FU when none available
184system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.08% # attempts to use FU when none available
185system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.08% # attempts to use FU when none available
186system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.08% # attempts to use FU when none available
187system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.08% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.08% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.08% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.08% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.08% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.08% # attempts to use FU when none available
193system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.08% # attempts to use FU when none available
194system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.08% # attempts to use FU when none available
195system.cpu.iq.fu_full::MemRead 354815 53.12% 58.20% # attempts to use FU when none available
196system.cpu.iq.fu_full::MemWrite 279170 41.80% 100.00% # attempts to use FU when none available
197system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
198system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
199system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
200system.cpu.iq.FU_type_0::IntAlu 74740578 70.75% 70.75% # Type of FU issued
201system.cpu.iq.FU_type_0::IntMult 10525 0.01% 70.76% # Type of FU issued
202system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.76% # Type of FU issued
203system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.76% # Type of FU issued
204system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.76% # Type of FU issued
205system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.76% # Type of FU issued
206system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.76% # Type of FU issued
207system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.76% # Type of FU issued
208system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.76% # Type of FU issued
209system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.76% # Type of FU issued
210system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.76% # Type of FU issued
211system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.76% # Type of FU issued
212system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.76% # Type of FU issued
213system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.76% # Type of FU issued
214system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.76% # Type of FU issued
215system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.76% # Type of FU issued
216system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.76% # Type of FU issued
217system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.76% # Type of FU issued
218system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.76% # Type of FU issued
219system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.76% # Type of FU issued
220system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.76% # Type of FU issued
221system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.76% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdFloatCmp 1 0.00% 70.76% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdFloatCvt 195 0.00% 70.76% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.76% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdFloatMisc 237 0.00% 70.76% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.76% # Type of FU issued
227system.cpu.iq.FU_type_0::SimdFloatMultAcc 2 0.00% 70.76% # Type of FU issued
228system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.76% # Type of FU issued
229system.cpu.iq.FU_type_0::MemRead 25722669 24.35% 95.12% # Type of FU issued
230system.cpu.iq.FU_type_0::MemWrite 5159588 4.88% 100.00% # Type of FU issued
231system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
232system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
233system.cpu.iq.FU_type_0::total 105633795 # Type of FU issued
234system.cpu.iq.rate 2.032290 # Inst issue rate
235system.cpu.iq.fu_busy_cnt 667939 # FU busy when requested
236system.cpu.iq.fu_busy_rate 0.006323 # FU busy rate (busy events/executed inst)
237system.cpu.iq.int_inst_queue_reads 263959647 # Number of integer instruction queue reads
238system.cpu.iq.int_inst_queue_writes 147067415 # Number of integer instruction queue writes
239system.cpu.iq.int_inst_queue_wakeup_accesses 102938725 # Number of integer instruction queue wakeup accesses
240system.cpu.iq.fp_inst_queue_reads 936 # Number of floating instruction queue reads
241system.cpu.iq.fp_inst_queue_writes 1347 # Number of floating instruction queue writes
242system.cpu.iq.fp_inst_queue_wakeup_accesses 404 # Number of floating instruction queue wakeup accesses
243system.cpu.iq.int_alu_accesses 106301267 # Number of integer alu accesses
244system.cpu.iq.fp_alu_accesses 467 # Number of floating point alu accesses
245system.cpu.iew.lsq.thread0.forwLoads 423068 # Number of loads that had data forwarded from stores
246system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
247system.cpu.iew.lsq.thread0.squashedLoads 7162902 # Number of loads squashed
248system.cpu.iew.lsq.thread0.ignoredResponses 8413 # Number of memory responses ignored because the instruction is squashed
249system.cpu.iew.lsq.thread0.memOrderViolation 3100 # Number of memory ordering violations
250system.cpu.iew.lsq.thread0.squashedStores 854772 # Number of stores squashed
251system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
252system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
253system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
254system.cpu.iew.lsq.thread0.cacheBlocked 39235 # Number of times an access to memory failed due to the cache being blocked
255system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
256system.cpu.iew.iewSquashCycles 4048469 # Number of cycles IEW is squashing
257system.cpu.iew.iewBlockCycles 193737 # Number of cycles IEW is blocking
258system.cpu.iew.iewUnblockCycles 33246 # Number of cycles IEW is unblocking
259system.cpu.iew.iewDispatchedInsts 119298911 # Number of instructions dispatched to IQ
260system.cpu.iew.iewDispSquashedInsts 399459 # Number of squashed instructions skipped by dispatch
261system.cpu.iew.iewDispLoadInsts 29738779 # Number of dispatched load instructions
262system.cpu.iew.iewDispStoreInsts 5601526 # Number of dispatched store instructions
263system.cpu.iew.iewDispNonSpecInsts 18769 # Number of dispatched non-speculative instructions
264system.cpu.iew.iewIQFullEvents 13636 # Number of times the IQ has become full, causing a stall
265system.cpu.iew.iewLSQFullEvents 1014 # Number of times the LSQ has become full, causing a stall
266system.cpu.iew.memOrderViolationEvents 3100 # Number of memory order violations
267system.cpu.iew.predictedTakenIncorrect 499711 # Number of branches that were predicted taken incorrectly
268system.cpu.iew.predictedNotTakenIncorrect 490212 # Number of branches that were predicted not taken incorrectly
269system.cpu.iew.branchMispredicts 989923 # Number of branch mispredicts detected at execute
270system.cpu.iew.iewExecutedInsts 104558374 # Number of executed instructions
271system.cpu.iew.iewExecLoadInsts 25377273 # Number of load instructions executed
272system.cpu.iew.iewExecSquashedInsts 1075421 # Number of squashed instructions skipped in execute
273system.cpu.iew.exec_swp 0 # number of swp insts executed
274system.cpu.iew.exec_nop 36610 # number of nop insts executed
275system.cpu.iew.exec_refs 30470186 # number of memory reference insts executed
276system.cpu.iew.exec_branches 21355608 # Number of branches executed
277system.cpu.iew.exec_stores 5092913 # Number of stores executed
278system.cpu.iew.exec_rate 2.011600 # Inst execution rate
279system.cpu.iew.wb_sent 103258351 # cumulative count of insts sent to commit
280system.cpu.iew.wb_count 102939129 # cumulative count of insts written-back
281system.cpu.iew.wb_producers 62202150 # num instructions producing a value
282system.cpu.iew.wb_consumers 103963576 # num instructions consuming a value
283system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
284system.cpu.iew.wb_rate 1.980447 # insts written-back per cycle
285system.cpu.iew.wb_fanout 0.598307 # average fanout of values written-back
286system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
287system.cpu.commit.commitCommittedInsts 90611965 # The number of committed instructions
288system.cpu.commit.commitCommittedOps 91262519 # The number of committed instructions
289system.cpu.commit.commitSquashedInsts 28037719 # The number of squashed insts skipped by commit
290system.cpu.commit.commitNonSpecStalls 10128 # The number of times commit has been forced to stall to communicate backwards
291system.cpu.commit.branchMispredicts 916929 # The number of times a branch was mispredicted
292system.cpu.commit.committed_per_cycle::samples 47890316 # Number of insts commited each cycle
293system.cpu.commit.committed_per_cycle::mean 1.905657 # Number of insts commited each cycle
294system.cpu.commit.committed_per_cycle::stdev 2.507554 # Number of insts commited each cycle
295system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
296system.cpu.commit.committed_per_cycle::0 17540600 36.63% 36.63% # Number of insts commited each cycle
297system.cpu.commit.committed_per_cycle::1 13534361 28.26% 64.89% # Number of insts commited each cycle
298system.cpu.commit.committed_per_cycle::2 4502880 9.40% 74.29% # Number of insts commited each cycle
299system.cpu.commit.committed_per_cycle::3 3873758 8.09% 82.38% # Number of insts commited each cycle
300system.cpu.commit.committed_per_cycle::4 1516151 3.17% 85.54% # Number of insts commited each cycle
301system.cpu.commit.committed_per_cycle::5 799389 1.67% 87.21% # Number of insts commited each cycle
302system.cpu.commit.committed_per_cycle::6 846315 1.77% 88.98% # Number of insts commited each cycle
303system.cpu.commit.committed_per_cycle::7 253211 0.53% 89.51% # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::8 5023651 10.49% 100.00% # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
306system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
307system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
308system.cpu.commit.committed_per_cycle::total 47890316 # Number of insts commited each cycle
309system.cpu.commit.committedInsts 90611965 # Number of instructions committed
310system.cpu.commit.committedOps 91262519 # Number of ops (including micro ops) committed
311system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
312system.cpu.commit.refs 27322631 # Number of memory references committed
313system.cpu.commit.loads 22575877 # Number of loads committed
314system.cpu.commit.membars 3888 # Number of memory barriers committed
315system.cpu.commit.branches 18722471 # Number of branches committed
316system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
317system.cpu.commit.int_insts 72533322 # Number of committed integer instructions.
318system.cpu.commit.function_calls 56148 # Number of function calls committed.
319system.cpu.commit.bw_lim_events 5023651 # number cycles where commit BW limit reached
320system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
321system.cpu.rob.rob_reads 162161169 # The number of ROB reads
322system.cpu.rob.rob_writes 242671240 # The number of ROB writes
323system.cpu.timesIdled 1828 # Number of times that the entire CPU went into an idle state and unscheduled itself
324system.cpu.idleCycles 38945 # Total number of cycles that the CPU has spent unscheduled due to idling
325system.cpu.committedInsts 90599356 # Number of Instructions Simulated
326system.cpu.committedOps 91249910 # Number of Ops (including micro ops) Simulated
327system.cpu.committedInsts_total 90599356 # Number of Instructions Simulated
328system.cpu.cpi 0.573710 # CPI: Cycles Per Instruction
329system.cpu.cpi_total 0.573710 # CPI: Total CPI of All Threads
330system.cpu.ipc 1.743042 # IPC: Instructions Per Cycle
331system.cpu.ipc_total 1.743042 # IPC: Total IPC of All Threads
332system.cpu.int_regfile_reads 497076309 # number of integer regfile reads
333system.cpu.int_regfile_writes 120895703 # number of integer regfile writes
334system.cpu.fp_regfile_reads 198 # number of floating regfile reads
335system.cpu.fp_regfile_writes 527 # number of floating regfile writes
336system.cpu.misc_regfile_reads 183813486 # number of misc regfile reads
337system.cpu.misc_regfile_writes 11604 # number of misc regfile writes
338system.cpu.icache.replacements 3 # number of replacements
339system.cpu.icache.tagsinuse 649.670012 # Cycle average of tags in use
340system.cpu.icache.total_refs 14155750 # Total number of references to valid blocks.
341system.cpu.icache.sampled_refs 749 # Sample count of references to valid blocks.
342system.cpu.icache.avg_refs 18899.532710 # Average number of references to valid blocks.
343system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
344system.cpu.icache.occ_blocks::cpu.inst 649.670012 # Average occupied blocks per requestor
345system.cpu.icache.occ_percent::cpu.inst 0.317222 # Average percentage of cache occupancy
346system.cpu.icache.occ_percent::total 0.317222 # Average percentage of cache occupancy
347system.cpu.icache.ReadReq_hits::cpu.inst 14155750 # number of ReadReq hits
348system.cpu.icache.ReadReq_hits::total 14155750 # number of ReadReq hits
349system.cpu.icache.demand_hits::cpu.inst 14155750 # number of demand (read+write) hits
350system.cpu.icache.demand_hits::total 14155750 # number of demand (read+write) hits
351system.cpu.icache.overall_hits::cpu.inst 14155750 # number of overall hits
352system.cpu.icache.overall_hits::total 14155750 # number of overall hits
353system.cpu.icache.ReadReq_misses::cpu.inst 972 # number of ReadReq misses
354system.cpu.icache.ReadReq_misses::total 972 # number of ReadReq misses
355system.cpu.icache.demand_misses::cpu.inst 972 # number of demand (read+write) misses
356system.cpu.icache.demand_misses::total 972 # number of demand (read+write) misses
357system.cpu.icache.overall_misses::cpu.inst 972 # number of overall misses
358system.cpu.icache.overall_misses::total 972 # number of overall misses
359system.cpu.icache.ReadReq_miss_latency::cpu.inst 33892500 # number of ReadReq miss cycles
360system.cpu.icache.ReadReq_miss_latency::total 33892500 # number of ReadReq miss cycles
361system.cpu.icache.demand_miss_latency::cpu.inst 33892500 # number of demand (read+write) miss cycles
362system.cpu.icache.demand_miss_latency::total 33892500 # number of demand (read+write) miss cycles
363system.cpu.icache.overall_miss_latency::cpu.inst 33892500 # number of overall miss cycles
364system.cpu.icache.overall_miss_latency::total 33892500 # number of overall miss cycles
365system.cpu.icache.ReadReq_accesses::cpu.inst 14156722 # number of ReadReq accesses(hits+misses)
366system.cpu.icache.ReadReq_accesses::total 14156722 # number of ReadReq accesses(hits+misses)
367system.cpu.icache.demand_accesses::cpu.inst 14156722 # number of demand (read+write) accesses
368system.cpu.icache.demand_accesses::total 14156722 # number of demand (read+write) accesses
369system.cpu.icache.overall_accesses::cpu.inst 14156722 # number of overall (read+write) accesses
370system.cpu.icache.overall_accesses::total 14156722 # number of overall (read+write) accesses
371system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000069 # miss rate for ReadReq accesses
372system.cpu.icache.demand_miss_rate::cpu.inst 0.000069 # miss rate for demand accesses
373system.cpu.icache.overall_miss_rate::cpu.inst 0.000069 # miss rate for overall accesses
374system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34868.827160 # average ReadReq miss latency
375system.cpu.icache.demand_avg_miss_latency::cpu.inst 34868.827160 # average overall miss latency
376system.cpu.icache.overall_avg_miss_latency::cpu.inst 34868.827160 # average overall miss latency
377system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
378system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
379system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
380system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
12sim_insts 90599356 # Number of instructions simulated
13sim_ops 91249910 # Number of ops (including micro ops) simulated
14system.physmem.bytes_read 999040 # Number of bytes read from this memory
15system.physmem.bytes_inst_read 46144 # Number of instructions bytes read from this memory
16system.physmem.bytes_written 2048 # Number of bytes written to this memory
17system.physmem.num_reads 15610 # Number of read requests responded to by this memory
18system.physmem.num_writes 32 # Number of write requests responded to by this memory
19system.physmem.num_other 0 # Number of other requests responded to by this memory
20system.physmem.bw_read 38441080 # Total read bandwidth from this memory (bytes/s)
21system.physmem.bw_inst_read 1775530 # Instruction read bandwidth from this memory (bytes/s)
22system.physmem.bw_write 78803 # Write bandwidth from this memory (bytes/s)
23system.physmem.bw_total 38519883 # Total bandwidth to/from this memory (bytes/s)
24system.cpu.dtb.inst_hits 0 # ITB inst hits
25system.cpu.dtb.inst_misses 0 # ITB inst misses
26system.cpu.dtb.read_hits 0 # DTB read hits
27system.cpu.dtb.read_misses 0 # DTB read misses
28system.cpu.dtb.write_hits 0 # DTB write hits
29system.cpu.dtb.write_misses 0 # DTB write misses
30system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
31system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
32system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
33system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
34system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
35system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
36system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
37system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
38system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
39system.cpu.dtb.read_accesses 0 # DTB read accesses
40system.cpu.dtb.write_accesses 0 # DTB write accesses
41system.cpu.dtb.inst_accesses 0 # ITB inst accesses
42system.cpu.dtb.hits 0 # DTB hits
43system.cpu.dtb.misses 0 # DTB misses
44system.cpu.dtb.accesses 0 # DTB accesses
45system.cpu.itb.inst_hits 0 # ITB inst hits
46system.cpu.itb.inst_misses 0 # ITB inst misses
47system.cpu.itb.read_hits 0 # DTB read hits
48system.cpu.itb.read_misses 0 # DTB read misses
49system.cpu.itb.write_hits 0 # DTB write hits
50system.cpu.itb.write_misses 0 # DTB write misses
51system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
52system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
53system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
54system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
55system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
56system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
57system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
58system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
59system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
60system.cpu.itb.read_accesses 0 # DTB read accesses
61system.cpu.itb.write_accesses 0 # DTB write accesses
62system.cpu.itb.inst_accesses 0 # ITB inst accesses
63system.cpu.itb.hits 0 # DTB hits
64system.cpu.itb.misses 0 # DTB misses
65system.cpu.itb.accesses 0 # DTB accesses
66system.cpu.workload.num_syscalls 442 # Number of system calls
67system.cpu.numCycles 51977729 # number of cpu cycles simulated
68system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
69system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
70system.cpu.BPredUnit.lookups 27100787 # Number of BP lookups
71system.cpu.BPredUnit.condPredicted 22324909 # Number of conditional branches predicted
72system.cpu.BPredUnit.condIncorrect 913851 # Number of conditional branches incorrect
73system.cpu.BPredUnit.BTBLookups 11625204 # Number of BTB lookups
74system.cpu.BPredUnit.BTBHits 11498872 # Number of BTB hits
75system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
76system.cpu.BPredUnit.usedRAS 61157 # Number of times the RAS was used to get a target.
77system.cpu.BPredUnit.RASInCorrect 10323 # Number of incorrect RAS predictions.
78system.cpu.fetch.icacheStallCycles 14508615 # Number of cycles fetch is stalled on an Icache miss
79system.cpu.fetch.Insts 130146910 # Number of instructions fetch has processed
80system.cpu.fetch.Branches 27100787 # Number of branches that fetch encountered
81system.cpu.fetch.predictedBranches 11560029 # Number of branches that fetch has predicted taken
82system.cpu.fetch.Cycles 24493529 # Number of cycles fetch has run and was not squashing or blocked
83system.cpu.fetch.SquashCycles 4999674 # Number of cycles fetch has spent squashing
84system.cpu.fetch.BlockedCycles 8879281 # Number of cycles fetch has spent blocked
85system.cpu.fetch.MiscStallCycles 2 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
86system.cpu.fetch.PendingTrapStallCycles 50 # Number of stall cycles due to pending traps
87system.cpu.fetch.CacheLines 14156722 # Number of cache lines fetched
88system.cpu.fetch.IcacheSquashes 388066 # Number of outstanding Icache misses that were squashed
89system.cpu.fetch.rateDist::samples 51938784 # Number of instructions fetched each cycle (Total)
90system.cpu.fetch.rateDist::mean 2.527703 # Number of instructions fetched each cycle (Total)
91system.cpu.fetch.rateDist::stdev 3.247354 # Number of instructions fetched each cycle (Total)
92system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
93system.cpu.fetch.rateDist::0 27487299 52.92% 52.92% # Number of instructions fetched each cycle (Total)
94system.cpu.fetch.rateDist::1 3456218 6.65% 59.58% # Number of instructions fetched each cycle (Total)
95system.cpu.fetch.rateDist::2 2037280 3.92% 63.50% # Number of instructions fetched each cycle (Total)
96system.cpu.fetch.rateDist::3 1594827 3.07% 66.57% # Number of instructions fetched each cycle (Total)
97system.cpu.fetch.rateDist::4 1702478 3.28% 69.85% # Number of instructions fetched each cycle (Total)
98system.cpu.fetch.rateDist::5 2979904 5.74% 75.59% # Number of instructions fetched each cycle (Total)
99system.cpu.fetch.rateDist::6 1536396 2.96% 78.54% # Number of instructions fetched each cycle (Total)
100system.cpu.fetch.rateDist::7 1112311 2.14% 80.68% # Number of instructions fetched each cycle (Total)
101system.cpu.fetch.rateDist::8 10032071 19.32% 100.00% # Number of instructions fetched each cycle (Total)
102system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
105system.cpu.fetch.rateDist::total 51938784 # Number of instructions fetched each cycle (Total)
106system.cpu.fetch.branchRate 0.521392 # Number of branch fetches per cycle
107system.cpu.fetch.rate 2.503898 # Number of inst fetches per cycle
108system.cpu.decode.IdleCycles 17258666 # Number of cycles decode is idle
109system.cpu.decode.BlockedCycles 6822276 # Number of cycles decode is blocked
110system.cpu.decode.RunCycles 22930941 # Number of cycles decode is running
111system.cpu.decode.UnblockCycles 878432 # Number of cycles decode is unblocking
112system.cpu.decode.SquashCycles 4048469 # Number of cycles decode is squashing
113system.cpu.decode.BranchResolved 4484484 # Number of times decode resolved a branch
114system.cpu.decode.BranchMispred 8960 # Number of times decode detected a branch misprediction
115system.cpu.decode.DecodedInsts 128309268 # Number of instructions handled by decode
116system.cpu.decode.SquashedInsts 42973 # Number of squashed instructions handled by decode
117system.cpu.rename.SquashCycles 4048469 # Number of cycles rename is squashing
118system.cpu.rename.IdleCycles 19038937 # Number of cycles rename is idle
119system.cpu.rename.BlockCycles 2026641 # Number of cycles rename is blocking
120system.cpu.rename.serializeStallCycles 195067 # count of cycles rename stalled for serializing inst
121system.cpu.rename.RunCycles 21988132 # Number of cycles rename is running
122system.cpu.rename.UnblockCycles 4641538 # Number of cycles rename is unblocking
123system.cpu.rename.RenamedInsts 124853766 # Number of instructions processed by rename
124system.cpu.rename.ROBFullEvents 22 # Number of times rename has blocked due to ROB full
125system.cpu.rename.IQFullEvents 286024 # Number of times rename has blocked due to IQ full
126system.cpu.rename.LSQFullEvents 3901771 # Number of times rename has blocked due to LSQ full
127system.cpu.rename.FullRegisterEvents 441 # Number of times there has been no free registers
128system.cpu.rename.RenamedOperands 145615724 # Number of destination operands rename has renamed
129system.cpu.rename.RenameLookups 543819179 # Number of register rename lookups that rename has made
130system.cpu.rename.int_rename_lookups 543813062 # Number of integer rename lookups
131system.cpu.rename.fp_rename_lookups 6117 # Number of floating rename lookups
132system.cpu.rename.CommittedMaps 107429479 # Number of HB maps that are committed
133system.cpu.rename.UndoneMaps 38186245 # Number of HB maps that are undone due to squashing
134system.cpu.rename.serializingInsts 20008 # count of serializing insts renamed
135system.cpu.rename.tempSerializingInsts 20006 # count of temporary serializing insts renamed
136system.cpu.rename.skidInsts 11296413 # count of insts added to the skid buffer
137system.cpu.memDep0.insertedLoads 29738779 # Number of loads inserted to the mem dependence unit.
138system.cpu.memDep0.insertedStores 5601526 # Number of stores inserted to the mem dependence unit.
139system.cpu.memDep0.conflictingLoads 2062082 # Number of conflicting loads.
140system.cpu.memDep0.conflictingStores 1203344 # Number of conflicting stores.
141system.cpu.iq.iqInstsAdded 119239629 # Number of instructions added to the IQ (excludes non-spec)
142system.cpu.iq.iqNonSpecInstsAdded 22672 # Number of non-speculative instructions added to the IQ
143system.cpu.iq.iqInstsIssued 105633795 # Number of instructions issued
144system.cpu.iq.iqSquashedInstsIssued 86270 # Number of squashed instructions issued
145system.cpu.iq.iqSquashedInstsExamined 27804178 # Number of squashed instructions iterated over during squash; mainly for profiling
146system.cpu.iq.iqSquashedOperandsExamined 69103102 # Number of squashed operands that are examined and possibly removed from graph
147system.cpu.iq.iqSquashedNonSpecRemoved 12544 # Number of squashed non-spec instructions that were removed
148system.cpu.iq.issued_per_cycle::samples 51938784 # Number of insts issued each cycle
149system.cpu.iq.issued_per_cycle::mean 2.033813 # Number of insts issued each cycle
150system.cpu.iq.issued_per_cycle::stdev 1.918657 # Number of insts issued each cycle
151system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
152system.cpu.iq.issued_per_cycle::0 14084713 27.12% 27.12% # Number of insts issued each cycle
153system.cpu.iq.issued_per_cycle::1 11449450 22.04% 49.16% # Number of insts issued each cycle
154system.cpu.iq.issued_per_cycle::2 8003608 15.41% 64.57% # Number of insts issued each cycle
155system.cpu.iq.issued_per_cycle::3 6710442 12.92% 77.49% # Number of insts issued each cycle
156system.cpu.iq.issued_per_cycle::4 5305637 10.22% 87.71% # Number of insts issued each cycle
157system.cpu.iq.issued_per_cycle::5 2900837 5.59% 93.29% # Number of insts issued each cycle
158system.cpu.iq.issued_per_cycle::6 2546575 4.90% 98.19% # Number of insts issued each cycle
159system.cpu.iq.issued_per_cycle::7 460556 0.89% 99.08% # Number of insts issued each cycle
160system.cpu.iq.issued_per_cycle::8 476966 0.92% 100.00% # Number of insts issued each cycle
161system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
163system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
164system.cpu.iq.issued_per_cycle::total 51938784 # Number of insts issued each cycle
165system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
166system.cpu.iq.fu_full::IntAlu 33927 5.08% 5.08% # attempts to use FU when none available
167system.cpu.iq.fu_full::IntMult 27 0.00% 5.08% # attempts to use FU when none available
168system.cpu.iq.fu_full::IntDiv 0 0.00% 5.08% # attempts to use FU when none available
169system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.08% # attempts to use FU when none available
170system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.08% # attempts to use FU when none available
171system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.08% # attempts to use FU when none available
172system.cpu.iq.fu_full::FloatMult 0 0.00% 5.08% # attempts to use FU when none available
173system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.08% # attempts to use FU when none available
174system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.08% # attempts to use FU when none available
175system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.08% # attempts to use FU when none available
176system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.08% # attempts to use FU when none available
177system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.08% # attempts to use FU when none available
178system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.08% # attempts to use FU when none available
179system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.08% # attempts to use FU when none available
180system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.08% # attempts to use FU when none available
181system.cpu.iq.fu_full::SimdMult 0 0.00% 5.08% # attempts to use FU when none available
182system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.08% # attempts to use FU when none available
183system.cpu.iq.fu_full::SimdShift 0 0.00% 5.08% # attempts to use FU when none available
184system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.08% # attempts to use FU when none available
185system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.08% # attempts to use FU when none available
186system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.08% # attempts to use FU when none available
187system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.08% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.08% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.08% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.08% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.08% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.08% # attempts to use FU when none available
193system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.08% # attempts to use FU when none available
194system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.08% # attempts to use FU when none available
195system.cpu.iq.fu_full::MemRead 354815 53.12% 58.20% # attempts to use FU when none available
196system.cpu.iq.fu_full::MemWrite 279170 41.80% 100.00% # attempts to use FU when none available
197system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
198system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
199system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
200system.cpu.iq.FU_type_0::IntAlu 74740578 70.75% 70.75% # Type of FU issued
201system.cpu.iq.FU_type_0::IntMult 10525 0.01% 70.76% # Type of FU issued
202system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.76% # Type of FU issued
203system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.76% # Type of FU issued
204system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.76% # Type of FU issued
205system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.76% # Type of FU issued
206system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.76% # Type of FU issued
207system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.76% # Type of FU issued
208system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.76% # Type of FU issued
209system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.76% # Type of FU issued
210system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.76% # Type of FU issued
211system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.76% # Type of FU issued
212system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.76% # Type of FU issued
213system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.76% # Type of FU issued
214system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.76% # Type of FU issued
215system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.76% # Type of FU issued
216system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.76% # Type of FU issued
217system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.76% # Type of FU issued
218system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.76% # Type of FU issued
219system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.76% # Type of FU issued
220system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.76% # Type of FU issued
221system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.76% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdFloatCmp 1 0.00% 70.76% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdFloatCvt 195 0.00% 70.76% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.76% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdFloatMisc 237 0.00% 70.76% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.76% # Type of FU issued
227system.cpu.iq.FU_type_0::SimdFloatMultAcc 2 0.00% 70.76% # Type of FU issued
228system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.76% # Type of FU issued
229system.cpu.iq.FU_type_0::MemRead 25722669 24.35% 95.12% # Type of FU issued
230system.cpu.iq.FU_type_0::MemWrite 5159588 4.88% 100.00% # Type of FU issued
231system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
232system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
233system.cpu.iq.FU_type_0::total 105633795 # Type of FU issued
234system.cpu.iq.rate 2.032290 # Inst issue rate
235system.cpu.iq.fu_busy_cnt 667939 # FU busy when requested
236system.cpu.iq.fu_busy_rate 0.006323 # FU busy rate (busy events/executed inst)
237system.cpu.iq.int_inst_queue_reads 263959647 # Number of integer instruction queue reads
238system.cpu.iq.int_inst_queue_writes 147067415 # Number of integer instruction queue writes
239system.cpu.iq.int_inst_queue_wakeup_accesses 102938725 # Number of integer instruction queue wakeup accesses
240system.cpu.iq.fp_inst_queue_reads 936 # Number of floating instruction queue reads
241system.cpu.iq.fp_inst_queue_writes 1347 # Number of floating instruction queue writes
242system.cpu.iq.fp_inst_queue_wakeup_accesses 404 # Number of floating instruction queue wakeup accesses
243system.cpu.iq.int_alu_accesses 106301267 # Number of integer alu accesses
244system.cpu.iq.fp_alu_accesses 467 # Number of floating point alu accesses
245system.cpu.iew.lsq.thread0.forwLoads 423068 # Number of loads that had data forwarded from stores
246system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
247system.cpu.iew.lsq.thread0.squashedLoads 7162902 # Number of loads squashed
248system.cpu.iew.lsq.thread0.ignoredResponses 8413 # Number of memory responses ignored because the instruction is squashed
249system.cpu.iew.lsq.thread0.memOrderViolation 3100 # Number of memory ordering violations
250system.cpu.iew.lsq.thread0.squashedStores 854772 # Number of stores squashed
251system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
252system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
253system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
254system.cpu.iew.lsq.thread0.cacheBlocked 39235 # Number of times an access to memory failed due to the cache being blocked
255system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
256system.cpu.iew.iewSquashCycles 4048469 # Number of cycles IEW is squashing
257system.cpu.iew.iewBlockCycles 193737 # Number of cycles IEW is blocking
258system.cpu.iew.iewUnblockCycles 33246 # Number of cycles IEW is unblocking
259system.cpu.iew.iewDispatchedInsts 119298911 # Number of instructions dispatched to IQ
260system.cpu.iew.iewDispSquashedInsts 399459 # Number of squashed instructions skipped by dispatch
261system.cpu.iew.iewDispLoadInsts 29738779 # Number of dispatched load instructions
262system.cpu.iew.iewDispStoreInsts 5601526 # Number of dispatched store instructions
263system.cpu.iew.iewDispNonSpecInsts 18769 # Number of dispatched non-speculative instructions
264system.cpu.iew.iewIQFullEvents 13636 # Number of times the IQ has become full, causing a stall
265system.cpu.iew.iewLSQFullEvents 1014 # Number of times the LSQ has become full, causing a stall
266system.cpu.iew.memOrderViolationEvents 3100 # Number of memory order violations
267system.cpu.iew.predictedTakenIncorrect 499711 # Number of branches that were predicted taken incorrectly
268system.cpu.iew.predictedNotTakenIncorrect 490212 # Number of branches that were predicted not taken incorrectly
269system.cpu.iew.branchMispredicts 989923 # Number of branch mispredicts detected at execute
270system.cpu.iew.iewExecutedInsts 104558374 # Number of executed instructions
271system.cpu.iew.iewExecLoadInsts 25377273 # Number of load instructions executed
272system.cpu.iew.iewExecSquashedInsts 1075421 # Number of squashed instructions skipped in execute
273system.cpu.iew.exec_swp 0 # number of swp insts executed
274system.cpu.iew.exec_nop 36610 # number of nop insts executed
275system.cpu.iew.exec_refs 30470186 # number of memory reference insts executed
276system.cpu.iew.exec_branches 21355608 # Number of branches executed
277system.cpu.iew.exec_stores 5092913 # Number of stores executed
278system.cpu.iew.exec_rate 2.011600 # Inst execution rate
279system.cpu.iew.wb_sent 103258351 # cumulative count of insts sent to commit
280system.cpu.iew.wb_count 102939129 # cumulative count of insts written-back
281system.cpu.iew.wb_producers 62202150 # num instructions producing a value
282system.cpu.iew.wb_consumers 103963576 # num instructions consuming a value
283system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
284system.cpu.iew.wb_rate 1.980447 # insts written-back per cycle
285system.cpu.iew.wb_fanout 0.598307 # average fanout of values written-back
286system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
287system.cpu.commit.commitCommittedInsts 90611965 # The number of committed instructions
288system.cpu.commit.commitCommittedOps 91262519 # The number of committed instructions
289system.cpu.commit.commitSquashedInsts 28037719 # The number of squashed insts skipped by commit
290system.cpu.commit.commitNonSpecStalls 10128 # The number of times commit has been forced to stall to communicate backwards
291system.cpu.commit.branchMispredicts 916929 # The number of times a branch was mispredicted
292system.cpu.commit.committed_per_cycle::samples 47890316 # Number of insts commited each cycle
293system.cpu.commit.committed_per_cycle::mean 1.905657 # Number of insts commited each cycle
294system.cpu.commit.committed_per_cycle::stdev 2.507554 # Number of insts commited each cycle
295system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
296system.cpu.commit.committed_per_cycle::0 17540600 36.63% 36.63% # Number of insts commited each cycle
297system.cpu.commit.committed_per_cycle::1 13534361 28.26% 64.89% # Number of insts commited each cycle
298system.cpu.commit.committed_per_cycle::2 4502880 9.40% 74.29% # Number of insts commited each cycle
299system.cpu.commit.committed_per_cycle::3 3873758 8.09% 82.38% # Number of insts commited each cycle
300system.cpu.commit.committed_per_cycle::4 1516151 3.17% 85.54% # Number of insts commited each cycle
301system.cpu.commit.committed_per_cycle::5 799389 1.67% 87.21% # Number of insts commited each cycle
302system.cpu.commit.committed_per_cycle::6 846315 1.77% 88.98% # Number of insts commited each cycle
303system.cpu.commit.committed_per_cycle::7 253211 0.53% 89.51% # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::8 5023651 10.49% 100.00% # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
306system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
307system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
308system.cpu.commit.committed_per_cycle::total 47890316 # Number of insts commited each cycle
309system.cpu.commit.committedInsts 90611965 # Number of instructions committed
310system.cpu.commit.committedOps 91262519 # Number of ops (including micro ops) committed
311system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
312system.cpu.commit.refs 27322631 # Number of memory references committed
313system.cpu.commit.loads 22575877 # Number of loads committed
314system.cpu.commit.membars 3888 # Number of memory barriers committed
315system.cpu.commit.branches 18722471 # Number of branches committed
316system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
317system.cpu.commit.int_insts 72533322 # Number of committed integer instructions.
318system.cpu.commit.function_calls 56148 # Number of function calls committed.
319system.cpu.commit.bw_lim_events 5023651 # number cycles where commit BW limit reached
320system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
321system.cpu.rob.rob_reads 162161169 # The number of ROB reads
322system.cpu.rob.rob_writes 242671240 # The number of ROB writes
323system.cpu.timesIdled 1828 # Number of times that the entire CPU went into an idle state and unscheduled itself
324system.cpu.idleCycles 38945 # Total number of cycles that the CPU has spent unscheduled due to idling
325system.cpu.committedInsts 90599356 # Number of Instructions Simulated
326system.cpu.committedOps 91249910 # Number of Ops (including micro ops) Simulated
327system.cpu.committedInsts_total 90599356 # Number of Instructions Simulated
328system.cpu.cpi 0.573710 # CPI: Cycles Per Instruction
329system.cpu.cpi_total 0.573710 # CPI: Total CPI of All Threads
330system.cpu.ipc 1.743042 # IPC: Instructions Per Cycle
331system.cpu.ipc_total 1.743042 # IPC: Total IPC of All Threads
332system.cpu.int_regfile_reads 497076309 # number of integer regfile reads
333system.cpu.int_regfile_writes 120895703 # number of integer regfile writes
334system.cpu.fp_regfile_reads 198 # number of floating regfile reads
335system.cpu.fp_regfile_writes 527 # number of floating regfile writes
336system.cpu.misc_regfile_reads 183813486 # number of misc regfile reads
337system.cpu.misc_regfile_writes 11604 # number of misc regfile writes
338system.cpu.icache.replacements 3 # number of replacements
339system.cpu.icache.tagsinuse 649.670012 # Cycle average of tags in use
340system.cpu.icache.total_refs 14155750 # Total number of references to valid blocks.
341system.cpu.icache.sampled_refs 749 # Sample count of references to valid blocks.
342system.cpu.icache.avg_refs 18899.532710 # Average number of references to valid blocks.
343system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
344system.cpu.icache.occ_blocks::cpu.inst 649.670012 # Average occupied blocks per requestor
345system.cpu.icache.occ_percent::cpu.inst 0.317222 # Average percentage of cache occupancy
346system.cpu.icache.occ_percent::total 0.317222 # Average percentage of cache occupancy
347system.cpu.icache.ReadReq_hits::cpu.inst 14155750 # number of ReadReq hits
348system.cpu.icache.ReadReq_hits::total 14155750 # number of ReadReq hits
349system.cpu.icache.demand_hits::cpu.inst 14155750 # number of demand (read+write) hits
350system.cpu.icache.demand_hits::total 14155750 # number of demand (read+write) hits
351system.cpu.icache.overall_hits::cpu.inst 14155750 # number of overall hits
352system.cpu.icache.overall_hits::total 14155750 # number of overall hits
353system.cpu.icache.ReadReq_misses::cpu.inst 972 # number of ReadReq misses
354system.cpu.icache.ReadReq_misses::total 972 # number of ReadReq misses
355system.cpu.icache.demand_misses::cpu.inst 972 # number of demand (read+write) misses
356system.cpu.icache.demand_misses::total 972 # number of demand (read+write) misses
357system.cpu.icache.overall_misses::cpu.inst 972 # number of overall misses
358system.cpu.icache.overall_misses::total 972 # number of overall misses
359system.cpu.icache.ReadReq_miss_latency::cpu.inst 33892500 # number of ReadReq miss cycles
360system.cpu.icache.ReadReq_miss_latency::total 33892500 # number of ReadReq miss cycles
361system.cpu.icache.demand_miss_latency::cpu.inst 33892500 # number of demand (read+write) miss cycles
362system.cpu.icache.demand_miss_latency::total 33892500 # number of demand (read+write) miss cycles
363system.cpu.icache.overall_miss_latency::cpu.inst 33892500 # number of overall miss cycles
364system.cpu.icache.overall_miss_latency::total 33892500 # number of overall miss cycles
365system.cpu.icache.ReadReq_accesses::cpu.inst 14156722 # number of ReadReq accesses(hits+misses)
366system.cpu.icache.ReadReq_accesses::total 14156722 # number of ReadReq accesses(hits+misses)
367system.cpu.icache.demand_accesses::cpu.inst 14156722 # number of demand (read+write) accesses
368system.cpu.icache.demand_accesses::total 14156722 # number of demand (read+write) accesses
369system.cpu.icache.overall_accesses::cpu.inst 14156722 # number of overall (read+write) accesses
370system.cpu.icache.overall_accesses::total 14156722 # number of overall (read+write) accesses
371system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000069 # miss rate for ReadReq accesses
372system.cpu.icache.demand_miss_rate::cpu.inst 0.000069 # miss rate for demand accesses
373system.cpu.icache.overall_miss_rate::cpu.inst 0.000069 # miss rate for overall accesses
374system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34868.827160 # average ReadReq miss latency
375system.cpu.icache.demand_avg_miss_latency::cpu.inst 34868.827160 # average overall miss latency
376system.cpu.icache.overall_avg_miss_latency::cpu.inst 34868.827160 # average overall miss latency
377system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
378system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
379system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
380system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
381system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
382system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
381system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
382system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
383system.cpu.icache.fast_writes 0 # number of fast writes performed
384system.cpu.icache.cache_copies 0 # number of cache copies performed
385system.cpu.icache.ReadReq_mshr_hits::cpu.inst 223 # number of ReadReq MSHR hits
386system.cpu.icache.ReadReq_mshr_hits::total 223 # number of ReadReq MSHR hits
387system.cpu.icache.demand_mshr_hits::cpu.inst 223 # number of demand (read+write) MSHR hits
388system.cpu.icache.demand_mshr_hits::total 223 # number of demand (read+write) MSHR hits
389system.cpu.icache.overall_mshr_hits::cpu.inst 223 # number of overall MSHR hits
390system.cpu.icache.overall_mshr_hits::total 223 # number of overall MSHR hits
391system.cpu.icache.ReadReq_mshr_misses::cpu.inst 749 # number of ReadReq MSHR misses
392system.cpu.icache.ReadReq_mshr_misses::total 749 # number of ReadReq MSHR misses
393system.cpu.icache.demand_mshr_misses::cpu.inst 749 # number of demand (read+write) MSHR misses
394system.cpu.icache.demand_mshr_misses::total 749 # number of demand (read+write) MSHR misses
395system.cpu.icache.overall_mshr_misses::cpu.inst 749 # number of overall MSHR misses
396system.cpu.icache.overall_mshr_misses::total 749 # number of overall MSHR misses
397system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 25625000 # number of ReadReq MSHR miss cycles
398system.cpu.icache.ReadReq_mshr_miss_latency::total 25625000 # number of ReadReq MSHR miss cycles
399system.cpu.icache.demand_mshr_miss_latency::cpu.inst 25625000 # number of demand (read+write) MSHR miss cycles
400system.cpu.icache.demand_mshr_miss_latency::total 25625000 # number of demand (read+write) MSHR miss cycles
401system.cpu.icache.overall_mshr_miss_latency::cpu.inst 25625000 # number of overall MSHR miss cycles
402system.cpu.icache.overall_mshr_miss_latency::total 25625000 # number of overall MSHR miss cycles
403system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses
404system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses
405system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses
406system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34212.283044 # average ReadReq mshr miss latency
407system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34212.283044 # average overall mshr miss latency
408system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34212.283044 # average overall mshr miss latency
409system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
410system.cpu.dcache.replacements 943602 # number of replacements
411system.cpu.dcache.tagsinuse 3646.405021 # Cycle average of tags in use
412system.cpu.dcache.total_refs 28436874 # Total number of references to valid blocks.
413system.cpu.dcache.sampled_refs 947698 # Sample count of references to valid blocks.
414system.cpu.dcache.avg_refs 30.006261 # Average number of references to valid blocks.
415system.cpu.dcache.warmup_cycle 8214901000 # Cycle when the warmup percentage was hit.
416system.cpu.dcache.occ_blocks::cpu.data 3646.405021 # Average occupied blocks per requestor
417system.cpu.dcache.occ_percent::cpu.data 0.890236 # Average percentage of cache occupancy
418system.cpu.dcache.occ_percent::total 0.890236 # Average percentage of cache occupancy
419system.cpu.dcache.ReadReq_hits::cpu.data 23866253 # number of ReadReq hits
420system.cpu.dcache.ReadReq_hits::total 23866253 # number of ReadReq hits
421system.cpu.dcache.WriteReq_hits::cpu.data 4558926 # number of WriteReq hits
422system.cpu.dcache.WriteReq_hits::total 4558926 # number of WriteReq hits
423system.cpu.dcache.LoadLockedReq_hits::cpu.data 5898 # number of LoadLockedReq hits
424system.cpu.dcache.LoadLockedReq_hits::total 5898 # number of LoadLockedReq hits
425system.cpu.dcache.StoreCondReq_hits::cpu.data 5797 # number of StoreCondReq hits
426system.cpu.dcache.StoreCondReq_hits::total 5797 # number of StoreCondReq hits
427system.cpu.dcache.demand_hits::cpu.data 28425179 # number of demand (read+write) hits
428system.cpu.dcache.demand_hits::total 28425179 # number of demand (read+write) hits
429system.cpu.dcache.overall_hits::cpu.data 28425179 # number of overall hits
430system.cpu.dcache.overall_hits::total 28425179 # number of overall hits
431system.cpu.dcache.ReadReq_misses::cpu.data 1004103 # number of ReadReq misses
432system.cpu.dcache.ReadReq_misses::total 1004103 # number of ReadReq misses
433system.cpu.dcache.WriteReq_misses::cpu.data 176055 # number of WriteReq misses
434system.cpu.dcache.WriteReq_misses::total 176055 # number of WriteReq misses
435system.cpu.dcache.LoadLockedReq_misses::cpu.data 8 # number of LoadLockedReq misses
436system.cpu.dcache.LoadLockedReq_misses::total 8 # number of LoadLockedReq misses
437system.cpu.dcache.demand_misses::cpu.data 1180158 # number of demand (read+write) misses
438system.cpu.dcache.demand_misses::total 1180158 # number of demand (read+write) misses
439system.cpu.dcache.overall_misses::cpu.data 1180158 # number of overall misses
440system.cpu.dcache.overall_misses::total 1180158 # number of overall misses
441system.cpu.dcache.ReadReq_miss_latency::cpu.data 5784178500 # number of ReadReq miss cycles
442system.cpu.dcache.ReadReq_miss_latency::total 5784178500 # number of ReadReq miss cycles
443system.cpu.dcache.WriteReq_miss_latency::cpu.data 4612267011 # number of WriteReq miss cycles
444system.cpu.dcache.WriteReq_miss_latency::total 4612267011 # number of WriteReq miss cycles
445system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 129000 # number of LoadLockedReq miss cycles
446system.cpu.dcache.LoadLockedReq_miss_latency::total 129000 # number of LoadLockedReq miss cycles
447system.cpu.dcache.demand_miss_latency::cpu.data 10396445511 # number of demand (read+write) miss cycles
448system.cpu.dcache.demand_miss_latency::total 10396445511 # number of demand (read+write) miss cycles
449system.cpu.dcache.overall_miss_latency::cpu.data 10396445511 # number of overall miss cycles
450system.cpu.dcache.overall_miss_latency::total 10396445511 # number of overall miss cycles
451system.cpu.dcache.ReadReq_accesses::cpu.data 24870356 # number of ReadReq accesses(hits+misses)
452system.cpu.dcache.ReadReq_accesses::total 24870356 # number of ReadReq accesses(hits+misses)
453system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
454system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
455system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5906 # number of LoadLockedReq accesses(hits+misses)
456system.cpu.dcache.LoadLockedReq_accesses::total 5906 # number of LoadLockedReq accesses(hits+misses)
457system.cpu.dcache.StoreCondReq_accesses::cpu.data 5797 # number of StoreCondReq accesses(hits+misses)
458system.cpu.dcache.StoreCondReq_accesses::total 5797 # number of StoreCondReq accesses(hits+misses)
459system.cpu.dcache.demand_accesses::cpu.data 29605337 # number of demand (read+write) accesses
460system.cpu.dcache.demand_accesses::total 29605337 # number of demand (read+write) accesses
461system.cpu.dcache.overall_accesses::cpu.data 29605337 # number of overall (read+write) accesses
462system.cpu.dcache.overall_accesses::total 29605337 # number of overall (read+write) accesses
463system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040373 # miss rate for ReadReq accesses
464system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037182 # miss rate for WriteReq accesses
465system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001355 # miss rate for LoadLockedReq accesses
466system.cpu.dcache.demand_miss_rate::cpu.data 0.039863 # miss rate for demand accesses
467system.cpu.dcache.overall_miss_rate::cpu.data 0.039863 # miss rate for overall accesses
468system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 5760.542992 # average ReadReq miss latency
469system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 26197.875726 # average WriteReq miss latency
470system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16125 # average LoadLockedReq miss latency
471system.cpu.dcache.demand_avg_miss_latency::cpu.data 8809.367484 # average overall miss latency
472system.cpu.dcache.overall_avg_miss_latency::cpu.data 8809.367484 # average overall miss latency
473system.cpu.dcache.blocked_cycles::no_mshrs 23104055 # number of cycles access was blocked
474system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
475system.cpu.dcache.blocked::no_mshrs 8078 # number of cycles access was blocked
476system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
477system.cpu.dcache.avg_blocked_cycles::no_mshrs 2860.120698 # average number of cycles each access was blocked
383system.cpu.icache.fast_writes 0 # number of fast writes performed
384system.cpu.icache.cache_copies 0 # number of cache copies performed
385system.cpu.icache.ReadReq_mshr_hits::cpu.inst 223 # number of ReadReq MSHR hits
386system.cpu.icache.ReadReq_mshr_hits::total 223 # number of ReadReq MSHR hits
387system.cpu.icache.demand_mshr_hits::cpu.inst 223 # number of demand (read+write) MSHR hits
388system.cpu.icache.demand_mshr_hits::total 223 # number of demand (read+write) MSHR hits
389system.cpu.icache.overall_mshr_hits::cpu.inst 223 # number of overall MSHR hits
390system.cpu.icache.overall_mshr_hits::total 223 # number of overall MSHR hits
391system.cpu.icache.ReadReq_mshr_misses::cpu.inst 749 # number of ReadReq MSHR misses
392system.cpu.icache.ReadReq_mshr_misses::total 749 # number of ReadReq MSHR misses
393system.cpu.icache.demand_mshr_misses::cpu.inst 749 # number of demand (read+write) MSHR misses
394system.cpu.icache.demand_mshr_misses::total 749 # number of demand (read+write) MSHR misses
395system.cpu.icache.overall_mshr_misses::cpu.inst 749 # number of overall MSHR misses
396system.cpu.icache.overall_mshr_misses::total 749 # number of overall MSHR misses
397system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 25625000 # number of ReadReq MSHR miss cycles
398system.cpu.icache.ReadReq_mshr_miss_latency::total 25625000 # number of ReadReq MSHR miss cycles
399system.cpu.icache.demand_mshr_miss_latency::cpu.inst 25625000 # number of demand (read+write) MSHR miss cycles
400system.cpu.icache.demand_mshr_miss_latency::total 25625000 # number of demand (read+write) MSHR miss cycles
401system.cpu.icache.overall_mshr_miss_latency::cpu.inst 25625000 # number of overall MSHR miss cycles
402system.cpu.icache.overall_mshr_miss_latency::total 25625000 # number of overall MSHR miss cycles
403system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses
404system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses
405system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses
406system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34212.283044 # average ReadReq mshr miss latency
407system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34212.283044 # average overall mshr miss latency
408system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34212.283044 # average overall mshr miss latency
409system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
410system.cpu.dcache.replacements 943602 # number of replacements
411system.cpu.dcache.tagsinuse 3646.405021 # Cycle average of tags in use
412system.cpu.dcache.total_refs 28436874 # Total number of references to valid blocks.
413system.cpu.dcache.sampled_refs 947698 # Sample count of references to valid blocks.
414system.cpu.dcache.avg_refs 30.006261 # Average number of references to valid blocks.
415system.cpu.dcache.warmup_cycle 8214901000 # Cycle when the warmup percentage was hit.
416system.cpu.dcache.occ_blocks::cpu.data 3646.405021 # Average occupied blocks per requestor
417system.cpu.dcache.occ_percent::cpu.data 0.890236 # Average percentage of cache occupancy
418system.cpu.dcache.occ_percent::total 0.890236 # Average percentage of cache occupancy
419system.cpu.dcache.ReadReq_hits::cpu.data 23866253 # number of ReadReq hits
420system.cpu.dcache.ReadReq_hits::total 23866253 # number of ReadReq hits
421system.cpu.dcache.WriteReq_hits::cpu.data 4558926 # number of WriteReq hits
422system.cpu.dcache.WriteReq_hits::total 4558926 # number of WriteReq hits
423system.cpu.dcache.LoadLockedReq_hits::cpu.data 5898 # number of LoadLockedReq hits
424system.cpu.dcache.LoadLockedReq_hits::total 5898 # number of LoadLockedReq hits
425system.cpu.dcache.StoreCondReq_hits::cpu.data 5797 # number of StoreCondReq hits
426system.cpu.dcache.StoreCondReq_hits::total 5797 # number of StoreCondReq hits
427system.cpu.dcache.demand_hits::cpu.data 28425179 # number of demand (read+write) hits
428system.cpu.dcache.demand_hits::total 28425179 # number of demand (read+write) hits
429system.cpu.dcache.overall_hits::cpu.data 28425179 # number of overall hits
430system.cpu.dcache.overall_hits::total 28425179 # number of overall hits
431system.cpu.dcache.ReadReq_misses::cpu.data 1004103 # number of ReadReq misses
432system.cpu.dcache.ReadReq_misses::total 1004103 # number of ReadReq misses
433system.cpu.dcache.WriteReq_misses::cpu.data 176055 # number of WriteReq misses
434system.cpu.dcache.WriteReq_misses::total 176055 # number of WriteReq misses
435system.cpu.dcache.LoadLockedReq_misses::cpu.data 8 # number of LoadLockedReq misses
436system.cpu.dcache.LoadLockedReq_misses::total 8 # number of LoadLockedReq misses
437system.cpu.dcache.demand_misses::cpu.data 1180158 # number of demand (read+write) misses
438system.cpu.dcache.demand_misses::total 1180158 # number of demand (read+write) misses
439system.cpu.dcache.overall_misses::cpu.data 1180158 # number of overall misses
440system.cpu.dcache.overall_misses::total 1180158 # number of overall misses
441system.cpu.dcache.ReadReq_miss_latency::cpu.data 5784178500 # number of ReadReq miss cycles
442system.cpu.dcache.ReadReq_miss_latency::total 5784178500 # number of ReadReq miss cycles
443system.cpu.dcache.WriteReq_miss_latency::cpu.data 4612267011 # number of WriteReq miss cycles
444system.cpu.dcache.WriteReq_miss_latency::total 4612267011 # number of WriteReq miss cycles
445system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 129000 # number of LoadLockedReq miss cycles
446system.cpu.dcache.LoadLockedReq_miss_latency::total 129000 # number of LoadLockedReq miss cycles
447system.cpu.dcache.demand_miss_latency::cpu.data 10396445511 # number of demand (read+write) miss cycles
448system.cpu.dcache.demand_miss_latency::total 10396445511 # number of demand (read+write) miss cycles
449system.cpu.dcache.overall_miss_latency::cpu.data 10396445511 # number of overall miss cycles
450system.cpu.dcache.overall_miss_latency::total 10396445511 # number of overall miss cycles
451system.cpu.dcache.ReadReq_accesses::cpu.data 24870356 # number of ReadReq accesses(hits+misses)
452system.cpu.dcache.ReadReq_accesses::total 24870356 # number of ReadReq accesses(hits+misses)
453system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
454system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
455system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5906 # number of LoadLockedReq accesses(hits+misses)
456system.cpu.dcache.LoadLockedReq_accesses::total 5906 # number of LoadLockedReq accesses(hits+misses)
457system.cpu.dcache.StoreCondReq_accesses::cpu.data 5797 # number of StoreCondReq accesses(hits+misses)
458system.cpu.dcache.StoreCondReq_accesses::total 5797 # number of StoreCondReq accesses(hits+misses)
459system.cpu.dcache.demand_accesses::cpu.data 29605337 # number of demand (read+write) accesses
460system.cpu.dcache.demand_accesses::total 29605337 # number of demand (read+write) accesses
461system.cpu.dcache.overall_accesses::cpu.data 29605337 # number of overall (read+write) accesses
462system.cpu.dcache.overall_accesses::total 29605337 # number of overall (read+write) accesses
463system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040373 # miss rate for ReadReq accesses
464system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037182 # miss rate for WriteReq accesses
465system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001355 # miss rate for LoadLockedReq accesses
466system.cpu.dcache.demand_miss_rate::cpu.data 0.039863 # miss rate for demand accesses
467system.cpu.dcache.overall_miss_rate::cpu.data 0.039863 # miss rate for overall accesses
468system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 5760.542992 # average ReadReq miss latency
469system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 26197.875726 # average WriteReq miss latency
470system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16125 # average LoadLockedReq miss latency
471system.cpu.dcache.demand_avg_miss_latency::cpu.data 8809.367484 # average overall miss latency
472system.cpu.dcache.overall_avg_miss_latency::cpu.data 8809.367484 # average overall miss latency
473system.cpu.dcache.blocked_cycles::no_mshrs 23104055 # number of cycles access was blocked
474system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
475system.cpu.dcache.blocked::no_mshrs 8078 # number of cycles access was blocked
476system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
477system.cpu.dcache.avg_blocked_cycles::no_mshrs 2860.120698 # average number of cycles each access was blocked
478system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
478system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
479system.cpu.dcache.fast_writes 0 # number of fast writes performed
480system.cpu.dcache.cache_copies 0 # number of cache copies performed
481system.cpu.dcache.writebacks::writebacks 942908 # number of writebacks
482system.cpu.dcache.writebacks::total 942908 # number of writebacks
483system.cpu.dcache.ReadReq_mshr_hits::cpu.data 99918 # number of ReadReq MSHR hits
484system.cpu.dcache.ReadReq_mshr_hits::total 99918 # number of ReadReq MSHR hits
485system.cpu.dcache.WriteReq_mshr_hits::cpu.data 132542 # number of WriteReq MSHR hits
486system.cpu.dcache.WriteReq_mshr_hits::total 132542 # number of WriteReq MSHR hits
487system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 8 # number of LoadLockedReq MSHR hits
488system.cpu.dcache.LoadLockedReq_mshr_hits::total 8 # number of LoadLockedReq MSHR hits
489system.cpu.dcache.demand_mshr_hits::cpu.data 232460 # number of demand (read+write) MSHR hits
490system.cpu.dcache.demand_mshr_hits::total 232460 # number of demand (read+write) MSHR hits
491system.cpu.dcache.overall_mshr_hits::cpu.data 232460 # number of overall MSHR hits
492system.cpu.dcache.overall_mshr_hits::total 232460 # number of overall MSHR hits
493system.cpu.dcache.ReadReq_mshr_misses::cpu.data 904185 # number of ReadReq MSHR misses
494system.cpu.dcache.ReadReq_mshr_misses::total 904185 # number of ReadReq MSHR misses
495system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43513 # number of WriteReq MSHR misses
496system.cpu.dcache.WriteReq_mshr_misses::total 43513 # number of WriteReq MSHR misses
497system.cpu.dcache.demand_mshr_misses::cpu.data 947698 # number of demand (read+write) MSHR misses
498system.cpu.dcache.demand_mshr_misses::total 947698 # number of demand (read+write) MSHR misses
499system.cpu.dcache.overall_mshr_misses::cpu.data 947698 # number of overall MSHR misses
500system.cpu.dcache.overall_mshr_misses::total 947698 # number of overall MSHR misses
501system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2402147500 # number of ReadReq MSHR miss cycles
502system.cpu.dcache.ReadReq_mshr_miss_latency::total 2402147500 # number of ReadReq MSHR miss cycles
503system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1077084130 # number of WriteReq MSHR miss cycles
504system.cpu.dcache.WriteReq_mshr_miss_latency::total 1077084130 # number of WriteReq MSHR miss cycles
505system.cpu.dcache.demand_mshr_miss_latency::cpu.data 3479231630 # number of demand (read+write) MSHR miss cycles
506system.cpu.dcache.demand_mshr_miss_latency::total 3479231630 # number of demand (read+write) MSHR miss cycles
507system.cpu.dcache.overall_mshr_miss_latency::cpu.data 3479231630 # number of overall MSHR miss cycles
508system.cpu.dcache.overall_mshr_miss_latency::total 3479231630 # number of overall MSHR miss cycles
509system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036356 # mshr miss rate for ReadReq accesses
510system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009190 # mshr miss rate for WriteReq accesses
511system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032011 # mshr miss rate for demand accesses
512system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032011 # mshr miss rate for overall accesses
513system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 2656.699127 # average ReadReq mshr miss latency
514system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 24753.157217 # average WriteReq mshr miss latency
515system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 3671.245091 # average overall mshr miss latency
516system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 3671.245091 # average overall mshr miss latency
517system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
518system.cpu.l2cache.replacements 770 # number of replacements
519system.cpu.l2cache.tagsinuse 10017.166349 # Cycle average of tags in use
520system.cpu.l2cache.total_refs 1600694 # Total number of references to valid blocks.
521system.cpu.l2cache.sampled_refs 15595 # Sample count of references to valid blocks.
522system.cpu.l2cache.avg_refs 102.641488 # Average number of references to valid blocks.
523system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
524system.cpu.l2cache.occ_blocks::writebacks 9634.775304 # Average occupied blocks per requestor
525system.cpu.l2cache.occ_blocks::cpu.inst 182.147356 # Average occupied blocks per requestor
526system.cpu.l2cache.occ_blocks::cpu.data 200.243688 # Average occupied blocks per requestor
527system.cpu.l2cache.occ_percent::writebacks 0.294030 # Average percentage of cache occupancy
528system.cpu.l2cache.occ_percent::cpu.inst 0.005559 # Average percentage of cache occupancy
529system.cpu.l2cache.occ_percent::cpu.data 0.006111 # Average percentage of cache occupancy
530system.cpu.l2cache.occ_percent::total 0.305700 # Average percentage of cache occupancy
531system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits
532system.cpu.l2cache.ReadReq_hits::cpu.data 902746 # number of ReadReq hits
533system.cpu.l2cache.ReadReq_hits::total 902773 # number of ReadReq hits
534system.cpu.l2cache.Writeback_hits::writebacks 942908 # number of Writeback hits
535system.cpu.l2cache.Writeback_hits::total 942908 # number of Writeback hits
536system.cpu.l2cache.ReadExReq_hits::cpu.data 30054 # number of ReadExReq hits
537system.cpu.l2cache.ReadExReq_hits::total 30054 # number of ReadExReq hits
538system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits
539system.cpu.l2cache.demand_hits::cpu.data 932800 # number of demand (read+write) hits
540system.cpu.l2cache.demand_hits::total 932827 # number of demand (read+write) hits
541system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits
542system.cpu.l2cache.overall_hits::cpu.data 932800 # number of overall hits
543system.cpu.l2cache.overall_hits::total 932827 # number of overall hits
544system.cpu.l2cache.ReadReq_misses::cpu.inst 722 # number of ReadReq misses
545system.cpu.l2cache.ReadReq_misses::cpu.data 364 # number of ReadReq misses
546system.cpu.l2cache.ReadReq_misses::total 1086 # number of ReadReq misses
547system.cpu.l2cache.ReadExReq_misses::cpu.data 14534 # number of ReadExReq misses
548system.cpu.l2cache.ReadExReq_misses::total 14534 # number of ReadExReq misses
549system.cpu.l2cache.demand_misses::cpu.inst 722 # number of demand (read+write) misses
550system.cpu.l2cache.demand_misses::cpu.data 14898 # number of demand (read+write) misses
551system.cpu.l2cache.demand_misses::total 15620 # number of demand (read+write) misses
552system.cpu.l2cache.overall_misses::cpu.inst 722 # number of overall misses
553system.cpu.l2cache.overall_misses::cpu.data 14898 # number of overall misses
554system.cpu.l2cache.overall_misses::total 15620 # number of overall misses
555system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 24755500 # number of ReadReq miss cycles
556system.cpu.l2cache.ReadReq_miss_latency::cpu.data 12471500 # number of ReadReq miss cycles
557system.cpu.l2cache.ReadReq_miss_latency::total 37227000 # number of ReadReq miss cycles
558system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 499277500 # number of ReadExReq miss cycles
559system.cpu.l2cache.ReadExReq_miss_latency::total 499277500 # number of ReadExReq miss cycles
560system.cpu.l2cache.demand_miss_latency::cpu.inst 24755500 # number of demand (read+write) miss cycles
561system.cpu.l2cache.demand_miss_latency::cpu.data 511749000 # number of demand (read+write) miss cycles
562system.cpu.l2cache.demand_miss_latency::total 536504500 # number of demand (read+write) miss cycles
563system.cpu.l2cache.overall_miss_latency::cpu.inst 24755500 # number of overall miss cycles
564system.cpu.l2cache.overall_miss_latency::cpu.data 511749000 # number of overall miss cycles
565system.cpu.l2cache.overall_miss_latency::total 536504500 # number of overall miss cycles
566system.cpu.l2cache.ReadReq_accesses::cpu.inst 749 # number of ReadReq accesses(hits+misses)
567system.cpu.l2cache.ReadReq_accesses::cpu.data 903110 # number of ReadReq accesses(hits+misses)
568system.cpu.l2cache.ReadReq_accesses::total 903859 # number of ReadReq accesses(hits+misses)
569system.cpu.l2cache.Writeback_accesses::writebacks 942908 # number of Writeback accesses(hits+misses)
570system.cpu.l2cache.Writeback_accesses::total 942908 # number of Writeback accesses(hits+misses)
571system.cpu.l2cache.ReadExReq_accesses::cpu.data 44588 # number of ReadExReq accesses(hits+misses)
572system.cpu.l2cache.ReadExReq_accesses::total 44588 # number of ReadExReq accesses(hits+misses)
573system.cpu.l2cache.demand_accesses::cpu.inst 749 # number of demand (read+write) accesses
574system.cpu.l2cache.demand_accesses::cpu.data 947698 # number of demand (read+write) accesses
575system.cpu.l2cache.demand_accesses::total 948447 # number of demand (read+write) accesses
576system.cpu.l2cache.overall_accesses::cpu.inst 749 # number of overall (read+write) accesses
577system.cpu.l2cache.overall_accesses::cpu.data 947698 # number of overall (read+write) accesses
578system.cpu.l2cache.overall_accesses::total 948447 # number of overall (read+write) accesses
579system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963952 # miss rate for ReadReq accesses
580system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000403 # miss rate for ReadReq accesses
581system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.325962 # miss rate for ReadExReq accesses
582system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963952 # miss rate for demand accesses
583system.cpu.l2cache.demand_miss_rate::cpu.data 0.015720 # miss rate for demand accesses
584system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963952 # miss rate for overall accesses
585system.cpu.l2cache.overall_miss_rate::cpu.data 0.015720 # miss rate for overall accesses
586system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34287.396122 # average ReadReq miss latency
587system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34262.362637 # average ReadReq miss latency
588system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34352.380625 # average ReadExReq miss latency
589system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34287.396122 # average overall miss latency
590system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34350.181232 # average overall miss latency
591system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34287.396122 # average overall miss latency
592system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34350.181232 # average overall miss latency
593system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
594system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
595system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
596system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
479system.cpu.dcache.fast_writes 0 # number of fast writes performed
480system.cpu.dcache.cache_copies 0 # number of cache copies performed
481system.cpu.dcache.writebacks::writebacks 942908 # number of writebacks
482system.cpu.dcache.writebacks::total 942908 # number of writebacks
483system.cpu.dcache.ReadReq_mshr_hits::cpu.data 99918 # number of ReadReq MSHR hits
484system.cpu.dcache.ReadReq_mshr_hits::total 99918 # number of ReadReq MSHR hits
485system.cpu.dcache.WriteReq_mshr_hits::cpu.data 132542 # number of WriteReq MSHR hits
486system.cpu.dcache.WriteReq_mshr_hits::total 132542 # number of WriteReq MSHR hits
487system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 8 # number of LoadLockedReq MSHR hits
488system.cpu.dcache.LoadLockedReq_mshr_hits::total 8 # number of LoadLockedReq MSHR hits
489system.cpu.dcache.demand_mshr_hits::cpu.data 232460 # number of demand (read+write) MSHR hits
490system.cpu.dcache.demand_mshr_hits::total 232460 # number of demand (read+write) MSHR hits
491system.cpu.dcache.overall_mshr_hits::cpu.data 232460 # number of overall MSHR hits
492system.cpu.dcache.overall_mshr_hits::total 232460 # number of overall MSHR hits
493system.cpu.dcache.ReadReq_mshr_misses::cpu.data 904185 # number of ReadReq MSHR misses
494system.cpu.dcache.ReadReq_mshr_misses::total 904185 # number of ReadReq MSHR misses
495system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43513 # number of WriteReq MSHR misses
496system.cpu.dcache.WriteReq_mshr_misses::total 43513 # number of WriteReq MSHR misses
497system.cpu.dcache.demand_mshr_misses::cpu.data 947698 # number of demand (read+write) MSHR misses
498system.cpu.dcache.demand_mshr_misses::total 947698 # number of demand (read+write) MSHR misses
499system.cpu.dcache.overall_mshr_misses::cpu.data 947698 # number of overall MSHR misses
500system.cpu.dcache.overall_mshr_misses::total 947698 # number of overall MSHR misses
501system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2402147500 # number of ReadReq MSHR miss cycles
502system.cpu.dcache.ReadReq_mshr_miss_latency::total 2402147500 # number of ReadReq MSHR miss cycles
503system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1077084130 # number of WriteReq MSHR miss cycles
504system.cpu.dcache.WriteReq_mshr_miss_latency::total 1077084130 # number of WriteReq MSHR miss cycles
505system.cpu.dcache.demand_mshr_miss_latency::cpu.data 3479231630 # number of demand (read+write) MSHR miss cycles
506system.cpu.dcache.demand_mshr_miss_latency::total 3479231630 # number of demand (read+write) MSHR miss cycles
507system.cpu.dcache.overall_mshr_miss_latency::cpu.data 3479231630 # number of overall MSHR miss cycles
508system.cpu.dcache.overall_mshr_miss_latency::total 3479231630 # number of overall MSHR miss cycles
509system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036356 # mshr miss rate for ReadReq accesses
510system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009190 # mshr miss rate for WriteReq accesses
511system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032011 # mshr miss rate for demand accesses
512system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032011 # mshr miss rate for overall accesses
513system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 2656.699127 # average ReadReq mshr miss latency
514system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 24753.157217 # average WriteReq mshr miss latency
515system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 3671.245091 # average overall mshr miss latency
516system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 3671.245091 # average overall mshr miss latency
517system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
518system.cpu.l2cache.replacements 770 # number of replacements
519system.cpu.l2cache.tagsinuse 10017.166349 # Cycle average of tags in use
520system.cpu.l2cache.total_refs 1600694 # Total number of references to valid blocks.
521system.cpu.l2cache.sampled_refs 15595 # Sample count of references to valid blocks.
522system.cpu.l2cache.avg_refs 102.641488 # Average number of references to valid blocks.
523system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
524system.cpu.l2cache.occ_blocks::writebacks 9634.775304 # Average occupied blocks per requestor
525system.cpu.l2cache.occ_blocks::cpu.inst 182.147356 # Average occupied blocks per requestor
526system.cpu.l2cache.occ_blocks::cpu.data 200.243688 # Average occupied blocks per requestor
527system.cpu.l2cache.occ_percent::writebacks 0.294030 # Average percentage of cache occupancy
528system.cpu.l2cache.occ_percent::cpu.inst 0.005559 # Average percentage of cache occupancy
529system.cpu.l2cache.occ_percent::cpu.data 0.006111 # Average percentage of cache occupancy
530system.cpu.l2cache.occ_percent::total 0.305700 # Average percentage of cache occupancy
531system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits
532system.cpu.l2cache.ReadReq_hits::cpu.data 902746 # number of ReadReq hits
533system.cpu.l2cache.ReadReq_hits::total 902773 # number of ReadReq hits
534system.cpu.l2cache.Writeback_hits::writebacks 942908 # number of Writeback hits
535system.cpu.l2cache.Writeback_hits::total 942908 # number of Writeback hits
536system.cpu.l2cache.ReadExReq_hits::cpu.data 30054 # number of ReadExReq hits
537system.cpu.l2cache.ReadExReq_hits::total 30054 # number of ReadExReq hits
538system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits
539system.cpu.l2cache.demand_hits::cpu.data 932800 # number of demand (read+write) hits
540system.cpu.l2cache.demand_hits::total 932827 # number of demand (read+write) hits
541system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits
542system.cpu.l2cache.overall_hits::cpu.data 932800 # number of overall hits
543system.cpu.l2cache.overall_hits::total 932827 # number of overall hits
544system.cpu.l2cache.ReadReq_misses::cpu.inst 722 # number of ReadReq misses
545system.cpu.l2cache.ReadReq_misses::cpu.data 364 # number of ReadReq misses
546system.cpu.l2cache.ReadReq_misses::total 1086 # number of ReadReq misses
547system.cpu.l2cache.ReadExReq_misses::cpu.data 14534 # number of ReadExReq misses
548system.cpu.l2cache.ReadExReq_misses::total 14534 # number of ReadExReq misses
549system.cpu.l2cache.demand_misses::cpu.inst 722 # number of demand (read+write) misses
550system.cpu.l2cache.demand_misses::cpu.data 14898 # number of demand (read+write) misses
551system.cpu.l2cache.demand_misses::total 15620 # number of demand (read+write) misses
552system.cpu.l2cache.overall_misses::cpu.inst 722 # number of overall misses
553system.cpu.l2cache.overall_misses::cpu.data 14898 # number of overall misses
554system.cpu.l2cache.overall_misses::total 15620 # number of overall misses
555system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 24755500 # number of ReadReq miss cycles
556system.cpu.l2cache.ReadReq_miss_latency::cpu.data 12471500 # number of ReadReq miss cycles
557system.cpu.l2cache.ReadReq_miss_latency::total 37227000 # number of ReadReq miss cycles
558system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 499277500 # number of ReadExReq miss cycles
559system.cpu.l2cache.ReadExReq_miss_latency::total 499277500 # number of ReadExReq miss cycles
560system.cpu.l2cache.demand_miss_latency::cpu.inst 24755500 # number of demand (read+write) miss cycles
561system.cpu.l2cache.demand_miss_latency::cpu.data 511749000 # number of demand (read+write) miss cycles
562system.cpu.l2cache.demand_miss_latency::total 536504500 # number of demand (read+write) miss cycles
563system.cpu.l2cache.overall_miss_latency::cpu.inst 24755500 # number of overall miss cycles
564system.cpu.l2cache.overall_miss_latency::cpu.data 511749000 # number of overall miss cycles
565system.cpu.l2cache.overall_miss_latency::total 536504500 # number of overall miss cycles
566system.cpu.l2cache.ReadReq_accesses::cpu.inst 749 # number of ReadReq accesses(hits+misses)
567system.cpu.l2cache.ReadReq_accesses::cpu.data 903110 # number of ReadReq accesses(hits+misses)
568system.cpu.l2cache.ReadReq_accesses::total 903859 # number of ReadReq accesses(hits+misses)
569system.cpu.l2cache.Writeback_accesses::writebacks 942908 # number of Writeback accesses(hits+misses)
570system.cpu.l2cache.Writeback_accesses::total 942908 # number of Writeback accesses(hits+misses)
571system.cpu.l2cache.ReadExReq_accesses::cpu.data 44588 # number of ReadExReq accesses(hits+misses)
572system.cpu.l2cache.ReadExReq_accesses::total 44588 # number of ReadExReq accesses(hits+misses)
573system.cpu.l2cache.demand_accesses::cpu.inst 749 # number of demand (read+write) accesses
574system.cpu.l2cache.demand_accesses::cpu.data 947698 # number of demand (read+write) accesses
575system.cpu.l2cache.demand_accesses::total 948447 # number of demand (read+write) accesses
576system.cpu.l2cache.overall_accesses::cpu.inst 749 # number of overall (read+write) accesses
577system.cpu.l2cache.overall_accesses::cpu.data 947698 # number of overall (read+write) accesses
578system.cpu.l2cache.overall_accesses::total 948447 # number of overall (read+write) accesses
579system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963952 # miss rate for ReadReq accesses
580system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000403 # miss rate for ReadReq accesses
581system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.325962 # miss rate for ReadExReq accesses
582system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963952 # miss rate for demand accesses
583system.cpu.l2cache.demand_miss_rate::cpu.data 0.015720 # miss rate for demand accesses
584system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963952 # miss rate for overall accesses
585system.cpu.l2cache.overall_miss_rate::cpu.data 0.015720 # miss rate for overall accesses
586system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34287.396122 # average ReadReq miss latency
587system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34262.362637 # average ReadReq miss latency
588system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34352.380625 # average ReadExReq miss latency
589system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34287.396122 # average overall miss latency
590system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34350.181232 # average overall miss latency
591system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34287.396122 # average overall miss latency
592system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34350.181232 # average overall miss latency
593system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
594system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
595system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
596system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
597system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
598system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
597system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
598system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
599system.cpu.l2cache.fast_writes 0 # number of fast writes performed
600system.cpu.l2cache.cache_copies 0 # number of cache copies performed
601system.cpu.l2cache.writebacks::writebacks 32 # number of writebacks
602system.cpu.l2cache.writebacks::total 32 # number of writebacks
603system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
604system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits
605system.cpu.l2cache.ReadReq_mshr_hits::total 10 # number of ReadReq MSHR hits
606system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
607system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits
608system.cpu.l2cache.demand_mshr_hits::total 10 # number of demand (read+write) MSHR hits
609system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
610system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits
611system.cpu.l2cache.overall_mshr_hits::total 10 # number of overall MSHR hits
612system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 721 # number of ReadReq MSHR misses
613system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 355 # number of ReadReq MSHR misses
614system.cpu.l2cache.ReadReq_mshr_misses::total 1076 # number of ReadReq MSHR misses
615system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14534 # number of ReadExReq MSHR misses
616system.cpu.l2cache.ReadExReq_mshr_misses::total 14534 # number of ReadExReq MSHR misses
617system.cpu.l2cache.demand_mshr_misses::cpu.inst 721 # number of demand (read+write) MSHR misses
618system.cpu.l2cache.demand_mshr_misses::cpu.data 14889 # number of demand (read+write) MSHR misses
619system.cpu.l2cache.demand_mshr_misses::total 15610 # number of demand (read+write) MSHR misses
620system.cpu.l2cache.overall_mshr_misses::cpu.inst 721 # number of overall MSHR misses
621system.cpu.l2cache.overall_mshr_misses::cpu.data 14889 # number of overall MSHR misses
622system.cpu.l2cache.overall_mshr_misses::total 15610 # number of overall MSHR misses
623system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 22414000 # number of ReadReq MSHR miss cycles
624system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 11074500 # number of ReadReq MSHR miss cycles
625system.cpu.l2cache.ReadReq_mshr_miss_latency::total 33488500 # number of ReadReq MSHR miss cycles
626system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 452032500 # number of ReadExReq MSHR miss cycles
627system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 452032500 # number of ReadExReq MSHR miss cycles
628system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 22414000 # number of demand (read+write) MSHR miss cycles
629system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 463107000 # number of demand (read+write) MSHR miss cycles
630system.cpu.l2cache.demand_mshr_miss_latency::total 485521000 # number of demand (read+write) MSHR miss cycles
631system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 22414000 # number of overall MSHR miss cycles
632system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 463107000 # number of overall MSHR miss cycles
633system.cpu.l2cache.overall_mshr_miss_latency::total 485521000 # number of overall MSHR miss cycles
634system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962617 # mshr miss rate for ReadReq accesses
635system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000393 # mshr miss rate for ReadReq accesses
636system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.325962 # mshr miss rate for ReadExReq accesses
637system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962617 # mshr miss rate for demand accesses
638system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015711 # mshr miss rate for demand accesses
639system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962617 # mshr miss rate for overall accesses
640system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015711 # mshr miss rate for overall accesses
641system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31087.378641 # average ReadReq mshr miss latency
642system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31195.774648 # average ReadReq mshr miss latency
643system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31101.726985 # average ReadExReq mshr miss latency
644system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31087.378641 # average overall mshr miss latency
645system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31103.969373 # average overall mshr miss latency
646system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31087.378641 # average overall mshr miss latency
647system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31103.969373 # average overall mshr miss latency
648system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
649
650---------- End Simulation Statistics ----------
599system.cpu.l2cache.fast_writes 0 # number of fast writes performed
600system.cpu.l2cache.cache_copies 0 # number of cache copies performed
601system.cpu.l2cache.writebacks::writebacks 32 # number of writebacks
602system.cpu.l2cache.writebacks::total 32 # number of writebacks
603system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
604system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits
605system.cpu.l2cache.ReadReq_mshr_hits::total 10 # number of ReadReq MSHR hits
606system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
607system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits
608system.cpu.l2cache.demand_mshr_hits::total 10 # number of demand (read+write) MSHR hits
609system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
610system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits
611system.cpu.l2cache.overall_mshr_hits::total 10 # number of overall MSHR hits
612system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 721 # number of ReadReq MSHR misses
613system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 355 # number of ReadReq MSHR misses
614system.cpu.l2cache.ReadReq_mshr_misses::total 1076 # number of ReadReq MSHR misses
615system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14534 # number of ReadExReq MSHR misses
616system.cpu.l2cache.ReadExReq_mshr_misses::total 14534 # number of ReadExReq MSHR misses
617system.cpu.l2cache.demand_mshr_misses::cpu.inst 721 # number of demand (read+write) MSHR misses
618system.cpu.l2cache.demand_mshr_misses::cpu.data 14889 # number of demand (read+write) MSHR misses
619system.cpu.l2cache.demand_mshr_misses::total 15610 # number of demand (read+write) MSHR misses
620system.cpu.l2cache.overall_mshr_misses::cpu.inst 721 # number of overall MSHR misses
621system.cpu.l2cache.overall_mshr_misses::cpu.data 14889 # number of overall MSHR misses
622system.cpu.l2cache.overall_mshr_misses::total 15610 # number of overall MSHR misses
623system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 22414000 # number of ReadReq MSHR miss cycles
624system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 11074500 # number of ReadReq MSHR miss cycles
625system.cpu.l2cache.ReadReq_mshr_miss_latency::total 33488500 # number of ReadReq MSHR miss cycles
626system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 452032500 # number of ReadExReq MSHR miss cycles
627system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 452032500 # number of ReadExReq MSHR miss cycles
628system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 22414000 # number of demand (read+write) MSHR miss cycles
629system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 463107000 # number of demand (read+write) MSHR miss cycles
630system.cpu.l2cache.demand_mshr_miss_latency::total 485521000 # number of demand (read+write) MSHR miss cycles
631system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 22414000 # number of overall MSHR miss cycles
632system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 463107000 # number of overall MSHR miss cycles
633system.cpu.l2cache.overall_mshr_miss_latency::total 485521000 # number of overall MSHR miss cycles
634system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962617 # mshr miss rate for ReadReq accesses
635system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000393 # mshr miss rate for ReadReq accesses
636system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.325962 # mshr miss rate for ReadExReq accesses
637system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962617 # mshr miss rate for demand accesses
638system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015711 # mshr miss rate for demand accesses
639system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962617 # mshr miss rate for overall accesses
640system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015711 # mshr miss rate for overall accesses
641system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31087.378641 # average ReadReq mshr miss latency
642system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31195.774648 # average ReadReq mshr miss latency
643system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31101.726985 # average ReadExReq mshr miss latency
644system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31087.378641 # average overall mshr miss latency
645system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31103.969373 # average overall mshr miss latency
646system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31087.378641 # average overall mshr miss latency
647system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31103.969373 # average overall mshr miss latency
648system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
649
650---------- End Simulation Statistics ----------