3,5c3,5
< sim_seconds 5.149802 # Number of seconds simulated
< sim_ticks 5149801602000 # Number of ticks simulated
< final_tick 5149801602000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 5.133932 # Number of seconds simulated
> sim_ticks 5133932129000 # Number of ticks simulated
> final_tick 5133932129000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,14c7,14
< host_inst_rate 149544 # Simulator instruction rate (inst/s)
< host_op_rate 295611 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 1888705545 # Simulator tick rate (ticks/s)
< host_mem_usage 733444 # Number of bytes of host memory used
< host_seconds 2726.63 # Real time elapsed on the host
< sim_insts 407752265 # Number of instructions simulated
< sim_ops 806021401 # Number of ops (including micro ops) simulated
< system.physmem.bytes_read::pc.south_bridge.ide 2464448 # Number of bytes read from this memory
---
> host_inst_rate 157497 # Simulator instruction rate (inst/s)
> host_op_rate 311329 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 1982921852 # Simulator tick rate (ticks/s)
> host_mem_usage 759792 # Number of bytes of host memory used
> host_seconds 2589.07 # Real time elapsed on the host
> sim_insts 407772261 # Number of instructions simulated
> sim_ops 806052921 # Number of ops (including micro ops) simulated
> system.physmem.bytes_read::pc.south_bridge.ide 2442496 # Number of bytes read from this memory
17,24c17,24
< system.physmem.bytes_read::cpu.inst 1029696 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 10712000 # Number of bytes read from this memory
< system.physmem.bytes_read::total 14210368 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 1029696 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 1029696 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 9492864 # Number of bytes written to this memory
< system.physmem.bytes_written::total 9492864 # Number of bytes written to this memory
< system.physmem.num_reads::pc.south_bridge.ide 38507 # Number of read requests responded to by this memory
---
> system.physmem.bytes_read::cpu.inst 1029568 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 10759232 # Number of bytes read from this memory
> system.physmem.bytes_read::total 14235520 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 1029568 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 1029568 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 9509568 # Number of bytes written to this memory
> system.physmem.bytes_written::total 9509568 # Number of bytes written to this memory
> system.physmem.num_reads::pc.south_bridge.ide 38164 # Number of read requests responded to by this memory
27,33c27,33
< system.physmem.num_reads::cpu.inst 16089 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 167375 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 222037 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 148326 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 148326 # Number of write requests responded to by this memory
< system.physmem.bw_read::pc.south_bridge.ide 478552 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.dtb.walker 758 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.num_reads::cpu.inst 16087 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 168113 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 222430 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 148587 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 148587 # Number of write requests responded to by this memory
> system.physmem.bw_read::pc.south_bridge.ide 475755 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.dtb.walker 760 # Total read bandwidth from this memory (bytes/s)
35,44c35,44
< system.physmem.bw_read::cpu.inst 199949 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 2080080 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 2759401 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 199949 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 199949 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 1843346 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 1843346 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 1843346 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::pc.south_bridge.ide 478552 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.dtb.walker 758 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.bw_read::cpu.inst 200542 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 2095710 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 2772830 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 200542 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 200542 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 1852297 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 1852297 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 1852297 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::pc.south_bridge.ide 475755 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.dtb.walker 760 # Total bandwidth to/from this memory (bytes/s)
46,130c46,132
< system.physmem.bw_total::cpu.inst 199949 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 2080080 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 4602747 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 222037 # Total number of read requests accepted by DRAM controller
< system.physmem.writeReqs 148326 # Total number of write requests accepted by DRAM controller
< system.physmem.readBursts 222037 # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts
< system.physmem.writeBursts 148326 # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts
< system.physmem.bytesRead 14210368 # Total number of bytes read from memory
< system.physmem.bytesWritten 9492864 # Total number of bytes written to memory
< system.physmem.bytesConsumedRd 14210368 # bytesRead derated as per pkt->getSize()
< system.physmem.bytesConsumedWr 9492864 # bytesWritten derated as per pkt->getSize()
< system.physmem.servicedByWrQ 119 # Number of DRAM read bursts serviced by write Q
< system.physmem.neitherReadNorWrite 1678 # Reqs where no action is needed
< system.physmem.perBankRdReqs::0 14222 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::1 14028 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::2 14693 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::3 13767 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::4 13958 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::5 13755 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::6 13651 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::7 13963 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::8 13415 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::9 13462 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::10 13512 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::11 13712 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::12 14980 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::13 14150 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::14 13362 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::15 13288 # Track reads on a per bank basis
< system.physmem.perBankWrReqs::0 9612 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::1 9534 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::2 9830 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::3 9200 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::4 9484 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::5 9208 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::6 9093 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::7 9396 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::8 8748 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::9 8829 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::10 9077 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::11 9138 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::12 10300 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::13 9366 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::14 8795 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::15 8716 # Track writes on a per bank basis
< system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
< system.physmem.numWrRetry 4 # Number of times wr buffer was full causing retry
< system.physmem.totGap 5149801548000 # Total gap between requests
< system.physmem.readPktSize::0 0 # Categorize read packet sizes
< system.physmem.readPktSize::1 0 # Categorize read packet sizes
< system.physmem.readPktSize::2 0 # Categorize read packet sizes
< system.physmem.readPktSize::3 0 # Categorize read packet sizes
< system.physmem.readPktSize::4 0 # Categorize read packet sizes
< system.physmem.readPktSize::5 0 # Categorize read packet sizes
< system.physmem.readPktSize::6 222037 # Categorize read packet sizes
< system.physmem.writePktSize::0 0 # Categorize write packet sizes
< system.physmem.writePktSize::1 0 # Categorize write packet sizes
< system.physmem.writePktSize::2 0 # Categorize write packet sizes
< system.physmem.writePktSize::3 0 # Categorize write packet sizes
< system.physmem.writePktSize::4 0 # Categorize write packet sizes
< system.physmem.writePktSize::5 0 # Categorize write packet sizes
< system.physmem.writePktSize::6 148326 # Categorize write packet sizes
< system.physmem.rdQLenPdf::0 173642 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 21423 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 7433 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 2962 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 2531 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 2108 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 1301 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 1174 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 1084 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::9 1011 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::10 947 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 916 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 856 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 918 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::14 965 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::15 955 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::16 745 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::17 522 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::18 251 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::19 149 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::20 22 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::21 2 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::22 1 # What read queue length does an incoming req see
---
> system.physmem.bw_total::cpu.inst 200542 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 2095710 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 4625127 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 222430 # Number of read requests accepted
> system.physmem.writeReqs 148587 # Number of write requests accepted
> system.physmem.readBursts 222430 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 148587 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 14231616 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 3904 # Total number of bytes read from write queue
> system.physmem.bytesWritten 9508480 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 14235520 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 9509568 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 61 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
> system.physmem.neitherReadNorWriteReqs 1723 # Number of requests that are neither read nor write
> system.physmem.perBankRdBursts::0 14853 # Per bank write bursts
> system.physmem.perBankRdBursts::1 13635 # Per bank write bursts
> system.physmem.perBankRdBursts::2 14415 # Per bank write bursts
> system.physmem.perBankRdBursts::3 13770 # Per bank write bursts
> system.physmem.perBankRdBursts::4 14136 # Per bank write bursts
> system.physmem.perBankRdBursts::5 13341 # Per bank write bursts
> system.physmem.perBankRdBursts::6 13755 # Per bank write bursts
> system.physmem.perBankRdBursts::7 13953 # Per bank write bursts
> system.physmem.perBankRdBursts::8 13590 # Per bank write bursts
> system.physmem.perBankRdBursts::9 13369 # Per bank write bursts
> system.physmem.perBankRdBursts::10 13469 # Per bank write bursts
> system.physmem.perBankRdBursts::11 13962 # Per bank write bursts
> system.physmem.perBankRdBursts::12 14252 # Per bank write bursts
> system.physmem.perBankRdBursts::13 14454 # Per bank write bursts
> system.physmem.perBankRdBursts::14 13844 # Per bank write bursts
> system.physmem.perBankRdBursts::15 13571 # Per bank write bursts
> system.physmem.perBankWrBursts::0 10225 # Per bank write bursts
> system.physmem.perBankWrBursts::1 9089 # Per bank write bursts
> system.physmem.perBankWrBursts::2 9605 # Per bank write bursts
> system.physmem.perBankWrBursts::3 9165 # Per bank write bursts
> system.physmem.perBankWrBursts::4 9475 # Per bank write bursts
> system.physmem.perBankWrBursts::5 8866 # Per bank write bursts
> system.physmem.perBankWrBursts::6 9032 # Per bank write bursts
> system.physmem.perBankWrBursts::7 9363 # Per bank write bursts
> system.physmem.perBankWrBursts::8 8843 # Per bank write bursts
> system.physmem.perBankWrBursts::9 8764 # Per bank write bursts
> system.physmem.perBankWrBursts::10 9099 # Per bank write bursts
> system.physmem.perBankWrBursts::11 9352 # Per bank write bursts
> system.physmem.perBankWrBursts::12 9596 # Per bank write bursts
> system.physmem.perBankWrBursts::13 9639 # Per bank write bursts
> system.physmem.perBankWrBursts::14 9447 # Per bank write bursts
> system.physmem.perBankWrBursts::15 9010 # Per bank write bursts
> system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
> system.physmem.numWrRetry 11 # Number of times write queue was full causing retry
> system.physmem.totGap 5133932076000 # Total gap between requests
> system.physmem.readPktSize::0 0 # Read request sizes (log2)
> system.physmem.readPktSize::1 0 # Read request sizes (log2)
> system.physmem.readPktSize::2 0 # Read request sizes (log2)
> system.physmem.readPktSize::3 0 # Read request sizes (log2)
> system.physmem.readPktSize::4 0 # Read request sizes (log2)
> system.physmem.readPktSize::5 0 # Read request sizes (log2)
> system.physmem.readPktSize::6 222430 # Read request sizes (log2)
> system.physmem.writePktSize::0 0 # Write request sizes (log2)
> system.physmem.writePktSize::1 0 # Write request sizes (log2)
> system.physmem.writePktSize::2 0 # Write request sizes (log2)
> system.physmem.writePktSize::3 0 # Write request sizes (log2)
> system.physmem.writePktSize::4 0 # Write request sizes (log2)
> system.physmem.writePktSize::5 0 # Write request sizes (log2)
> system.physmem.writePktSize::6 148587 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 174915 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 21440 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 6913 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 2946 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 2118 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 2079 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 1523 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 1580 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 1438 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::9 1083 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::10 864 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::11 749 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::12 676 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::13 638 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::14 608 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::15 585 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::16 567 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::17 550 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::18 538 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::19 516 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::20 36 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::21 5 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::22 2 # What read queue length does an incoming req see
140,385c142,406
< system.physmem.wrQLenPdf::0 5426 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::1 5696 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::2 6386 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::3 6428 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::4 6433 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::5 6435 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::6 6441 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::7 6443 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::8 6443 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::9 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::10 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::11 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::12 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::13 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::14 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::15 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 6449 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 6448 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 1023 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 753 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 63 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 21 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 16 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 14 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 8 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 6 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 6 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 62488 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 379.140187 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 154.041653 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 1280.875932 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::64-67 27817 44.52% 44.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-131 9622 15.40% 59.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::192-195 5951 9.52% 69.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-259 3940 6.31% 75.74% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::320-323 2520 4.03% 79.78% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-387 1986 3.18% 82.95% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::448-451 1542 2.47% 85.42% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-515 1215 1.94% 87.37% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::576-579 1005 1.61% 88.97% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-643 910 1.46% 90.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::704-707 598 0.96% 91.39% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-771 543 0.87% 92.26% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::832-835 367 0.59% 92.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-899 364 0.58% 93.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::960-963 356 0.57% 94.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1027 454 0.73% 94.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1088-1091 284 0.45% 95.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1152-1155 192 0.31% 95.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1216-1219 180 0.29% 95.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1280-1283 146 0.23% 96.01% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1344-1347 174 0.28% 96.28% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1408-1411 177 0.28% 96.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1472-1475 484 0.77% 97.34% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1536-1539 176 0.28% 97.62% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1600-1603 118 0.19% 97.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1664-1667 94 0.15% 97.96% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1728-1731 80 0.13% 98.09% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1792-1795 58 0.09% 98.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1856-1859 28 0.04% 98.23% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1920-1923 25 0.04% 98.27% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1984-1987 31 0.05% 98.32% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2048-2051 34 0.05% 98.37% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2112-2115 13 0.02% 98.39% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2176-2179 15 0.02% 98.42% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2240-2243 10 0.02% 98.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2304-2307 19 0.03% 98.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2368-2371 17 0.03% 98.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2432-2435 8 0.01% 98.50% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2496-2499 10 0.02% 98.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2560-2563 8 0.01% 98.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2624-2627 4 0.01% 98.54% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2688-2691 3 0.00% 98.54% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2752-2755 9 0.01% 98.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2816-2819 5 0.01% 98.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2880-2883 9 0.01% 98.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2944-2947 4 0.01% 98.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3008-3011 4 0.01% 98.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3072-3075 3 0.00% 98.60% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3136-3139 7 0.01% 98.61% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3200-3203 2 0.00% 98.61% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3264-3267 3 0.00% 98.62% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3328-3331 3 0.00% 98.62% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3392-3395 5 0.01% 98.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3456-3459 14 0.02% 98.65% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3520-3523 3 0.00% 98.66% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3584-3587 5 0.01% 98.67% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3648-3651 4 0.01% 98.67% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3712-3715 6 0.01% 98.68% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3776-3779 11 0.02% 98.70% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3840-3843 3 0.00% 98.70% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3904-3907 3 0.00% 98.71% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3968-3971 5 0.01% 98.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4032-4035 1 0.00% 98.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4096-4099 21 0.03% 98.75% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4160-4163 7 0.01% 98.76% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4288-4291 1 0.00% 98.76% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4352-4355 4 0.01% 98.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4416-4419 6 0.01% 98.78% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4480-4483 3 0.00% 98.79% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4544-4547 5 0.01% 98.79% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4672-4675 4 0.01% 98.80% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4800-4803 2 0.00% 98.80% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4864-4867 1 0.00% 98.80% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4928-4931 3 0.00% 98.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4992-4995 1 0.00% 98.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5056-5059 2 0.00% 98.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5120-5123 4 0.01% 98.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5184-5187 2 0.00% 98.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5248-5251 3 0.00% 98.83% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5312-5315 1 0.00% 98.83% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5376-5379 4 0.01% 98.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5632-5635 2 0.00% 98.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5696-5699 1 0.00% 98.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5760-5763 1 0.00% 98.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5824-5827 1 0.00% 98.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5952-5955 2 0.00% 98.85% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6016-6019 2 0.00% 98.85% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6080-6083 2 0.00% 98.85% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6144-6147 2 0.00% 98.86% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6272-6275 1 0.00% 98.86% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6336-6339 2 0.00% 98.86% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6400-6403 2 0.00% 98.87% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6464-6467 1 0.00% 98.87% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6592-6595 1 0.00% 98.87% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6720-6723 6 0.01% 98.88% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6848-6851 2 0.00% 98.88% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6912-6915 7 0.01% 98.89% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6976-6979 1 0.00% 98.89% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7040-7043 2 0.00% 98.90% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7104-7107 2 0.00% 98.90% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7168-7171 4 0.01% 98.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7232-7235 1 0.00% 98.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7296-7299 1 0.00% 98.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7424-7427 1 0.00% 98.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7552-7555 2 0.00% 98.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7616-7619 2 0.00% 98.92% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7680-7683 2 0.00% 98.92% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7744-7747 1 0.00% 98.92% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7872-7875 2 0.00% 98.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7936-7939 1 0.00% 98.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8000-8003 2 0.00% 98.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8064-8067 2 0.00% 98.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8128-8131 1 0.00% 98.94% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8192-8195 339 0.54% 99.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8320-8323 1 0.00% 99.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8576-8579 1 0.00% 99.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8768-8771 1 0.00% 99.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8896-8899 1 0.00% 99.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9152-9155 1 0.00% 99.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9216-9219 1 0.00% 99.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9344-9347 2 0.00% 99.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9408-9411 1 0.00% 99.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9536-9539 8 0.01% 99.51% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9600-9603 1 0.00% 99.51% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9664-9667 3 0.00% 99.51% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9728-9731 2 0.00% 99.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9856-9859 1 0.00% 99.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10048-10051 4 0.01% 99.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10112-10115 1 0.00% 99.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10176-10179 1 0.00% 99.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10240-10243 1 0.00% 99.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10368-10371 1 0.00% 99.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10560-10563 2 0.00% 99.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10624-10627 1 0.00% 99.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10688-10691 1 0.00% 99.54% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10752-10755 2 0.00% 99.54% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11072-11075 1 0.00% 99.54% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11200-11203 2 0.00% 99.54% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11328-11331 1 0.00% 99.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11392-11395 2 0.00% 99.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11456-11459 1 0.00% 99.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12096-12099 1 0.00% 99.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12224-12227 1 0.00% 99.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12288-12291 1 0.00% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12352-12355 2 0.00% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12608-12611 1 0.00% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12672-12675 1 0.00% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12864-12867 1 0.00% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13376-13379 1 0.00% 99.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13440-13443 1 0.00% 99.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13504-13507 1 0.00% 99.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13568-13571 1 0.00% 99.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13760-13763 1 0.00% 99.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13824-13827 1 0.00% 99.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13888-13891 2 0.00% 99.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13952-13955 1 0.00% 99.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14144-14147 2 0.00% 99.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14208-14211 1 0.00% 99.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14336-14339 1 0.00% 99.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14464-14467 3 0.00% 99.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14656-14659 1 0.00% 99.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14720-14723 1 0.00% 99.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14784-14787 1 0.00% 99.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14912-14915 28 0.04% 99.64% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14976-14979 15 0.02% 99.66% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15040-15043 10 0.02% 99.68% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15104-15107 9 0.01% 99.69% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15168-15171 7 0.01% 99.70% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15232-15235 4 0.01% 99.71% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15296-15299 5 0.01% 99.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15360-15363 3 0.00% 99.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15424-15427 5 0.01% 99.73% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15488-15491 6 0.01% 99.74% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15552-15555 3 0.00% 99.75% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15616-15619 4 0.01% 99.75% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15680-15683 6 0.01% 99.76% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15744-15747 2 0.00% 99.76% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15808-15811 6 0.01% 99.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15872-15875 7 0.01% 99.79% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15936-15939 6 0.01% 99.80% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16000-16003 4 0.01% 99.80% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16064-16067 8 0.01% 99.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16128-16131 6 0.01% 99.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16192-16195 10 0.02% 99.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16256-16259 12 0.02% 99.86% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16320-16323 11 0.02% 99.88% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16384-16387 62 0.10% 99.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16448-16451 2 0.00% 99.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16512-16515 3 0.00% 99.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16576-16579 3 0.00% 99.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16640-16643 1 0.00% 99.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16704-16707 1 0.00% 99.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16832-16835 1 0.00% 99.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::17024-17027 1 0.00% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::17088-17091 1 0.00% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::17216-17219 2 0.00% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 62488 # Bytes accessed per row activation
< system.physmem.totQLat 4021160000 # Total cycles spent in queuing delays
< system.physmem.totMemAccLat 8281507500 # Sum of mem lat for all requests
< system.physmem.totBusLat 1109590000 # Total cycles spent in databus access
< system.physmem.totBankLat 3150757500 # Total cycles spent in bank access
< system.physmem.avgQLat 18120.03 # Average queueing delay per request
< system.physmem.avgBankLat 14197.85 # Average bank access latency per request
< system.physmem.avgBusLat 5000.00 # Average bus latency per request
< system.physmem.avgMemAccLat 37317.87 # Average memory access latency
< system.physmem.avgRdBW 2.76 # Average achieved read bandwidth in MB/s
< system.physmem.avgWrBW 1.84 # Average achieved write bandwidth in MB/s
< system.physmem.avgConsumedRdBW 2.76 # Average consumed read bandwidth in MB/s
< system.physmem.avgConsumedWrBW 1.84 # Average consumed write bandwidth in MB/s
< system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
---
> system.physmem.wrQLenPdf::0 6034 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::1 6271 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::2 6300 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::3 6343 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::4 6454 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::5 6600 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::6 6598 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::7 6691 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::8 7044 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::9 7025 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::10 7044 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::11 7124 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::12 7641 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::13 7124 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::14 7239 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::15 7407 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 7483 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 6336 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 6266 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 6185 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 6164 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 6231 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 369 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 293 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 75 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 58 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 49 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 38 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 31 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 26 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 19 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 25 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 69161 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 343.214933 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 150.395098 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 1078.627974 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::64-67 31181 45.08% 45.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-131 10634 15.38% 60.46% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::192-195 6892 9.97% 70.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-259 4363 6.31% 76.73% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::320-323 2774 4.01% 80.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-387 2145 3.10% 83.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::448-451 1632 2.36% 86.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-515 1184 1.71% 87.92% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::576-579 1083 1.57% 89.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-643 997 1.44% 90.93% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::704-707 641 0.93% 91.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-771 593 0.86% 92.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::832-835 458 0.66% 93.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-899 430 0.62% 93.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::960-963 348 0.50% 94.50% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1027 543 0.79% 95.28% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1088-1091 251 0.36% 95.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1152-1155 231 0.33% 95.98% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1216-1219 148 0.21% 96.19% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1280-1283 131 0.19% 96.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1344-1347 159 0.23% 96.61% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1408-1411 414 0.60% 97.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1472-1475 146 0.21% 97.42% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1536-1539 132 0.19% 97.61% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1600-1603 102 0.15% 97.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1664-1667 88 0.13% 97.89% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1728-1731 59 0.09% 97.97% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1792-1795 56 0.08% 98.05% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1856-1859 31 0.04% 98.10% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1920-1923 34 0.05% 98.15% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1984-1987 24 0.03% 98.18% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2048-2051 33 0.05% 98.23% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2112-2115 20 0.03% 98.26% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2176-2179 49 0.07% 98.33% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2240-2243 19 0.03% 98.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2304-2307 13 0.02% 98.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2368-2371 10 0.01% 98.39% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2432-2435 32 0.05% 98.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2496-2499 8 0.01% 98.45% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2560-2563 7 0.01% 98.46% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2624-2627 11 0.02% 98.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2688-2691 29 0.04% 98.52% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2752-2755 12 0.02% 98.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2816-2819 12 0.02% 98.55% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2880-2883 3 0.00% 98.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2944-2947 32 0.05% 98.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3008-3011 7 0.01% 98.61% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3072-3075 13 0.02% 98.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3136-3139 8 0.01% 98.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3200-3203 25 0.04% 98.68% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3264-3267 5 0.01% 98.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3328-3331 6 0.01% 98.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3392-3395 4 0.01% 98.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3456-3459 26 0.04% 98.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3520-3523 2 0.00% 98.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3584-3587 7 0.01% 98.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3648-3651 5 0.01% 98.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3712-3715 31 0.04% 98.80% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3776-3779 9 0.01% 98.82% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3840-3843 3 0.00% 98.82% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3904-3907 7 0.01% 98.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3968-3971 28 0.04% 98.87% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4032-4035 5 0.01% 98.88% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4096-4099 17 0.02% 98.90% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4160-4163 2 0.00% 98.91% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4224-4227 24 0.03% 98.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4288-4291 3 0.00% 98.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4352-4355 2 0.00% 98.95% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4416-4419 1 0.00% 98.95% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4480-4483 22 0.03% 98.98% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4544-4547 2 0.00% 98.98% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4608-4611 2 0.00% 98.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4672-4675 3 0.00% 98.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4736-4739 28 0.04% 99.03% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4800-4803 2 0.00% 99.03% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4864-4867 1 0.00% 99.04% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4928-4931 2 0.00% 99.04% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4992-4995 23 0.03% 99.07% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5056-5059 3 0.00% 99.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5120-5123 3 0.00% 99.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5184-5187 3 0.00% 99.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5248-5251 26 0.04% 99.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5376-5379 1 0.00% 99.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5440-5443 1 0.00% 99.13% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5504-5507 22 0.03% 99.16% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5568-5571 5 0.01% 99.16% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5632-5635 4 0.01% 99.17% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5696-5699 2 0.00% 99.17% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5760-5763 26 0.04% 99.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5824-5827 3 0.00% 99.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5888-5891 1 0.00% 99.22% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5952-5955 1 0.00% 99.22% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6016-6019 25 0.04% 99.25% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6080-6083 6 0.01% 99.26% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6144-6147 3 0.00% 99.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6208-6211 5 0.01% 99.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6272-6275 25 0.04% 99.31% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6336-6339 2 0.00% 99.31% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6400-6403 3 0.00% 99.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6464-6467 1 0.00% 99.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6528-6531 26 0.04% 99.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6592-6595 3 0.00% 99.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6656-6659 76 0.11% 99.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6720-6723 4 0.01% 99.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6784-6787 1 0.00% 99.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6848-6851 6 0.01% 99.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6912-6915 1 0.00% 99.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6976-6979 1 0.00% 99.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7040-7043 6 0.01% 99.50% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7104-7107 6 0.01% 99.51% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7168-7171 11 0.02% 99.52% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7232-7235 3 0.00% 99.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7360-7363 2 0.00% 99.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7424-7427 2 0.00% 99.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7552-7555 1 0.00% 99.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7616-7619 2 0.00% 99.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7744-7747 3 0.00% 99.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7808-7811 2 0.00% 99.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7872-7875 4 0.01% 99.55% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7936-7939 2 0.00% 99.55% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8000-8003 2 0.00% 99.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8064-8067 2 0.00% 99.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8128-8131 1 0.00% 99.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8192-8195 14 0.02% 99.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8256-8259 1 0.00% 99.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8320-8323 1 0.00% 99.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8384-8387 1 0.00% 99.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8448-8451 1 0.00% 99.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8512-8515 1 0.00% 99.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8576-8579 3 0.00% 99.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8640-8643 1 0.00% 99.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8768-8771 1 0.00% 99.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9088-9091 1 0.00% 99.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9152-9155 3 0.00% 99.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9216-9219 4 0.01% 99.61% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9280-9283 1 0.00% 99.61% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9536-9539 6 0.01% 99.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9664-9667 1 0.00% 99.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9728-9731 3 0.00% 99.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9792-9795 3 0.00% 99.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9856-9859 4 0.01% 99.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10048-10051 1 0.00% 99.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10112-10115 2 0.00% 99.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10240-10243 2 0.00% 99.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10368-10371 1 0.00% 99.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10432-10435 1 0.00% 99.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10560-10563 1 0.00% 99.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10816-10819 1 0.00% 99.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10880-10883 1 0.00% 99.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11072-11075 1 0.00% 99.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11136-11139 2 0.00% 99.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11200-11203 1 0.00% 99.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11264-11267 4 0.01% 99.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11328-11331 2 0.00% 99.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11520-11523 1 0.00% 99.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11648-11651 1 0.00% 99.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11776-11779 2 0.00% 99.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11840-11843 2 0.00% 99.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11968-11971 3 0.00% 99.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12032-12035 1 0.00% 99.68% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12096-12099 4 0.01% 99.68% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12160-12163 2 0.00% 99.68% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12224-12227 1 0.00% 99.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12288-12291 1 0.00% 99.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12416-12419 1 0.00% 99.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12544-12547 2 0.00% 99.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12608-12611 2 0.00% 99.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12672-12675 2 0.00% 99.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12736-12739 2 0.00% 99.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12864-12867 2 0.00% 99.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12928-12931 1 0.00% 99.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12992-12995 1 0.00% 99.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13056-13059 2 0.00% 99.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13120-13123 1 0.00% 99.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13184-13187 2 0.00% 99.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13248-13251 1 0.00% 99.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13312-13315 1 0.00% 99.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13376-13379 1 0.00% 99.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13440-13443 2 0.00% 99.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13568-13571 1 0.00% 99.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13696-13699 1 0.00% 99.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13888-13891 6 0.01% 99.73% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13952-13955 2 0.00% 99.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14144-14147 1 0.00% 99.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14208-14211 3 0.00% 99.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14272-14275 5 0.01% 99.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14400-14403 2 0.00% 99.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14592-14595 5 0.01% 99.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14656-14659 3 0.00% 99.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14720-14723 2 0.00% 99.77% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14848-14851 1 0.00% 99.77% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14912-14915 20 0.03% 99.80% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14976-14979 9 0.01% 99.81% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15040-15043 8 0.01% 99.82% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15104-15107 5 0.01% 99.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15168-15171 7 0.01% 99.84% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15232-15235 3 0.00% 99.84% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15296-15299 4 0.01% 99.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15360-15363 14 0.02% 99.87% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15424-15427 1 0.00% 99.87% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15488-15491 2 0.00% 99.87% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15552-15555 4 0.01% 99.88% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15616-15619 2 0.00% 99.88% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15680-15683 5 0.01% 99.89% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15744-15747 1 0.00% 99.89% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15808-15811 5 0.01% 99.90% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15872-15875 3 0.00% 99.90% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15936-15939 1 0.00% 99.90% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16000-16003 3 0.00% 99.91% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16064-16067 2 0.00% 99.91% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16128-16131 2 0.00% 99.91% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16192-16195 4 0.01% 99.92% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16256-16259 9 0.01% 99.93% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16320-16323 5 0.01% 99.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16384-16387 42 0.06% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 69161 # Bytes accessed per row activation
> system.physmem.totQLat 5163279754 # Total ticks spent queuing
> system.physmem.totMemAccLat 9388468504 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 1111845000 # Total ticks spent in databus transfers
> system.physmem.totBankLat 3113343750 # Total ticks spent accessing banks
> system.physmem.avgQLat 23219.42 # Average queueing delay per DRAM burst
> system.physmem.avgBankLat 14000.80 # Average bank access latency per DRAM burst
> system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
> system.physmem.avgMemAccLat 42220.22 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 2.77 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 1.85 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 2.77 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 1.85 # Average system write bandwidth in MiByte/s
> system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
387,428c408,453
< system.physmem.avgRdQLen 0.00 # Average read queue length over time
< system.physmem.avgWrQLen 9.63 # Average write queue length over time
< system.physmem.readRowHits 198603 # Number of row buffer hits during reads
< system.physmem.writeRowHits 109131 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 89.49 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 73.58 # Row buffer hit rate for writes
< system.physmem.avgGap 13904740.88 # Average gap between requests
< system.membus.throughput 5073674 # Throughput (bytes/s)
< system.membus.trans_dist::ReadReq 662109 # Transaction distribution
< system.membus.trans_dist::ReadResp 662107 # Transaction distribution
< system.membus.trans_dist::WriteReq 13770 # Transaction distribution
< system.membus.trans_dist::WriteResp 13770 # Transaction distribution
< system.membus.trans_dist::Writeback 148326 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 2172 # Transaction distribution
< system.membus.trans_dist::UpgradeResp 1696 # Transaction distribution
< system.membus.trans_dist::ReadExReq 179020 # Transaction distribution
< system.membus.trans_dist::ReadExResp 179014 # Transaction distribution
< system.membus.trans_dist::MessageReq 1646 # Transaction distribution
< system.membus.trans_dist::MessageResp 1646 # Transaction distribution
< system.membus.trans_dist::BadAddressError 2 # Transaction distribution
< system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3292 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.apicbridge.master::total 3292 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 471038 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 775088 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 473242 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 4 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1719372 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 132805 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::total 132805 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 1855469 # Packet count per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6584 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.apicbridge.master::total 6584 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 241802 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1550173 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18252032 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 20044007 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5451200 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.iocache.mem_side::total 5451200 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size::total 25501791 # Cumulative packet size per connected master and slave (bytes)
< system.membus.data_through_bus 25501791 # Total data (bytes)
< system.membus.snoop_data_through_bus 626624 # Total snoop data (bytes)
< system.membus.reqLayer0.occupancy 250581000 # Layer occupancy (ticks)
---
> system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads
> system.physmem.busUtilWrite 0.01 # Data bus utilization in percentage for writes
> system.physmem.avgRdQLen 0.00 # Average read queue length when enqueuing
> system.physmem.avgWrQLen 10.54 # Average write queue length when enqueuing
> system.physmem.readRowHits 193089 # Number of row buffer hits during reads
> system.physmem.writeRowHits 108689 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 86.83 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 73.15 # Row buffer hit rate for writes
> system.physmem.avgGap 13837457.79 # Average gap between requests
> system.physmem.pageHitRate 81.35 # Row buffer hit rate, read and write combined
> system.physmem.prechargeAllPercent 0.14 # Percentage of time for which DRAM has all the banks in precharge state
> system.membus.throughput 5101771 # Throughput (bytes/s)
> system.membus.trans_dist::ReadReq 662370 # Transaction distribution
> system.membus.trans_dist::ReadResp 662362 # Transaction distribution
> system.membus.trans_dist::WriteReq 13778 # Transaction distribution
> system.membus.trans_dist::WriteResp 13778 # Transaction distribution
> system.membus.trans_dist::Writeback 148587 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 2227 # Transaction distribution
> system.membus.trans_dist::UpgradeResp 1742 # Transaction distribution
> system.membus.trans_dist::ReadExReq 179504 # Transaction distribution
> system.membus.trans_dist::ReadExResp 179502 # Transaction distribution
> system.membus.trans_dist::MessageReq 1643 # Transaction distribution
> system.membus.trans_dist::MessageResp 1643 # Transaction distribution
> system.membus.trans_dist::BadAddressError 8 # Transaction distribution
> system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3286 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.apicbridge.master::total 3286 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 471084 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 775074 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 475070 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 16 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1721244 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 132462 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::total 132462 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 1856992 # Packet count per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6572 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.apicbridge.master::total 6572 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 241828 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1550145 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18315904 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 20107877 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5429184 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.iocache.mem_side::total 5429184 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size::total 25543633 # Cumulative packet size per connected master and slave (bytes)
> system.membus.data_through_bus 25543633 # Total data (bytes)
> system.membus.snoop_data_through_bus 648512 # Total snoop data (bytes)
> system.membus.reqLayer0.occupancy 250559500 # Layer occupancy (ticks)
430c455
< system.membus.reqLayer1.occupancy 583304500 # Layer occupancy (ticks)
---
> system.membus.reqLayer1.occupancy 583301000 # Layer occupancy (ticks)
432c457
< system.membus.reqLayer2.occupancy 3292000 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 3286000 # Layer occupancy (ticks)
434c459
< system.membus.reqLayer3.occupancy 1605050249 # Layer occupancy (ticks)
---
> system.membus.reqLayer3.occupancy 1608447497 # Layer occupancy (ticks)
436c461
< system.membus.reqLayer4.occupancy 2500 # Layer occupancy (ticks)
---
> system.membus.reqLayer4.occupancy 10500 # Layer occupancy (ticks)
438c463
< system.membus.respLayer0.occupancy 1646000 # Layer occupancy (ticks)
---
> system.membus.respLayer0.occupancy 1643000 # Layer occupancy (ticks)
440c465
< system.membus.respLayer2.occupancy 3149132971 # Layer occupancy (ticks)
---
> system.membus.respLayer2.occupancy 3153020380 # Layer occupancy (ticks)
442c467
< system.membus.respLayer4.occupancy 429400997 # Layer occupancy (ticks)
---
> system.membus.respLayer4.occupancy 429468745 # Layer occupancy (ticks)
445c470
< system.iocache.tags.tagsinuse 0.153339 # Cycle average of tags in use
---
> system.iocache.tags.tagsinuse 0.103982 # Cycle average of tags in use
449,454c474,479
< system.iocache.tags.warmup_cycle 4992838664000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.153339 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::pc.south_bridge.ide 0.009584 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.009584 # Average percentage of cache occupancy
< system.iocache.ReadReq_misses::pc.south_bridge.ide 910 # number of ReadReq misses
< system.iocache.ReadReq_misses::total 910 # number of ReadReq misses
---
> system.iocache.tags.warmup_cycle 4992954297000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.103982 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::pc.south_bridge.ide 0.006499 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.006499 # Average percentage of cache occupancy
> system.iocache.ReadReq_misses::pc.south_bridge.ide 911 # number of ReadReq misses
> system.iocache.ReadReq_misses::total 911 # number of ReadReq misses
457,470c482,495
< system.iocache.demand_misses::pc.south_bridge.ide 47630 # number of demand (read+write) misses
< system.iocache.demand_misses::total 47630 # number of demand (read+write) misses
< system.iocache.overall_misses::pc.south_bridge.ide 47630 # number of overall misses
< system.iocache.overall_misses::total 47630 # number of overall misses
< system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 152977935 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 152977935 # number of ReadReq miss cycles
< system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 10361858110 # number of WriteReq miss cycles
< system.iocache.WriteReq_miss_latency::total 10361858110 # number of WriteReq miss cycles
< system.iocache.demand_miss_latency::pc.south_bridge.ide 10514836045 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 10514836045 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::pc.south_bridge.ide 10514836045 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 10514836045 # number of overall miss cycles
< system.iocache.ReadReq_accesses::pc.south_bridge.ide 910 # number of ReadReq accesses(hits+misses)
< system.iocache.ReadReq_accesses::total 910 # number of ReadReq accesses(hits+misses)
---
> system.iocache.demand_misses::pc.south_bridge.ide 47631 # number of demand (read+write) misses
> system.iocache.demand_misses::total 47631 # number of demand (read+write) misses
> system.iocache.overall_misses::pc.south_bridge.ide 47631 # number of overall misses
> system.iocache.overall_misses::total 47631 # number of overall misses
> system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 149420946 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 149420946 # number of ReadReq miss cycles
> system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 11534885027 # number of WriteReq miss cycles
> system.iocache.WriteReq_miss_latency::total 11534885027 # number of WriteReq miss cycles
> system.iocache.demand_miss_latency::pc.south_bridge.ide 11684305973 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 11684305973 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::pc.south_bridge.ide 11684305973 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 11684305973 # number of overall miss cycles
> system.iocache.ReadReq_accesses::pc.south_bridge.ide 911 # number of ReadReq accesses(hits+misses)
> system.iocache.ReadReq_accesses::total 911 # number of ReadReq accesses(hits+misses)
473,476c498,501
< system.iocache.demand_accesses::pc.south_bridge.ide 47630 # number of demand (read+write) accesses
< system.iocache.demand_accesses::total 47630 # number of demand (read+write) accesses
< system.iocache.overall_accesses::pc.south_bridge.ide 47630 # number of overall (read+write) accesses
< system.iocache.overall_accesses::total 47630 # number of overall (read+write) accesses
---
> system.iocache.demand_accesses::pc.south_bridge.ide 47631 # number of demand (read+write) accesses
> system.iocache.demand_accesses::total 47631 # number of demand (read+write) accesses
> system.iocache.overall_accesses::pc.south_bridge.ide 47631 # number of overall (read+write) accesses
> system.iocache.overall_accesses::total 47631 # number of overall (read+write) accesses
485,493c510,518
< system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 168107.620879 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 168107.620879 # average ReadReq miss latency
< system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 221786.346533 # average WriteReq miss latency
< system.iocache.WriteReq_avg_miss_latency::total 221786.346533 # average WriteReq miss latency
< system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 220760.781965 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 220760.781965 # average overall miss latency
< system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 220760.781965 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 220760.781965 # average overall miss latency
< system.iocache.blocked_cycles::no_mshrs 148180 # number of cycles access was blocked
---
> system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 164018.601537 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 164018.601537 # average ReadReq miss latency
> system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 246893.943215 # average WriteReq miss latency
> system.iocache.WriteReq_avg_miss_latency::total 246893.943215 # average WriteReq miss latency
> system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 245308.852911 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 245308.852911 # average overall miss latency
> system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 245308.852911 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 245308.852911 # average overall miss latency
> system.iocache.blocked_cycles::no_mshrs 173314 # number of cycles access was blocked
495c520
< system.iocache.blocked::no_mshrs 13622 # number of cycles access was blocked
---
> system.iocache.blocked::no_mshrs 10321 # number of cycles access was blocked
497c522
< system.iocache.avg_blocked_cycles::no_mshrs 10.877991 # average number of cycles each access was blocked
---
> system.iocache.avg_blocked_cycles::no_mshrs 16.792365 # average number of cycles each access was blocked
501,504c526,529
< system.iocache.writebacks::writebacks 46668 # number of writebacks
< system.iocache.writebacks::total 46668 # number of writebacks
< system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 910 # number of ReadReq MSHR misses
< system.iocache.ReadReq_mshr_misses::total 910 # number of ReadReq MSHR misses
---
> system.iocache.writebacks::writebacks 46667 # number of writebacks
> system.iocache.writebacks::total 46667 # number of writebacks
> system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 911 # number of ReadReq MSHR misses
> system.iocache.ReadReq_mshr_misses::total 911 # number of ReadReq MSHR misses
507,518c532,543
< system.iocache.demand_mshr_misses::pc.south_bridge.ide 47630 # number of demand (read+write) MSHR misses
< system.iocache.demand_mshr_misses::total 47630 # number of demand (read+write) MSHR misses
< system.iocache.overall_mshr_misses::pc.south_bridge.ide 47630 # number of overall MSHR misses
< system.iocache.overall_mshr_misses::total 47630 # number of overall MSHR misses
< system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 105623935 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 105623935 # number of ReadReq MSHR miss cycles
< system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 7930990116 # number of WriteReq MSHR miss cycles
< system.iocache.WriteReq_mshr_miss_latency::total 7930990116 # number of WriteReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 8036614051 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 8036614051 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 8036614051 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 8036614051 # number of overall MSHR miss cycles
---
> system.iocache.demand_mshr_misses::pc.south_bridge.ide 47631 # number of demand (read+write) MSHR misses
> system.iocache.demand_mshr_misses::total 47631 # number of demand (read+write) MSHR misses
> system.iocache.overall_mshr_misses::pc.south_bridge.ide 47631 # number of overall MSHR misses
> system.iocache.overall_mshr_misses::total 47631 # number of overall MSHR misses
> system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 102021946 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 102021946 # number of ReadReq MSHR miss cycles
> system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 9103892537 # number of WriteReq MSHR miss cycles
> system.iocache.WriteReq_mshr_miss_latency::total 9103892537 # number of WriteReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 9205914483 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 9205914483 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 9205914483 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 9205914483 # number of overall MSHR miss cycles
527,534c552,559
< system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 116070.258242 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 116070.258242 # average ReadReq mshr miss latency
< system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 169755.781592 # average WriteReq mshr miss latency
< system.iocache.WriteReq_avg_mshr_miss_latency::total 169755.781592 # average WriteReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 168730.087151 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 168730.087151 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 168730.087151 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 168730.087151 # average overall mshr miss latency
---
> system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 111988.963776 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 111988.963776 # average ReadReq mshr miss latency
> system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 194860.713549 # average WriteReq mshr miss latency
> system.iocache.WriteReq_avg_mshr_miss_latency::total 194860.713549 # average WriteReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 193275.691944 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 193275.691944 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 193275.691944 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 193275.691944 # average overall mshr miss latency
538c563
< system.pc.south_bridge.ide.disks0.dma_read_txs 31 # Number of DMA read transactions (not PRD).
---
> system.pc.south_bridge.ide.disks0.dma_read_txs 32 # Number of DMA read transactions (not PRD).
548,554c573,579
< system.iobus.throughput 636182 # Throughput (bytes/s)
< system.iobus.trans_dist::ReadReq 225558 # Transaction distribution
< system.iobus.trans_dist::ReadResp 225558 # Transaction distribution
< system.iobus.trans_dist::WriteReq 57591 # Transaction distribution
< system.iobus.trans_dist::WriteResp 57591 # Transaction distribution
< system.iobus.trans_dist::MessageReq 1646 # Transaction distribution
< system.iobus.trans_dist::MessageResp 1646 # Transaction distribution
---
> system.iobus.throughput 638153 # Throughput (bytes/s)
> system.iobus.trans_dist::ReadReq 225567 # Transaction distribution
> system.iobus.trans_dist::ReadResp 225567 # Transaction distribution
> system.iobus.trans_dist::WriteReq 57606 # Transaction distribution
> system.iobus.trans_dist::WriteResp 57606 # Transaction distribution
> system.iobus.trans_dist::MessageReq 1643 # Transaction distribution
> system.iobus.trans_dist::MessageResp 1643 # Transaction distribution
557c582
< system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 11134 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 11180 # Packet count per connected master and slave (bytes)
573,578c598,603
< system.iobus.pkt_count_system.bridge.master::total 471038 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95260 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95260 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3292 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3292 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count::total 569590 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.bridge.master::total 471084 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95262 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95262 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3286 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3286 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count::total 569632 # Packet count per connected master and slave (bytes)
581c606
< system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 6712 # Cumulative packet size per connected master and slave (bytes)
---
> system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 6738 # Cumulative packet size per connected master and slave (bytes)
597,604c622,629
< system.iobus.tot_pkt_size_system.bridge.master::total 241802 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027824 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::total 3027824 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6584 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::total 6584 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size::total 3276210 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.data_through_bus 3276210 # Total data (bytes)
< system.iobus.reqLayer0.occupancy 3927144 # Layer occupancy (ticks)
---
> system.iobus.tot_pkt_size_system.bridge.master::total 241828 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027832 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::total 3027832 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6572 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::total 6572 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.tot_pkt_size::total 3276232 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.data_through_bus 3276232 # Total data (bytes)
> system.iobus.reqLayer0.occupancy 3917850 # Layer occupancy (ticks)
610c635
< system.iobus.reqLayer3.occupancy 8851000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer3.occupancy 8889000 # Layer occupancy (ticks)
640c665
< system.iobus.reqLayer18.occupancy 424444048 # Layer occupancy (ticks)
---
> system.iobus.reqLayer18.occupancy 424362228 # Layer occupancy (ticks)
644c669
< system.iobus.respLayer0.occupancy 460167000 # Layer occupancy (ticks)
---
> system.iobus.respLayer0.occupancy 460198000 # Layer occupancy (ticks)
646c671
< system.iobus.respLayer1.occupancy 53407003 # Layer occupancy (ticks)
---
> system.iobus.respLayer1.occupancy 53078255 # Layer occupancy (ticks)
648c673
< system.iobus.respLayer2.occupancy 1646000 # Layer occupancy (ticks)
---
> system.iobus.respLayer2.occupancy 1643000 # Layer occupancy (ticks)
650,654c675,679
< system.cpu.branchPred.lookups 85588006 # Number of BP lookups
< system.cpu.branchPred.condPredicted 85588006 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 877454 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 79215990 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 77530840 # Number of BTB hits
---
> system.cpu.branchPred.lookups 85592238 # Number of BP lookups
> system.cpu.branchPred.condPredicted 85592238 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 882873 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 79245732 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 77532748 # Number of BTB hits
656,659c681,684
< system.cpu.branchPred.BTBHitPct 97.872715 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 1437704 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 180381 # Number of incorrect RAS predictions.
< system.cpu.numCycles 453669464 # number of cpu cycles simulated
---
> system.cpu.branchPred.BTBHitPct 97.838390 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 1439092 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 180819 # Number of incorrect RAS predictions.
> system.cpu.numCycles 453841851 # number of cpu cycles simulated
662,678c687,703
< system.cpu.fetch.icacheStallCycles 25482716 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 422686689 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 85588006 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 78968544 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 162633276 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 3972302 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 106554 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.BlockedCycles 71193509 # Number of cycles fetch has spent blocked
< system.cpu.fetch.MiscStallCycles 45334 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 89294 # Number of stall cycles due to pending traps
< system.cpu.fetch.IcacheWaitRetryStallCycles 278 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 8469801 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 382535 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 2385 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 262601517 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 3.178991 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.411463 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 25587982 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 422693278 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 85592238 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 78971840 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 162652701 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 3982002 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 104057 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.BlockedCycles 71419426 # Number of cycles fetch has spent blocked
> system.cpu.fetch.MiscStallCycles 42857 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 89331 # Number of stall cycles due to pending traps
> system.cpu.fetch.IcacheWaitRetryStallCycles 200 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 8481476 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 385696 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 2322 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 262951613 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 3.174902 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.411090 # Number of instructions fetched each cycle (Total)
680,688c705,713
< system.cpu.fetch.rateDist::0 100383881 38.23% 38.23% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 1533037 0.58% 38.81% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 71821115 27.35% 66.16% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 895642 0.34% 66.50% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 1564995 0.60% 67.10% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 2390879 0.91% 68.01% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 1017520 0.39% 68.40% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 1329446 0.51% 68.90% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 81665002 31.10% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 100714901 38.30% 38.30% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 1542522 0.59% 38.89% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 71823019 27.31% 66.20% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 902488 0.34% 66.55% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 1566536 0.60% 67.14% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 2391041 0.91% 68.05% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 1017988 0.39% 68.44% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 1324647 0.50% 68.94% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 81668471 31.06% 100.00% # Number of instructions fetched each cycle (Total)
692,734c717,759
< system.cpu.fetch.rateDist::total 262601517 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.188657 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.931706 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 29392698 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 68340203 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 158479192 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 3338868 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 3050556 # Number of cycles decode is squashing
< system.cpu.decode.DecodedInsts 832478930 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 959 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 3050556 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 32088006 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 43079490 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 12529275 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 158770454 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 13083736 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 829577701 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 21771 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 6064622 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LSQFullEvents 5141489 # Number of times rename has blocked due to LSQ full
< system.cpu.rename.RenamedOperands 991205554 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 1800191267 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 1106790785 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 123 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 963930499 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 27275048 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 452761 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 458610 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 29575764 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 16714812 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 9817459 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 1139197 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 962008 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 824812969 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 1184552 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 820895267 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 151456 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 19155682 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 29185416 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 129934 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 262601517 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 3.126011 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 2.400353 # Number of insts issued each cycle
---
> system.cpu.fetch.rateDist::total 262951613 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.188595 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.931367 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 29471400 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 68588335 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 158500700 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 3336119 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 3055059 # Number of cycles decode is squashing
> system.cpu.decode.DecodedInsts 832519072 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 997 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 3055059 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 32166739 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 43365867 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 12492763 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 158788078 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 13083107 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 829619005 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 21424 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 6060149 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LSQFullEvents 5145730 # Number of times rename has blocked due to LSQ full
> system.cpu.rename.RenamedOperands 991238350 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 1800229618 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 1106821161 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 116 # Number of floating rename lookups
> system.cpu.rename.CommittedMaps 963974807 # Number of HB maps that are committed
> system.cpu.rename.UndoneMaps 27263541 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 455448 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 461036 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 29565034 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 16718678 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 9823839 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 1099301 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 921701 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 824848453 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 1187045 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 820941370 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 145995 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 19149103 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 29112205 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 132366 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 262951613 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 3.122024 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 2.401319 # Number of insts issued each cycle
736,744c761,769
< system.cpu.iq.issued_per_cycle::0 76255592 29.04% 29.04% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 15761044 6.00% 35.04% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 10531368 4.01% 39.05% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 7369443 2.81% 41.86% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 75730840 28.84% 70.70% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 3739599 1.42% 72.12% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 72299562 27.53% 99.65% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 768121 0.29% 99.94% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 145948 0.06% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 76573555 29.12% 29.12% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 15783174 6.00% 35.12% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 10543493 4.01% 39.13% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 7363188 2.80% 41.93% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 75733020 28.80% 70.73% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 3745069 1.42% 72.16% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 72294186 27.49% 99.65% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 768319 0.29% 99.94% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 147609 0.06% 100.00% # Number of insts issued each cycle
748c773
< system.cpu.iq.issued_per_cycle::total 262601517 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 262951613 # Number of insts issued each cycle
750,780c775,805
< system.cpu.iq.fu_full::IntAlu 345012 32.94% 32.94% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 241 0.02% 32.97% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 974 0.09% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 33.06% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 547730 52.30% 85.36% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 153356 14.64% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 346888 33.04% 33.04% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 241 0.02% 33.06% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 2034 0.19% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 33.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 547279 52.12% 85.37% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 153573 14.63% 100.00% # attempts to use FU when none available
783,814c808,839
< system.cpu.iq.FU_type_0::No_OpClass 307746 0.04% 0.04% # Type of FU issued
< system.cpu.iq.FU_type_0::IntAlu 793434579 96.65% 96.69% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 149572 0.02% 96.71% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 124688 0.02% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.73% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 17663300 2.15% 98.88% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 9215382 1.12% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::No_OpClass 309747 0.04% 0.04% # Type of FU issued
> system.cpu.iq.FU_type_0::IntAlu 793469361 96.65% 96.69% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 149710 0.02% 96.71% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 124599 0.02% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.72% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 17668051 2.15% 98.88% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 9219902 1.12% 100.00% # Type of FU issued
817,829c842,854
< system.cpu.iq.FU_type_0::total 820895267 # Type of FU issued
< system.cpu.iq.rate 1.809457 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 1047313 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.001276 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 1905699959 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 845163637 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 816985295 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 199 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 210 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 54 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 821634741 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 93 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 1691465 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 820941370 # Type of FU issued
> system.cpu.iq.rate 1.808871 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 1050015 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.001279 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 1906138377 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 845194990 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 817033315 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 197 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 212 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 52 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 821681548 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 90 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 1692176 # Number of loads that had data forwarded from stores
831,834c856,859
< system.cpu.iew.lsq.thread0.squashedLoads 2728859 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 17017 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 11975 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 1400009 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 2727781 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 18489 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 12047 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 1402321 # Number of stores squashed
837,838c862,863
< system.cpu.iew.lsq.thread0.rescheduledLoads 1931860 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 12243 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 1931655 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 11924 # Number of times an access to memory failed due to the cache being blocked
840,856c865,881
< system.cpu.iew.iewSquashCycles 3050556 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 31208951 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 2150350 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 825997521 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 243405 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 16714812 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 9817459 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 689575 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 1619766 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 13837 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 11975 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 493977 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 506066 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 1000043 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 819488058 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 17361171 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 1407208 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 3055059 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 31495600 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 2151607 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 826035498 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 247681 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 16718678 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 9823839 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 691406 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 1620111 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 12282 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 12047 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 498908 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 509123 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 1008031 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 819536653 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 17366589 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 1404716 # Number of squashed instructions skipped in execute
859,866c884,891
< system.cpu.iew.exec_refs 26390625 # number of memory reference insts executed
< system.cpu.iew.exec_branches 83079645 # Number of branches executed
< system.cpu.iew.exec_stores 9029454 # Number of stores executed
< system.cpu.iew.exec_rate 1.806355 # Inst execution rate
< system.cpu.iew.wb_sent 819086222 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 816985349 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 638544896 # num instructions producing a value
< system.cpu.iew.wb_consumers 1043866074 # num instructions consuming a value
---
> system.cpu.iew.exec_refs 26403509 # number of memory reference insts executed
> system.cpu.iew.exec_branches 83090404 # Number of branches executed
> system.cpu.iew.exec_stores 9036920 # Number of stores executed
> system.cpu.iew.exec_rate 1.805776 # Inst execution rate
> system.cpu.iew.wb_sent 819134916 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 817033367 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 638560375 # num instructions producing a value
> system.cpu.iew.wb_consumers 1043850178 # num instructions consuming a value
868,869c893,894
< system.cpu.iew.wb_rate 1.800838 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.611712 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 1.800260 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.611736 # average fanout of values written-back
871,876c896,901
< system.cpu.commit.commitSquashedInsts 19867682 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 1054616 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 887449 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 259550960 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 3.105446 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 2.863698 # Number of insts commited each cycle
---
> system.cpu.commit.commitSquashedInsts 19875138 # The number of squashed insts skipped by commit
> system.cpu.commit.commitNonSpecStalls 1054679 # The number of times commit has been forced to stall to communicate backwards
> system.cpu.commit.branchMispredicts 892733 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 259896554 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 3.101438 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 2.863911 # Number of insts commited each cycle
878,886c903,911
< system.cpu.commit.committed_per_cycle::0 88027122 33.92% 33.92% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 11847553 4.56% 38.48% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 3827434 1.47% 39.95% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 74752127 28.80% 68.75% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 2379438 0.92% 69.67% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 1475953 0.57% 70.24% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 857436 0.33% 70.57% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 70850710 27.30% 97.87% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 5533187 2.13% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 88349043 33.99% 33.99% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 11862829 4.56% 38.56% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 3832305 1.47% 40.03% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 74754047 28.76% 68.80% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 2383630 0.92% 69.71% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 1474941 0.57% 70.28% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 857586 0.33% 70.61% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 70848784 27.26% 97.87% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 5533389 2.13% 100.00% # Number of insts commited each cycle
890,892c915,917
< system.cpu.commit.committed_per_cycle::total 259550960 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 407752265 # Number of instructions committed
< system.cpu.commit.committedOps 806021401 # Number of ops (including micro ops) committed
---
> system.cpu.commit.committed_per_cycle::total 259896554 # Number of insts commited each cycle
> system.cpu.commit.committedInsts 407772261 # Number of instructions committed
> system.cpu.commit.committedOps 806052921 # Number of ops (including micro ops) committed
894,897c919,922
< system.cpu.commit.refs 22403400 # Number of memory references committed
< system.cpu.commit.loads 13985950 # Number of loads committed
< system.cpu.commit.membars 474657 # Number of memory barriers committed
< system.cpu.commit.branches 82156128 # Number of branches committed
---
> system.cpu.commit.refs 22412414 # Number of memory references committed
> system.cpu.commit.loads 13990896 # Number of loads committed
> system.cpu.commit.membars 474709 # Number of memory barriers committed
> system.cpu.commit.branches 82160310 # Number of branches committed
899,901c924,926
< system.cpu.commit.int_insts 734862948 # Number of committed integer instructions.
< system.cpu.commit.function_calls 1155170 # Number of function calls committed.
< system.cpu.commit.bw_lim_events 5533187 # number cycles where commit BW limit reached
---
> system.cpu.commit.int_insts 734896243 # Number of committed integer instructions.
> system.cpu.commit.function_calls 1155289 # Number of function calls committed.
> system.cpu.commit.bw_lim_events 5533389 # number cycles where commit BW limit reached
903,945c928,970
< system.cpu.rob.rob_reads 1079828496 # The number of ROB reads
< system.cpu.rob.rob_writes 1654843441 # The number of ROB writes
< system.cpu.timesIdled 1258915 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 191067947 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.quiesceCycles 9845938983 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.committedInsts 407752265 # Number of Instructions Simulated
< system.cpu.committedOps 806021401 # Number of Ops (including micro ops) Simulated
< system.cpu.committedInsts_total 407752265 # Number of Instructions Simulated
< system.cpu.cpi 1.112611 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 1.112611 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.898787 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.898787 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 1088694796 # number of integer regfile reads
< system.cpu.int_regfile_writes 653771353 # number of integer regfile writes
< system.cpu.fp_regfile_reads 54 # number of floating regfile reads
< system.cpu.cc_regfile_reads 415601025 # number of cc regfile reads
< system.cpu.cc_regfile_writes 321483560 # number of cc regfile writes
< system.cpu.misc_regfile_reads 264032145 # number of misc regfile reads
< system.cpu.misc_regfile_writes 402444 # number of misc regfile writes
< system.cpu.toL2Bus.throughput 53392020 # Throughput (bytes/s)
< system.cpu.toL2Bus.trans_dist::ReadReq 3013693 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 3013151 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteReq 13770 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteResp 13770 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 1577044 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 2235 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeResp 2235 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 334035 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 287322 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::BadAddressError 2 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1908198 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6121437 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 18680 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 151603 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 8199918 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61058944 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 207524391 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 566848 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 5217216 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size::total 274367399 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.data_through_bus 274343271 # Total data (bytes)
< system.cpu.toL2Bus.snoop_data_through_bus 615040 # Total snoop data (bytes)
< system.cpu.toL2Bus.reqLayer0.occupancy 4030545417 # Layer occupancy (ticks)
---
> system.cpu.rob.rob_reads 1080212949 # The number of ROB reads
> system.cpu.rob.rob_writes 1654925831 # The number of ROB writes
> system.cpu.timesIdled 1261862 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 190890238 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu.quiesceCycles 9814027971 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.committedInsts 407772261 # Number of Instructions Simulated
> system.cpu.committedOps 806052921 # Number of Ops (including micro ops) Simulated
> system.cpu.committedInsts_total 407772261 # Number of Instructions Simulated
> system.cpu.cpi 1.112979 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 1.112979 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.898490 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.898490 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 1088746320 # number of integer regfile reads
> system.cpu.int_regfile_writes 653799671 # number of integer regfile writes
> system.cpu.fp_regfile_reads 52 # number of floating regfile reads
> system.cpu.cc_regfile_reads 415603862 # number of cc regfile reads
> system.cpu.cc_regfile_writes 321491324 # number of cc regfile writes
> system.cpu.misc_regfile_reads 264059604 # number of misc regfile reads
> system.cpu.misc_regfile_writes 402440 # number of misc regfile writes
> system.cpu.toL2Bus.throughput 53738291 # Throughput (bytes/s)
> system.cpu.toL2Bus.trans_dist::ReadReq 3018879 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 3018337 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteReq 13778 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteResp 13778 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 1585586 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 2261 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeResp 2261 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 334835 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 288140 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::BadAddressError 8 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1919324 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6124632 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 18318 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 159709 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 8221983 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61414400 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 207642981 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 603136 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 5731328 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size::total 275391845 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.data_through_bus 275366117 # Total data (bytes)
> system.cpu.toL2Bus.snoop_data_through_bus 522624 # Total snoop data (bytes)
> system.cpu.toL2Bus.reqLayer0.occupancy 4046374411 # Layer occupancy (ticks)
947c972
< system.cpu.toL2Bus.snoopLayer0.occupancy 565500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoopLayer0.occupancy 603000 # Layer occupancy (ticks)
949c974
< system.cpu.toL2Bus.respLayer0.occupancy 1435258580 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1442983054 # Layer occupancy (ticks)
951c976
< system.cpu.toL2Bus.respLayer1.occupancy 3141587747 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 3140518579 # Layer occupancy (ticks)
953c978
< system.cpu.toL2Bus.respLayer2.occupancy 14741736 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer2.occupancy 13344744 # Layer occupancy (ticks)
955c980
< system.cpu.toL2Bus.respLayer3.occupancy 105191645 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer3.occupancy 105297384 # Layer occupancy (ticks)
957,1007c982,1032
< system.cpu.icache.tags.replacements 953576 # number of replacements
< system.cpu.icache.tags.tagsinuse 510.036469 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 7463561 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 954088 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 7.822718 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 147479259250 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 510.036469 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.996165 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.996165 # Average percentage of cache occupancy
< system.cpu.icache.ReadReq_hits::cpu.inst 7463561 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 7463561 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 7463561 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 7463561 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 7463561 # number of overall hits
< system.cpu.icache.overall_hits::total 7463561 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1006237 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1006237 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1006237 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1006237 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1006237 # number of overall misses
< system.cpu.icache.overall_misses::total 1006237 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 14239259264 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 14239259264 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 14239259264 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 14239259264 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 14239259264 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 14239259264 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 8469798 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 8469798 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 8469798 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 8469798 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 8469798 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 8469798 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.118803 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.118803 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.118803 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.118803 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.118803 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.118803 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14150.999480 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 14150.999480 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 14150.999480 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 14150.999480 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 14150.999480 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 14150.999480 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 7035 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 587 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 207 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 33.985507 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets 587 # average number of cycles each access was blocked
---
> system.cpu.icache.tags.replacements 959142 # number of replacements
> system.cpu.icache.tags.tagsinuse 509.299647 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 7468451 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 959654 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 7.782441 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 147611306250 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 509.299647 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.994726 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.994726 # Average percentage of cache occupancy
> system.cpu.icache.ReadReq_hits::cpu.inst 7468451 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 7468451 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 7468451 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 7468451 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 7468451 # number of overall hits
> system.cpu.icache.overall_hits::total 7468451 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1013022 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1013022 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1013022 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1013022 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1013022 # number of overall misses
> system.cpu.icache.overall_misses::total 1013022 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 14172498740 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 14172498740 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 14172498740 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 14172498740 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 14172498740 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 14172498740 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 8481473 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 8481473 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 8481473 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 8481473 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 8481473 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 8481473 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.119439 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.119439 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.119439 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.119439 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.119439 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.119439 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13990.316834 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13990.316834 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13990.316834 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13990.316834 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13990.316834 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13990.316834 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 4476 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 172 # number of cycles access was blocked
> system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.avg_blocked_cycles::no_mshrs 26.023256 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1010,1039c1035,1064
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 52085 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 52085 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 52085 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 52085 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 52085 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 52085 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 954152 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 954152 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 954152 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 954152 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 954152 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 954152 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11748055164 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 11748055164 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11748055164 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 11748055164 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11748055164 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 11748055164 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.112653 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.112653 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.112653 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.112653 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.112653 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.112653 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12312.561483 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12312.561483 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12312.561483 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 12312.561483 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12312.561483 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 12312.561483 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 53298 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 53298 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 53298 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 53298 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 53298 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 53298 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 959724 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 959724 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 959724 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 959724 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 959724 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 959724 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11694537694 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 11694537694 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11694537694 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 11694537694 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11694537694 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 11694537694 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.113155 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.113155 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.113155 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.113155 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.113155 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.113155 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12185.313376 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12185.313376 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12185.313376 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 12185.313376 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12185.313376 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 12185.313376 # average overall mshr miss latency
1041,1051c1066,1076
< system.cpu.itb_walker_cache.tags.replacements 8937 # number of replacements
< system.cpu.itb_walker_cache.tags.tagsinuse 6.031585 # Cycle average of tags in use
< system.cpu.itb_walker_cache.tags.total_refs 20273 # Total number of references to valid blocks.
< system.cpu.itb_walker_cache.tags.sampled_refs 8949 # Sample count of references to valid blocks.
< system.cpu.itb_walker_cache.tags.avg_refs 2.265393 # Average number of references to valid blocks.
< system.cpu.itb_walker_cache.tags.warmup_cycle 5104907998500 # Cycle when the warmup percentage was hit.
< system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 6.031585 # Average occupied blocks per requestor
< system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.376974 # Average percentage of cache occupancy
< system.cpu.itb_walker_cache.tags.occ_percent::total 0.376974 # Average percentage of cache occupancy
< system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 20288 # number of ReadReq hits
< system.cpu.itb_walker_cache.ReadReq_hits::total 20288 # number of ReadReq hits
---
> system.cpu.itb_walker_cache.tags.replacements 8004 # number of replacements
> system.cpu.itb_walker_cache.tags.tagsinuse 6.959011 # Cycle average of tags in use
> system.cpu.itb_walker_cache.tags.total_refs 21893 # Total number of references to valid blocks.
> system.cpu.itb_walker_cache.tags.sampled_refs 8020 # Sample count of references to valid blocks.
> system.cpu.itb_walker_cache.tags.avg_refs 2.729800 # Average number of references to valid blocks.
> system.cpu.itb_walker_cache.tags.warmup_cycle 5103903665500 # Cycle when the warmup percentage was hit.
> system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 6.959011 # Average occupied blocks per requestor
> system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.434938 # Average percentage of cache occupancy
> system.cpu.itb_walker_cache.tags.occ_percent::total 0.434938 # Average percentage of cache occupancy
> system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 21891 # number of ReadReq hits
> system.cpu.itb_walker_cache.ReadReq_hits::total 21891 # number of ReadReq hits
1054,1071c1079,1096
< system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 20290 # number of demand (read+write) hits
< system.cpu.itb_walker_cache.demand_hits::total 20290 # number of demand (read+write) hits
< system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 20290 # number of overall hits
< system.cpu.itb_walker_cache.overall_hits::total 20290 # number of overall hits
< system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 9823 # number of ReadReq misses
< system.cpu.itb_walker_cache.ReadReq_misses::total 9823 # number of ReadReq misses
< system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 9823 # number of demand (read+write) misses
< system.cpu.itb_walker_cache.demand_misses::total 9823 # number of demand (read+write) misses
< system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 9823 # number of overall misses
< system.cpu.itb_walker_cache.overall_misses::total 9823 # number of overall misses
< system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 106143491 # number of ReadReq miss cycles
< system.cpu.itb_walker_cache.ReadReq_miss_latency::total 106143491 # number of ReadReq miss cycles
< system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 106143491 # number of demand (read+write) miss cycles
< system.cpu.itb_walker_cache.demand_miss_latency::total 106143491 # number of demand (read+write) miss cycles
< system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 106143491 # number of overall miss cycles
< system.cpu.itb_walker_cache.overall_miss_latency::total 106143491 # number of overall miss cycles
< system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 30111 # number of ReadReq accesses(hits+misses)
< system.cpu.itb_walker_cache.ReadReq_accesses::total 30111 # number of ReadReq accesses(hits+misses)
---
> system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 21893 # number of demand (read+write) hits
> system.cpu.itb_walker_cache.demand_hits::total 21893 # number of demand (read+write) hits
> system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 21893 # number of overall hits
> system.cpu.itb_walker_cache.overall_hits::total 21893 # number of overall hits
> system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 8894 # number of ReadReq misses
> system.cpu.itb_walker_cache.ReadReq_misses::total 8894 # number of ReadReq misses
> system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 8894 # number of demand (read+write) misses
> system.cpu.itb_walker_cache.demand_misses::total 8894 # number of demand (read+write) misses
> system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 8894 # number of overall misses
> system.cpu.itb_walker_cache.overall_misses::total 8894 # number of overall misses
> system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 101842497 # number of ReadReq miss cycles
> system.cpu.itb_walker_cache.ReadReq_miss_latency::total 101842497 # number of ReadReq miss cycles
> system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 101842497 # number of demand (read+write) miss cycles
> system.cpu.itb_walker_cache.demand_miss_latency::total 101842497 # number of demand (read+write) miss cycles
> system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 101842497 # number of overall miss cycles
> system.cpu.itb_walker_cache.overall_miss_latency::total 101842497 # number of overall miss cycles
> system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 30785 # number of ReadReq accesses(hits+misses)
> system.cpu.itb_walker_cache.ReadReq_accesses::total 30785 # number of ReadReq accesses(hits+misses)
1074,1089c1099,1114
< system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 30113 # number of demand (read+write) accesses
< system.cpu.itb_walker_cache.demand_accesses::total 30113 # number of demand (read+write) accesses
< system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 30113 # number of overall (read+write) accesses
< system.cpu.itb_walker_cache.overall_accesses::total 30113 # number of overall (read+write) accesses
< system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.326226 # miss rate for ReadReq accesses
< system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.326226 # miss rate for ReadReq accesses
< system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.326205 # miss rate for demand accesses
< system.cpu.itb_walker_cache.demand_miss_rate::total 0.326205 # miss rate for demand accesses
< system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.326205 # miss rate for overall accesses
< system.cpu.itb_walker_cache.overall_miss_rate::total 0.326205 # miss rate for overall accesses
< system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 10805.608368 # average ReadReq miss latency
< system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 10805.608368 # average ReadReq miss latency
< system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 10805.608368 # average overall miss latency
< system.cpu.itb_walker_cache.demand_avg_miss_latency::total 10805.608368 # average overall miss latency
< system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 10805.608368 # average overall miss latency
< system.cpu.itb_walker_cache.overall_avg_miss_latency::total 10805.608368 # average overall miss latency
---
> system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 30787 # number of demand (read+write) accesses
> system.cpu.itb_walker_cache.demand_accesses::total 30787 # number of demand (read+write) accesses
> system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 30787 # number of overall (read+write) accesses
> system.cpu.itb_walker_cache.overall_accesses::total 30787 # number of overall (read+write) accesses
> system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.288907 # miss rate for ReadReq accesses
> system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.288907 # miss rate for ReadReq accesses
> system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.288888 # miss rate for demand accesses
> system.cpu.itb_walker_cache.demand_miss_rate::total 0.288888 # miss rate for demand accesses
> system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.288888 # miss rate for overall accesses
> system.cpu.itb_walker_cache.overall_miss_rate::total 0.288888 # miss rate for overall accesses
> system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 11450.696762 # average ReadReq miss latency
> system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 11450.696762 # average ReadReq miss latency
> system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 11450.696762 # average overall miss latency
> system.cpu.itb_walker_cache.demand_avg_miss_latency::total 11450.696762 # average overall miss latency
> system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 11450.696762 # average overall miss latency
> system.cpu.itb_walker_cache.overall_avg_miss_latency::total 11450.696762 # average overall miss latency
1098,1123c1123,1148
< system.cpu.itb_walker_cache.writebacks::writebacks 1536 # number of writebacks
< system.cpu.itb_walker_cache.writebacks::total 1536 # number of writebacks
< system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 9823 # number of ReadReq MSHR misses
< system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 9823 # number of ReadReq MSHR misses
< system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 9823 # number of demand (read+write) MSHR misses
< system.cpu.itb_walker_cache.demand_mshr_misses::total 9823 # number of demand (read+write) MSHR misses
< system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 9823 # number of overall MSHR misses
< system.cpu.itb_walker_cache.overall_mshr_misses::total 9823 # number of overall MSHR misses
< system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 86483019 # number of ReadReq MSHR miss cycles
< system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 86483019 # number of ReadReq MSHR miss cycles
< system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 86483019 # number of demand (read+write) MSHR miss cycles
< system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 86483019 # number of demand (read+write) MSHR miss cycles
< system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 86483019 # number of overall MSHR miss cycles
< system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 86483019 # number of overall MSHR miss cycles
< system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.326226 # mshr miss rate for ReadReq accesses
< system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.326226 # mshr miss rate for ReadReq accesses
< system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.326205 # mshr miss rate for demand accesses
< system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.326205 # mshr miss rate for demand accesses
< system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.326205 # mshr miss rate for overall accesses
< system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.326205 # mshr miss rate for overall accesses
< system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 8804.135091 # average ReadReq mshr miss latency
< system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 8804.135091 # average ReadReq mshr miss latency
< system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 8804.135091 # average overall mshr miss latency
< system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 8804.135091 # average overall mshr miss latency
< system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 8804.135091 # average overall mshr miss latency
< system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 8804.135091 # average overall mshr miss latency
---
> system.cpu.itb_walker_cache.writebacks::writebacks 2197 # number of writebacks
> system.cpu.itb_walker_cache.writebacks::total 2197 # number of writebacks
> system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 8894 # number of ReadReq MSHR misses
> system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 8894 # number of ReadReq MSHR misses
> system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 8894 # number of demand (read+write) MSHR misses
> system.cpu.itb_walker_cache.demand_mshr_misses::total 8894 # number of demand (read+write) MSHR misses
> system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 8894 # number of overall MSHR misses
> system.cpu.itb_walker_cache.overall_mshr_misses::total 8894 # number of overall MSHR misses
> system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 84047009 # number of ReadReq MSHR miss cycles
> system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 84047009 # number of ReadReq MSHR miss cycles
> system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 84047009 # number of demand (read+write) MSHR miss cycles
> system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 84047009 # number of demand (read+write) MSHR miss cycles
> system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 84047009 # number of overall MSHR miss cycles
> system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 84047009 # number of overall MSHR miss cycles
> system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.288907 # mshr miss rate for ReadReq accesses
> system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.288907 # mshr miss rate for ReadReq accesses
> system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.288888 # mshr miss rate for demand accesses
> system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.288888 # mshr miss rate for demand accesses
> system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.288888 # mshr miss rate for overall accesses
> system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.288888 # mshr miss rate for overall accesses
> system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 9449.854846 # average ReadReq mshr miss latency
> system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 9449.854846 # average ReadReq mshr miss latency
> system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 9449.854846 # average overall mshr miss latency
> system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 9449.854846 # average overall mshr miss latency
> system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 9449.854846 # average overall mshr miss latency
> system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 9449.854846 # average overall mshr miss latency
1126,1127c1151,1152
< system.cpu.dtb_walker_cache.tags.tagsinuse 14.904441 # Cycle average of tags in use
< system.cpu.dtb_walker_cache.tags.total_refs 92410 # Total number of references to valid blocks.
---
> system.cpu.dtb_walker_cache.tags.tagsinuse 14.134079 # Cycle average of tags in use
> system.cpu.dtb_walker_cache.tags.total_refs 90874 # Total number of references to valid blocks.
1129,1169c1154,1194
< system.cpu.dtb_walker_cache.tags.avg_refs 1.337976 # Average number of references to valid blocks.
< system.cpu.dtb_walker_cache.tags.warmup_cycle 4994136871250 # Cycle when the warmup percentage was hit.
< system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 14.904441 # Average occupied blocks per requestor
< system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.931528 # Average percentage of cache occupancy
< system.cpu.dtb_walker_cache.tags.occ_percent::total 0.931528 # Average percentage of cache occupancy
< system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 92410 # number of ReadReq hits
< system.cpu.dtb_walker_cache.ReadReq_hits::total 92410 # number of ReadReq hits
< system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 92410 # number of demand (read+write) hits
< system.cpu.dtb_walker_cache.demand_hits::total 92410 # number of demand (read+write) hits
< system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 92410 # number of overall hits
< system.cpu.dtb_walker_cache.overall_hits::total 92410 # number of overall hits
< system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 70084 # number of ReadReq misses
< system.cpu.dtb_walker_cache.ReadReq_misses::total 70084 # number of ReadReq misses
< system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 70084 # number of demand (read+write) misses
< system.cpu.dtb_walker_cache.demand_misses::total 70084 # number of demand (read+write) misses
< system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 70084 # number of overall misses
< system.cpu.dtb_walker_cache.overall_misses::total 70084 # number of overall misses
< system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 863900211 # number of ReadReq miss cycles
< system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 863900211 # number of ReadReq miss cycles
< system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 863900211 # number of demand (read+write) miss cycles
< system.cpu.dtb_walker_cache.demand_miss_latency::total 863900211 # number of demand (read+write) miss cycles
< system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 863900211 # number of overall miss cycles
< system.cpu.dtb_walker_cache.overall_miss_latency::total 863900211 # number of overall miss cycles
< system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 162494 # number of ReadReq accesses(hits+misses)
< system.cpu.dtb_walker_cache.ReadReq_accesses::total 162494 # number of ReadReq accesses(hits+misses)
< system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 162494 # number of demand (read+write) accesses
< system.cpu.dtb_walker_cache.demand_accesses::total 162494 # number of demand (read+write) accesses
< system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 162494 # number of overall (read+write) accesses
< system.cpu.dtb_walker_cache.overall_accesses::total 162494 # number of overall (read+write) accesses
< system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.431302 # miss rate for ReadReq accesses
< system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.431302 # miss rate for ReadReq accesses
< system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.431302 # miss rate for demand accesses
< system.cpu.dtb_walker_cache.demand_miss_rate::total 0.431302 # miss rate for demand accesses
< system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.431302 # miss rate for overall accesses
< system.cpu.dtb_walker_cache.overall_miss_rate::total 0.431302 # miss rate for overall accesses
< system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12326.639618 # average ReadReq miss latency
< system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12326.639618 # average ReadReq miss latency
< system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12326.639618 # average overall miss latency
< system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12326.639618 # average overall miss latency
< system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12326.639618 # average overall miss latency
< system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12326.639618 # average overall miss latency
---
> system.cpu.dtb_walker_cache.tags.avg_refs 1.315737 # Average number of references to valid blocks.
> system.cpu.dtb_walker_cache.tags.warmup_cycle 4994243678000 # Cycle when the warmup percentage was hit.
> system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 14.134079 # Average occupied blocks per requestor
> system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.883380 # Average percentage of cache occupancy
> system.cpu.dtb_walker_cache.tags.occ_percent::total 0.883380 # Average percentage of cache occupancy
> system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 90874 # number of ReadReq hits
> system.cpu.dtb_walker_cache.ReadReq_hits::total 90874 # number of ReadReq hits
> system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 90874 # number of demand (read+write) hits
> system.cpu.dtb_walker_cache.demand_hits::total 90874 # number of demand (read+write) hits
> system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 90874 # number of overall hits
> system.cpu.dtb_walker_cache.overall_hits::total 90874 # number of overall hits
> system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 70157 # number of ReadReq misses
> system.cpu.dtb_walker_cache.ReadReq_misses::total 70157 # number of ReadReq misses
> system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 70157 # number of demand (read+write) misses
> system.cpu.dtb_walker_cache.demand_misses::total 70157 # number of demand (read+write) misses
> system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 70157 # number of overall misses
> system.cpu.dtb_walker_cache.overall_misses::total 70157 # number of overall misses
> system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 871654701 # number of ReadReq miss cycles
> system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 871654701 # number of ReadReq miss cycles
> system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 871654701 # number of demand (read+write) miss cycles
> system.cpu.dtb_walker_cache.demand_miss_latency::total 871654701 # number of demand (read+write) miss cycles
> system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 871654701 # number of overall miss cycles
> system.cpu.dtb_walker_cache.overall_miss_latency::total 871654701 # number of overall miss cycles
> system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 161031 # number of ReadReq accesses(hits+misses)
> system.cpu.dtb_walker_cache.ReadReq_accesses::total 161031 # number of ReadReq accesses(hits+misses)
> system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 161031 # number of demand (read+write) accesses
> system.cpu.dtb_walker_cache.demand_accesses::total 161031 # number of demand (read+write) accesses
> system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 161031 # number of overall (read+write) accesses
> system.cpu.dtb_walker_cache.overall_accesses::total 161031 # number of overall (read+write) accesses
> system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.435674 # miss rate for ReadReq accesses
> system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.435674 # miss rate for ReadReq accesses
> system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.435674 # miss rate for demand accesses
> system.cpu.dtb_walker_cache.demand_miss_rate::total 0.435674 # miss rate for demand accesses
> system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.435674 # miss rate for overall accesses
> system.cpu.dtb_walker_cache.overall_miss_rate::total 0.435674 # miss rate for overall accesses
> system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12424.343986 # average ReadReq miss latency
> system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12424.343986 # average ReadReq miss latency
> system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12424.343986 # average overall miss latency
> system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12424.343986 # average overall miss latency
> system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12424.343986 # average overall miss latency
> system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12424.343986 # average overall miss latency
1178,1203c1203,1228
< system.cpu.dtb_walker_cache.writebacks::writebacks 17433 # number of writebacks
< system.cpu.dtb_walker_cache.writebacks::total 17433 # number of writebacks
< system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 70084 # number of ReadReq MSHR misses
< system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 70084 # number of ReadReq MSHR misses
< system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 70084 # number of demand (read+write) MSHR misses
< system.cpu.dtb_walker_cache.demand_mshr_misses::total 70084 # number of demand (read+write) MSHR misses
< system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 70084 # number of overall MSHR misses
< system.cpu.dtb_walker_cache.overall_mshr_misses::total 70084 # number of overall MSHR misses
< system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 723600921 # number of ReadReq MSHR miss cycles
< system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 723600921 # number of ReadReq MSHR miss cycles
< system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 723600921 # number of demand (read+write) MSHR miss cycles
< system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 723600921 # number of demand (read+write) MSHR miss cycles
< system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 723600921 # number of overall MSHR miss cycles
< system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 723600921 # number of overall MSHR miss cycles
< system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.431302 # mshr miss rate for ReadReq accesses
< system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.431302 # mshr miss rate for ReadReq accesses
< system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.431302 # mshr miss rate for demand accesses
< system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.431302 # mshr miss rate for demand accesses
< system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.431302 # mshr miss rate for overall accesses
< system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.431302 # mshr miss rate for overall accesses
< system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 10324.766295 # average ReadReq mshr miss latency
< system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 10324.766295 # average ReadReq mshr miss latency
< system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 10324.766295 # average overall mshr miss latency
< system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 10324.766295 # average overall mshr miss latency
< system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 10324.766295 # average overall mshr miss latency
< system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 10324.766295 # average overall mshr miss latency
---
> system.cpu.dtb_walker_cache.writebacks::writebacks 24645 # number of writebacks
> system.cpu.dtb_walker_cache.writebacks::total 24645 # number of writebacks
> system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 70157 # number of ReadReq MSHR misses
> system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 70157 # number of ReadReq MSHR misses
> system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 70157 # number of demand (read+write) MSHR misses
> system.cpu.dtb_walker_cache.demand_mshr_misses::total 70157 # number of demand (read+write) MSHR misses
> system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 70157 # number of overall MSHR misses
> system.cpu.dtb_walker_cache.overall_mshr_misses::total 70157 # number of overall MSHR misses
> system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 731216933 # number of ReadReq MSHR miss cycles
> system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 731216933 # number of ReadReq MSHR miss cycles
> system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 731216933 # number of demand (read+write) MSHR miss cycles
> system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 731216933 # number of demand (read+write) MSHR miss cycles
> system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 731216933 # number of overall MSHR miss cycles
> system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 731216933 # number of overall MSHR miss cycles
> system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.435674 # mshr miss rate for ReadReq accesses
> system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.435674 # mshr miss rate for ReadReq accesses
> system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.435674 # mshr miss rate for demand accesses
> system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.435674 # mshr miss rate for demand accesses
> system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.435674 # mshr miss rate for overall accesses
> system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.435674 # mshr miss rate for overall accesses
> system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 10422.579828 # average ReadReq mshr miss latency
> system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 10422.579828 # average ReadReq mshr miss latency
> system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 10422.579828 # average overall mshr miss latency
> system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 10422.579828 # average overall mshr miss latency
> system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 10422.579828 # average overall mshr miss latency
> system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 10422.579828 # average overall mshr miss latency
1205,1262c1230,1287
< system.cpu.dcache.tags.replacements 1656223 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.995363 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 18981681 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 1656735 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 11.457283 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 38296250 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.995363 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999991 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999991 # Average percentage of cache occupancy
< system.cpu.dcache.ReadReq_hits::cpu.data 10886449 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 10886449 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 8092566 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 8092566 # number of WriteReq hits
< system.cpu.dcache.demand_hits::cpu.data 18979015 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 18979015 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 18979015 # number of overall hits
< system.cpu.dcache.overall_hits::total 18979015 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 2233485 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 2233485 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 315362 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 315362 # number of WriteReq misses
< system.cpu.dcache.demand_misses::cpu.data 2548847 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 2548847 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 2548847 # number of overall misses
< system.cpu.dcache.overall_misses::total 2548847 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 33146878091 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 33146878091 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 12110851955 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 12110851955 # number of WriteReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 45257730046 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 45257730046 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 45257730046 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 45257730046 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 13119934 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 13119934 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 8407928 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 8407928 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 21527862 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 21527862 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 21527862 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 21527862 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.170236 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.170236 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037508 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.037508 # miss rate for WriteReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.118398 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.118398 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.118398 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.118398 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14840.877862 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 14840.877862 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38403.016074 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 38403.016074 # average WriteReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 17756.157998 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 17756.157998 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 17756.157998 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 17756.157998 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 397029 # number of cycles access was blocked
---
> system.cpu.dcache.tags.replacements 1657437 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.988912 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 18989388 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 1657949 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 11.453542 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 39724250 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.988912 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999978 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999978 # Average percentage of cache occupancy
> system.cpu.dcache.ReadReq_hits::cpu.data 10890920 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 10890920 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 8095777 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 8095777 # number of WriteReq hits
> system.cpu.dcache.demand_hits::cpu.data 18986697 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 18986697 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 18986697 # number of overall hits
> system.cpu.dcache.overall_hits::total 18986697 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 2234479 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 2234479 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 316198 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 316198 # number of WriteReq misses
> system.cpu.dcache.demand_misses::cpu.data 2550677 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 2550677 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 2550677 # number of overall misses
> system.cpu.dcache.overall_misses::total 2550677 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 33004921637 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 33004921637 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 12257889032 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 12257889032 # number of WriteReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 45262810669 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 45262810669 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 45262810669 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 45262810669 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 13125399 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 13125399 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 8411975 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 8411975 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 21537374 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 21537374 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 21537374 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 21537374 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.170241 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.170241 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037589 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.037589 # miss rate for WriteReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.118430 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.118430 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.118430 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.118430 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14770.745949 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 14770.745949 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38766.497676 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 38766.497676 # average WriteReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 17745.410598 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 17745.410598 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 17745.410598 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 17745.410598 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 397669 # number of cycles access was blocked
1264c1289
< system.cpu.dcache.blocked::no_mshrs 42211 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 42042 # number of cycles access was blocked
1266c1291
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.405818 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.458851 # average number of cycles each access was blocked
1270,1317c1295,1342
< system.cpu.dcache.writebacks::writebacks 1558075 # number of writebacks
< system.cpu.dcache.writebacks::total 1558075 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 863964 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 863964 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 25903 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 25903 # number of WriteReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 889867 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 889867 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 889867 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 889867 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1369521 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1369521 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 289459 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 289459 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 1658980 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 1658980 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 1658980 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 1658980 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 17890697467 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 17890697467 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11213904776 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 11213904776 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 29104602243 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 29104602243 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29104602243 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 29104602243 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 97363389500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 97363389500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2537212500 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2537212500 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 99900602000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 99900602000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.104385 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.104385 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034427 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034427 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.077062 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.077062 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.077062 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.077062 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13063.470708 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13063.470708 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 38740.908992 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 38740.908992 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 17543.672765 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 17543.672765 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17543.672765 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 17543.672765 # average overall mshr miss latency
---
> system.cpu.dcache.writebacks::writebacks 1558744 # number of writebacks
> system.cpu.dcache.writebacks::total 1558744 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 864490 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 864490 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 25919 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 25919 # number of WriteReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 890409 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 890409 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 890409 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 890409 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1369989 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1369989 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 290279 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 290279 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 1660268 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 1660268 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 1660268 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 1660268 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 17836083706 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 17836083706 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11362753211 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 11362753211 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 29198836917 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 29198836917 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29198836917 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 29198836917 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 97364613500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 97364613500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2538583500 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2538583500 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 99903197000 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 99903197000 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.104377 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.104377 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034508 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034508 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.077088 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.077088 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.077088 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.077088 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13019.143735 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13019.143735 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39144.248158 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39144.248158 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 17586.821475 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 17586.821475 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17586.821475 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 17586.821475 # average overall mshr miss latency
1325,1329c1350,1354
< system.cpu.l2cache.tags.replacements 111030 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 64826.472459 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 3778684 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 175194 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 21.568570 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.replacements 111632 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 64821.705622 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 3786761 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 175570 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 21.568383 # Average number of references to valid blocks.
1331,1337c1356,1362
< system.cpu.l2cache.tags.occ_blocks::writebacks 50681.739726 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 13.389473 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.126360 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 3154.839076 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 10976.377823 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.773342 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000204 # Average percentage of cache occupancy
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 50709.515998 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 7.756367 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.126012 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 3028.517183 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 11075.790063 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.773766 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000118 # Average percentage of cache occupancy
1339,1362c1364,1387
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.048139 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.167486 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.989173 # Average percentage of cache occupancy
< system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 64025 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 7316 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.inst 937955 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 1333061 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 2342357 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 1577044 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 1577044 # number of Writeback hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 316 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 316 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 154757 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 154757 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.dtb.walker 64025 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.itb.walker 7316 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.inst 937955 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 1487818 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2497114 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.dtb.walker 64025 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.itb.walker 7316 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.inst 937955 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 1487818 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2497114 # number of overall hits
---
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.046212 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.169003 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.989101 # Average percentage of cache occupancy
> system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 64846 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 7222 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.inst 943511 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 1333169 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 2348748 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 1585586 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 1585586 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 314 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 314 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 155047 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 155047 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.dtb.walker 64846 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.itb.walker 7222 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.inst 943511 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 1488216 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2503795 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.dtb.walker 64846 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.itb.walker 7222 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.inst 943511 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 1488216 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2503795 # number of overall hits
1365,1371c1390,1396
< system.cpu.l2cache.ReadReq_misses::cpu.inst 16091 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.data 35754 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 51911 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 1443 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 1443 # number of UpgradeReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 132547 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 132547 # number of ReadExReq misses
---
> system.cpu.l2cache.ReadReq_misses::cpu.inst 16089 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.data 36006 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 52161 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 1462 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 1462 # number of UpgradeReq misses
> system.cpu.l2cache.ReadExReq_misses::cpu.data 133062 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 133062 # number of ReadExReq misses
1374,1376c1399,1401
< system.cpu.l2cache.demand_misses::cpu.inst 16091 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 168301 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 184458 # number of demand (read+write) misses
---
> system.cpu.l2cache.demand_misses::cpu.inst 16089 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 169068 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 185223 # number of demand (read+write) misses
1379,1459c1404,1484
< system.cpu.l2cache.overall_misses::cpu.inst 16091 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 168301 # number of overall misses
< system.cpu.l2cache.overall_misses::total 184458 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 5633750 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 417750 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1393223986 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2996305709 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 4395581195 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 16716837 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 16716837 # number of UpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9332768700 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 9332768700 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 5633750 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 417750 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 1393223986 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 12329074409 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 13728349895 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 5633750 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 417750 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 1393223986 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 12329074409 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 13728349895 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 64086 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 7321 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 954046 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 1368815 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 2394268 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 1577044 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 1577044 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1759 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 1759 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 287304 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 287304 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.dtb.walker 64086 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.itb.walker 7321 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.inst 954046 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 1656119 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2681572 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.dtb.walker 64086 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.itb.walker 7321 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 954046 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 1656119 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2681572 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000952 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000683 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.016866 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026120 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.021681 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.820352 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.820352 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.461348 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.461348 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000952 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000683 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016866 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.101624 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.068787 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000952 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000683 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016866 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.101624 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.068787 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 92356.557377 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 83550 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 86584.052327 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 83803.370504 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 84675.332685 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 11584.779626 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 11584.779626 # average UpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70411.014206 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70411.014206 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 92356.557377 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 83550 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 86584.052327 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73256.097165 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 74425.342869 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 92356.557377 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 83550 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 86584.052327 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73256.097165 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 74425.342869 # average overall miss latency
---
> system.cpu.l2cache.overall_misses::cpu.inst 16089 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 169068 # number of overall misses
> system.cpu.l2cache.overall_misses::total 185223 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 5260500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 389750 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1277797734 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2940044940 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 4223492924 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 17900790 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 17900790 # number of UpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9477459899 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 9477459899 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 5260500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 389750 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 1277797734 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 12417504839 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 13700952823 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 5260500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 389750 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 1277797734 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 12417504839 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 13700952823 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 64907 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 7227 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 959600 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 1369175 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 2400909 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 1585586 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 1585586 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1776 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 1776 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 288109 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 288109 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.dtb.walker 64907 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.itb.walker 7227 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.inst 959600 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 1657284 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2689018 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.dtb.walker 64907 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.itb.walker 7227 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 959600 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 1657284 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2689018 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000940 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000692 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.016766 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026298 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.021726 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.823198 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.823198 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.461846 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.461846 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000940 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000692 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016766 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.102015 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.068881 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000940 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000692 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016766 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.102015 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.068881 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 86237.704918 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 77950 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 79420.581391 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 81654.305949 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 80970.321198 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 12244.042408 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 12244.042408 # average UpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 71225.893937 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 71225.893937 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 86237.704918 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 77950 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79420.581391 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73446.807433 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 73970.040562 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 86237.704918 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 77950 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79420.581391 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73446.807433 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 73970.040562 # average overall miss latency
1468,1469c1493,1494
< system.cpu.l2cache.writebacks::writebacks 101658 # number of writebacks
< system.cpu.l2cache.writebacks::total 101658 # number of writebacks
---
> system.cpu.l2cache.writebacks::writebacks 101920 # number of writebacks
> system.cpu.l2cache.writebacks::total 101920 # number of writebacks
1471,1472c1496,1497
< system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 3 # number of ReadReq MSHR hits
< system.cpu.l2cache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits
---
> system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 1 # number of ReadReq MSHR hits
> system.cpu.l2cache.ReadReq_mshr_hits::total 3 # number of ReadReq MSHR hits
1474,1475c1499,1500
< system.cpu.l2cache.demand_mshr_hits::cpu.data 3 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
---
> system.cpu.l2cache.demand_mshr_hits::cpu.data 1 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 3 # number of demand (read+write) MSHR hits
1477,1478c1502,1503
< system.cpu.l2cache.overall_mshr_hits::cpu.data 3 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
---
> system.cpu.l2cache.overall_mshr_hits::cpu.data 1 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 3 # number of overall MSHR hits
1481,1487c1506,1512
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 16089 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 35751 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 51906 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1443 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 1443 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 132547 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 132547 # number of ReadExReq MSHR misses
---
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 16087 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 36005 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 52158 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1462 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 1462 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133062 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 133062 # number of ReadExReq MSHR misses
1490,1492c1515,1517
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 16089 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 168298 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 184453 # number of demand (read+write) MSHR misses
---
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 16087 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 169067 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 185220 # number of demand (read+write) MSHR misses
1495,1560c1520,1585
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 16089 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 168298 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 184453 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 4857750 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 353750 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1189838014 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2545516291 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3740565805 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 15357924 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 15357924 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7668131300 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7668131300 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 4857750 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 353750 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1189838014 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10213647591 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 11408697105 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 4857750 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 353750 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1189838014 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10213647591 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 11408697105 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 89250267000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 89250267000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2371416000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2371416000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 91621683000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 91621683000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000952 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000683 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.016864 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026118 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.021679 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.820352 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.820352 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.461348 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.461348 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000952 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000683 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016864 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.101622 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.068785 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000952 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000683 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016864 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.101622 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.068785 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 79635.245902 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 70750 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 73953.509479 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 71201.261251 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 72064.227739 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10643.051975 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10643.051975 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 57852.167910 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 57852.167910 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 79635.245902 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 70750 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73953.509479 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60687.872649 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61851.512879 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 79635.245902 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 70750 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73953.509479 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60687.872649 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61851.512879 # average overall mshr miss latency
---
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 16087 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 169067 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 185220 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 4502000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 326250 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1075523016 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2491735810 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3572087076 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 15586943 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 15586943 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7807116101 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7807116101 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 4502000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 326250 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1075523016 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10298851911 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 11379203177 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 4502000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 326250 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1075523016 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10298851911 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 11379203177 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 89251387000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 89251387000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2372677500 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2372677500 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 91624064500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 91624064500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000940 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000692 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.016764 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026297 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.021724 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.823198 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.823198 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.461846 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.461846 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000940 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000692 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016764 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.102015 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.068880 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000940 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000692 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016764 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.102015 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.068880 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 73803.278689 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 65250 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66856.655436 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 69205.271768 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 68485.890487 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10661.383721 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10661.383721 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58672.769844 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58672.769844 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 73803.278689 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 65250 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66856.655436 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60915.802084 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61436.147160 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 73803.278689 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 65250 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66856.655436 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60915.802084 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61436.147160 # average overall mshr miss latency