3,5c3,5
< sim_seconds 51.558690 # Number of seconds simulated
< sim_ticks 51558689626000 # Number of ticks simulated
< final_tick 51558689626000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 51.277959 # Number of seconds simulated
> sim_ticks 51277959410000 # Number of ticks simulated
> final_tick 51277959410000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 210245 # Simulator instruction rate (inst/s)
< host_op_rate 247121 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 9737217389 # Simulator tick rate (ticks/s)
< host_mem_usage 695392 # Number of bytes of host memory used
< host_seconds 5295.01 # Real time elapsed on the host
< sim_insts 1113248331 # Number of instructions simulated
< sim_ops 1308509399 # Number of ops (including micro ops) simulated
---
> host_inst_rate 210382 # Simulator instruction rate (inst/s)
> host_op_rate 250295 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 13357159040 # Simulator tick rate (ticks/s)
> host_mem_usage 689664 # Number of bytes of host memory used
> host_seconds 3838.99 # Real time elapsed on the host
> sim_insts 807652759 # Number of instructions simulated
> sim_ops 960879271 # Number of ops (including micro ops) simulated
16,25c16,25
< system.physmem.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.dtb.walker 688064 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.itb.walker 572736 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.inst 6466080 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 114242184 # Number of bytes read from this memory
< system.physmem.bytes_read::realview.ide 427328 # Number of bytes read from this memory
< system.physmem.bytes_read::total 122396392 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 6466080 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 6466080 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 142998784 # Number of bytes written to this memory
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.dtb.walker 253184 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.itb.walker 234496 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.inst 5589856 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 47714440 # Number of bytes read from this memory
> system.physmem.bytes_read::realview.ide 412800 # Number of bytes read from this memory
> system.physmem.bytes_read::total 54204776 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 5589856 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 5589856 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 74605824 # Number of bytes written to this memory
27,34c27,34
< system.physmem.bytes_written::total 143019364 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.dtb.walker 10751 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.itb.walker 8949 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.inst 116985 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 1785047 # Number of read requests responded to by this memory
< system.physmem.num_reads::realview.ide 6677 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 1928409 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 2234356 # Number of write requests responded to by this memory
---
> system.physmem.bytes_written::total 74626404 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.dtb.walker 3956 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.itb.walker 3664 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.inst 88894 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 745551 # Number of read requests responded to by this memory
> system.physmem.num_reads::realview.ide 6450 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 848515 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 1165716 # Number of write requests responded to by this memory
36,65c36,65
< system.physmem.num_writes::total 2236929 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.dtb.walker 13345 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.itb.walker 11108 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.inst 125412 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 2215770 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::realview.ide 8288 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 2373924 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 125412 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 125412 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 2773515 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::cpu.data 399 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 2773914 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 2773515 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.dtb.walker 13345 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.itb.walker 11108 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 125412 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 2216169 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::realview.ide 8288 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 5147838 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 1928410 # Number of read requests accepted
< system.physmem.writeReqs 2236929 # Number of write requests accepted
< system.physmem.readBursts 1928410 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 2236929 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 123382976 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 35200 # Total number of bytes read from write queue
< system.physmem.bytesWritten 143016896 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 122396456 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 143019364 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 550 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 2266 # Number of DRAM write bursts merged with an existing one
---
> system.physmem.num_writes::total 1168289 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.dtb.walker 4937 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.itb.walker 4573 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.inst 109011 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 930506 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::realview.ide 8050 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 1057077 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 109011 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 109011 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 1454930 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::cpu.data 401 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 1455331 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 1454930 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.dtb.walker 4937 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.itb.walker 4573 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 109011 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 930907 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::realview.ide 8050 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 2512408 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 848516 # Number of read requests accepted
> system.physmem.writeReqs 1168289 # Number of write requests accepted
> system.physmem.readBursts 848516 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 1168289 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 54258624 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 46336 # Total number of bytes read from write queue
> system.physmem.bytesWritten 74623296 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 54204840 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 74626404 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 724 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 2278 # Number of DRAM write bursts merged with an existing one
67,98c67,98
< system.physmem.perBankRdBursts::0 114164 # Per bank write bursts
< system.physmem.perBankRdBursts::1 120325 # Per bank write bursts
< system.physmem.perBankRdBursts::2 121021 # Per bank write bursts
< system.physmem.perBankRdBursts::3 117289 # Per bank write bursts
< system.physmem.perBankRdBursts::4 115474 # Per bank write bursts
< system.physmem.perBankRdBursts::5 125294 # Per bank write bursts
< system.physmem.perBankRdBursts::6 117554 # Per bank write bursts
< system.physmem.perBankRdBursts::7 120469 # Per bank write bursts
< system.physmem.perBankRdBursts::8 115697 # Per bank write bursts
< system.physmem.perBankRdBursts::9 146662 # Per bank write bursts
< system.physmem.perBankRdBursts::10 119160 # Per bank write bursts
< system.physmem.perBankRdBursts::11 123181 # Per bank write bursts
< system.physmem.perBankRdBursts::12 118002 # Per bank write bursts
< system.physmem.perBankRdBursts::13 121360 # Per bank write bursts
< system.physmem.perBankRdBursts::14 114093 # Per bank write bursts
< system.physmem.perBankRdBursts::15 118114 # Per bank write bursts
< system.physmem.perBankWrBursts::0 133629 # Per bank write bursts
< system.physmem.perBankWrBursts::1 139072 # Per bank write bursts
< system.physmem.perBankWrBursts::2 140295 # Per bank write bursts
< system.physmem.perBankWrBursts::3 139312 # Per bank write bursts
< system.physmem.perBankWrBursts::4 138711 # Per bank write bursts
< system.physmem.perBankWrBursts::5 145043 # Per bank write bursts
< system.physmem.perBankWrBursts::6 137653 # Per bank write bursts
< system.physmem.perBankWrBursts::7 140751 # Per bank write bursts
< system.physmem.perBankWrBursts::8 137271 # Per bank write bursts
< system.physmem.perBankWrBursts::9 144471 # Per bank write bursts
< system.physmem.perBankWrBursts::10 139139 # Per bank write bursts
< system.physmem.perBankWrBursts::11 142751 # Per bank write bursts
< system.physmem.perBankWrBursts::12 139024 # Per bank write bursts
< system.physmem.perBankWrBursts::13 141466 # Per bank write bursts
< system.physmem.perBankWrBursts::14 137078 # Per bank write bursts
< system.physmem.perBankWrBursts::15 138973 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 50870 # Per bank write bursts
> system.physmem.perBankRdBursts::1 59107 # Per bank write bursts
> system.physmem.perBankRdBursts::2 53673 # Per bank write bursts
> system.physmem.perBankRdBursts::3 52283 # Per bank write bursts
> system.physmem.perBankRdBursts::4 52009 # Per bank write bursts
> system.physmem.perBankRdBursts::5 59846 # Per bank write bursts
> system.physmem.perBankRdBursts::6 50421 # Per bank write bursts
> system.physmem.perBankRdBursts::7 52784 # Per bank write bursts
> system.physmem.perBankRdBursts::8 49319 # Per bank write bursts
> system.physmem.perBankRdBursts::9 57871 # Per bank write bursts
> system.physmem.perBankRdBursts::10 53663 # Per bank write bursts
> system.physmem.perBankRdBursts::11 59850 # Per bank write bursts
> system.physmem.perBankRdBursts::12 49313 # Per bank write bursts
> system.physmem.perBankRdBursts::13 51526 # Per bank write bursts
> system.physmem.perBankRdBursts::14 46865 # Per bank write bursts
> system.physmem.perBankRdBursts::15 48391 # Per bank write bursts
> system.physmem.perBankWrBursts::0 70028 # Per bank write bursts
> system.physmem.perBankWrBursts::1 76221 # Per bank write bursts
> system.physmem.perBankWrBursts::2 72051 # Per bank write bursts
> system.physmem.perBankWrBursts::3 73117 # Per bank write bursts
> system.physmem.perBankWrBursts::4 72572 # Per bank write bursts
> system.physmem.perBankWrBursts::5 78772 # Per bank write bursts
> system.physmem.perBankWrBursts::6 71408 # Per bank write bursts
> system.physmem.perBankWrBursts::7 73272 # Per bank write bursts
> system.physmem.perBankWrBursts::8 71515 # Per bank write bursts
> system.physmem.perBankWrBursts::9 77080 # Per bank write bursts
> system.physmem.perBankWrBursts::10 72838 # Per bank write bursts
> system.physmem.perBankWrBursts::11 77780 # Per bank write bursts
> system.physmem.perBankWrBursts::12 69170 # Per bank write bursts
> system.physmem.perBankWrBursts::13 71642 # Per bank write bursts
> system.physmem.perBankWrBursts::14 68698 # Per bank write bursts
> system.physmem.perBankWrBursts::15 69825 # Per bank write bursts
100,101c100,101
< system.physmem.numWrRetry 512 # Number of times write queue was full causing retry
< system.physmem.totGap 51558688241500 # Total gap between requests
---
> system.physmem.numWrRetry 522 # Number of times write queue was full causing retry
> system.physmem.totGap 51277958025500 # Total gap between requests
106c106
< system.physmem.readPktSize::4 21272 # Read request sizes (log2)
---
> system.physmem.readPktSize::4 2072 # Read request sizes (log2)
108c108
< system.physmem.readPktSize::6 1907125 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 846431 # Read request sizes (log2)
115,137c115,137
< system.physmem.writePktSize::6 2234356 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 1137157 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 697006 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 62243 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 25848 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 659 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 474 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 617 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 529 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 986 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::9 614 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::10 333 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 299 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 219 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 172 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::14 146 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::15 125 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::16 121 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::17 115 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::18 96 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::19 87 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::20 11 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::21 3 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 1165716 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 541295 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 247060 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 38783 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 15383 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 573 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 464 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 597 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 524 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 939 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::9 638 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::10 319 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::11 277 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::12 193 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::13 154 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::14 122 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::15 112 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::16 103 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::17 95 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::18 81 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::19 69 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::20 9 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::21 2 # What read queue length does an incoming req see
163,272c163,273
< system.physmem.wrQLenPdf::15 28528 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 36181 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 84750 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 118181 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 127464 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 131678 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 133520 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 138083 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 140930 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 136900 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 140021 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 142369 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 134210 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 132730 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 134518 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 146577 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 128734 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 131799 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 5920 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 4225 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 3385 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 2939 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 2825 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 2565 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 2591 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 2354 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 2282 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 2240 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 2238 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 2279 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 1968 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 1976 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 1926 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 1784 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 2020 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 1898 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 1694 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 1774 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 1771 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 1642 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 1664 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 1959 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 1560 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 1314 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 1520 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 1794 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 1483 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 726 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 1159 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 946985 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 281.313381 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 167.848752 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 307.664857 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 373897 39.48% 39.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 237629 25.09% 64.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 90926 9.60% 74.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 53224 5.62% 79.80% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 39122 4.13% 83.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 27360 2.89% 86.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 21677 2.29% 89.11% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 17745 1.87% 90.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 85405 9.02% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 946985 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 117910 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 16.350064 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 51.964300 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-511 117905 100.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::512-1023 2 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::1024-1535 1 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::10240-10751 1 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::13824-14335 1 0.00% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 117910 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 117910 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 18.952074 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 17.420057 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 17.842093 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-31 113720 96.45% 96.45% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-47 1383 1.17% 97.62% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-63 426 0.36% 97.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::64-79 819 0.69% 98.68% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-95 466 0.40% 99.07% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::96-111 257 0.22% 99.29% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::112-127 350 0.30% 99.59% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-143 159 0.13% 99.72% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::144-159 44 0.04% 99.76% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::160-175 53 0.04% 99.80% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::176-191 45 0.04% 99.84% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::192-207 26 0.02% 99.86% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::208-223 14 0.01% 99.87% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::224-239 12 0.01% 99.88% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::240-255 23 0.02% 99.90% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::256-271 25 0.02% 99.93% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::272-287 22 0.02% 99.94% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::288-303 13 0.01% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::304-319 4 0.00% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::320-335 1 0.00% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::336-351 2 0.00% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::352-367 3 0.00% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::368-383 7 0.01% 99.97% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::384-399 7 0.01% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::400-415 3 0.00% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::464-479 1 0.00% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::480-495 2 0.00% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::496-511 4 0.00% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::512-527 2 0.00% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::528-543 1 0.00% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::560-575 1 0.00% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::576-591 2 0.00% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::624-639 3 0.00% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::640-655 1 0.00% 99.99% # Writes before turning the bus around for reads
---
> system.physmem.wrQLenPdf::15 18590 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 25743 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 45741 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 55757 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 63122 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 66457 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 68011 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 72400 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 75195 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 71101 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 74150 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 75214 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 67195 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 65816 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 65315 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 67462 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 61130 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 60486 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 5440 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 4298 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 3581 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 2994 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 2748 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 2603 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 2553 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 2355 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 2335 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 2239 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 2251 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 2250 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 1876 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 1953 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 1922 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 1642 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 1940 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 1886 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 1643 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 1747 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 1870 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 1729 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 1705 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 1986 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 1571 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 1442 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 1488 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 1772 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 1419 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 718 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 1155 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 505782 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 254.816375 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 152.511846 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 294.316020 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 218537 43.21% 43.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 130980 25.90% 69.10% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 46546 9.20% 78.31% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 24886 4.92% 83.23% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 16948 3.35% 86.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 10705 2.12% 88.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 8138 1.61% 90.30% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 6857 1.36% 91.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 42185 8.34% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 505782 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 52835 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 16.045538 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 23.735472 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-255 52822 99.98% 99.98% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::256-511 8 0.02% 99.99% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::768-1023 3 0.01% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::1024-1279 1 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::4352-4607 1 0.00% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 52835 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 52835 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 22.068496 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.791739 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 25.919021 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-31 48708 92.19% 92.19% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-47 1351 2.56% 94.75% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-63 388 0.73% 95.48% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::64-79 806 1.53% 97.01% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-95 454 0.86% 97.87% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::96-111 263 0.50% 98.36% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::112-127 370 0.70% 99.06% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-143 158 0.30% 99.36% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::144-159 43 0.08% 99.44% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::160-175 52 0.10% 99.54% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::176-191 56 0.11% 99.65% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::192-207 28 0.05% 99.70% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::208-223 16 0.03% 99.73% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::224-239 21 0.04% 99.77% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::240-255 12 0.02% 99.79% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::256-271 27 0.05% 99.84% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::272-287 19 0.04% 99.88% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::288-303 15 0.03% 99.91% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::304-319 3 0.01% 99.91% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::320-335 5 0.01% 99.92% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::336-351 1 0.00% 99.93% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::352-367 4 0.01% 99.93% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::368-383 8 0.02% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::384-399 3 0.01% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::416-431 1 0.00% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::448-463 1 0.00% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::480-495 2 0.00% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::496-511 1 0.00% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::512-527 2 0.00% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::528-543 2 0.00% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::544-559 1 0.00% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::592-607 1 0.00% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::608-623 2 0.00% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::624-639 1 0.00% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::640-655 4 0.01% 99.99% # Writes before turning the bus around for reads
273a275
> system.physmem.wrPerTurnAround::704-719 1 0.00% 99.99% # Writes before turning the bus around for reads
275,289c277,290
< system.physmem.wrPerTurnAround::752-767 3 0.00% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::768-783 1 0.00% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::864-879 1 0.00% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::880-895 2 0.00% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 117910 # Writes before turning the bus around for reads
< system.physmem.totQLat 71195410655 # Total ticks spent queuing
< system.physmem.totMemAccLat 107342766905 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 9639295000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 36929.76 # Average queueing delay per DRAM burst
< system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
< system.physmem.avgMemAccLat 55679.75 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 2.39 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 2.77 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 2.37 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 2.77 # Average system write bandwidth in MiByte/s
---
> system.physmem.wrPerTurnAround::880-895 1 0.00% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::912-927 1 0.00% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::992-1007 1 0.00% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 52835 # Writes before turning the bus around for reads
> system.physmem.totQLat 32888008041 # Total ticks spent queuing
> system.physmem.totMemAccLat 48784089291 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 4238955000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 38792.54 # Average queueing delay per DRAM burst
> system.physmem.avgBusLat 4999.99 # Average bus latency per DRAM burst
> system.physmem.avgMemAccLat 57542.52 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 1.06 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 1.46 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 1.06 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 1.46 # Average system write bandwidth in MiByte/s
291,293c292,294
< system.physmem.busUtil 0.04 # Data bus utilization in percentage
< system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads
< system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes
---
> system.physmem.busUtil 0.02 # Data bus utilization in percentage
> system.physmem.busUtilRead 0.01 # Data bus utilization in percentage for reads
> system.physmem.busUtilWrite 0.01 # Data bus utilization in percentage for writes
295,340c296,341
< system.physmem.avgWrQLen 24.83 # Average write queue length when enqueuing
< system.physmem.readRowHits 1556076 # Number of row buffer hits during reads
< system.physmem.writeRowHits 1659436 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 80.72 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 74.26 # Row buffer hit rate for writes
< system.physmem.avgGap 12378029.31 # Average gap between requests
< system.physmem.pageHitRate 77.25 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 3355628640 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 1783558920 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 6794352600 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 5817512520 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 51361776960.000008 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 51335807970 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 3128372160 # Energy for precharge background per rank (pJ)
< system.physmem_0.actPowerDownEnergy 100703099850 # Energy for active power-down per rank (pJ)
< system.physmem_0.prePowerDownEnergy 75728818080 # Energy for precharge power-down per rank (pJ)
< system.physmem_0.selfRefreshEnergy 12253311191655 # Energy for self refresh per rank (pJ)
< system.physmem_0.totalEnergy 12553360719255 # Total energy per rank (pJ)
< system.physmem_0.averagePower 243.477109 # Core power per rank (mW)
< system.physmem_0.totalIdleTime 51437874182990 # Total Idle time Per DRAM Rank
< system.physmem_0.memoryStateTime::IDLE 5229192000 # Time in different power states
< system.physmem_0.memoryStateTime::REF 21823720000 # Time in different power states
< system.physmem_0.memoryStateTime::SREF 51019823371500 # Time in different power states
< system.physmem_0.memoryStateTime::PRE_PDN 197210375905 # Time in different power states
< system.physmem_0.memoryStateTime::ACT 93762531010 # Time in different power states
< system.physmem_0.memoryStateTime::ACT_PDN 220840435585 # Time in different power states
< system.physmem_1.actEnergy 3405851400 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 1810249155 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 6970560660 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 5847303060 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 52613798640.000015 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 52063882650 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 3186128160 # Energy for precharge background per rank (pJ)
< system.physmem_1.actPowerDownEnergy 104825729160 # Energy for active power-down per rank (pJ)
< system.physmem_1.prePowerDownEnergy 76862967360 # Energy for precharge power-down per rank (pJ)
< system.physmem_1.selfRefreshEnergy 12250174362465 # Energy for self refresh per rank (pJ)
< system.physmem_1.totalEnergy 12557802494490 # Total energy per rank (pJ)
< system.physmem_1.averagePower 243.563259 # Core power per rank (mW)
< system.physmem_1.totalIdleTime 51436124881809 # Total Idle time Per DRAM Rank
< system.physmem_1.memoryStateTime::IDLE 5313449750 # Time in different power states
< system.physmem_1.memoryStateTime::REF 22355242000 # Time in different power states
< system.physmem_1.memoryStateTime::SREF 51006079595250 # Time in different power states
< system.physmem_1.memoryStateTime::PRE_PDN 200164062707 # Time in different power states
< system.physmem_1.memoryStateTime::ACT 94896006191 # Time in different power states
< system.physmem_1.memoryStateTime::ACT_PDN 229881270102 # Time in different power states
< system.realview.nvmem.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.physmem.avgWrQLen 26.62 # Average write queue length when enqueuing
> system.physmem.readRowHits 648292 # Number of row buffer hits during reads
> system.physmem.writeRowHits 859704 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 76.47 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 73.73 # Row buffer hit rate for writes
> system.physmem.avgGap 25425342.57 # Average gap between requests
> system.physmem.pageHitRate 74.88 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 1849802640 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 983185830 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 3077290020 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 3066442020 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 32858039760.000008 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 30159163980 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 1958344800 # Energy for precharge background per rank (pJ)
> system.physmem_0.actPowerDownEnergy 66073114650 # Energy for active power-down per rank (pJ)
> system.physmem_0.prePowerDownEnergy 46519620000 # Energy for precharge power-down per rank (pJ)
> system.physmem_0.selfRefreshEnergy 12231781860420 # Energy for self refresh per rank (pJ)
> system.physmem_0.totalEnergy 12418342348350 # Total energy per rank (pJ)
> system.physmem_0.averagePower 242.176999 # Core power per rank (mW)
> system.physmem_0.totalIdleTime 51206686329778 # Total Idle time Per DRAM Rank
> system.physmem_0.memoryStateTime::IDLE 3544531992 # Time in different power states
> system.physmem_0.memoryStateTime::REF 13966174000 # Time in different power states
> system.physmem_0.memoryStateTime::SREF 50940644588000 # Time in different power states
> system.physmem_0.memoryStateTime::PRE_PDN 121144747142 # Time in different power states
> system.physmem_0.memoryStateTime::ACT 53762327980 # Time in different power states
> system.physmem_0.memoryStateTime::ACT_PDN 144897040886 # Time in different power states
> system.physmem_1.actEnergy 1761495120 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 936256860 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 2975937720 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 3020020560 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 32012909760.000008 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 29684228010 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 1902447840 # Energy for precharge background per rank (pJ)
> system.physmem_1.actPowerDownEnergy 63461801580 # Energy for active power-down per rank (pJ)
> system.physmem_1.prePowerDownEnergy 45299969760 # Energy for precharge power-down per rank (pJ)
> system.physmem_1.selfRefreshEnergy 12234156504570 # Energy for self refresh per rank (pJ)
> system.physmem_1.totalEnergy 12415225828860 # Total energy per rank (pJ)
> system.physmem_1.averagePower 242.116222 # Core power per rank (mW)
> system.physmem_1.totalIdleTime 51207876412176 # Total Idle time Per DRAM Rank
> system.physmem_1.memoryStateTime::IDLE 3424177242 # Time in different power states
> system.physmem_1.memoryStateTime::REF 13608086000 # Time in different power states
> system.physmem_1.memoryStateTime::SREF 50950737151500 # Time in different power states
> system.physmem_1.memoryStateTime::PRE_PDN 117968786503 # Time in different power states
> system.physmem_1.memoryStateTime::ACT 53050734582 # Time in different power states
> system.physmem_1.memoryStateTime::ACT_PDN 139170474173 # Time in different power states
> system.realview.nvmem.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
357,359c358,360
< system.realview.vram.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.bridge.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.realview.vram.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.bridge.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
366,370c367,371
< system.cpu.branchPred.lookups 291746368 # Number of BP lookups
< system.cpu.branchPred.condPredicted 199670043 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 13704274 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 209695065 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 131330914 # Number of BTB hits
---
> system.cpu.branchPred.lookups 214792288 # Number of BP lookups
> system.cpu.branchPred.condPredicted 137846282 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 12464803 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 146135265 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 84448125 # Number of BTB hits
372,378c373,379
< system.cpu.branchPred.BTBHitPct 62.629473 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 37689025 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 403296 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 8150983 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 6071547 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 2079436 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 799941 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.BTBHitPct 57.787643 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 31594768 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 349324 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 6874034 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 4883721 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 1990313 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 771971 # Number of mispredicted indirect branches.
380c381
< system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
410,468c411,463
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.dtb.walker.walks 1432753 # Table walker walks requested
< system.cpu.dtb.walker.walksLong 1432753 # Table walker walks initiated with long descriptors
< system.cpu.dtb.walker.walksLongTerminationLevel::Level2 31582 # Level at which table walker walks with long descriptors terminate
< system.cpu.dtb.walker.walksLongTerminationLevel::Level3 277767 # Level at which table walker walks with long descriptors terminate
< system.cpu.dtb.walker.walksSquashedBefore 672727 # Table walks squashed before starting
< system.cpu.dtb.walker.walkWaitTime::samples 760026 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::mean 2835.541153 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::stdev 21869.031891 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::0-65535 752912 99.06% 99.06% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::65536-131071 4648 0.61% 99.68% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::131072-196607 979 0.13% 99.80% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::196608-262143 465 0.06% 99.87% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::262144-327679 329 0.04% 99.91% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::327680-393215 37 0.00% 99.91% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::393216-458751 227 0.03% 99.94% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::458752-524287 31 0.00% 99.95% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::524288-589823 15 0.00% 99.95% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::589824-655359 373 0.05% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::655360-720895 8 0.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::720896-786431 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::786432-851967 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::total 760026 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkCompletionTime::samples 802864 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::mean 26261.811465 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::gmean 21447.525498 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::stdev 20174.954942 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::0-65535 783898 97.64% 97.64% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::65536-131071 15255 1.90% 99.54% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::131072-196607 1830 0.23% 99.77% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::196608-262143 1111 0.14% 99.90% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::262144-327679 417 0.05% 99.96% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::327680-393215 138 0.02% 99.97% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::393216-458751 67 0.01% 99.98% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::458752-524287 44 0.01% 99.99% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::524288-589823 12 0.00% 99.99% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::589824-655359 88 0.01% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::655360-720895 3 0.00% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::786432-851967 1 0.00% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::total 802864 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walksPending::samples 1071344974520 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::mean 0.740930 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::stdev 0.520683 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::0-1 1067157103520 99.61% 99.61% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::2-3 2648963000 0.25% 99.86% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::4-5 765456500 0.07% 99.93% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::6-7 299226500 0.03% 99.96% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::8-9 205947000 0.02% 99.97% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::10-11 124770000 0.01% 99.99% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::12-13 49360500 0.00% 99.99% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::14-15 91134000 0.01% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::16-17 2962000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::18-19 28500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::20-21 23000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::total 1071344974520 # Table walker pending requests distribution
< system.cpu.dtb.walker.walkPageSizes::4K 277768 89.79% 89.79% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::2M 31582 10.21% 100.00% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::total 309350 # Table walker page sizes translated
< system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 1432753 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.dtb.walker.walks 970467 # Table walker walks requested
> system.cpu.dtb.walker.walksLong 970467 # Table walker walks initiated with long descriptors
> system.cpu.dtb.walker.walksLongTerminationLevel::Level2 18061 # Level at which table walker walks with long descriptors terminate
> system.cpu.dtb.walker.walksLongTerminationLevel::Level3 162102 # Level at which table walker walks with long descriptors terminate
> system.cpu.dtb.walker.walksSquashedBefore 433748 # Table walks squashed before starting
> system.cpu.dtb.walker.walkWaitTime::samples 536719 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::mean 2148.778970 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::stdev 14488.438649 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::0-65535 533045 99.32% 99.32% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::65536-131071 2702 0.50% 99.82% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::131072-196607 468 0.09% 99.91% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::196608-262143 229 0.04% 99.95% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::262144-327679 124 0.02% 99.97% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::327680-393215 18 0.00% 99.98% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::393216-458751 94 0.02% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::458752-524287 8 0.00% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::524288-589823 9 0.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::589824-655359 22 0.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::total 536719 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkCompletionTime::samples 489559 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::mean 21856.142978 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::gmean 16984.908569 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::stdev 19510.602702 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::0-65535 478829 97.81% 97.81% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::65536-131071 9216 1.88% 99.69% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::131072-196607 680 0.14% 99.83% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::196608-262143 491 0.10% 99.93% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::262144-327679 167 0.03% 99.96% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::327680-393215 30 0.01% 99.97% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::393216-458751 18 0.00% 99.97% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::458752-524287 13 0.00% 99.98% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::524288-589823 15 0.00% 99.98% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::589824-655359 87 0.02% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::655360-720895 13 0.00% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::total 489559 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walksPending::samples 687539152416 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::mean 0.766147 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::stdev 0.508794 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::0-1 685391448916 99.69% 99.69% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::2-3 1144327500 0.17% 99.85% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::4-5 477284500 0.07% 99.92% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::6-7 191925000 0.03% 99.95% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::8-9 139963500 0.02% 99.97% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::10-11 102241500 0.01% 99.99% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::12-13 33074500 0.00% 99.99% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::14-15 56365000 0.01% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::16-17 2522000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::total 687539152416 # Table walker pending requests distribution
> system.cpu.dtb.walker.walkPageSizes::4K 162103 89.98% 89.98% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::2M 18061 10.02% 100.00% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::total 180164 # Table walker page sizes translated
> system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 970467 # Table walker requests started/completed, data/inst
470,471c465,466
< system.cpu.dtb.walker.walkRequestOrigin_Requested::total 1432753 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 309350 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Requested::total 970467 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 180164 # Table walker requests started/completed, data/inst
473,474c468,469
< system.cpu.dtb.walker.walkRequestOrigin_Completed::total 309350 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin::total 1742103 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Completed::total 180164 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin::total 1150631 # Table walker requests started/completed, data/inst
477,481c472,476
< system.cpu.dtb.read_hits 218702786 # DTB read hits
< system.cpu.dtb.read_misses 1008685 # DTB read misses
< system.cpu.dtb.write_hits 193509885 # DTB write hits
< system.cpu.dtb.write_misses 424068 # DTB write misses
< system.cpu.dtb.flush_tlb 11 # Number of times complete TLB was flushed
---
> system.cpu.dtb.read_hits 174485449 # DTB read hits
> system.cpu.dtb.read_misses 696020 # DTB read misses
> system.cpu.dtb.write_hits 152010399 # DTB write hits
> system.cpu.dtb.write_misses 274447 # DTB write misses
> system.cpu.dtb.flush_tlb 10 # Number of times complete TLB was flushed
483,487c478,482
< system.cpu.dtb.flush_tlb_mva_asid 63704 # Number of times TLB was flushed by MVA & ASID
< system.cpu.dtb.flush_tlb_asid 1209 # Number of times TLB was flushed by ASID
< system.cpu.dtb.flush_entries 88843 # Number of entries that have been flushed from TLB
< system.cpu.dtb.align_faults 110 # Number of TLB faults due to alignment restrictions
< system.cpu.dtb.prefetch_faults 16314 # Number of TLB faults due to prefetch
---
> system.cpu.dtb.flush_tlb_mva_asid 41510 # Number of times TLB was flushed by MVA & ASID
> system.cpu.dtb.flush_tlb_asid 1047 # Number of times TLB was flushed by ASID
> system.cpu.dtb.flush_entries 74778 # Number of entries that have been flushed from TLB
> system.cpu.dtb.align_faults 103 # Number of TLB faults due to alignment restrictions
> system.cpu.dtb.prefetch_faults 10363 # Number of TLB faults due to prefetch
489,491c484,486
< system.cpu.dtb.perms_faults 85947 # Number of TLB faults due to permissions restrictions
< system.cpu.dtb.read_accesses 219711471 # DTB read accesses
< system.cpu.dtb.write_accesses 193933953 # DTB write accesses
---
> system.cpu.dtb.perms_faults 69607 # Number of TLB faults due to permissions restrictions
> system.cpu.dtb.read_accesses 175181469 # DTB read accesses
> system.cpu.dtb.write_accesses 152284846 # DTB write accesses
493,496c488,491
< system.cpu.dtb.hits 412212671 # DTB hits
< system.cpu.dtb.misses 1432753 # DTB misses
< system.cpu.dtb.accesses 413645424 # DTB accesses
< system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.hits 326495848 # DTB hits
> system.cpu.dtb.misses 970467 # DTB misses
> system.cpu.dtb.accesses 327466315 # DTB accesses
> system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
526,577c521,569
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.itb.walker.walks 178667 # Table walker walks requested
< system.cpu.itb.walker.walksLong 178667 # Table walker walks initiated with long descriptors
< system.cpu.itb.walker.walksLongTerminationLevel::Level2 1505 # Level at which table walker walks with long descriptors terminate
< system.cpu.itb.walker.walksLongTerminationLevel::Level3 129431 # Level at which table walker walks with long descriptors terminate
< system.cpu.itb.walker.walksSquashedBefore 20285 # Table walks squashed before starting
< system.cpu.itb.walker.walkWaitTime::samples 158382 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::mean 1812.216666 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::stdev 18363.278107 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::0-65535 157121 99.20% 99.20% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::65536-131071 1064 0.67% 99.88% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::131072-196607 45 0.03% 99.90% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::196608-262143 30 0.02% 99.92% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::262144-327679 12 0.01% 99.93% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::327680-393215 8 0.01% 99.94% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::393216-458751 4 0.00% 99.94% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::458752-524287 1 0.00% 99.94% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::524288-589823 38 0.02% 99.96% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::589824-655359 58 0.04% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::655360-720895 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::total 158382 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkCompletionTime::samples 151221 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::mean 29741.047870 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::gmean 23638.717531 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::stdev 30785.807578 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::0-65535 145088 95.94% 95.94% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::65536-131071 5051 3.34% 99.28% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::131072-196607 405 0.27% 99.55% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::196608-262143 372 0.25% 99.80% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::262144-327679 84 0.06% 99.85% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::327680-393215 62 0.04% 99.89% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::393216-458751 13 0.01% 99.90% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::458752-524287 11 0.01% 99.91% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::524288-589823 6 0.00% 99.91% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::589824-655359 89 0.06% 99.97% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::655360-720895 6 0.00% 99.98% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::720896-786431 31 0.02% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::786432-851967 2 0.00% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::851968-917503 1 0.00% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::total 151221 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walksPending::samples 912431133568 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::mean 0.946195 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::stdev 0.225953 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::0 49158537652 5.39% 5.39% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::1 863207621416 94.61% 99.99% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::2 64327000 0.01% 100.00% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::3 645500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::4 2000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::total 912431133568 # Table walker pending requests distribution
< system.cpu.itb.walker.walkPageSizes::4K 129431 98.85% 98.85% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::2M 1505 1.15% 100.00% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::total 130936 # Table walker page sizes translated
---
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.itb.walker.walks 166329 # Table walker walks requested
> system.cpu.itb.walker.walksLong 166329 # Table walker walks initiated with long descriptors
> system.cpu.itb.walker.walksLongTerminationLevel::Level2 1543 # Level at which table walker walks with long descriptors terminate
> system.cpu.itb.walker.walksLongTerminationLevel::Level3 121824 # Level at which table walker walks with long descriptors terminate
> system.cpu.itb.walker.walksSquashedBefore 18039 # Table walks squashed before starting
> system.cpu.itb.walker.walkWaitTime::samples 148290 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::mean 1030.507789 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::stdev 10121.197556 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::0-65535 147791 99.66% 99.66% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::65536-131071 435 0.29% 99.96% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::131072-196607 25 0.02% 99.97% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::196608-262143 11 0.01% 99.98% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::262144-327679 5 0.00% 99.98% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::327680-393215 4 0.00% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::458752-524287 2 0.00% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::524288-589823 4 0.00% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::589824-655359 11 0.01% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::655360-720895 2 0.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::total 148290 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkCompletionTime::samples 141406 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::mean 26889.721794 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::gmean 22183.567838 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::stdev 21940.142141 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::0-65535 138369 97.85% 97.85% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::65536-131071 2580 1.82% 99.68% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::131072-196607 191 0.14% 99.81% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::196608-262143 150 0.11% 99.92% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::262144-327679 40 0.03% 99.95% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::327680-393215 18 0.01% 99.96% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::393216-458751 2 0.00% 99.96% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::524288-589823 2 0.00% 99.96% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::589824-655359 49 0.03% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::655360-720895 4 0.00% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::720896-786431 1 0.00% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::total 141406 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walksPending::samples 580161918016 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::mean 0.951845 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::stdev 0.214419 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::0 27974300560 4.82% 4.82% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::1 552153156456 95.17% 99.99% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::2 33290000 0.01% 100.00% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::3 609500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::4 49000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::5 512500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::total 580161918016 # Table walker pending requests distribution
> system.cpu.itb.walker.walkPageSizes::4K 121824 98.75% 98.75% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::2M 1543 1.25% 100.00% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::total 123367 # Table walker page sizes translated
579,580c571,572
< system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 178667 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Requested::total 178667 # Table walker requests started/completed, data/inst
---
> system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 166329 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Requested::total 166329 # Table walker requests started/completed, data/inst
582,586c574,578
< system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 130936 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Completed::total 130936 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin::total 309603 # Table walker requests started/completed, data/inst
< system.cpu.itb.inst_hits 465155459 # ITB inst hits
< system.cpu.itb.inst_misses 178667 # ITB inst misses
---
> system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 123367 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Completed::total 123367 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin::total 289696 # Table walker requests started/completed, data/inst
> system.cpu.itb.inst_hits 333977355 # ITB inst hits
> system.cpu.itb.inst_misses 166329 # ITB inst misses
591c583
< system.cpu.itb.flush_tlb 11 # Number of times complete TLB was flushed
---
> system.cpu.itb.flush_tlb 10 # Number of times complete TLB was flushed
593,595c585,587
< system.cpu.itb.flush_tlb_mva_asid 63704 # Number of times TLB was flushed by MVA & ASID
< system.cpu.itb.flush_tlb_asid 1209 # Number of times TLB was flushed by ASID
< system.cpu.itb.flush_entries 62700 # Number of entries that have been flushed from TLB
---
> system.cpu.itb.flush_tlb_mva_asid 41510 # Number of times TLB was flushed by MVA & ASID
> system.cpu.itb.flush_tlb_asid 1047 # Number of times TLB was flushed by ASID
> system.cpu.itb.flush_entries 54464 # Number of entries that have been flushed from TLB
599c591
< system.cpu.itb.perms_faults 443616 # Number of TLB faults due to permissions restrictions
---
> system.cpu.itb.perms_faults 373131 # Number of TLB faults due to permissions restrictions
602,617c594,609
< system.cpu.itb.inst_accesses 465334126 # ITB inst accesses
< system.cpu.itb.hits 465155459 # DTB hits
< system.cpu.itb.misses 178667 # DTB misses
< system.cpu.itb.accesses 465334126 # DTB accesses
< system.cpu.numPwrStateTransitions 34326 # Number of power state transitions
< system.cpu.pwrStateClkGateDist::samples 17163 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::mean 2940291030.619589 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::stdev 58535247231.170448 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::underflows 7840 45.68% 45.68% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::1000-5e+10 9287 54.11% 99.79% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::5e+10-1e+11 5 0.03% 99.82% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::1e+11-1.5e+11 4 0.02% 99.84% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::1.5e+11-2e+11 1 0.01% 99.85% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::2e+11-2.5e+11 2 0.01% 99.86% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::2.5e+11-3e+11 1 0.01% 99.87% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::3e+11-3.5e+11 2 0.01% 99.88% # Distribution of time spent in the clock gated state
---
> system.cpu.itb.inst_accesses 334143684 # ITB inst accesses
> system.cpu.itb.hits 333977355 # DTB hits
> system.cpu.itb.misses 166329 # DTB misses
> system.cpu.itb.accesses 334143684 # DTB accesses
> system.cpu.numPwrStateTransitions 32546 # Number of power state transitions
> system.cpu.pwrStateClkGateDist::samples 16273 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::mean 3107516335.044798 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::stdev 60196725189.485252 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::underflows 6948 42.70% 42.70% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::1000-5e+10 9289 57.08% 99.78% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::5e+10-1e+11 5 0.03% 99.81% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::1e+11-1.5e+11 4 0.02% 99.83% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::1.5e+11-2e+11 1 0.01% 99.84% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::2e+11-2.5e+11 2 0.01% 99.85% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::2.5e+11-3e+11 1 0.01% 99.86% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::3e+11-3.5e+11 2 0.01% 99.87% # Distribution of time spent in the clock gated state
619,621c611,613
< system.cpu.pwrStateClkGateDist::5e+11-5.5e+11 1 0.01% 99.89% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::9.5e+11-1e+12 1 0.01% 99.90% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::overflows 18 0.10% 100.00% # Distribution of time spent in the clock gated state
---
> system.cpu.pwrStateClkGateDist::5e+11-5.5e+11 1 0.01% 99.88% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::6.5e+11-7e+11 1 0.01% 99.89% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::overflows 18 0.11% 100.00% # Distribution of time spent in the clock gated state
624,627c616,619
< system.cpu.pwrStateClkGateDist::total 17163 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateResidencyTicks::ON 1094474667476 # Cumulative time (in ticks) in various power states
< system.cpu.pwrStateResidencyTicks::CLK_GATED 50464214958524 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 2188958665 # number of cpu cycles simulated
---
> system.cpu.pwrStateClkGateDist::total 16273 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateResidencyTicks::ON 709346089816 # Cumulative time (in ticks) in various power states
> system.cpu.pwrStateResidencyTicks::CLK_GATED 50568613320184 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 1418701600 # number of cpu cycles simulated
630,646c622,638
< system.cpu.fetch.icacheStallCycles 793327228 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 1301291266 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 291746368 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 175091486 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 1303318637 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 29494258 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 4691335 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 27171 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 11697076 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 1210879 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 1191 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 464693718 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 6899661 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 52634 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 2129020646 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 0.716284 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 1.134063 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 626970761 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 964955706 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 214792288 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 120926614 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 712354427 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 26627776 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 3832226 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 25955 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 9044924 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 1035738 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 1059 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 333569052 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 6336680 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 48713 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 1366578978 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 0.835386 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 1.187527 # Number of instructions fetched each cycle (Total)
648,651c640,643
< system.cpu.fetch.rateDist::0 1402178691 65.86% 65.86% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 283295913 13.31% 79.17% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 88951632 4.18% 83.34% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 354594410 16.66% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 828034594 60.59% 60.59% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 202016384 14.78% 75.37% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 69979562 5.12% 80.50% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 266548438 19.50% 100.00% # Number of instructions fetched each cycle (Total)
655,702c647,694
< system.cpu.fetch.rateDist::total 2129020646 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.133281 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.594480 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 614901243 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 887926164 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 542267168 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 73189541 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 10736530 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 41417664 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 4068147 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 1415615504 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 33076716 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 10736530 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 677683388 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 94369025 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 569420569 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 556850066 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 219961068 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 1391316215 # Number of instructions processed by rename
< system.cpu.rename.SquashedInsts 8139294 # Number of squashed instructions processed by rename
< system.cpu.rename.ROBFullEvents 7433415 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 989914 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 1107412 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 140152556 # Number of times rename has blocked due to SQ full
< system.cpu.rename.FullRegisterEvents 22881 # Number of times there has been no free registers
< system.cpu.rename.RenamedOperands 1341380585 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 2214711658 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 1650667847 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 1431319 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 1262462841 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 78917741 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 44085987 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 39608884 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 160777326 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 223759172 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 197950271 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 12848262 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 11112686 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 1338031616 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 44396038 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 1368016868 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 4222413 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 73918251 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 42115616 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 367601 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 2129020646 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.642557 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 0.913774 # Number of insts issued each cycle
---
> system.cpu.fetch.rateDist::total 1366578978 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.151401 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.680168 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 523831535 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 358407215 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 444986242 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 29823356 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 9530630 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 82997397 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 3840205 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 1051662188 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 29872784 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 9530630 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 559062030 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 58275029 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 221284587 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 439543391 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 78883311 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 1030946151 # Number of instructions processed by rename
> system.cpu.rename.SquashedInsts 7084405 # Number of squashed instructions processed by rename
> system.cpu.rename.ROBFullEvents 5220432 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 401053 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 689601 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 52909282 # Number of times rename has blocked due to SQ full
> system.cpu.rename.FullRegisterEvents 20659 # Number of times there has been no free registers
> system.cpu.rename.RenamedOperands 944726342 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 1460373617 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 1214391439 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 1466073 # Number of floating rename lookups
> system.cpu.rename.CommittedMaps 877604087 # Number of HB maps that are committed
> system.cpu.rename.UndoneMaps 67122252 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 11621737 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 7877357 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 58456344 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 178961087 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 155538156 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 10194150 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 9195511 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 1010975595 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 11936880 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 1010573430 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 3406540 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 62033200 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 34713553 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 312805 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 1366578978 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.739491 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 0.966076 # Number of insts issued each cycle
704,709c696,701
< system.cpu.iq.issued_per_cycle::0 1277602195 60.01% 60.01% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 452152764 21.24% 81.25% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 292326493 13.73% 94.98% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 96574735 4.54% 99.51% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 10335382 0.49% 100.00% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 29077 0.00% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 766524619 56.09% 56.09% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 278054062 20.35% 76.44% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 240507320 17.60% 94.04% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 74487645 5.45% 99.49% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 6984867 0.51% 100.00% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 20465 0.00% 100.00% # Number of insts issued each cycle
716c708
< system.cpu.iq.issued_per_cycle::total 2129020646 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 1366578978 # Number of insts issued each cycle
718,752c710,744
< system.cpu.iq.fu_full::IntAlu 73998347 33.81% 33.81% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 90252 0.04% 33.85% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 26750 0.01% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMisc 451 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 33.87% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 58933248 26.93% 60.80% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 85092406 38.88% 99.68% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemRead 64953 0.03% 99.71% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMemWrite 641116 0.29% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 59327643 34.80% 34.80% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 97860 0.06% 34.86% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 26629 0.02% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMisc 606 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 34.87% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 45774518 26.85% 61.72% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 64550245 37.86% 99.58% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemRead 65013 0.04% 99.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMemWrite 650262 0.38% 100.00% # attempts to use FU when none available
755,790c747,782
< system.cpu.iq.FU_type_0::No_OpClass 41 0.00% 0.00% # Type of FU issued
< system.cpu.iq.FU_type_0::IntAlu 945166591 69.09% 69.09% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 2943445 0.22% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 129819 0.01% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 9 0.00% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 15 0.00% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 24 0.00% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 69.31% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMisc 112220 0.01% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 69.32% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 223636421 16.35% 85.67% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 195247662 14.27% 99.94% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemRead 119006 0.01% 99.95% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMemWrite 661615 0.05% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::No_OpClass 11 0.00% 0.00% # Type of FU issued
> system.cpu.iq.FU_type_0::IntAlu 675222587 66.82% 66.82% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 2579661 0.26% 67.07% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 123552 0.01% 67.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 381 0.00% 67.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 15 0.00% 67.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 24 0.00% 67.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 67.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMisc 118042 0.01% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.10% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 178525210 17.67% 84.76% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 153211297 15.16% 99.92% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemRead 117761 0.01% 99.93% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMemWrite 674889 0.07% 100.00% # Type of FU issued
793,805c785,797
< system.cpu.iq.FU_type_0::total 1368016868 # Type of FU issued
< system.cpu.iq.rate 0.624962 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 218847523 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.159974 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 5085629992 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 1455613237 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 1345805572 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 2494325 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 915085 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 886623 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 1585264941 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 1599409 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 5699315 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 1010573430 # Type of FU issued
> system.cpu.iq.rate 0.712323 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 170492776 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.168709 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 3559085350 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 1084154908 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 991977756 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 2539803 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 933979 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 905255 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 1179439202 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 1626993 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 4435926 # Number of loads that had data forwarded from stores
807,810c799,802
< system.cpu.iew.lsq.thread0.squashedLoads 17397321 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 21752 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 184120 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 8002822 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 14385160 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 15174 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 144472 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 6174251 # Number of stores squashed
813,814c805,806
< system.cpu.iew.lsq.thread0.rescheduledLoads 3610863 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 2045833 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 2629445 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 1524875 # Number of times an access to memory failed due to the cache being blocked
816,819c808,811
< system.cpu.iew.iewSquashCycles 10736530 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 13380632 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 5317474 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 1382714005 # Number of instructions dispatched to IQ
---
> system.cpu.iew.iewSquashCycles 9530630 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 7210038 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 4323845 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 1023153770 # Number of instructions dispatched to IQ
821,832c813,824
< system.cpu.iew.iewDispLoadInsts 223759172 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 197950271 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 39068255 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 183844 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 4942045 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 184120 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 4054774 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 6111734 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 10166508 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 1354334153 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 218708027 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 12279784 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewDispLoadInsts 178961087 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 155538156 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 7437223 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 69213 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 4169498 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 144472 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 3542728 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 5585702 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 9128430 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 998939859 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 174475303 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 10677060 # Number of squashed instructions skipped in execute
834,850c826,842
< system.cpu.iew.exec_nop 286351 # number of nop insts executed
< system.cpu.iew.exec_refs 412227919 # number of memory reference insts executed
< system.cpu.iew.exec_branches 257147927 # Number of branches executed
< system.cpu.iew.exec_stores 193519892 # Number of stores executed
< system.cpu.iew.exec_rate 0.618712 # Inst execution rate
< system.cpu.iew.wb_sent 1347736728 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 1346692195 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 575598964 # num instructions producing a value
< system.cpu.iew.wb_consumers 947631330 # num instructions consuming a value
< system.cpu.iew.wb_rate 0.615220 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.607408 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 63004798 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 44028437 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 9693675 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 2114795220 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.618740 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.263829 # Number of insts commited each cycle
---
> system.cpu.iew.exec_nop 241295 # number of nop insts executed
> system.cpu.iew.exec_refs 326482764 # number of memory reference insts executed
> system.cpu.iew.exec_branches 185483896 # Number of branches executed
> system.cpu.iew.exec_stores 152007461 # Number of stores executed
> system.cpu.iew.exec_rate 0.704123 # Inst execution rate
> system.cpu.iew.wb_sent 993723823 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 992883011 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 420701773 # num instructions producing a value
> system.cpu.iew.wb_consumers 671731184 # num instructions consuming a value
> system.cpu.iew.wb_rate 0.699853 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.626295 # average fanout of values written-back
> system.cpu.commit.commitSquashedInsts 52581924 # The number of squashed insts skipped by commit
> system.cpu.commit.commitNonSpecStalls 11624075 # The number of times commit has been forced to stall to communicate backwards
> system.cpu.commit.branchMispredicts 8681545 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 1354317292 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.709493 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.365584 # Number of insts commited each cycle
852,860c844,852
< system.cpu.commit.committed_per_cycle::0 1434472892 67.83% 67.83% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 397205670 18.78% 86.61% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 150685224 7.13% 93.74% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 44578118 2.11% 95.85% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 36046556 1.70% 97.55% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 18010679 0.85% 98.40% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 11270632 0.53% 98.93% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 5868076 0.28% 99.21% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 16657373 0.79% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 893350952 65.96% 65.96% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 231145639 17.07% 83.03% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 123165028 9.09% 92.12% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 37514552 2.77% 94.89% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 29252763 2.16% 97.05% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 14325561 1.06% 98.11% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 8938173 0.66% 98.77% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 4404967 0.33% 99.10% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 12219657 0.90% 100.00% # Number of insts commited each cycle
864,866c856,858
< system.cpu.commit.committed_per_cycle::total 2114795220 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 1113248331 # Number of instructions committed
< system.cpu.commit.committedOps 1308509399 # Number of ops (including micro ops) committed
---
> system.cpu.commit.committed_per_cycle::total 1354317292 # Number of insts commited each cycle
> system.cpu.commit.committedInsts 807652759 # Number of instructions committed
> system.cpu.commit.committedOps 960879271 # Number of ops (including micro ops) committed
868,874c860,866
< system.cpu.commit.refs 396309299 # Number of memory references committed
< system.cpu.commit.loads 206361850 # Number of loads committed
< system.cpu.commit.membars 9184659 # Number of memory barriers committed
< system.cpu.commit.branches 248844974 # Number of branches committed
< system.cpu.commit.fp_insts 874713 # Number of committed floating point instructions.
< system.cpu.commit.int_insts 1195788175 # Number of committed integer instructions.
< system.cpu.commit.function_calls 31054705 # Number of function calls committed.
---
> system.cpu.commit.refs 313939831 # Number of memory references committed
> system.cpu.commit.loads 164575926 # Number of loads committed
> system.cpu.commit.membars 7185354 # Number of memory barriers committed
> system.cpu.commit.branches 178524482 # Number of branches committed
> system.cpu.commit.fp_insts 893967 # Number of committed floating point instructions.
> system.cpu.commit.int_insts 893684330 # Number of committed integer instructions.
> system.cpu.commit.function_calls 25910780 # Number of function calls committed.
876,910c868,902
< system.cpu.commit.op_class_0::IntAlu 909436322 69.50% 69.50% # Class of committed instruction
< system.cpu.commit.op_class_0::IntMult 2554044 0.20% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::IntDiv 103998 0.01% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatAdd 8 0.00% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatCmp 13 0.00% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatCvt 21 0.00% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMult 0 0.00% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatDiv 0 0.00% 69.70% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMisc 105694 0.01% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdAdd 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdAlu 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdCmp 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdCvt 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdMisc 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdMult 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdShift 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 69.71% # Class of committed instruction
< system.cpu.commit.op_class_0::MemRead 206248879 15.76% 85.48% # Class of committed instruction
< system.cpu.commit.op_class_0::MemWrite 189291443 14.47% 99.94% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMemRead 112971 0.01% 99.95% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMemWrite 656006 0.05% 100.00% # Class of committed instruction
---
> system.cpu.commit.op_class_0::IntAlu 644536442 67.08% 67.08% # Class of committed instruction
> system.cpu.commit.op_class_0::IntMult 2193608 0.23% 67.31% # Class of committed instruction
> system.cpu.commit.op_class_0::IntDiv 98465 0.01% 67.32% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatAdd 8 0.00% 67.32% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatCmp 13 0.00% 67.32% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatCvt 21 0.00% 67.32% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatMult 0 0.00% 67.32% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 67.32% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatDiv 0 0.00% 67.32% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatMisc 110883 0.01% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdAdd 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdAlu 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdCmp 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdCvt 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdMisc 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdMult 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdShift 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.33% # Class of committed instruction
> system.cpu.commit.op_class_0::MemRead 164464107 17.12% 84.44% # Class of committed instruction
> system.cpu.commit.op_class_0::MemWrite 148692682 15.47% 99.92% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatMemRead 111819 0.01% 99.93% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatMemWrite 671223 0.07% 100.00% # Class of committed instruction
913,943c905,935
< system.cpu.commit.op_class_0::total 1308509399 # Class of committed instruction
< system.cpu.commit.bw_lim_events 16657373 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 3460150362 # The number of ROB reads
< system.cpu.rob.rob_writes 2757143126 # The number of ROB writes
< system.cpu.timesIdled 9093879 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 59938019 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.quiesceCycles 100928420629 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.committedInsts 1113248331 # Number of Instructions Simulated
< system.cpu.committedOps 1308509399 # Number of Ops (including micro ops) Simulated
< system.cpu.cpi 1.966281 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 1.966281 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.508574 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.508574 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 1608691208 # number of integer regfile reads
< system.cpu.int_regfile_writes 947917634 # number of integer regfile writes
< system.cpu.fp_regfile_reads 1422673 # number of floating regfile reads
< system.cpu.fp_regfile_writes 763952 # number of floating regfile writes
< system.cpu.cc_regfile_reads 314581614 # number of cc regfile reads
< system.cpu.cc_regfile_writes 315450766 # number of cc regfile writes
< system.cpu.misc_regfile_reads 3476012517 # number of misc regfile reads
< system.cpu.misc_regfile_writes 44950556 # number of misc regfile writes
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 13775006 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.982219 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 363107662 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 13775518 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 26.358912 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 1801582500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.982219 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999965 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999965 # Average percentage of cache occupancy
---
> system.cpu.commit.op_class_0::total 960879271 # Class of committed instruction
> system.cpu.commit.bw_lim_events 12219657 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 2347791153 # The number of ROB reads
> system.cpu.rob.rob_writes 2039089805 # The number of ROB writes
> system.cpu.timesIdled 8233460 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 52122622 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu.quiesceCycles 101137217350 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.committedInsts 807652759 # Number of Instructions Simulated
> system.cpu.committedOps 960879271 # Number of Ops (including micro ops) Simulated
> system.cpu.cpi 1.756574 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 1.756574 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.569290 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.569290 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 1178021092 # number of integer regfile reads
> system.cpu.int_regfile_writes 719548586 # number of integer regfile writes
> system.cpu.fp_regfile_reads 1455011 # number of floating regfile reads
> system.cpu.fp_regfile_writes 777624 # number of floating regfile writes
> system.cpu.cc_regfile_reads 183031164 # number of cc regfile reads
> system.cpu.cc_regfile_writes 183683629 # number of cc regfile writes
> system.cpu.misc_regfile_reads 2245464732 # number of misc regfile reads
> system.cpu.misc_regfile_writes 11742996 # number of misc regfile writes
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 10097387 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.998168 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 291447803 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 10097899 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 28.862222 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 194046500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.998168 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999996 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999996 # Average percentage of cache occupancy
945,947c937,940
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 87 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 385 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 40 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 96 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 399 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 16 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
949,1023c942,1016
< system.cpu.dcache.tags.tag_accesses 1608531103 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 1608531103 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 187963659 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 187963659 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 164128124 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 164128124 # number of WriteReq hits
< system.cpu.dcache.SoftPFReq_hits::cpu.data 464529 # number of SoftPFReq hits
< system.cpu.dcache.SoftPFReq_hits::total 464529 # number of SoftPFReq hits
< system.cpu.dcache.WriteLineReq_hits::cpu.data 334911 # number of WriteLineReq hits
< system.cpu.dcache.WriteLineReq_hits::total 334911 # number of WriteLineReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 4841304 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 4841304 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 5331661 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 5331661 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 352426694 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 352426694 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 352891223 # number of overall hits
< system.cpu.dcache.overall_hits::total 352891223 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 12866276 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 12866276 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 18869425 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 18869425 # number of WriteReq misses
< system.cpu.dcache.SoftPFReq_misses::cpu.data 2066021 # number of SoftPFReq misses
< system.cpu.dcache.SoftPFReq_misses::total 2066021 # number of SoftPFReq misses
< system.cpu.dcache.WriteLineReq_misses::cpu.data 1270837 # number of WriteLineReq misses
< system.cpu.dcache.WriteLineReq_misses::total 1270837 # number of WriteLineReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 552138 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 552138 # number of LoadLockedReq misses
< system.cpu.dcache.StoreCondReq_misses::cpu.data 8 # number of StoreCondReq misses
< system.cpu.dcache.StoreCondReq_misses::total 8 # number of StoreCondReq misses
< system.cpu.dcache.demand_misses::cpu.data 33006538 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 33006538 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 35072559 # number of overall misses
< system.cpu.dcache.overall_misses::total 35072559 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 225016613000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 225016613000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 1113555465610 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 1113555465610 # number of WriteReq miss cycles
< system.cpu.dcache.WriteLineReq_miss_latency::cpu.data 30066239407 # number of WriteLineReq miss cycles
< system.cpu.dcache.WriteLineReq_miss_latency::total 30066239407 # number of WriteLineReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 9389478000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 9389478000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 268500 # number of StoreCondReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::total 268500 # number of StoreCondReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 1368638318017 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 1368638318017 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 1368638318017 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 1368638318017 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 200829935 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 200829935 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 182997549 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 182997549 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::cpu.data 2530550 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::total 2530550 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.WriteLineReq_accesses::cpu.data 1605748 # number of WriteLineReq accesses(hits+misses)
< system.cpu.dcache.WriteLineReq_accesses::total 1605748 # number of WriteLineReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5393442 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 5393442 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 5331669 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 5331669 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 385433232 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 385433232 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 387963782 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 387963782 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.064066 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.064066 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.103113 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.103113 # miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.816432 # miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::total 0.816432 # miss rate for SoftPFReq accesses
< system.cpu.dcache.WriteLineReq_miss_rate::cpu.data 0.791430 # miss rate for WriteLineReq accesses
< system.cpu.dcache.WriteLineReq_miss_rate::total 0.791430 # miss rate for WriteLineReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.102372 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.102372 # miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.tags.tag_accesses 1275104379 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 1275104379 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 151424979 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 151424979 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 131950159 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 131950159 # number of WriteReq hits
> system.cpu.dcache.SoftPFReq_hits::cpu.data 388682 # number of SoftPFReq hits
> system.cpu.dcache.SoftPFReq_hits::total 388682 # number of SoftPFReq hits
> system.cpu.dcache.WriteLineReq_hits::cpu.data 326177 # number of WriteLineReq hits
> system.cpu.dcache.WriteLineReq_hits::total 326177 # number of WriteLineReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 3459521 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 3459521 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 3868336 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 3868336 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 283701315 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 283701315 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 284089997 # number of overall hits
> system.cpu.dcache.overall_hits::total 284089997 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 9913119 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 9913119 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 11970495 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 11970495 # number of WriteReq misses
> system.cpu.dcache.SoftPFReq_misses::cpu.data 1253745 # number of SoftPFReq misses
> system.cpu.dcache.SoftPFReq_misses::total 1253745 # number of SoftPFReq misses
> system.cpu.dcache.WriteLineReq_misses::cpu.data 1236891 # number of WriteLineReq misses
> system.cpu.dcache.WriteLineReq_misses::total 1236891 # number of WriteLineReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 459501 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 459501 # number of LoadLockedReq misses
> system.cpu.dcache.StoreCondReq_misses::cpu.data 9 # number of StoreCondReq misses
> system.cpu.dcache.StoreCondReq_misses::total 9 # number of StoreCondReq misses
> system.cpu.dcache.demand_misses::cpu.data 23120505 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 23120505 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 24374250 # number of overall misses
> system.cpu.dcache.overall_misses::total 24374250 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 163455721000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 163455721000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 418494791659 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 418494791659 # number of WriteReq miss cycles
> system.cpu.dcache.WriteLineReq_miss_latency::cpu.data 27820801905 # number of WriteLineReq miss cycles
> system.cpu.dcache.WriteLineReq_miss_latency::total 27820801905 # number of WriteLineReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 6946845500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 6946845500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 284500 # number of StoreCondReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::total 284500 # number of StoreCondReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 609771314564 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 609771314564 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 609771314564 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 609771314564 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 161338098 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 161338098 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 143920654 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 143920654 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::cpu.data 1642427 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::total 1642427 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.WriteLineReq_accesses::cpu.data 1563068 # number of WriteLineReq accesses(hits+misses)
> system.cpu.dcache.WriteLineReq_accesses::total 1563068 # number of WriteLineReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3919022 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 3919022 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 3868345 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 3868345 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 306821820 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 306821820 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 308464247 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 308464247 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.061443 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.061443 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.083174 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.083174 # miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.763349 # miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::total 0.763349 # miss rate for SoftPFReq accesses
> system.cpu.dcache.WriteLineReq_miss_rate::cpu.data 0.791323 # miss rate for WriteLineReq accesses
> system.cpu.dcache.WriteLineReq_miss_rate::total 0.791323 # miss rate for WriteLineReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.117249 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.117249 # miss rate for LoadLockedReq accesses
1026,1044c1019,1037
< system.cpu.dcache.demand_miss_rate::cpu.data 0.085635 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.085635 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.090402 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.090402 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17488.868807 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 17488.868807 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 59013.746609 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 59013.746609 # average WriteReq miss latency
< system.cpu.dcache.WriteLineReq_avg_miss_latency::cpu.data 23658.611928 # average WriteLineReq miss latency
< system.cpu.dcache.WriteLineReq_avg_miss_latency::total 23658.611928 # average WriteLineReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 17005.672495 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 17005.672495 # average LoadLockedReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 33562.500000 # average StoreCondReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::total 33562.500000 # average StoreCondReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 41465.673195 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 41465.673195 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 39023.052695 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 39023.052695 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 29226576 # number of cycles access was blocked
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.075355 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.075355 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.079018 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.079018 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16488.828693 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 16488.828693 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34960.525163 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 34960.525163 # average WriteReq miss latency
> system.cpu.dcache.WriteLineReq_avg_miss_latency::cpu.data 22492.525134 # average WriteLineReq miss latency
> system.cpu.dcache.WriteLineReq_avg_miss_latency::total 22492.525134 # average WriteLineReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15118.238045 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15118.238045 # average LoadLockedReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 31611.111111 # average StoreCondReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::total 31611.111111 # average StoreCondReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 26373.615739 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 26373.615739 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 25017.028814 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 25017.028814 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 19489299 # number of cycles access was blocked
1046c1039
< system.cpu.dcache.blocked::no_mshrs 2109542 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 1643530 # number of cycles access was blocked
1048c1041
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 13.854465 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 11.858195 # average number of cycles each access was blocked
1050,1115c1043,1108
< system.cpu.dcache.writebacks::writebacks 10412623 # number of writebacks
< system.cpu.dcache.writebacks::total 10412623 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5753869 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 5753869 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 15770096 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 15770096 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteLineReq_mshr_hits::cpu.data 6914 # number of WriteLineReq MSHR hits
< system.cpu.dcache.WriteLineReq_mshr_hits::total 6914 # number of WriteLineReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 268040 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 268040 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 21530879 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 21530879 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 21530879 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 21530879 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7112407 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 7112407 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 3099329 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 3099329 # number of WriteReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 2059217 # number of SoftPFReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::total 2059217 # number of SoftPFReq MSHR misses
< system.cpu.dcache.WriteLineReq_mshr_misses::cpu.data 1263923 # number of WriteLineReq MSHR misses
< system.cpu.dcache.WriteLineReq_mshr_misses::total 1263923 # number of WriteLineReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 284098 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 284098 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 8 # number of StoreCondReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::total 8 # number of StoreCondReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 11475659 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 11475659 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 13534876 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 13534876 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data 33692 # number of ReadReq MSHR uncacheable
< system.cpu.dcache.ReadReq_mshr_uncacheable::total 33692 # number of ReadReq MSHR uncacheable
< system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data 33703 # number of WriteReq MSHR uncacheable
< system.cpu.dcache.WriteReq_mshr_uncacheable::total 33703 # number of WriteReq MSHR uncacheable
< system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data 67395 # number of overall MSHR uncacheable misses
< system.cpu.dcache.overall_mshr_uncacheable_misses::total 67395 # number of overall MSHR uncacheable misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 119879387000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 119879387000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 164321917838 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 164321917838 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 34890815500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 34890815500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.WriteLineReq_mshr_miss_latency::cpu.data 28496186907 # number of WriteLineReq MSHR miss cycles
< system.cpu.dcache.WriteLineReq_mshr_miss_latency::total 28496186907 # number of WriteLineReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 4243086000 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 4243086000 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 260500 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 260500 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 312697491745 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 312697491745 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 347588307245 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 347588307245 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6225622500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6225622500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 6225622500 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 6225622500 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.035415 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.035415 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.016936 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.016936 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.813743 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.813743 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.WriteLineReq_mshr_miss_rate::cpu.data 0.787124 # mshr miss rate for WriteLineReq accesses
< system.cpu.dcache.WriteLineReq_mshr_miss_rate::total 0.787124 # mshr miss rate for WriteLineReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.052675 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.052675 # mshr miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.writebacks::writebacks 7764980 # number of writebacks
> system.cpu.dcache.writebacks::total 7764980 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 4590646 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 4590646 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 9875948 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 9875948 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteLineReq_mshr_hits::cpu.data 6846 # number of WriteLineReq MSHR hits
> system.cpu.dcache.WriteLineReq_mshr_hits::total 6846 # number of WriteLineReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 225673 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 225673 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 14473440 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 14473440 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 14473440 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 14473440 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 5322473 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 5322473 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2094547 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 2094547 # number of WriteReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1246940 # number of SoftPFReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::total 1246940 # number of SoftPFReq MSHR misses
> system.cpu.dcache.WriteLineReq_mshr_misses::cpu.data 1230045 # number of WriteLineReq MSHR misses
> system.cpu.dcache.WriteLineReq_mshr_misses::total 1230045 # number of WriteLineReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 233828 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 233828 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 9 # number of StoreCondReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::total 9 # number of StoreCondReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 8647065 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 8647065 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 9894005 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 9894005 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data 33590 # number of ReadReq MSHR uncacheable
> system.cpu.dcache.ReadReq_mshr_uncacheable::total 33590 # number of ReadReq MSHR uncacheable
> system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data 33609 # number of WriteReq MSHR uncacheable
> system.cpu.dcache.WriteReq_mshr_uncacheable::total 33609 # number of WriteReq MSHR uncacheable
> system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data 67199 # number of overall MSHR uncacheable misses
> system.cpu.dcache.overall_mshr_uncacheable_misses::total 67199 # number of overall MSHR uncacheable misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 84299556500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 84299556500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 70150658430 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 70150658430 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 22795031000 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 22795031000 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.WriteLineReq_mshr_miss_latency::cpu.data 26312863405 # number of WriteLineReq MSHR miss cycles
> system.cpu.dcache.WriteLineReq_mshr_miss_latency::total 26312863405 # number of WriteLineReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 3251889000 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 3251889000 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 275500 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 275500 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 180763078335 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 180763078335 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 203558109335 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 203558109335 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6204454000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6204454000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 6204454000 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 6204454000 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.032990 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.032990 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.014553 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.014553 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.759206 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.759206 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.WriteLineReq_mshr_miss_rate::cpu.data 0.786943 # mshr miss rate for WriteLineReq accesses
> system.cpu.dcache.WriteLineReq_mshr_miss_rate::total 0.786943 # mshr miss rate for WriteLineReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.059665 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.059665 # mshr miss rate for LoadLockedReq accesses
1118,1151c1111,1144
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.029773 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.029773 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.034887 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.034887 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 16854.967242 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 16854.967242 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53018.546220 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53018.546220 # average WriteReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 16943.729340 # average SoftPFReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 16943.729340 # average SoftPFReq mshr miss latency
< system.cpu.dcache.WriteLineReq_avg_mshr_miss_latency::cpu.data 22545.825107 # average WriteLineReq mshr miss latency
< system.cpu.dcache.WriteLineReq_avg_mshr_miss_latency::total 22545.825107 # average WriteLineReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 14935.289935 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14935.289935 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 32562.500000 # average StoreCondReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 32562.500000 # average StoreCondReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 27248.761204 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 27248.761204 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 25680.937693 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 25680.937693 # average overall mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 184780.437493 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 184780.437493 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 92375.139105 # average overall mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 92375.139105 # average overall mshr uncacheable latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 16945634 # number of replacements
< system.cpu.icache.tags.tagsinuse 511.953469 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 446936468 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 16946146 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 26.373930 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 13767479500 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 511.953469 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.999909 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.999909 # Average percentage of cache occupancy
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.028183 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.028183 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032075 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.032075 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15838.418814 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15838.418814 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 33492.043115 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 33492.043115 # average WriteReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 18280.776140 # average SoftPFReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 18280.776140 # average SoftPFReq mshr miss latency
> system.cpu.dcache.WriteLineReq_avg_mshr_miss_latency::cpu.data 21391.789248 # average WriteLineReq mshr miss latency
> system.cpu.dcache.WriteLineReq_avg_mshr_miss_latency::total 21391.789248 # average WriteLineReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13907.183913 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13907.183913 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 30611.111111 # average StoreCondReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 30611.111111 # average StoreCondReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20904.558753 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 20904.558753 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20573.883815 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 20573.883815 # average overall mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 184711.342662 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 184711.342662 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 92329.558476 # average overall mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 92329.558476 # average overall mshr uncacheable latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 15304958 # number of replacements
> system.cpu.icache.tags.tagsinuse 511.969276 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 317502771 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 15305470 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 20.744399 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 12156673500 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 511.969276 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.999940 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.999940 # Average percentage of cache occupancy
1153,1155c1146,1148
< system.cpu.icache.tags.age_task_id_blocks_1024::0 107 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::1 328 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 77 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::0 124 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::1 310 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 78 # Occupied blocks per task id
1157,1196c1150,1189
< system.cpu.icache.tags.tag_accesses 481618789 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 481618789 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 446936468 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 446936468 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 446936468 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 446936468 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 446936468 # number of overall hits
< system.cpu.icache.overall_hits::total 446936468 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 17735952 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 17735952 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 17735952 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 17735952 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 17735952 # number of overall misses
< system.cpu.icache.overall_misses::total 17735952 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 237635395867 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 237635395867 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 237635395867 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 237635395867 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 237635395867 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 237635395867 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 464672420 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 464672420 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 464672420 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 464672420 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 464672420 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 464672420 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.038169 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.038169 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.038169 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.038169 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.038169 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.038169 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13398.513701 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 13398.513701 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 13398.513701 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 13398.513701 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 13398.513701 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 13398.513701 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 21075 # number of cycles access was blocked
---
> system.cpu.icache.tags.tag_accesses 348872656 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 348872656 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 317502771 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 317502771 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 317502771 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 317502771 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 317502771 # number of overall hits
> system.cpu.icache.overall_hits::total 317502771 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 16064183 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 16064183 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 16064183 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 16064183 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 16064183 # number of overall misses
> system.cpu.icache.overall_misses::total 16064183 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 215226774877 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 215226774877 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 215226774877 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 215226774877 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 215226774877 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 215226774877 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 333566954 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 333566954 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 333566954 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 333566954 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 333566954 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 333566954 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.048159 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.048159 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.048159 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.048159 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.048159 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.048159 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13397.928477 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13397.928477 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13397.928477 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13397.928477 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13397.928477 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13397.928477 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 20885 # number of cycles access was blocked
1198c1191
< system.cpu.icache.blocked::no_mshrs 1467 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 1543 # number of cycles access was blocked
1200c1193
< system.cpu.icache.avg_blocked_cycles::no_mshrs 14.366053 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 13.535321 # average number of cycles each access was blocked
1202,1310c1195,1303
< system.cpu.icache.writebacks::writebacks 16945634 # number of writebacks
< system.cpu.icache.writebacks::total 16945634 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 789581 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 789581 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 789581 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 789581 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 789581 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 789581 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 16946371 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 16946371 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 16946371 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 16946371 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 16946371 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 16946371 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_uncacheable::cpu.inst 21294 # number of ReadReq MSHR uncacheable
< system.cpu.icache.ReadReq_mshr_uncacheable::total 21294 # number of ReadReq MSHR uncacheable
< system.cpu.icache.overall_mshr_uncacheable_misses::cpu.inst 21294 # number of overall MSHR uncacheable misses
< system.cpu.icache.overall_mshr_uncacheable_misses::total 21294 # number of overall MSHR uncacheable misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 213535123378 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 213535123378 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 213535123378 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 213535123378 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 213535123378 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 213535123378 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 1752662500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 1752662500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 1752662500 # number of overall MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::total 1752662500 # number of overall MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.036470 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.036470 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.036470 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.036470 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.036470 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.036470 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12600.640183 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12600.640183 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12600.640183 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 12600.640183 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12600.640183 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 12600.640183 # average overall mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 82307.809712 # average ReadReq mshr uncacheable latency
< system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 82307.809712 # average ReadReq mshr uncacheable latency
< system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 82307.809712 # average overall mshr uncacheable latency
< system.cpu.icache.overall_avg_mshr_uncacheable_latency::total 82307.809712 # average overall mshr uncacheable latency
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.tags.replacements 2400192 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 65402.662910 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 59310777 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 2462586 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 24.084754 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 2677803000 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 9273.019739 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 380.440424 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 420.878818 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 6709.693607 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 48618.630322 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.141495 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.005805 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.006422 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.102382 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.741861 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.997965 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1023 239 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 62155 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1023::4 239 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 40 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 336 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 998 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5581 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55200 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1023 0.003647 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.948410 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 508162919 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 508162919 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 1310607 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 311860 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 1622467 # number of ReadReq hits
< system.cpu.l2cache.WritebackDirty_hits::writebacks 10412623 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 10412623 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 16942916 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 16942916 # number of WritebackClean hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 39365 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 39365 # number of UpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 5 # number of SCUpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::total 5 # number of SCUpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 1729760 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 1729760 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 16850415 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 16850415 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 8995594 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 8995594 # number of ReadSharedReq hits
< system.cpu.l2cache.InvalidateReq_hits::cpu.data 670573 # number of InvalidateReq hits
< system.cpu.l2cache.InvalidateReq_hits::total 670573 # number of InvalidateReq hits
< system.cpu.l2cache.demand_hits::cpu.dtb.walker 1310607 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.itb.walker 311860 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.inst 16850415 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 10725354 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 29198236 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.dtb.walker 1310607 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.itb.walker 311860 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.inst 16850415 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 10725354 # number of overall hits
< system.cpu.l2cache.overall_hits::total 29198236 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 10751 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 8953 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 19704 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 4081 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 4081 # number of UpgradeReq misses
---
> system.cpu.icache.writebacks::writebacks 15304958 # number of writebacks
> system.cpu.icache.writebacks::total 15304958 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 758480 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 758480 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 758480 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 758480 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 758480 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 758480 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 15305703 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 15305703 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 15305703 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 15305703 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 15305703 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 15305703 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_uncacheable::cpu.inst 2094 # number of ReadReq MSHR uncacheable
> system.cpu.icache.ReadReq_mshr_uncacheable::total 2094 # number of ReadReq MSHR uncacheable
> system.cpu.icache.overall_mshr_uncacheable_misses::cpu.inst 2094 # number of overall MSHR uncacheable misses
> system.cpu.icache.overall_mshr_uncacheable_misses::total 2094 # number of overall MSHR uncacheable misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 193058693887 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 193058693887 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 193058693887 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 193058693887 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 193058693887 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 193058693887 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 174071500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 174071500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 174071500 # number of overall MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::total 174071500 # number of overall MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.045885 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.045885 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.045885 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.045885 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.045885 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.045885 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12613.513661 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12613.513661 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12613.513661 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 12613.513661 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12613.513661 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 12613.513661 # average overall mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 83128.701051 # average ReadReq mshr uncacheable latency
> system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 83128.701051 # average ReadReq mshr uncacheable latency
> system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 83128.701051 # average overall mshr uncacheable latency
> system.cpu.icache.overall_avg_mshr_uncacheable_latency::total 83128.701051 # average overall mshr uncacheable latency
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.tags.replacements 1248689 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65406.058647 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 49295549 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 1311963 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 37.573887 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 1068241000 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::writebacks 9667.637617 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 499.308772 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 609.219516 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 6963.202905 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 47666.689838 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.147516 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.007619 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.009296 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.106250 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.727336 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.998017 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1023 512 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 62762 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1023::4 512 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 45 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 377 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1132 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5479 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55729 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1023 0.007812 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.957672 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 417429422 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 417429422 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 796619 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 283100 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 1079719 # number of ReadReq hits
> system.cpu.l2cache.WritebackDirty_hits::writebacks 7764980 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 7764980 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 15302294 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 15302294 # number of WritebackClean hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 25817 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 25817 # number of UpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 6 # number of SCUpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::total 6 # number of SCUpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 1591016 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 1591016 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 15218653 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 15218653 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6530102 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 6530102 # number of ReadSharedReq hits
> system.cpu.l2cache.InvalidateReq_hits::cpu.data 728891 # number of InvalidateReq hits
> system.cpu.l2cache.InvalidateReq_hits::total 728891 # number of InvalidateReq hits
> system.cpu.l2cache.demand_hits::cpu.dtb.walker 796619 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.itb.walker 283100 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.inst 15218653 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 8121118 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 24419490 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.dtb.walker 796619 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.itb.walker 283100 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.inst 15218653 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 8121118 # number of overall hits
> system.cpu.l2cache.overall_hits::total 24419490 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 3956 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 3665 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 7621 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 4094 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 4094 # number of UpgradeReq misses
1313,1335c1306,1328
< system.cpu.l2cache.ReadExReq_misses::cpu.data 1342610 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 1342610 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 95730 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 95730 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 443644 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 443644 # number of ReadSharedReq misses
< system.cpu.l2cache.InvalidateReq_misses::cpu.data 593350 # number of InvalidateReq misses
< system.cpu.l2cache.InvalidateReq_misses::total 593350 # number of InvalidateReq misses
< system.cpu.l2cache.demand_misses::cpu.dtb.walker 10751 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.itb.walker 8953 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.inst 95730 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 1786254 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 1901688 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.dtb.walker 10751 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.itb.walker 8953 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.inst 95730 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 1786254 # number of overall misses
< system.cpu.l2cache.overall_misses::total 1901688 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 1481609000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 989051000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 2470660000 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 73641000 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 73641000 # number of UpgradeReq miss cycles
---
> system.cpu.l2cache.ReadExReq_misses::cpu.data 478353 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 478353 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 86839 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 86839 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 268407 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 268407 # number of ReadSharedReq misses
> system.cpu.l2cache.InvalidateReq_misses::cpu.data 501154 # number of InvalidateReq misses
> system.cpu.l2cache.InvalidateReq_misses::total 501154 # number of InvalidateReq misses
> system.cpu.l2cache.demand_misses::cpu.dtb.walker 3956 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.itb.walker 3665 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.inst 86839 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 746760 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 841220 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.dtb.walker 3956 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.itb.walker 3665 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.inst 86839 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 746760 # number of overall misses
> system.cpu.l2cache.overall_misses::total 841220 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 431772500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 382599000 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 814371500 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 72848000 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 72848000 # number of UpgradeReq miss cycles
1338,1412c1331,1405
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 140820985000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 140820985000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 10474446000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 10474446000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 49360603500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 49360603500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 1481609000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 989051000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 10474446000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 190181588500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 203126694500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 1481609000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 989051000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 10474446000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 190181588500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 203126694500 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 1321358 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 320813 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 1642171 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 10412623 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 10412623 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 16942916 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 16942916 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 43446 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 43446 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 8 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu.l2cache.SCUpgradeReq_accesses::total 8 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 3072370 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 3072370 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 16946145 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 16946145 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 9439238 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 9439238 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.InvalidateReq_accesses::cpu.data 1263923 # number of InvalidateReq accesses(hits+misses)
< system.cpu.l2cache.InvalidateReq_accesses::total 1263923 # number of InvalidateReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.dtb.walker 1321358 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.itb.walker 320813 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.inst 16946145 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 12511608 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 31099924 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.dtb.walker 1321358 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.itb.walker 320813 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 16946145 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 12511608 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 31099924 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.008136 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.027907 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.011999 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.093933 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.093933 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.375000 # miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.375000 # miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.436995 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.436995 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.005649 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.005649 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.047000 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.047000 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.InvalidateReq_miss_rate::cpu.data 0.469451 # miss rate for InvalidateReq accesses
< system.cpu.l2cache.InvalidateReq_miss_rate::total 0.469451 # miss rate for InvalidateReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.008136 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.027907 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.005649 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.142768 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.061148 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.008136 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.027907 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.005649 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.142768 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.061148 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 137811.273370 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 110471.462080 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 125388.753553 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 18044.841951 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 18044.841951 # average UpgradeReq miss latency
---
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 49637800000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 49637800000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 9658072000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 9658072000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 30942623000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 30942623000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 431772500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 382599000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 9658072000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 80580423000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 91052866500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 431772500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 382599000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 9658072000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 80580423000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 91052866500 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 800575 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 286765 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 1087340 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 7764980 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 7764980 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 15302294 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 15302294 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 29911 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 29911 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 9 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu.l2cache.SCUpgradeReq_accesses::total 9 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 2069369 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 2069369 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 15305492 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 15305492 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 6798509 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 6798509 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.InvalidateReq_accesses::cpu.data 1230045 # number of InvalidateReq accesses(hits+misses)
> system.cpu.l2cache.InvalidateReq_accesses::total 1230045 # number of InvalidateReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.dtb.walker 800575 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.itb.walker 286765 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.inst 15305492 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 8867878 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 25260710 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.dtb.walker 800575 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.itb.walker 286765 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 15305492 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 8867878 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 25260710 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.004941 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.012780 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.007009 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.136873 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.136873 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.333333 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.333333 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.231159 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.231159 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.005674 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.005674 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.039480 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.039480 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.InvalidateReq_miss_rate::cpu.data 0.407427 # miss rate for InvalidateReq accesses
> system.cpu.l2cache.InvalidateReq_miss_rate::total 0.407427 # miss rate for InvalidateReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.004941 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.012780 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.005674 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.084210 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.033302 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.004941 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.012780 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.005674 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.084210 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.033302 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 109143.705763 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 104392.633015 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 106858.876788 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 17793.844651 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 17793.844651 # average UpgradeReq miss latency
1415,1430c1408,1423
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 104885.994444 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 104885.994444 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 109416.546537 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 109416.546537 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 111261.740269 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 111261.740269 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 137811.273370 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 110471.462080 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 109416.546537 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 106469.510215 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 106813.890870 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 137811.273370 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 110471.462080 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 109416.546537 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 106469.510215 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 106813.890870 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 103768.137756 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 103768.137756 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 111218.139315 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 111218.139315 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 115282.474004 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 115282.474004 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 109143.705763 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 104392.633015 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 111218.139315 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 107906.721035 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 108239.065286 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 109143.705763 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 104392.633015 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 111218.139315 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 107906.721035 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 108239.065286 # average overall miss latency
1437,1440c1430,1433
< system.cpu.l2cache.writebacks::writebacks 2127726 # number of writebacks
< system.cpu.l2cache.writebacks::total 2127726 # number of writebacks
< system.cpu.l2cache.ReadReq_mshr_hits::cpu.itb.walker 4 # number of ReadReq MSHR hits
< system.cpu.l2cache.ReadReq_mshr_hits::total 4 # number of ReadReq MSHR hits
---
> system.cpu.l2cache.writebacks::writebacks 1059086 # number of writebacks
> system.cpu.l2cache.writebacks::total 1059086 # number of writebacks
> system.cpu.l2cache.ReadReq_mshr_hits::cpu.itb.walker 1 # number of ReadReq MSHR hits
> system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
1443c1436
< system.cpu.l2cache.demand_mshr_hits::cpu.itb.walker 4 # number of demand (read+write) MSHR hits
---
> system.cpu.l2cache.demand_mshr_hits::cpu.itb.walker 1 # number of demand (read+write) MSHR hits
1445,1446c1438,1439
< system.cpu.l2cache.demand_mshr_hits::total 25 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.itb.walker 4 # number of overall MSHR hits
---
> system.cpu.l2cache.demand_mshr_hits::total 22 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.itb.walker 1 # number of overall MSHR hits
1448,1451c1441,1444
< system.cpu.l2cache.overall_mshr_hits::total 25 # number of overall MSHR hits
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 10751 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 8949 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 19700 # number of ReadReq MSHR misses
---
> system.cpu.l2cache.overall_mshr_hits::total 22 # number of overall MSHR hits
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 3956 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 3664 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 7620 # number of ReadReq MSHR misses
1454,1455c1447,1448
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 4081 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 4081 # number of UpgradeReq MSHR misses
---
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 4094 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 4094 # number of UpgradeReq MSHR misses
1458,1488c1451,1481
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1342610 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 1342610 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 95730 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 95730 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 443623 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 443623 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.InvalidateReq_mshr_misses::cpu.data 593350 # number of InvalidateReq MSHR misses
< system.cpu.l2cache.InvalidateReq_mshr_misses::total 593350 # number of InvalidateReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 10751 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 8949 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 95730 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 1786233 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 1901663 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 10751 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 8949 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 95730 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 1786233 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 1901663 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.inst 21294 # number of ReadReq MSHR uncacheable
< system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data 33692 # number of ReadReq MSHR uncacheable
< system.cpu.l2cache.ReadReq_mshr_uncacheable::total 54986 # number of ReadReq MSHR uncacheable
< system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data 33703 # number of WriteReq MSHR uncacheable
< system.cpu.l2cache.WriteReq_mshr_uncacheable::total 33703 # number of WriteReq MSHR uncacheable
< system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.inst 21294 # number of overall MSHR uncacheable misses
< system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data 67395 # number of overall MSHR uncacheable misses
< system.cpu.l2cache.overall_mshr_uncacheable_misses::total 88689 # number of overall MSHR uncacheable misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 1374099000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 899358000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2273457000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 77835000 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 77835000 # number of UpgradeReq MSHR miss cycles
---
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 478353 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 478353 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 86839 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 86839 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 268386 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 268386 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.InvalidateReq_mshr_misses::cpu.data 501154 # number of InvalidateReq MSHR misses
> system.cpu.l2cache.InvalidateReq_mshr_misses::total 501154 # number of InvalidateReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 3956 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 3664 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 86839 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 746739 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 841198 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 3956 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 3664 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 86839 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 746739 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 841198 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.inst 2094 # number of ReadReq MSHR uncacheable
> system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data 33590 # number of ReadReq MSHR uncacheable
> system.cpu.l2cache.ReadReq_mshr_uncacheable::total 35684 # number of ReadReq MSHR uncacheable
> system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data 33609 # number of WriteReq MSHR uncacheable
> system.cpu.l2cache.WriteReq_mshr_uncacheable::total 33609 # number of WriteReq MSHR uncacheable
> system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.inst 2094 # number of overall MSHR uncacheable misses
> system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data 67199 # number of overall MSHR uncacheable misses
> system.cpu.l2cache.overall_mshr_uncacheable_misses::total 69293 # number of overall MSHR uncacheable misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 392212500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 345880000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 738092500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 78102500 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 78102500 # number of UpgradeReq MSHR miss cycles
1491,1517c1484,1510
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 127394865041 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 127394865041 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 9517134048 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 9517134048 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 44922827064 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 44922827064 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.InvalidateReq_mshr_miss_latency::cpu.data 12274426752 # number of InvalidateReq MSHR miss cycles
< system.cpu.l2cache.InvalidateReq_mshr_miss_latency::total 12274426752 # number of InvalidateReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 1374099000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 899358000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 9517134048 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 172317692105 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 184108283153 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 1374099000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 899358000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 9517134048 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 172317692105 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 184108283153 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 1486487500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5804330500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 7290818000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 1486487500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 5804330500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 7290818000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.008136 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.027895 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.011996 # mshr miss rate for ReadReq accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 44854250540 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 44854250540 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 8789667055 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 8789667055 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 28257377566 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 28257377566 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.InvalidateReq_mshr_miss_latency::cpu.data 10480376502 # number of InvalidateReq MSHR miss cycles
> system.cpu.l2cache.InvalidateReq_mshr_miss_latency::total 10480376502 # number of InvalidateReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 392212500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 345880000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 8789667055 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 73111628106 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 82639387661 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 392212500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 345880000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 8789667055 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 73111628106 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 82639387661 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 147896500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5784421000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 5932317500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 147896500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 5784421000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 5932317500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.004941 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.012777 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.007008 # mshr miss rate for ReadReq accesses
1520,1546c1513,1539
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.093933 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.093933 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.375000 # mshr miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.375000 # mshr miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.436995 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.436995 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.005649 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.005649 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.046998 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.046998 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.InvalidateReq_mshr_miss_rate::cpu.data 0.469451 # mshr miss rate for InvalidateReq accesses
< system.cpu.l2cache.InvalidateReq_mshr_miss_rate::total 0.469451 # mshr miss rate for InvalidateReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.008136 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.027895 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.005649 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.142766 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.061147 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.008136 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.027895 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.005649 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.142766 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.061147 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 127811.273370 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 100498.156219 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 115403.908629 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 19072.531242 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 19072.531242 # average UpgradeReq mshr miss latency
---
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.136873 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.136873 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.333333 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.333333 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.231159 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.231159 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.005674 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.005674 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.039477 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.039477 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.InvalidateReq_mshr_miss_rate::cpu.data 0.407427 # mshr miss rate for InvalidateReq accesses
> system.cpu.l2cache.InvalidateReq_mshr_miss_rate::total 0.407427 # mshr miss rate for InvalidateReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.004941 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.012777 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.005674 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.084207 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.033301 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.004941 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.012777 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.005674 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.084207 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.033301 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 99143.705763 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 94399.563319 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 96862.532808 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 19077.308256 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 19077.308256 # average UpgradeReq mshr miss latency
1549,1577c1542,1570
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 94885.979578 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 94885.979578 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 99416.421686 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 99416.421686 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 101263.521197 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 101263.521197 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.InvalidateReq_avg_mshr_miss_latency::cpu.data 20686.655013 # average InvalidateReq mshr miss latency
< system.cpu.l2cache.InvalidateReq_avg_mshr_miss_latency::total 20686.655013 # average InvalidateReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 127811.273370 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 100498.156219 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 99416.421686 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 96469.885007 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 96814.358355 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 127811.273370 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 100498.156219 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 99416.421686 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 96469.885007 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 96814.358355 # average overall mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 69807.809712 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 172276.222842 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 132594.078493 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 69807.809712 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 86124.052229 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 82206.564512 # average overall mshr uncacheable latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 62406736 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 31684635 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 4771 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 2157 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2157 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
---
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 93768.097075 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 93768.097075 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 101217.967215 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 101217.967215 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 105286.332245 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 105286.332245 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.InvalidateReq_avg_mshr_miss_latency::cpu.data 20912.486984 # average InvalidateReq mshr miss latency
> system.cpu.l2cache.InvalidateReq_avg_mshr_miss_latency::total 20912.486984 # average InvalidateReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 99143.705763 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 94399.563319 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 101217.967215 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 97907.874245 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 98240.114291 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 99143.705763 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 94399.563319 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 101217.967215 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 97907.874245 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 98240.114291 # average overall mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 70628.701051 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 172206.638881 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 166245.866495 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 70628.701051 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 86078.974389 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 85612.074813 # average overall mshr uncacheable latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 51553426 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 26149596 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 7713 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 1993 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1993 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1579,1610c1572,1603
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadReq 2262463 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 28648866 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteReq 33703 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteResp 33703 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackDirty 12540349 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 16945634 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 3634849 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 43449 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::SCUpgradeReq 8 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeResp 43457 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 3072370 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 3072370 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 16946371 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 9441630 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::InvalidateReq 1296845 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::InvalidateResp 1263929 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 50880736 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 41548571 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 789343 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 3060305 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 96278955 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2169414432 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1467392114 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 2566504 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 10570864 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 3649943914 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 3001846 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 140762320 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 35497041 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.026133 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.159532 # Request fanout histogram
---
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadReq 1662998 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 23767979 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteReq 33609 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteResp 33609 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackDirty 8824066 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 15304958 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 2522010 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 29914 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::SCUpgradeReq 9 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeResp 29923 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 2069369 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 2069369 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 15305703 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 6801111 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::InvalidateReq 1260813 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::InvalidateResp 1230062 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 45920340 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 30488261 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 721887 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 1992767 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 79123255 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1959102240 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1064742138 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 2294120 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 6404600 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 3032543098 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 1823037 # Total snoops (count)
> system.cpu.toL2Bus.snoopTraffic 72164080 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 28412224 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.025596 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.157926 # Request fanout histogram
1612,1614c1605,1607
< system.cpu.toL2Bus.snoop_fanout::0 34569387 97.39% 97.39% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 927654 2.61% 100.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 27684996 97.44% 97.44% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 727226 2.56% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 2 0.00% 100.00% # Request fanout histogram
1617,1619c1610,1612
< system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::total 35497041 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 59266206483 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::total 28412224 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 49353009980 # Layer occupancy (ticks)
1621c1614
< system.cpu.toL2Bus.snoopLayer0.occupancy 1503389 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoopLayer0.occupancy 1469889 # Layer occupancy (ticks)
1623c1616
< system.cpu.toL2Bus.respLayer0.occupancy 25451406259 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 22969214259 # Layer occupancy (ticks)
1625c1618
< system.cpu.toL2Bus.respLayer1.occupancy 19476952327 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 13985386089 # Layer occupancy (ticks)
1627c1620
< system.cpu.toL2Bus.respLayer2.occupancy 468902194 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer2.occupancy 435462274 # Layer occupancy (ticks)
1629c1622
< system.cpu.toL2Bus.respLayer3.occupancy 1739672503 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer3.occupancy 1192643074 # Layer occupancy (ticks)
1631,1636c1624,1629
< system.iobus.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.iobus.trans_dist::ReadReq 40306 # Transaction distribution
< system.iobus.trans_dist::ReadResp 40306 # Transaction distribution
< system.iobus.trans_dist::WriteReq 136571 # Transaction distribution
< system.iobus.trans_dist::WriteResp 136571 # Transaction distribution
< system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 47822 # Packet count per connected master and slave (bytes)
---
> system.iobus.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.iobus.trans_dist::ReadReq 40205 # Transaction distribution
> system.iobus.trans_dist::ReadResp 40205 # Transaction distribution
> system.iobus.trans_dist::WriteReq 136485 # Transaction distribution
> system.iobus.trans_dist::WriteResp 136485 # Transaction distribution
> system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 47478 # Packet count per connected master and slave (bytes)
1649,1651c1642,1644
< system.iobus.pkt_count_system.bridge.master::total 122704 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 230970 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_count_system.realview.ide.dma::total 230970 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.bridge.master::total 122360 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 230940 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_count_system.realview.ide.dma::total 230940 # Packet count per connected master and slave (bytes)
1654,1655c1647,1648
< system.iobus.pkt_count::total 353754 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 47842 # Cumulative packet size per connected master and slave (bytes)
---
> system.iobus.pkt_count::total 353380 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 47498 # Cumulative packet size per connected master and slave (bytes)
1668,1670c1661,1663
< system.iobus.pkt_size_system.bridge.master::total 155834 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 7334312 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.pkt_size_system.realview.ide.dma::total 7334312 # Cumulative packet size per connected master and slave (bytes)
---
> system.iobus.pkt_size_system.bridge.master::total 155490 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 7334192 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.realview.ide.dma::total 7334192 # Cumulative packet size per connected master and slave (bytes)
1673,1674c1666,1667
< system.iobus.pkt_size::total 7492232 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.reqLayer0.occupancy 41898000 # Layer occupancy (ticks)
---
> system.iobus.pkt_size::total 7491768 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.reqLayer0.occupancy 41589500 # Layer occupancy (ticks)
1678c1671
< system.iobus.reqLayer2.occupancy 340000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer2.occupancy 341500 # Layer occupancy (ticks)
1680c1673
< system.iobus.reqLayer3.occupancy 9500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer3.occupancy 10000 # Layer occupancy (ticks)
1682c1675
< system.iobus.reqLayer4.occupancy 9500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer4.occupancy 10000 # Layer occupancy (ticks)
1694c1687
< system.iobus.reqLayer17.occupancy 10000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer17.occupancy 9500 # Layer occupancy (ticks)
1696c1689
< system.iobus.reqLayer23.occupancy 25176500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer23.occupancy 25178000 # Layer occupancy (ticks)
1698c1691
< system.iobus.reqLayer24.occupancy 36502500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer24.occupancy 36502000 # Layer occupancy (ticks)
1700c1693
< system.iobus.reqLayer25.occupancy 568938305 # Layer occupancy (ticks)
---
> system.iobus.reqLayer25.occupancy 568968268 # Layer occupancy (ticks)
1702c1695
< system.iobus.respLayer0.occupancy 92800000 # Layer occupancy (ticks)
---
> system.iobus.respLayer0.occupancy 92542000 # Layer occupancy (ticks)
1704c1697
< system.iobus.respLayer3.occupancy 147730000 # Layer occupancy (ticks)
---
> system.iobus.respLayer3.occupancy 147700000 # Layer occupancy (ticks)
1708,1710c1701,1703
< system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.iocache.tags.replacements 115466 # number of replacements
< system.iocache.tags.tagsinuse 10.450358 # Cycle average of tags in use
---
> system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.iocache.tags.replacements 115451 # number of replacements
> system.iocache.tags.tagsinuse 10.420620 # Cycle average of tags in use
1712c1705
< system.iocache.tags.sampled_refs 115482 # Sample count of references to valid blocks.
---
> system.iocache.tags.sampled_refs 115467 # Sample count of references to valid blocks.
1714,1719c1707,1712
< system.iocache.tags.warmup_cycle 13091904723000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::realview.ethernet 3.528286 # Average occupied blocks per requestor
< system.iocache.tags.occ_blocks::realview.ide 6.922072 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::realview.ethernet 0.220518 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::realview.ide 0.432629 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.653147 # Average percentage of cache occupancy
---
> system.iocache.tags.warmup_cycle 13090295539000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::realview.ethernet 3.547144 # Average occupied blocks per requestor
> system.iocache.tags.occ_blocks::realview.ide 6.873475 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::realview.ethernet 0.221697 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::realview.ide 0.429592 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.651289 # Average percentage of cache occupancy
1723,1725c1716,1718
< system.iocache.tags.tag_accesses 1039722 # Number of tag accesses
< system.iocache.tags.data_accesses 1039722 # Number of data accesses
< system.iocache.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.iocache.tags.tag_accesses 1039587 # Number of tag accesses
> system.iocache.tags.data_accesses 1039587 # Number of data accesses
> system.iocache.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
1727,1728c1720,1721
< system.iocache.ReadReq_misses::realview.ide 8821 # number of ReadReq misses
< system.iocache.ReadReq_misses::total 8858 # number of ReadReq misses
---
> system.iocache.ReadReq_misses::realview.ide 8806 # number of ReadReq misses
> system.iocache.ReadReq_misses::total 8843 # number of ReadReq misses
1734,1735c1727,1728
< system.iocache.demand_misses::realview.ide 115485 # number of demand (read+write) misses
< system.iocache.demand_misses::total 115525 # number of demand (read+write) misses
---
> system.iocache.demand_misses::realview.ide 115470 # number of demand (read+write) misses
> system.iocache.demand_misses::total 115510 # number of demand (read+write) misses
1737,1741c1730,1734
< system.iocache.overall_misses::realview.ide 115485 # number of overall misses
< system.iocache.overall_misses::total 115525 # number of overall misses
< system.iocache.ReadReq_miss_latency::realview.ethernet 5085500 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::realview.ide 1915316073 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 1920401573 # number of ReadReq miss cycles
---
> system.iocache.overall_misses::realview.ide 115470 # number of overall misses
> system.iocache.overall_misses::total 115510 # number of overall misses
> system.iocache.ReadReq_miss_latency::realview.ethernet 5086000 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::realview.ide 1876442585 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 1881528585 # number of ReadReq miss cycles
1744,1751c1737,1744
< system.iocache.WriteLineReq_miss_latency::realview.ide 13385817732 # number of WriteLineReq miss cycles
< system.iocache.WriteLineReq_miss_latency::total 13385817732 # number of WriteLineReq miss cycles
< system.iocache.demand_miss_latency::realview.ethernet 5436500 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::realview.ide 15301133805 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 15306570305 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::realview.ethernet 5436500 # number of overall miss cycles
< system.iocache.overall_miss_latency::realview.ide 15301133805 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 15306570305 # number of overall miss cycles
---
> system.iocache.WriteLineReq_miss_latency::realview.ide 13387619683 # number of WriteLineReq miss cycles
> system.iocache.WriteLineReq_miss_latency::total 13387619683 # number of WriteLineReq miss cycles
> system.iocache.demand_miss_latency::realview.ethernet 5437000 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::realview.ide 15264062268 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 15269499268 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::realview.ethernet 5437000 # number of overall miss cycles
> system.iocache.overall_miss_latency::realview.ide 15264062268 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 15269499268 # number of overall miss cycles
1753,1754c1746,1747
< system.iocache.ReadReq_accesses::realview.ide 8821 # number of ReadReq accesses(hits+misses)
< system.iocache.ReadReq_accesses::total 8858 # number of ReadReq accesses(hits+misses)
---
> system.iocache.ReadReq_accesses::realview.ide 8806 # number of ReadReq accesses(hits+misses)
> system.iocache.ReadReq_accesses::total 8843 # number of ReadReq accesses(hits+misses)
1760,1761c1753,1754
< system.iocache.demand_accesses::realview.ide 115485 # number of demand (read+write) accesses
< system.iocache.demand_accesses::total 115525 # number of demand (read+write) accesses
---
> system.iocache.demand_accesses::realview.ide 115470 # number of demand (read+write) accesses
> system.iocache.demand_accesses::total 115510 # number of demand (read+write) accesses
1763,1764c1756,1757
< system.iocache.overall_accesses::realview.ide 115485 # number of overall (read+write) accesses
< system.iocache.overall_accesses::total 115525 # number of overall (read+write) accesses
---
> system.iocache.overall_accesses::realview.ide 115470 # number of overall (read+write) accesses
> system.iocache.overall_accesses::total 115510 # number of overall (read+write) accesses
1778,1780c1771,1773
< system.iocache.ReadReq_avg_miss_latency::realview.ethernet 137445.945946 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::realview.ide 217131.399274 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 216798.551930 # average ReadReq miss latency
---
> system.iocache.ReadReq_avg_miss_latency::realview.ethernet 137459.459459 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::realview.ide 213086.825460 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 212770.392966 # average ReadReq miss latency
1783,1791c1776,1784
< system.iocache.WriteLineReq_avg_miss_latency::realview.ide 125495.178617 # average WriteLineReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::total 125495.178617 # average WriteLineReq miss latency
< system.iocache.demand_avg_miss_latency::realview.ethernet 135912.500000 # average overall miss latency
< system.iocache.demand_avg_miss_latency::realview.ide 132494.556046 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 132495.739494 # average overall miss latency
< system.iocache.overall_avg_miss_latency::realview.ethernet 135912.500000 # average overall miss latency
< system.iocache.overall_avg_miss_latency::realview.ide 132494.556046 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 132495.739494 # average overall miss latency
< system.iocache.blocked_cycles::no_mshrs 46527 # number of cycles access was blocked
---
> system.iocache.WriteLineReq_avg_miss_latency::realview.ide 125512.072330 # average WriteLineReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::total 125512.072330 # average WriteLineReq miss latency
> system.iocache.demand_avg_miss_latency::realview.ethernet 135925 # average overall miss latency
> system.iocache.demand_avg_miss_latency::realview.ide 132190.718524 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 132192.011670 # average overall miss latency
> system.iocache.overall_avg_miss_latency::realview.ethernet 135925 # average overall miss latency
> system.iocache.overall_avg_miss_latency::realview.ide 132190.718524 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 132192.011670 # average overall miss latency
> system.iocache.blocked_cycles::no_mshrs 45104 # number of cycles access was blocked
1793c1786
< system.iocache.blocked::no_mshrs 3437 # number of cycles access was blocked
---
> system.iocache.blocked::no_mshrs 3423 # number of cycles access was blocked
1795c1788
< system.iocache.avg_blocked_cycles::no_mshrs 13.537096 # average number of cycles each access was blocked
---
> system.iocache.avg_blocked_cycles::no_mshrs 13.176746 # average number of cycles each access was blocked
1800,1801c1793,1794
< system.iocache.ReadReq_mshr_misses::realview.ide 8821 # number of ReadReq MSHR misses
< system.iocache.ReadReq_mshr_misses::total 8858 # number of ReadReq MSHR misses
---
> system.iocache.ReadReq_mshr_misses::realview.ide 8806 # number of ReadReq MSHR misses
> system.iocache.ReadReq_mshr_misses::total 8843 # number of ReadReq MSHR misses
1807,1808c1800,1801
< system.iocache.demand_mshr_misses::realview.ide 115485 # number of demand (read+write) MSHR misses
< system.iocache.demand_mshr_misses::total 115525 # number of demand (read+write) MSHR misses
---
> system.iocache.demand_mshr_misses::realview.ide 115470 # number of demand (read+write) MSHR misses
> system.iocache.demand_mshr_misses::total 115510 # number of demand (read+write) MSHR misses
1810,1814c1803,1807
< system.iocache.overall_mshr_misses::realview.ide 115485 # number of overall MSHR misses
< system.iocache.overall_mshr_misses::total 115525 # number of overall MSHR misses
< system.iocache.ReadReq_mshr_miss_latency::realview.ethernet 3235500 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::realview.ide 1474266073 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 1477501573 # number of ReadReq MSHR miss cycles
---
> system.iocache.overall_mshr_misses::realview.ide 115470 # number of overall MSHR misses
> system.iocache.overall_mshr_misses::total 115510 # number of overall MSHR misses
> system.iocache.ReadReq_mshr_miss_latency::realview.ethernet 3236000 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::realview.ide 1436142585 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 1439378585 # number of ReadReq MSHR miss cycles
1817,1824c1810,1817
< system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 8047307820 # number of WriteLineReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::total 8047307820 # number of WriteLineReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::realview.ethernet 3436500 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::realview.ide 9521573893 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 9525010393 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::realview.ethernet 3436500 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::realview.ide 9521573893 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 9525010393 # number of overall MSHR miss cycles
---
> system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 8048941203 # number of WriteLineReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::total 8048941203 # number of WriteLineReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::realview.ethernet 3437000 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::realview.ide 9485083788 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 9488520788 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::realview.ethernet 3437000 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::realview.ide 9485083788 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 9488520788 # number of overall MSHR miss cycles
1838,1840c1831,1833
< system.iocache.ReadReq_avg_mshr_miss_latency::realview.ethernet 87445.945946 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 167131.399274 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 166798.551930 # average ReadReq mshr miss latency
---
> system.iocache.ReadReq_avg_mshr_miss_latency::realview.ethernet 87459.459459 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 163086.825460 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 162770.392966 # average ReadReq mshr miss latency
1843,1853c1836,1846
< system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 75445.396947 # average WriteLineReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::total 75445.396947 # average WriteLineReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::realview.ethernet 85912.500000 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::realview.ide 82448.576811 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 82449.776178 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::realview.ethernet 85912.500000 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::realview.ide 82448.576811 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 82449.776178 # average overall mshr miss latency
< system.membus.snoop_filter.tot_requests 5129530 # Total number of requests made to the snoop filter.
< system.membus.snoop_filter.hit_single_requests 2552281 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.membus.snoop_filter.hit_multi_requests 3338 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
---
> system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 75460.710296 # average WriteLineReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::total 75460.710296 # average WriteLineReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::realview.ethernet 85925 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::realview.ide 82143.273474 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 82144.583049 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::realview.ethernet 85925 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::realview.ide 82143.273474 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 82144.583049 # average overall mshr miss latency
> system.membus.snoop_filter.tot_requests 2825507 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 1398744 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_requests 3574 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1857,1864c1850,1857
< system.membus.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.membus.trans_dist::ReadReq 54986 # Transaction distribution
< system.membus.trans_dist::ReadResp 622896 # Transaction distribution
< system.membus.trans_dist::WriteReq 33703 # Transaction distribution
< system.membus.trans_dist::WriteResp 33703 # Transaction distribution
< system.membus.trans_dist::WritebackDirty 2234356 # Transaction distribution
< system.membus.trans_dist::CleanEvict 280040 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 4640 # Transaction distribution
---
> system.membus.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.membus.trans_dist::ReadReq 35684 # Transaction distribution
> system.membus.trans_dist::ReadResp 407371 # Transaction distribution
> system.membus.trans_dist::WriteReq 33609 # Transaction distribution
> system.membus.trans_dist::WriteResp 33609 # Transaction distribution
> system.membus.trans_dist::WritebackDirty 1165716 # Transaction distribution
> system.membus.trans_dist::CleanEvict 197310 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 4655 # Transaction distribution
1867,1872c1860,1865
< system.membus.trans_dist::ReadExReq 1342054 # Transaction distribution
< system.membus.trans_dist::ReadExResp 1342054 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 567911 # Transaction distribution
< system.membus.trans_dist::InvalidateReq 700014 # Transaction distribution
< system.membus.trans_dist::InvalidateResp 32639 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 122704 # Packet count per connected master and slave (bytes)
---
> system.membus.trans_dist::ReadExReq 477795 # Transaction distribution
> system.membus.trans_dist::ReadExResp 477795 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 371688 # Transaction distribution
> system.membus.trans_dist::InvalidateReq 607818 # Transaction distribution
> system.membus.trans_dist::InvalidateResp 30461 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 122360 # Packet count per connected master and slave (bytes)
1874,1880c1867,1873
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 6900 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 6846190 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 6975852 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 237668 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::total 237668 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 7213520 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 155834 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 6852 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 3443320 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 3572590 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 237411 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::total 237411 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 3810001 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 155490 # Cumulative packet size per connected master and slave (bytes)
1882,1892c1875,1885
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 13800 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 258164108 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 258334162 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 7251648 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.iocache.mem_side::total 7251648 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 265585810 # Cumulative packet size per connected master and slave (bytes)
< system.membus.snoops 35487 # Total snoops (count)
< system.membus.snoopTraffic 181760 # Total snoop traffic (bytes)
< system.membus.snoop_fanout::samples 2703311 # Request fanout histogram
< system.membus.snoop_fanout::mean 0.013318 # Request fanout histogram
< system.membus.snoop_fanout::stdev 0.114632 # Request fanout histogram
---
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 13704 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 121594060 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 121763674 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 7237120 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.iocache.mem_side::total 7237120 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 129000794 # Cumulative packet size per connected master and slave (bytes)
> system.membus.snoops 33521 # Total snoops (count)
> system.membus.snoopTraffic 195328 # Total snoop traffic (bytes)
> system.membus.snoop_fanout::samples 1531252 # Request fanout histogram
> system.membus.snoop_fanout::mean 0.022242 # Request fanout histogram
> system.membus.snoop_fanout::stdev 0.147469 # Request fanout histogram
1894,1895c1887,1888
< system.membus.snoop_fanout::0 2667309 98.67% 98.67% # Request fanout histogram
< system.membus.snoop_fanout::1 36002 1.33% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 1497194 97.78% 97.78% # Request fanout histogram
> system.membus.snoop_fanout::1 34058 2.22% 100.00% # Request fanout histogram
1900,1901c1893,1894
< system.membus.snoop_fanout::total 2703311 # Request fanout histogram
< system.membus.reqLayer0.occupancy 104009500 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 1531252 # Request fanout histogram
> system.membus.reqLayer0.occupancy 103704000 # Layer occupancy (ticks)
1905c1898
< system.membus.reqLayer2.occupancy 5608500 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 5582500 # Layer occupancy (ticks)
1907c1900
< system.membus.reqLayer5.occupancy 14476553313 # Layer occupancy (ticks)
---
> system.membus.reqLayer5.occupancy 7711716413 # Layer occupancy (ticks)
1909c1902
< system.membus.respLayer2.occupancy 10180600996 # Layer occupancy (ticks)
---
> system.membus.respLayer2.occupancy 4552014688 # Layer occupancy (ticks)
1911c1904
< system.membus.respLayer3.occupancy 79038203 # Layer occupancy (ticks)
---
> system.membus.respLayer3.occupancy 76660254 # Layer occupancy (ticks)
1913,1919c1906,1912
< system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.aaci_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.pci_host.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.cf_ctrl.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.gic.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.clcd.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.realview_io.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.aaci_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.pci_host.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.cf_ctrl.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.gic.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.clcd.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.realview_io.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
1926,1927c1919,1920
< system.realview.energy_ctrl.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.ethernet.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.realview.energy_ctrl.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.ethernet.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
1937c1930
< system.realview.ethernet.totBandwidth 150 # Total Bandwidth (bits/s)
---
> system.realview.ethernet.totBandwidth 151 # Total Bandwidth (bits/s)
1941c1934
< system.realview.ethernet.txBandwidth 150 # Transmit Bandwidth (bits/s)
---
> system.realview.ethernet.txBandwidth 151 # Transmit Bandwidth (bits/s)
1970,1976c1963,1969
< system.realview.hdlcd.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.ide.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.kmi0.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.kmi1.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.l2x0_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.lan_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.local_cpu_timer.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.realview.hdlcd.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.ide.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.kmi0.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.kmi1.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.l2x0_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.lan_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.local_cpu_timer.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
1981,1992c1974,1985
< system.realview.mmc_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.rtc.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.sp810_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.timer0.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.timer1.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.uart.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.uart1_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.uart2_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.uart3_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.usb_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.vgic.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
< system.realview.watchdog_fake.pwrStateResidencyTicks::UNDEFINED 51558689626000 # Cumulative time (in ticks) in various power states
---
> system.realview.mmc_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.rtc.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.sp810_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.timer0.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.timer1.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.uart.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.uart1_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.uart2_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.uart3_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.usb_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.vgic.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
> system.realview.watchdog_fake.pwrStateResidencyTicks::UNDEFINED 51277959410000 # Cumulative time (in ticks) in various power states
1994c1987
< system.cpu.kern.inst.quiesce 17163 # number of quiesce instructions executed
---
> system.cpu.kern.inst.quiesce 16273 # number of quiesce instructions executed