3,5c3,5
< sim_seconds 2.503581 # Number of seconds simulated
< sim_ticks 2503580880500 # Number of ticks simulated
< final_tick 2503580880500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 2.503289 # Number of seconds simulated
> sim_ticks 2503289265500 # Number of ticks simulated
> final_tick 2503289265500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 80550 # Simulator instruction rate (inst/s)
< host_op_rate 104045 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 3392180683 # Simulator tick rate (ticks/s)
< host_mem_usage 382816 # Number of bytes of host memory used
< host_seconds 738.04 # Real time elapsed on the host
< sim_insts 59449329 # Number of instructions simulated
< sim_ops 76789886 # Number of ops (including micro ops) simulated
---
> host_inst_rate 81468 # Simulator instruction rate (inst/s)
> host_op_rate 105230 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 3430236303 # Simulator tick rate (ticks/s)
> host_mem_usage 383240 # Number of bytes of host memory used
> host_seconds 729.77 # Real time elapsed on the host
> sim_insts 59452703 # Number of instructions simulated
> sim_ops 76793713 # Number of ops (including micro ops) simulated
23,27c23,27
< system.physmem.bytes_read 130729872 # Number of bytes read from this memory
< system.physmem.bytes_inst_read 1100224 # Number of instructions bytes read from this memory
< system.physmem.bytes_written 9585224 # Number of bytes written to this memory
< system.physmem.num_reads 15117120 # Number of read requests responded to by this memory
< system.physmem.num_writes 856661 # Number of write requests responded to by this memory
---
> system.physmem.bytes_read 130753040 # Number of bytes read from this memory
> system.physmem.bytes_inst_read 1118144 # Number of instructions bytes read from this memory
> system.physmem.bytes_written 9587720 # Number of bytes written to this memory
> system.physmem.num_reads 15117482 # Number of read requests responded to by this memory
> system.physmem.num_writes 856700 # Number of write requests responded to by this memory
29,37c29,37
< system.physmem.bw_read 52217155 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read 439460 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write 3828606 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total 56045761 # Total bandwidth to/from this memory (bytes/s)
< system.l2c.replacements 119505 # number of replacements
< system.l2c.tagsinuse 25834.929390 # Cycle average of tags in use
< system.l2c.total_refs 1795685 # Total number of references to valid blocks.
< system.l2c.sampled_refs 150314 # Sample count of references to valid blocks.
< system.l2c.avg_refs 11.946226 # Average number of references to valid blocks.
---
> system.physmem.bw_read 52232493 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read 446670 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write 3830049 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total 56062542 # Total bandwidth to/from this memory (bytes/s)
> system.l2c.replacements 119784 # number of replacements
> system.l2c.tagsinuse 26074.057253 # Cycle average of tags in use
> system.l2c.total_refs 1841990 # Total number of references to valid blocks.
> system.l2c.sampled_refs 150687 # Sample count of references to valid blocks.
> system.l2c.avg_refs 12.223948 # Average number of references to valid blocks.
39,164c39,164
< system.l2c.occ_blocks::writebacks 14304.535648 # Average occupied blocks per requestor
< system.l2c.occ_blocks::cpu.dtb.walker 48.618373 # Average occupied blocks per requestor
< system.l2c.occ_blocks::cpu.itb.walker 3.761343 # Average occupied blocks per requestor
< system.l2c.occ_blocks::cpu.inst 6047.704729 # Average occupied blocks per requestor
< system.l2c.occ_blocks::cpu.data 5430.309296 # Average occupied blocks per requestor
< system.l2c.occ_percent::writebacks 0.218270 # Average percentage of cache occupancy
< system.l2c.occ_percent::cpu.dtb.walker 0.000742 # Average percentage of cache occupancy
< system.l2c.occ_percent::cpu.itb.walker 0.000057 # Average percentage of cache occupancy
< system.l2c.occ_percent::cpu.inst 0.092281 # Average percentage of cache occupancy
< system.l2c.occ_percent::cpu.data 0.082860 # Average percentage of cache occupancy
< system.l2c.occ_percent::total 0.394210 # Average percentage of cache occupancy
< system.l2c.ReadReq_hits::cpu.dtb.walker 143695 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu.itb.walker 9582 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu.inst 973305 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu.data 376230 # number of ReadReq hits
< system.l2c.ReadReq_hits::total 1502812 # number of ReadReq hits
< system.l2c.Writeback_hits::writebacks 630148 # number of Writeback hits
< system.l2c.Writeback_hits::total 630148 # number of Writeback hits
< system.l2c.UpgradeReq_hits::cpu.data 47 # number of UpgradeReq hits
< system.l2c.UpgradeReq_hits::total 47 # number of UpgradeReq hits
< system.l2c.SCUpgradeReq_hits::cpu.data 17 # number of SCUpgradeReq hits
< system.l2c.SCUpgradeReq_hits::total 17 # number of SCUpgradeReq hits
< system.l2c.ReadExReq_hits::cpu.data 105970 # number of ReadExReq hits
< system.l2c.ReadExReq_hits::total 105970 # number of ReadExReq hits
< system.l2c.demand_hits::cpu.dtb.walker 143695 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu.itb.walker 9582 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu.inst 973305 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu.data 482200 # number of demand (read+write) hits
< system.l2c.demand_hits::total 1608782 # number of demand (read+write) hits
< system.l2c.overall_hits::cpu.dtb.walker 143695 # number of overall hits
< system.l2c.overall_hits::cpu.itb.walker 9582 # number of overall hits
< system.l2c.overall_hits::cpu.inst 973305 # number of overall hits
< system.l2c.overall_hits::cpu.data 482200 # number of overall hits
< system.l2c.overall_hits::total 1608782 # number of overall hits
< system.l2c.ReadReq_misses::cpu.dtb.walker 134 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu.itb.walker 16 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu.inst 17088 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu.data 19000 # number of ReadReq misses
< system.l2c.ReadReq_misses::total 36238 # number of ReadReq misses
< system.l2c.UpgradeReq_misses::cpu.data 3252 # number of UpgradeReq misses
< system.l2c.UpgradeReq_misses::total 3252 # number of UpgradeReq misses
< system.l2c.SCUpgradeReq_misses::cpu.data 4 # number of SCUpgradeReq misses
< system.l2c.SCUpgradeReq_misses::total 4 # number of SCUpgradeReq misses
< system.l2c.ReadExReq_misses::cpu.data 140397 # number of ReadExReq misses
< system.l2c.ReadExReq_misses::total 140397 # number of ReadExReq misses
< system.l2c.demand_misses::cpu.dtb.walker 134 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu.itb.walker 16 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu.inst 17088 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu.data 159397 # number of demand (read+write) misses
< system.l2c.demand_misses::total 176635 # number of demand (read+write) misses
< system.l2c.overall_misses::cpu.dtb.walker 134 # number of overall misses
< system.l2c.overall_misses::cpu.itb.walker 16 # number of overall misses
< system.l2c.overall_misses::cpu.inst 17088 # number of overall misses
< system.l2c.overall_misses::cpu.data 159397 # number of overall misses
< system.l2c.overall_misses::total 176635 # number of overall misses
< system.l2c.ReadReq_miss_latency::cpu.dtb.walker 7004000 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu.itb.walker 843500 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu.inst 894670500 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu.data 993024500 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::total 1895542500 # number of ReadReq miss cycles
< system.l2c.UpgradeReq_miss_latency::cpu.data 1059500 # number of UpgradeReq miss cycles
< system.l2c.UpgradeReq_miss_latency::total 1059500 # number of UpgradeReq miss cycles
< system.l2c.ReadExReq_miss_latency::cpu.data 7383005500 # number of ReadExReq miss cycles
< system.l2c.ReadExReq_miss_latency::total 7383005500 # number of ReadExReq miss cycles
< system.l2c.demand_miss_latency::cpu.dtb.walker 7004000 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu.itb.walker 843500 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu.inst 894670500 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu.data 8376030000 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::total 9278548000 # number of demand (read+write) miss cycles
< system.l2c.overall_miss_latency::cpu.dtb.walker 7004000 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu.itb.walker 843500 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu.inst 894670500 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu.data 8376030000 # number of overall miss cycles
< system.l2c.overall_miss_latency::total 9278548000 # number of overall miss cycles
< system.l2c.ReadReq_accesses::cpu.dtb.walker 143829 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu.itb.walker 9598 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu.inst 990393 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu.data 395230 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::total 1539050 # number of ReadReq accesses(hits+misses)
< system.l2c.Writeback_accesses::writebacks 630148 # number of Writeback accesses(hits+misses)
< system.l2c.Writeback_accesses::total 630148 # number of Writeback accesses(hits+misses)
< system.l2c.UpgradeReq_accesses::cpu.data 3299 # number of UpgradeReq accesses(hits+misses)
< system.l2c.UpgradeReq_accesses::total 3299 # number of UpgradeReq accesses(hits+misses)
< system.l2c.SCUpgradeReq_accesses::cpu.data 21 # number of SCUpgradeReq accesses(hits+misses)
< system.l2c.SCUpgradeReq_accesses::total 21 # number of SCUpgradeReq accesses(hits+misses)
< system.l2c.ReadExReq_accesses::cpu.data 246367 # number of ReadExReq accesses(hits+misses)
< system.l2c.ReadExReq_accesses::total 246367 # number of ReadExReq accesses(hits+misses)
< system.l2c.demand_accesses::cpu.dtb.walker 143829 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu.itb.walker 9598 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu.inst 990393 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu.data 641597 # number of demand (read+write) accesses
< system.l2c.demand_accesses::total 1785417 # number of demand (read+write) accesses
< system.l2c.overall_accesses::cpu.dtb.walker 143829 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu.itb.walker 9598 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu.inst 990393 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu.data 641597 # number of overall (read+write) accesses
< system.l2c.overall_accesses::total 1785417 # number of overall (read+write) accesses
< system.l2c.ReadReq_miss_rate::cpu.dtb.walker 0.000932 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu.itb.walker 0.001667 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu.inst 0.017254 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu.data 0.048073 # miss rate for ReadReq accesses
< system.l2c.UpgradeReq_miss_rate::cpu.data 0.985753 # miss rate for UpgradeReq accesses
< system.l2c.SCUpgradeReq_miss_rate::cpu.data 0.190476 # miss rate for SCUpgradeReq accesses
< system.l2c.ReadExReq_miss_rate::cpu.data 0.569869 # miss rate for ReadExReq accesses
< system.l2c.demand_miss_rate::cpu.dtb.walker 0.000932 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu.itb.walker 0.001667 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu.inst 0.017254 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu.data 0.248438 # miss rate for demand accesses
< system.l2c.overall_miss_rate::cpu.dtb.walker 0.000932 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu.itb.walker 0.001667 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu.inst 0.017254 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu.data 0.248438 # miss rate for overall accesses
< system.l2c.ReadReq_avg_miss_latency::cpu.dtb.walker 52268.656716 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu.itb.walker 52718.750000 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu.inst 52356.653792 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu.data 52264.447368 # average ReadReq miss latency
< system.l2c.UpgradeReq_avg_miss_latency::cpu.data 325.799508 # average UpgradeReq miss latency
< system.l2c.ReadExReq_avg_miss_latency::cpu.data 52586.632905 # average ReadExReq miss latency
< system.l2c.demand_avg_miss_latency::cpu.dtb.walker 52268.656716 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu.itb.walker 52718.750000 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu.inst 52356.653792 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu.data 52548.228637 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu.dtb.walker 52268.656716 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu.itb.walker 52718.750000 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu.inst 52356.653792 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu.data 52548.228637 # average overall miss latency
---
> system.l2c.occ_blocks::writebacks 14309.337346 # Average occupied blocks per requestor
> system.l2c.occ_blocks::cpu.dtb.walker 64.598044 # Average occupied blocks per requestor
> system.l2c.occ_blocks::cpu.itb.walker 0.929730 # Average occupied blocks per requestor
> system.l2c.occ_blocks::cpu.inst 6189.709081 # Average occupied blocks per requestor
> system.l2c.occ_blocks::cpu.data 5509.483052 # Average occupied blocks per requestor
> system.l2c.occ_percent::writebacks 0.218343 # Average percentage of cache occupancy
> system.l2c.occ_percent::cpu.dtb.walker 0.000986 # Average percentage of cache occupancy
> system.l2c.occ_percent::cpu.itb.walker 0.000014 # Average percentage of cache occupancy
> system.l2c.occ_percent::cpu.inst 0.094447 # Average percentage of cache occupancy
> system.l2c.occ_percent::cpu.data 0.084068 # Average percentage of cache occupancy
> system.l2c.occ_percent::total 0.397859 # Average percentage of cache occupancy
> system.l2c.ReadReq_hits::cpu.dtb.walker 152573 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu.itb.walker 11543 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu.inst 997778 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu.data 377343 # number of ReadReq hits
> system.l2c.ReadReq_hits::total 1539237 # number of ReadReq hits
> system.l2c.Writeback_hits::writebacks 633058 # number of Writeback hits
> system.l2c.Writeback_hits::total 633058 # number of Writeback hits
> system.l2c.UpgradeReq_hits::cpu.data 49 # number of UpgradeReq hits
> system.l2c.UpgradeReq_hits::total 49 # number of UpgradeReq hits
> system.l2c.SCUpgradeReq_hits::cpu.data 5 # number of SCUpgradeReq hits
> system.l2c.SCUpgradeReq_hits::total 5 # number of SCUpgradeReq hits
> system.l2c.ReadExReq_hits::cpu.data 105979 # number of ReadExReq hits
> system.l2c.ReadExReq_hits::total 105979 # number of ReadExReq hits
> system.l2c.demand_hits::cpu.dtb.walker 152573 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu.itb.walker 11543 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu.inst 997778 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu.data 483322 # number of demand (read+write) hits
> system.l2c.demand_hits::total 1645216 # number of demand (read+write) hits
> system.l2c.overall_hits::cpu.dtb.walker 152573 # number of overall hits
> system.l2c.overall_hits::cpu.itb.walker 11543 # number of overall hits
> system.l2c.overall_hits::cpu.inst 997778 # number of overall hits
> system.l2c.overall_hits::cpu.data 483322 # number of overall hits
> system.l2c.overall_hits::total 1645216 # number of overall hits
> system.l2c.ReadReq_misses::cpu.dtb.walker 150 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu.itb.walker 12 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu.inst 17347 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu.data 19146 # number of ReadReq misses
> system.l2c.ReadReq_misses::total 36655 # number of ReadReq misses
> system.l2c.UpgradeReq_misses::cpu.data 3332 # number of UpgradeReq misses
> system.l2c.UpgradeReq_misses::total 3332 # number of UpgradeReq misses
> system.l2c.SCUpgradeReq_misses::cpu.data 2 # number of SCUpgradeReq misses
> system.l2c.SCUpgradeReq_misses::total 2 # number of SCUpgradeReq misses
> system.l2c.ReadExReq_misses::cpu.data 140332 # number of ReadExReq misses
> system.l2c.ReadExReq_misses::total 140332 # number of ReadExReq misses
> system.l2c.demand_misses::cpu.dtb.walker 150 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu.itb.walker 12 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu.inst 17347 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu.data 159478 # number of demand (read+write) misses
> system.l2c.demand_misses::total 176987 # number of demand (read+write) misses
> system.l2c.overall_misses::cpu.dtb.walker 150 # number of overall misses
> system.l2c.overall_misses::cpu.itb.walker 12 # number of overall misses
> system.l2c.overall_misses::cpu.inst 17347 # number of overall misses
> system.l2c.overall_misses::cpu.data 159478 # number of overall misses
> system.l2c.overall_misses::total 176987 # number of overall misses
> system.l2c.ReadReq_miss_latency::cpu.dtb.walker 7830000 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu.itb.walker 643000 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu.inst 909187000 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu.data 1001254500 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::total 1918914500 # number of ReadReq miss cycles
> system.l2c.UpgradeReq_miss_latency::cpu.data 1009500 # number of UpgradeReq miss cycles
> system.l2c.UpgradeReq_miss_latency::total 1009500 # number of UpgradeReq miss cycles
> system.l2c.ReadExReq_miss_latency::cpu.data 7379766000 # number of ReadExReq miss cycles
> system.l2c.ReadExReq_miss_latency::total 7379766000 # number of ReadExReq miss cycles
> system.l2c.demand_miss_latency::cpu.dtb.walker 7830000 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu.itb.walker 643000 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu.inst 909187000 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu.data 8381020500 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::total 9298680500 # number of demand (read+write) miss cycles
> system.l2c.overall_miss_latency::cpu.dtb.walker 7830000 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu.itb.walker 643000 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu.inst 909187000 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu.data 8381020500 # number of overall miss cycles
> system.l2c.overall_miss_latency::total 9298680500 # number of overall miss cycles
> system.l2c.ReadReq_accesses::cpu.dtb.walker 152723 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu.itb.walker 11555 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu.inst 1015125 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu.data 396489 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::total 1575892 # number of ReadReq accesses(hits+misses)
> system.l2c.Writeback_accesses::writebacks 633058 # number of Writeback accesses(hits+misses)
> system.l2c.Writeback_accesses::total 633058 # number of Writeback accesses(hits+misses)
> system.l2c.UpgradeReq_accesses::cpu.data 3381 # number of UpgradeReq accesses(hits+misses)
> system.l2c.UpgradeReq_accesses::total 3381 # number of UpgradeReq accesses(hits+misses)
> system.l2c.SCUpgradeReq_accesses::cpu.data 7 # number of SCUpgradeReq accesses(hits+misses)
> system.l2c.SCUpgradeReq_accesses::total 7 # number of SCUpgradeReq accesses(hits+misses)
> system.l2c.ReadExReq_accesses::cpu.data 246311 # number of ReadExReq accesses(hits+misses)
> system.l2c.ReadExReq_accesses::total 246311 # number of ReadExReq accesses(hits+misses)
> system.l2c.demand_accesses::cpu.dtb.walker 152723 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu.itb.walker 11555 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu.inst 1015125 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu.data 642800 # number of demand (read+write) accesses
> system.l2c.demand_accesses::total 1822203 # number of demand (read+write) accesses
> system.l2c.overall_accesses::cpu.dtb.walker 152723 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu.itb.walker 11555 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu.inst 1015125 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu.data 642800 # number of overall (read+write) accesses
> system.l2c.overall_accesses::total 1822203 # number of overall (read+write) accesses
> system.l2c.ReadReq_miss_rate::cpu.dtb.walker 0.000982 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu.itb.walker 0.001039 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu.inst 0.017089 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu.data 0.048289 # miss rate for ReadReq accesses
> system.l2c.UpgradeReq_miss_rate::cpu.data 0.985507 # miss rate for UpgradeReq accesses
> system.l2c.SCUpgradeReq_miss_rate::cpu.data 0.285714 # miss rate for SCUpgradeReq accesses
> system.l2c.ReadExReq_miss_rate::cpu.data 0.569735 # miss rate for ReadExReq accesses
> system.l2c.demand_miss_rate::cpu.dtb.walker 0.000982 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu.itb.walker 0.001039 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu.inst 0.017089 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu.data 0.248099 # miss rate for demand accesses
> system.l2c.overall_miss_rate::cpu.dtb.walker 0.000982 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu.itb.walker 0.001039 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu.inst 0.017089 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu.data 0.248099 # miss rate for overall accesses
> system.l2c.ReadReq_avg_miss_latency::cpu.dtb.walker 52200 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu.itb.walker 53583.333333 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu.inst 52411.771488 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu.data 52295.753682 # average ReadReq miss latency
> system.l2c.UpgradeReq_avg_miss_latency::cpu.data 302.971188 # average UpgradeReq miss latency
> system.l2c.ReadExReq_avg_miss_latency::cpu.data 52587.905823 # average ReadExReq miss latency
> system.l2c.demand_avg_miss_latency::cpu.dtb.walker 52200 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu.itb.walker 53583.333333 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu.inst 52411.771488 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu.data 52552.831739 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu.dtb.walker 52200 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu.itb.walker 53583.333333 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu.inst 52411.771488 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu.data 52552.831739 # average overall miss latency
173,175c173,176
< system.l2c.writebacks::writebacks 102643 # number of writebacks
< system.l2c.writebacks::total 102643 # number of writebacks
< system.l2c.ReadReq_mshr_hits::cpu.inst 14 # number of ReadReq MSHR hits
---
> system.l2c.writebacks::writebacks 102682 # number of writebacks
> system.l2c.writebacks::total 102682 # number of writebacks
> system.l2c.ReadReq_mshr_hits::cpu.itb.walker 1 # number of ReadReq MSHR hits
> system.l2c.ReadReq_mshr_hits::cpu.inst 12 # number of ReadReq MSHR hits
177,178c178,180
< system.l2c.ReadReq_mshr_hits::total 94 # number of ReadReq MSHR hits
< system.l2c.demand_mshr_hits::cpu.inst 14 # number of demand (read+write) MSHR hits
---
> system.l2c.ReadReq_mshr_hits::total 93 # number of ReadReq MSHR hits
> system.l2c.demand_mshr_hits::cpu.itb.walker 1 # number of demand (read+write) MSHR hits
> system.l2c.demand_mshr_hits::cpu.inst 12 # number of demand (read+write) MSHR hits
180,181c182,184
< system.l2c.demand_mshr_hits::total 94 # number of demand (read+write) MSHR hits
< system.l2c.overall_mshr_hits::cpu.inst 14 # number of overall MSHR hits
---
> system.l2c.demand_mshr_hits::total 93 # number of demand (read+write) MSHR hits
> system.l2c.overall_mshr_hits::cpu.itb.walker 1 # number of overall MSHR hits
> system.l2c.overall_mshr_hits::cpu.inst 12 # number of overall MSHR hits
183,253c186,256
< system.l2c.overall_mshr_hits::total 94 # number of overall MSHR hits
< system.l2c.ReadReq_mshr_misses::cpu.dtb.walker 134 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu.itb.walker 16 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu.inst 17074 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu.data 18920 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::total 36144 # number of ReadReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::cpu.data 3252 # number of UpgradeReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::total 3252 # number of UpgradeReq MSHR misses
< system.l2c.SCUpgradeReq_mshr_misses::cpu.data 4 # number of SCUpgradeReq MSHR misses
< system.l2c.SCUpgradeReq_mshr_misses::total 4 # number of SCUpgradeReq MSHR misses
< system.l2c.ReadExReq_mshr_misses::cpu.data 140397 # number of ReadExReq MSHR misses
< system.l2c.ReadExReq_mshr_misses::total 140397 # number of ReadExReq MSHR misses
< system.l2c.demand_mshr_misses::cpu.dtb.walker 134 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu.itb.walker 16 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu.inst 17074 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu.data 159317 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::total 176541 # number of demand (read+write) MSHR misses
< system.l2c.overall_mshr_misses::cpu.dtb.walker 134 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu.itb.walker 16 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu.inst 17074 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu.data 159317 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::total 176541 # number of overall MSHR misses
< system.l2c.ReadReq_mshr_miss_latency::cpu.dtb.walker 5376000 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu.itb.walker 651000 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu.inst 685402500 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu.data 759038500 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::total 1450468000 # number of ReadReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::cpu.data 131324500 # number of UpgradeReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::total 131324500 # number of UpgradeReq MSHR miss cycles
< system.l2c.SCUpgradeReq_mshr_miss_latency::cpu.data 160000 # number of SCUpgradeReq MSHR miss cycles
< system.l2c.SCUpgradeReq_mshr_miss_latency::total 160000 # number of SCUpgradeReq MSHR miss cycles
< system.l2c.ReadExReq_mshr_miss_latency::cpu.data 5639183500 # number of ReadExReq MSHR miss cycles
< system.l2c.ReadExReq_mshr_miss_latency::total 5639183500 # number of ReadExReq MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu.dtb.walker 5376000 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu.itb.walker 651000 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu.inst 685402500 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu.data 6398222000 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::total 7089651500 # number of demand (read+write) MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu.dtb.walker 5376000 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu.itb.walker 651000 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu.inst 685402500 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu.data 6398222000 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::total 7089651500 # number of overall MSHR miss cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::cpu.inst 4738500 # number of ReadReq MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::cpu.data 131765344000 # number of ReadReq MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::total 131770082500 # number of ReadReq MSHR uncacheable cycles
< system.l2c.WriteReq_mshr_uncacheable_latency::cpu.data 32364127897 # number of WriteReq MSHR uncacheable cycles
< system.l2c.WriteReq_mshr_uncacheable_latency::total 32364127897 # number of WriteReq MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::cpu.inst 4738500 # number of overall MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::cpu.data 164129471897 # number of overall MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::total 164134210397 # number of overall MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000932 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu.itb.walker 0.001667 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu.inst 0.017240 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu.data 0.047871 # mshr miss rate for ReadReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::cpu.data 0.985753 # mshr miss rate for UpgradeReq accesses
< system.l2c.SCUpgradeReq_mshr_miss_rate::cpu.data 0.190476 # mshr miss rate for SCUpgradeReq accesses
< system.l2c.ReadExReq_mshr_miss_rate::cpu.data 0.569869 # mshr miss rate for ReadExReq accesses
< system.l2c.demand_mshr_miss_rate::cpu.dtb.walker 0.000932 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu.itb.walker 0.001667 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu.inst 0.017240 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu.data 0.248313 # mshr miss rate for demand accesses
< system.l2c.overall_mshr_miss_rate::cpu.dtb.walker 0.000932 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu.itb.walker 0.001667 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu.inst 0.017240 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu.data 0.248313 # mshr miss rate for overall accesses
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 40119.402985 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 40687.500000 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu.inst 40143.053766 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu.data 40118.313953 # average ReadReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu.data 40382.687577 # average UpgradeReq mshr miss latency
---
> system.l2c.overall_mshr_hits::total 93 # number of overall MSHR hits
> system.l2c.ReadReq_mshr_misses::cpu.dtb.walker 150 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu.itb.walker 11 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu.inst 17335 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu.data 19066 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::total 36562 # number of ReadReq MSHR misses
> system.l2c.UpgradeReq_mshr_misses::cpu.data 3332 # number of UpgradeReq MSHR misses
> system.l2c.UpgradeReq_mshr_misses::total 3332 # number of UpgradeReq MSHR misses
> system.l2c.SCUpgradeReq_mshr_misses::cpu.data 2 # number of SCUpgradeReq MSHR misses
> system.l2c.SCUpgradeReq_mshr_misses::total 2 # number of SCUpgradeReq MSHR misses
> system.l2c.ReadExReq_mshr_misses::cpu.data 140332 # number of ReadExReq MSHR misses
> system.l2c.ReadExReq_mshr_misses::total 140332 # number of ReadExReq MSHR misses
> system.l2c.demand_mshr_misses::cpu.dtb.walker 150 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu.itb.walker 11 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu.inst 17335 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu.data 159398 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::total 176894 # number of demand (read+write) MSHR misses
> system.l2c.overall_mshr_misses::cpu.dtb.walker 150 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu.itb.walker 11 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu.inst 17335 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu.data 159398 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::total 176894 # number of overall MSHR misses
> system.l2c.ReadReq_mshr_miss_latency::cpu.dtb.walker 6012000 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu.itb.walker 462000 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu.inst 696908500 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu.data 765299500 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::total 1468682000 # number of ReadReq MSHR miss cycles
> system.l2c.UpgradeReq_mshr_miss_latency::cpu.data 134589000 # number of UpgradeReq MSHR miss cycles
> system.l2c.UpgradeReq_mshr_miss_latency::total 134589000 # number of UpgradeReq MSHR miss cycles
> system.l2c.SCUpgradeReq_mshr_miss_latency::cpu.data 80000 # number of SCUpgradeReq MSHR miss cycles
> system.l2c.SCUpgradeReq_mshr_miss_latency::total 80000 # number of SCUpgradeReq MSHR miss cycles
> system.l2c.ReadExReq_mshr_miss_latency::cpu.data 5636704500 # number of ReadExReq MSHR miss cycles
> system.l2c.ReadExReq_mshr_miss_latency::total 5636704500 # number of ReadExReq MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu.dtb.walker 6012000 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu.itb.walker 462000 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu.inst 696908500 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu.data 6402004000 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::total 7105386500 # number of demand (read+write) MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu.dtb.walker 6012000 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu.itb.walker 462000 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu.inst 696908500 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu.data 6402004000 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::total 7105386500 # number of overall MSHR miss cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::cpu.inst 5507000 # number of ReadReq MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::cpu.data 131761112000 # number of ReadReq MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::total 131766619000 # number of ReadReq MSHR uncacheable cycles
> system.l2c.WriteReq_mshr_uncacheable_latency::cpu.data 32348627763 # number of WriteReq MSHR uncacheable cycles
> system.l2c.WriteReq_mshr_uncacheable_latency::total 32348627763 # number of WriteReq MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::cpu.inst 5507000 # number of overall MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::cpu.data 164109739763 # number of overall MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::total 164115246763 # number of overall MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000982 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000952 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu.inst 0.017077 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu.data 0.048087 # mshr miss rate for ReadReq accesses
> system.l2c.UpgradeReq_mshr_miss_rate::cpu.data 0.985507 # mshr miss rate for UpgradeReq accesses
> system.l2c.SCUpgradeReq_mshr_miss_rate::cpu.data 0.285714 # mshr miss rate for SCUpgradeReq accesses
> system.l2c.ReadExReq_mshr_miss_rate::cpu.data 0.569735 # mshr miss rate for ReadExReq accesses
> system.l2c.demand_mshr_miss_rate::cpu.dtb.walker 0.000982 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu.itb.walker 0.000952 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu.inst 0.017077 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu.data 0.247974 # mshr miss rate for demand accesses
> system.l2c.overall_mshr_miss_rate::cpu.dtb.walker 0.000982 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu.itb.walker 0.000952 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu.inst 0.017077 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu.data 0.247974 # mshr miss rate for overall accesses
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 40080 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 42000 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu.inst 40202.394001 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu.data 40139.489143 # average ReadReq mshr miss latency
> system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu.data 40392.857143 # average UpgradeReq mshr miss latency
255,263c258,266
< system.l2c.ReadExReq_avg_mshr_miss_latency::cpu.data 40165.982891 # average ReadExReq mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu.dtb.walker 40119.402985 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu.itb.walker 40687.500000 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu.inst 40143.053766 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu.data 40160.321874 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu.dtb.walker 40119.402985 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu.itb.walker 40687.500000 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu.inst 40143.053766 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu.data 40160.321874 # average overall mshr miss latency
---
> system.l2c.ReadExReq_avg_mshr_miss_latency::cpu.data 40166.922014 # average ReadExReq mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu.dtb.walker 40080 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu.itb.walker 42000 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu.inst 40202.394001 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu.data 40163.640698 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu.dtb.walker 40080 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu.itb.walker 42000 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu.inst 40202.394001 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu.data 40163.640698 # average overall mshr miss latency
278,281c281,284
< system.cpu.dtb.read_hits 52219999 # DTB read hits
< system.cpu.dtb.read_misses 90279 # DTB read misses
< system.cpu.dtb.write_hits 11976179 # DTB write hits
< system.cpu.dtb.write_misses 25577 # DTB write misses
---
> system.cpu.dtb.read_hits 51991464 # DTB read hits
> system.cpu.dtb.read_misses 102104 # DTB read misses
> system.cpu.dtb.write_hits 11910179 # DTB write hits
> system.cpu.dtb.write_misses 24558 # DTB write misses
286,288c289,291
< system.cpu.dtb.flush_entries 4346 # Number of entries that have been flushed from TLB
< system.cpu.dtb.align_faults 6089 # Number of TLB faults due to alignment restrictions
< system.cpu.dtb.prefetch_faults 654 # Number of TLB faults due to prefetch
---
> system.cpu.dtb.flush_entries 4433 # Number of entries that have been flushed from TLB
> system.cpu.dtb.align_faults 5528 # Number of TLB faults due to alignment restrictions
> system.cpu.dtb.prefetch_faults 717 # Number of TLB faults due to prefetch
290,292c293,295
< system.cpu.dtb.perms_faults 2193 # Number of TLB faults due to permissions restrictions
< system.cpu.dtb.read_accesses 52310278 # DTB read accesses
< system.cpu.dtb.write_accesses 12001756 # DTB write accesses
---
> system.cpu.dtb.perms_faults 2750 # Number of TLB faults due to permissions restrictions
> system.cpu.dtb.read_accesses 52093568 # DTB read accesses
> system.cpu.dtb.write_accesses 11934737 # DTB write accesses
294,298c297,301
< system.cpu.dtb.hits 64196178 # DTB hits
< system.cpu.dtb.misses 115856 # DTB misses
< system.cpu.dtb.accesses 64312034 # DTB accesses
< system.cpu.itb.inst_hits 14123674 # ITB inst hits
< system.cpu.itb.inst_misses 9885 # ITB inst misses
---
> system.cpu.dtb.hits 63901643 # DTB hits
> system.cpu.dtb.misses 126662 # DTB misses
> system.cpu.dtb.accesses 64028305 # DTB accesses
> system.cpu.itb.inst_hits 13706914 # ITB inst hits
> system.cpu.itb.inst_misses 11634 # ITB inst misses
307c310
< system.cpu.itb.flush_entries 2599 # Number of entries that have been flushed from TLB
---
> system.cpu.itb.flush_entries 2596 # Number of entries that have been flushed from TLB
311c314
< system.cpu.itb.perms_faults 7902 # Number of TLB faults due to permissions restrictions
---
> system.cpu.itb.perms_faults 6661 # Number of TLB faults due to permissions restrictions
314,318c317,321
< system.cpu.itb.inst_accesses 14133559 # ITB inst accesses
< system.cpu.itb.hits 14123674 # DTB hits
< system.cpu.itb.misses 9885 # DTB misses
< system.cpu.itb.accesses 14133559 # DTB accesses
< system.cpu.numCycles 415943429 # number of cpu cycles simulated
---
> system.cpu.itb.inst_accesses 13718548 # ITB inst accesses
> system.cpu.itb.hits 13706914 # DTB hits
> system.cpu.itb.misses 11634 # DTB misses
> system.cpu.itb.accesses 13718548 # DTB accesses
> system.cpu.numCycles 414369636 # number of cpu cycles simulated
321,325c324,328
< system.cpu.BPredUnit.lookups 16201364 # Number of BP lookups
< system.cpu.BPredUnit.condPredicted 12549421 # Number of conditional branches predicted
< system.cpu.BPredUnit.condIncorrect 1109380 # Number of conditional branches incorrect
< system.cpu.BPredUnit.BTBLookups 13917593 # Number of BTB lookups
< system.cpu.BPredUnit.BTBHits 10243002 # Number of BTB hits
---
> system.cpu.BPredUnit.lookups 15625474 # Number of BP lookups
> system.cpu.BPredUnit.condPredicted 12104785 # Number of conditional branches predicted
> system.cpu.BPredUnit.condIncorrect 954505 # Number of conditional branches incorrect
> system.cpu.BPredUnit.BTBLookups 11141912 # Number of BTB lookups
> system.cpu.BPredUnit.BTBHits 8550078 # Number of BTB hits
327,346c330,349
< system.cpu.BPredUnit.usedRAS 1423675 # Number of times the RAS was used to get a target.
< system.cpu.BPredUnit.RASInCorrect 227604 # Number of incorrect RAS predictions.
< system.cpu.fetch.icacheStallCycles 32912368 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 104836271 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 16201364 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 11666677 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 24487466 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 7079059 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 131458 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.BlockedCycles 92859775 # Number of cycles fetch has spent blocked
< system.cpu.fetch.MiscStallCycles 2945 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 145565 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 217503 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 362 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 14115008 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 1041610 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 4861 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 155569254 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 0.838536 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 2.184070 # Number of instructions fetched each cycle (Total)
---
> system.cpu.BPredUnit.usedRAS 1319848 # Number of times the RAS was used to get a target.
> system.cpu.BPredUnit.RASInCorrect 195832 # Number of incorrect RAS predictions.
> system.cpu.fetch.icacheStallCycles 33026569 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 102466950 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 15625474 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 9869926 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 22757995 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 6647547 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 147850 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.BlockedCycles 92972764 # Number of cycles fetch has spent blocked
> system.cpu.fetch.MiscStallCycles 2992 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 133718 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 218178 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 532 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 13699500 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 999735 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 6482 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 153797054 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 0.827732 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 2.202835 # Number of instructions fetched each cycle (Total)
348,356c351,359
< system.cpu.fetch.rateDist::0 131107551 84.28% 84.28% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 1739904 1.12% 85.39% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 2616632 1.68% 87.08% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 3657999 2.35% 89.43% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 2164577 1.39% 90.82% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 1434404 0.92% 91.74% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 2630326 1.69% 93.43% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 851935 0.55% 93.98% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 9365926 6.02% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 131058833 85.22% 85.22% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 1482677 0.96% 86.18% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 2033464 1.32% 87.50% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 2746838 1.79% 89.29% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 2006274 1.30% 90.59% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 1249103 0.81% 91.40% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 2843395 1.85% 93.25% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 830139 0.54% 93.79% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 9546331 6.21% 100.00% # Number of instructions fetched each cycle (Total)
360,405c363,408
< system.cpu.fetch.rateDist::total 155569254 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.038951 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.252045 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 35134284 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 92713878 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 21991115 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 1092987 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 4636990 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 2313958 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 177730 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 122065816 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 573184 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 4636990 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 37283411 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 36813700 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 49928995 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 20929371 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 5976787 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 113968448 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 4165 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 915244 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LSQFullEvents 3983499 # Number of times rename has blocked due to LSQ full
< system.cpu.rename.FullRegisterEvents 42655 # Number of times there has been no free registers
< system.cpu.rename.RenamedOperands 118524115 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 524000264 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 523903687 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 96577 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 77492548 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 41031566 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 1204512 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 1098851 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 12310506 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 21988549 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 14164932 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 1902928 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 2266136 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 102902284 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 1875395 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 126904684 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 253228 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 27017748 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 72978464 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 375688 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 155569254 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.815744 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.505343 # Number of insts issued each cycle
---
> system.cpu.fetch.rateDist::total 153797054 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.037709 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.247284 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 35048577 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 92898724 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 20403369 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 1090511 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 4355873 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 2264859 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 184542 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 119404764 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 595579 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 4355873 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 37137128 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 36905254 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 49913788 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 19399307 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 6085704 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 111719644 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 3150 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 969173 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LSQFullEvents 3986800 # Number of times rename has blocked due to LSQ full
> system.cpu.rename.FullRegisterEvents 44721 # Number of times there has been no free registers
> system.cpu.rename.RenamedOperands 116183301 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 513866964 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 513772287 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 94677 # Number of floating rename lookups
> system.cpu.rename.CommittedMaps 77497386 # Number of HB maps that are committed
> system.cpu.rename.UndoneMaps 38685914 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 1179207 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 1074915 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 12764218 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 21542479 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 14020388 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 1893002 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 2399626 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 101427658 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 1855104 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 125968969 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 213520 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 25665704 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 69757934 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 355346 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 153797054 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.819060 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.523592 # Number of insts issued each cycle
407,415c410,418
< system.cpu.iq.issued_per_cycle::0 108923700 70.02% 70.02% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 15131938 9.73% 79.74% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 7543329 4.85% 84.59% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 6524442 4.19% 88.79% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 12759852 8.20% 96.99% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 2730334 1.76% 98.74% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 1400610 0.90% 99.64% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 422368 0.27% 99.91% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 132681 0.09% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 108075061 70.27% 70.27% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 14788281 9.62% 79.89% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 7369782 4.79% 84.68% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 5814520 3.78% 88.46% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 12712346 8.27% 96.72% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 2776756 1.81% 98.53% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 1693530 1.10% 99.63% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 431004 0.28% 99.91% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 135774 0.09% 100.00% # Number of insts issued each cycle
419c422
< system.cpu.iq.issued_per_cycle::total 155569254 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 153797054 # Number of insts issued each cycle
421,451c424,454
< system.cpu.iq.fu_full::IntAlu 45526 0.51% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 7 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.51% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 8417505 94.61% 95.12% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 433723 4.88% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 56704 0.64% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 3 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.64% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 8414937 94.55% 95.18% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 428693 4.82% 100.00% # attempts to use FU when none available
455,485c458,488
< system.cpu.iq.FU_type_0::IntAlu 60099266 47.36% 47.44% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 96421 0.08% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 5 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 4 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 2248 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 4 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.52% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 53941927 42.51% 90.03% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 12658279 9.97% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 59520968 47.25% 47.34% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 95881 0.08% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 42 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 37 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 6 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 2281 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 6 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.41% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 53674365 42.61% 90.02% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 12568853 9.98% 100.00% # Type of FU issued
488,500c491,503
< system.cpu.iq.FU_type_0::total 126904684 # Type of FU issued
< system.cpu.iq.rate 0.305101 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 8896761 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.070106 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 418619840 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 131813494 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 87332577 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 23940 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 13540 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 10418 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 135682181 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 12734 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 614286 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 125968969 # Type of FU issued
> system.cpu.iq.rate 0.304001 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 8900337 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.070655 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 414950878 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 128966853 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 86636419 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 24045 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 13082 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 10392 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 134749943 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 12833 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 592097 # Number of loads that had data forwarded from stores
502,505c505,508
< system.cpu.iew.lsq.thread0.squashedLoads 6307786 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 11074 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 32675 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 2385852 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 5860643 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 10887 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 32446 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 2240776 # Number of stores squashed
508,509c511,512
< system.cpu.iew.lsq.thread0.rescheduledLoads 34061916 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 1151020 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 34115661 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 1150165 # Number of times an access to memory failed due to the cache being blocked
511,527c514,530
< system.cpu.iew.iewSquashCycles 4636990 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 28345844 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 418518 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 104992332 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 473238 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 21988549 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 14164932 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1227782 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 84296 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 7341 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 32675 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 852504 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 256815 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 1109319 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 123469909 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 52917262 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 3434775 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 4355873 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 28439880 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 429508 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 103498796 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 345453 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 21542479 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 14020388 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1231045 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 92628 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 11369 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 32446 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 597023 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 332843 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 929866 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 122679068 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 52684410 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 3289901 # Number of squashed instructions skipped in execute
529,537c532,540
< system.cpu.iew.exec_nop 214653 # number of nop insts executed
< system.cpu.iew.exec_refs 65406640 # number of memory reference insts executed
< system.cpu.iew.exec_branches 11708135 # Number of branches executed
< system.cpu.iew.exec_stores 12489378 # Number of stores executed
< system.cpu.iew.exec_rate 0.296843 # Inst execution rate
< system.cpu.iew.wb_sent 121811310 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 87342995 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 47060292 # num instructions producing a value
< system.cpu.iew.wb_consumers 86666260 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 216034 # number of nop insts executed
> system.cpu.iew.exec_refs 65104045 # number of memory reference insts executed
> system.cpu.iew.exec_branches 11571925 # Number of branches executed
> system.cpu.iew.exec_stores 12419635 # Number of stores executed
> system.cpu.iew.exec_rate 0.296062 # Inst execution rate
> system.cpu.iew.wb_sent 121147574 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 86646811 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 46911516 # num instructions producing a value
> system.cpu.iew.wb_consumers 86713430 # num instructions consuming a value
539,540c542,543
< system.cpu.iew.wb_rate 0.209988 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.543006 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 0.209105 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.540995 # average fanout of values written-back
542,549c545,552
< system.cpu.commit.commitCommittedInsts 59599710 # The number of committed instructions
< system.cpu.commit.commitCommittedOps 76940267 # The number of committed instructions
< system.cpu.commit.commitSquashedInsts 27835988 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 1499707 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 978113 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 151014616 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.509489 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.459114 # Number of insts commited each cycle
---
> system.cpu.commit.commitCommittedInsts 59603084 # The number of committed instructions
> system.cpu.commit.commitCommittedOps 76944094 # The number of committed instructions
> system.cpu.commit.commitSquashedInsts 26377882 # The number of squashed insts skipped by commit
> system.cpu.commit.commitNonSpecStalls 1499758 # The number of times commit has been forced to stall to communicate backwards
> system.cpu.commit.branchMispredicts 817257 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 149523536 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.514595 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.479322 # Number of insts commited each cycle
551,559c554,562
< system.cpu.commit.committed_per_cycle::0 122165210 80.90% 80.90% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 14833013 9.82% 90.72% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 4110348 2.72% 93.44% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 2186082 1.45% 94.89% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1788351 1.18% 96.07% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 1361296 0.90% 96.97% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 1264343 0.84% 97.81% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 665414 0.44% 98.25% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 2640559 1.75% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 121178940 81.04% 81.04% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 14398423 9.63% 90.67% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 4065564 2.72% 93.39% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 2131324 1.43% 94.82% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1770497 1.18% 96.00% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 1046764 0.70% 96.70% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 1546784 1.03% 97.74% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 657861 0.44% 98.18% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 2727379 1.82% 100.00% # Number of insts commited each cycle
563,565c566,568
< system.cpu.commit.committed_per_cycle::total 151014616 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 59599710 # Number of instructions committed
< system.cpu.commit.committedOps 76940267 # Number of ops (including micro ops) committed
---
> system.cpu.commit.committed_per_cycle::total 149523536 # Number of insts commited each cycle
> system.cpu.commit.committedInsts 59603084 # Number of instructions committed
> system.cpu.commit.committedOps 76944094 # Number of ops (including micro ops) committed
567,570c570,573
< system.cpu.commit.refs 27459843 # Number of memory references committed
< system.cpu.commit.loads 15680763 # Number of loads committed
< system.cpu.commit.membars 413065 # Number of memory barriers committed
< system.cpu.commit.branches 9891047 # Number of branches committed
---
> system.cpu.commit.refs 27461448 # Number of memory references committed
> system.cpu.commit.loads 15681836 # Number of loads committed
> system.cpu.commit.membars 413071 # Number of memory barriers committed
> system.cpu.commit.branches 9891470 # Number of branches committed
572,574c575,577
< system.cpu.commit.int_insts 68493330 # Number of committed integer instructions.
< system.cpu.commit.function_calls 995601 # Number of function calls committed.
< system.cpu.commit.bw_lim_events 2640559 # number cycles where commit BW limit reached
---
> system.cpu.commit.int_insts 68496808 # Number of committed integer instructions.
> system.cpu.commit.function_calls 995631 # Number of function calls committed.
> system.cpu.commit.bw_lim_events 2727379 # number cycles where commit BW limit reached
576,633c579,636
< system.cpu.rob.rob_reads 251393815 # The number of ROB reads
< system.cpu.rob.rob_writes 214319630 # The number of ROB writes
< system.cpu.timesIdled 1877181 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 260374175 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.quiesceCycles 4591130340 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.committedInsts 59449329 # Number of Instructions Simulated
< system.cpu.committedOps 76789886 # Number of Ops (including micro ops) Simulated
< system.cpu.committedInsts_total 59449329 # Number of Instructions Simulated
< system.cpu.cpi 6.996604 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 6.996604 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.142926 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.142926 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 559798057 # number of integer regfile reads
< system.cpu.int_regfile_writes 89741069 # number of integer regfile writes
< system.cpu.fp_regfile_reads 8257 # number of floating regfile reads
< system.cpu.fp_regfile_writes 2814 # number of floating regfile writes
< system.cpu.misc_regfile_reads 137366935 # number of misc regfile reads
< system.cpu.misc_regfile_writes 912292 # number of misc regfile writes
< system.cpu.icache.replacements 991177 # number of replacements
< system.cpu.icache.tagsinuse 511.615293 # Cycle average of tags in use
< system.cpu.icache.total_refs 13035657 # Total number of references to valid blocks.
< system.cpu.icache.sampled_refs 991689 # Sample count of references to valid blocks.
< system.cpu.icache.avg_refs 13.144904 # Average number of references to valid blocks.
< system.cpu.icache.warmup_cycle 6445921000 # Cycle when the warmup percentage was hit.
< system.cpu.icache.occ_blocks::cpu.inst 511.615293 # Average occupied blocks per requestor
< system.cpu.icache.occ_percent::cpu.inst 0.999249 # Average percentage of cache occupancy
< system.cpu.icache.occ_percent::total 0.999249 # Average percentage of cache occupancy
< system.cpu.icache.ReadReq_hits::cpu.inst 13035657 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 13035657 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 13035657 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 13035657 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 13035657 # number of overall hits
< system.cpu.icache.overall_hits::total 13035657 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1079227 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1079227 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1079227 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1079227 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1079227 # number of overall misses
< system.cpu.icache.overall_misses::total 1079227 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 15906225491 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 15906225491 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 15906225491 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 15906225491 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 15906225491 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 15906225491 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 14114884 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 14114884 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 14114884 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 14114884 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 14114884 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 14114884 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.076460 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.076460 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.076460 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14738.535536 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 14738.535536 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 14738.535536 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 2390996 # number of cycles access was blocked
---
> system.cpu.rob.rob_reads 248361579 # The number of ROB reads
> system.cpu.rob.rob_writes 211126300 # The number of ROB writes
> system.cpu.timesIdled 1891134 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 260572582 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu.quiesceCycles 4592120905 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.committedInsts 59452703 # Number of Instructions Simulated
> system.cpu.committedOps 76793713 # Number of Ops (including micro ops) Simulated
> system.cpu.committedInsts_total 59452703 # Number of Instructions Simulated
> system.cpu.cpi 6.969736 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 6.969736 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.143477 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.143477 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 556236612 # number of integer regfile reads
> system.cpu.int_regfile_writes 88987615 # number of integer regfile writes
> system.cpu.fp_regfile_reads 8813 # number of floating regfile reads
> system.cpu.fp_regfile_writes 2942 # number of floating regfile writes
> system.cpu.misc_regfile_reads 134801411 # number of misc regfile reads
> system.cpu.misc_regfile_writes 912350 # number of misc regfile writes
> system.cpu.icache.replacements 1015901 # number of replacements
> system.cpu.icache.tagsinuse 511.619298 # Cycle average of tags in use
> system.cpu.icache.total_refs 12592690 # Total number of references to valid blocks.
> system.cpu.icache.sampled_refs 1016413 # Sample count of references to valid blocks.
> system.cpu.icache.avg_refs 12.389344 # Average number of references to valid blocks.
> system.cpu.icache.warmup_cycle 6291400000 # Cycle when the warmup percentage was hit.
> system.cpu.icache.occ_blocks::cpu.inst 511.619298 # Average occupied blocks per requestor
> system.cpu.icache.occ_percent::cpu.inst 0.999256 # Average percentage of cache occupancy
> system.cpu.icache.occ_percent::total 0.999256 # Average percentage of cache occupancy
> system.cpu.icache.ReadReq_hits::cpu.inst 12592690 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 12592690 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 12592690 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 12592690 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 12592690 # number of overall hits
> system.cpu.icache.overall_hits::total 12592690 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1106667 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1106667 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1106667 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1106667 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1106667 # number of overall misses
> system.cpu.icache.overall_misses::total 1106667 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 16295196980 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 16295196980 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 16295196980 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 16295196980 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 16295196980 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 16295196980 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 13699357 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 13699357 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 13699357 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 13699357 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 13699357 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 13699357 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.080782 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.080782 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.080782 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14724.571149 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 14724.571149 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 14724.571149 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 2918982 # number of cycles access was blocked
635c638
< system.cpu.icache.blocked::no_mshrs 341 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 393 # number of cycles access was blocked
637c640
< system.cpu.icache.avg_blocked_cycles::no_mshrs 7011.718475 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 7427.435115 # average number of cycles each access was blocked
641,670c644,673
< system.cpu.icache.writebacks::writebacks 57255 # number of writebacks
< system.cpu.icache.writebacks::total 57255 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 87505 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 87505 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 87505 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 87505 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 87505 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 87505 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 991722 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 991722 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 991722 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 991722 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 991722 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 991722 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11850340996 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 11850340996 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11850340996 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 11850340996 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11850340996 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 11850340996 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 6359500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 6359500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 6359500 # number of overall MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::total 6359500 # number of overall MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.070261 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.070261 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.070261 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11949.256945 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11949.256945 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11949.256945 # average overall mshr miss latency
---
> system.cpu.icache.writebacks::writebacks 58562 # number of writebacks
> system.cpu.icache.writebacks::total 58562 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 90216 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 90216 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 90216 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 90216 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 90216 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 90216 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1016451 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1016451 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1016451 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1016451 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1016451 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1016451 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12139346482 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 12139346482 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12139346482 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 12139346482 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12139346482 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 12139346482 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 7398500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 7398500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 7398500 # number of overall MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::total 7398500 # number of overall MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.074197 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.074197 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.074197 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11942.874258 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11942.874258 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11942.874258 # average overall mshr miss latency
674,680c677,683
< system.cpu.dcache.replacements 643728 # number of replacements
< system.cpu.dcache.tagsinuse 511.991681 # Cycle average of tags in use
< system.cpu.dcache.total_refs 22270301 # Total number of references to valid blocks.
< system.cpu.dcache.sampled_refs 644240 # Sample count of references to valid blocks.
< system.cpu.dcache.avg_refs 34.568330 # Average number of references to valid blocks.
< system.cpu.dcache.warmup_cycle 48663000 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.occ_blocks::cpu.data 511.991681 # Average occupied blocks per requestor
---
> system.cpu.dcache.replacements 645034 # number of replacements
> system.cpu.dcache.tagsinuse 511.991558 # Cycle average of tags in use
> system.cpu.dcache.total_refs 22002707 # Total number of references to valid blocks.
> system.cpu.dcache.sampled_refs 645546 # Sample count of references to valid blocks.
> system.cpu.dcache.avg_refs 34.083872 # Average number of references to valid blocks.
> system.cpu.dcache.warmup_cycle 49249000 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.occ_blocks::cpu.data 511.991558 # Average occupied blocks per requestor
683,748c686,751
< system.cpu.dcache.ReadReq_hits::cpu.data 14416609 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 14416609 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 7264899 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 7264899 # number of WriteReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 299899 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 299899 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 285488 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 285488 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 21681508 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 21681508 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 21681508 # number of overall hits
< system.cpu.dcache.overall_hits::total 21681508 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 722544 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 722544 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 2966373 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 2966373 # number of WriteReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 13502 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 13502 # number of LoadLockedReq misses
< system.cpu.dcache.StoreCondReq_misses::cpu.data 21 # number of StoreCondReq misses
< system.cpu.dcache.StoreCondReq_misses::total 21 # number of StoreCondReq misses
< system.cpu.dcache.demand_misses::cpu.data 3688917 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 3688917 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 3688917 # number of overall misses
< system.cpu.dcache.overall_misses::total 3688917 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 10864923000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 10864923000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 110367485740 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 110367485740 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 219139000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 219139000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 467500 # number of StoreCondReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::total 467500 # number of StoreCondReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 121232408740 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 121232408740 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 121232408740 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 121232408740 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 15139153 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 15139153 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 10231272 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 10231272 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 313401 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 313401 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 285509 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 285509 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 25370425 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 25370425 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 25370425 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 25370425 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047727 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.289932 # miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.043082 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000074 # miss rate for StoreCondReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.145402 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.145402 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15037.039959 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37206.206280 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16230.114057 # average LoadLockedReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 22261.904762 # average StoreCondReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 32863.956749 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 32863.956749 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 16658435 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 7526500 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 2975 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 277 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 5599.473950 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 27171.480144 # average number of cycles each access was blocked
---
> system.cpu.dcache.ReadReq_hits::cpu.data 14161876 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 14161876 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 7265482 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 7265482 # number of WriteReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 286317 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 286317 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 285516 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 285516 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 21427358 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 21427358 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 21427358 # number of overall hits
> system.cpu.dcache.overall_hits::total 21427358 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 733645 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 733645 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 2966203 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 2966203 # number of WriteReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 13700 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 13700 # number of LoadLockedReq misses
> system.cpu.dcache.StoreCondReq_misses::cpu.data 8 # number of StoreCondReq misses
> system.cpu.dcache.StoreCondReq_misses::total 8 # number of StoreCondReq misses
> system.cpu.dcache.demand_misses::cpu.data 3699848 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 3699848 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 3699848 # number of overall misses
> system.cpu.dcache.overall_misses::total 3699848 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 11049364000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 11049364000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 110410743261 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 110410743261 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 223098500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 223098500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 187500 # number of StoreCondReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::total 187500 # number of StoreCondReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 121460107261 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 121460107261 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 121460107261 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 121460107261 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 14895521 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 14895521 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 10231685 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 10231685 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 300017 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 300017 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 285524 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 285524 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 25127206 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 25127206 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 25127206 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 25127206 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.049253 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.289904 # miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.045664 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000028 # miss rate for StoreCondReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.147245 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.147245 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15060.913657 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37222.922120 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16284.562044 # average LoadLockedReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 23437.500000 # average StoreCondReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 32828.404643 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 32828.404643 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 16049941 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 7647500 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 2833 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 274 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 5665.351571 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 27910.583942 # average number of cycles each access was blocked
751,804c754,807
< system.cpu.dcache.writebacks::writebacks 572893 # number of writebacks
< system.cpu.dcache.writebacks::total 572893 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 336628 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 336628 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2716799 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 2716799 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1453 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 1453 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 3053427 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 3053427 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 3053427 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 3053427 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 385916 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 385916 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 249574 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 249574 # number of WriteReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 12049 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 12049 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 21 # number of StoreCondReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::total 21 # number of StoreCondReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 635490 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 635490 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 635490 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 635490 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5245615500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 5245615500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8926036935 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 8926036935 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 161663500 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 161663500 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 398500 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 398500 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 14171652435 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 14171652435 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 14171652435 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 14171652435 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 147159299000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 147159299000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 42287348315 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 42287348315 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 189446647315 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 189446647315 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.025491 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024393 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.038446 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000074 # mshr miss rate for StoreCondReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025048 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025048 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13592.635444 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35765.091456 # average WriteReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13417.171550 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 18976.190476 # average StoreCondReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22300.354742 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22300.354742 # average overall mshr miss latency
---
> system.cpu.dcache.writebacks::writebacks 574496 # number of writebacks
> system.cpu.dcache.writebacks::total 574496 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 346626 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 346626 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2716633 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 2716633 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1361 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 1361 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 3063259 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 3063259 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 3063259 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 3063259 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 387019 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 387019 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 249570 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 249570 # number of WriteReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 12339 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 12339 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 8 # number of StoreCondReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::total 8 # number of StoreCondReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 636589 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 636589 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 636589 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 636589 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5265487500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 5265487500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8926165441 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 8926165441 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 165358500 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 165358500 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 162500 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 162500 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 14191652941 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 14191652941 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 14191652941 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 14191652941 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 147155039500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 147155039500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 42275098470 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 42275098470 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 189430137970 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 189430137970 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.025982 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024392 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.041128 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000028 # mshr miss rate for StoreCondReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025335 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025335 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13605.242895 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35766.179593 # average WriteReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13401.288597 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 20312.500000 # average StoreCondReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22293.273904 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22293.273904 # average overall mshr miss latency
823,826c826,829
< system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1307927966543 # number of ReadReq MSHR uncacheable cycles
< system.iocache.ReadReq_mshr_uncacheable_latency::total 1307927966543 # number of ReadReq MSHR uncacheable cycles
< system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1307927966543 # number of overall MSHR uncacheable cycles
< system.iocache.overall_mshr_uncacheable_latency::total 1307927966543 # number of overall MSHR uncacheable cycles
---
> system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1307962166200 # number of ReadReq MSHR uncacheable cycles
> system.iocache.ReadReq_mshr_uncacheable_latency::total 1307962166200 # number of ReadReq MSHR uncacheable cycles
> system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1307962166200 # number of overall MSHR uncacheable cycles
> system.iocache.overall_mshr_uncacheable_latency::total 1307962166200 # number of overall MSHR uncacheable cycles
831c834
< system.cpu.kern.inst.quiesce 87993 # number of quiesce instructions executed
---
> system.cpu.kern.inst.quiesce 87991 # number of quiesce instructions executed