4,5c4,5
< sim_ticks 2832863135500 # Number of ticks simulated
< final_tick 2832863135500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_ticks 2832862976500 # Number of ticks simulated
> final_tick 2832862976500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 115587 # Simulator instruction rate (inst/s)
< host_op_rate 140197 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 2895087258 # Simulator tick rate (ticks/s)
< host_mem_usage 586016 # Number of bytes of host memory used
< host_seconds 978.51 # Real time elapsed on the host
< sim_insts 113102806 # Number of instructions simulated
< sim_ops 137183832 # Number of ops (including micro ops) simulated
---
> host_inst_rate 118929 # Simulator instruction rate (inst/s)
> host_op_rate 144250 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 2978848657 # Simulator tick rate (ticks/s)
> host_mem_usage 586012 # Number of bytes of host memory used
> host_seconds 950.99 # Real time elapsed on the host
> sim_insts 113100501 # Number of instructions simulated
> sim_ops 137180951 # Number of ops (including micro ops) simulated
18,19c18,19
< system.physmem.bytes_read::cpu.inst 1320448 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 9385192 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu.inst 1320384 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 9384040 # Number of bytes read from this memory
21,24c21,24
< system.physmem.bytes_read::total 10708200 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 1320448 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 1320448 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 8027392 # Number of bytes written to this memory
---
> system.physmem.bytes_read::total 10706984 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 1320384 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 1320384 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 8026368 # Number of bytes written to this memory
26c26
< system.physmem.bytes_written::total 8044916 # Number of bytes written to this memory
---
> system.physmem.bytes_written::total 8043892 # Number of bytes written to this memory
29,30c29,30
< system.physmem.num_reads::cpu.inst 22879 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 147164 # Number of read requests responded to by this memory
---
> system.physmem.num_reads::cpu.inst 22878 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 147146 # Number of read requests responded to by this memory
32,33c32,33
< system.physmem.num_reads::total 170083 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 125428 # Number of write requests responded to by this memory
---
> system.physmem.num_reads::total 170064 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 125412 # Number of write requests responded to by this memory
35c35
< system.physmem.num_writes::total 129809 # Number of write requests responded to by this memory
---
> system.physmem.num_writes::total 129793 # Number of write requests responded to by this memory
38,39c38,39
< system.physmem.bw_read::cpu.inst 466118 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 3312971 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.bw_read::cpu.inst 466095 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 3312564 # Total read bandwidth from this memory (bytes/s)
41,44c41,44
< system.physmem.bw_read::total 3779992 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 466118 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 466118 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 2833667 # Write bandwidth from this memory (bytes/s)
---
> system.physmem.bw_read::total 3779563 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 466095 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 466095 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 2833306 # Write bandwidth from this memory (bytes/s)
46,47c46,47
< system.physmem.bw_write::total 2839853 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 2833667 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.bw_write::total 2839492 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 2833306 # Total bandwidth to/from this memory (bytes/s)
50,51c50,51
< system.physmem.bw_total::cpu.inst 466118 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 3319156 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.bw_total::cpu.inst 466095 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 3318750 # Total bandwidth to/from this memory (bytes/s)
53,58c53,58
< system.physmem.bw_total::total 6619845 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 170084 # Number of read requests accepted
< system.physmem.writeReqs 129809 # Number of write requests accepted
< system.physmem.readBursts 170084 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 129809 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 10877056 # Total number of bytes read from DRAM
---
> system.physmem.bw_total::total 6619055 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 170065 # Number of read requests accepted
> system.physmem.writeReqs 129793 # Number of write requests accepted
> system.physmem.readBursts 170065 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 129793 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 10875840 # Total number of bytes read from DRAM
60,62c60,62
< system.physmem.bytesWritten 8057984 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 10708264 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 8044916 # Total written bytes from the system interface side
---
> system.physmem.bytesWritten 8056896 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 10707048 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 8043892 # Total written bytes from the system interface side
66,70c66,70
< system.physmem.perBankRdBursts::0 11273 # Per bank write bursts
< system.physmem.perBankRdBursts::1 10590 # Per bank write bursts
< system.physmem.perBankRdBursts::2 10987 # Per bank write bursts
< system.physmem.perBankRdBursts::3 11172 # Per bank write bursts
< system.physmem.perBankRdBursts::4 12956 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 11272 # Per bank write bursts
> system.physmem.perBankRdBursts::1 10588 # Per bank write bursts
> system.physmem.perBankRdBursts::2 10986 # Per bank write bursts
> system.physmem.perBankRdBursts::3 11169 # Per bank write bursts
> system.physmem.perBankRdBursts::4 12952 # Per bank write bursts
72,75c72,75
< system.physmem.perBankRdBursts::6 10483 # Per bank write bursts
< system.physmem.perBankRdBursts::7 10745 # Per bank write bursts
< system.physmem.perBankRdBursts::8 10596 # Per bank write bursts
< system.physmem.perBankRdBursts::9 10173 # Per bank write bursts
---
> system.physmem.perBankRdBursts::6 10481 # Per bank write bursts
> system.physmem.perBankRdBursts::7 10743 # Per bank write bursts
> system.physmem.perBankRdBursts::8 10600 # Per bank write bursts
> system.physmem.perBankRdBursts::9 10174 # Per bank write bursts
78,84c78,84
< system.physmem.perBankRdBursts::12 10027 # Per bank write bursts
< system.physmem.perBankRdBursts::13 11029 # Per bank write bursts
< system.physmem.perBankRdBursts::14 10190 # Per bank write bursts
< system.physmem.perBankRdBursts::15 10133 # Per bank write bursts
< system.physmem.perBankWrBursts::0 8501 # Per bank write bursts
< system.physmem.perBankWrBursts::1 7944 # Per bank write bursts
< system.physmem.perBankWrBursts::2 8565 # Per bank write bursts
---
> system.physmem.perBankRdBursts::12 10025 # Per bank write bursts
> system.physmem.perBankRdBursts::13 11028 # Per bank write bursts
> system.physmem.perBankRdBursts::14 10189 # Per bank write bursts
> system.physmem.perBankRdBursts::15 10128 # Per bank write bursts
> system.physmem.perBankWrBursts::0 8502 # Per bank write bursts
> system.physmem.perBankWrBursts::1 7941 # Per bank write bursts
> system.physmem.perBankWrBursts::2 8563 # Per bank write bursts
86c86
< system.physmem.perBankWrBursts::4 7612 # Per bank write bursts
---
> system.physmem.perBankWrBursts::4 7608 # Per bank write bursts
88,90c88,90
< system.physmem.perBankWrBursts::6 7701 # Per bank write bursts
< system.physmem.perBankWrBursts::7 8000 # Per bank write bursts
< system.physmem.perBankWrBursts::8 7958 # Per bank write bursts
---
> system.physmem.perBankWrBursts::6 7699 # Per bank write bursts
> system.physmem.perBankWrBursts::7 7999 # Per bank write bursts
> system.physmem.perBankWrBursts::8 7959 # Per bank write bursts
94,95c94,95
< system.physmem.perBankWrBursts::12 7673 # Per bank write bursts
< system.physmem.perBankWrBursts::13 8385 # Per bank write bursts
---
> system.physmem.perBankWrBursts::12 7672 # Per bank write bursts
> system.physmem.perBankWrBursts::13 8384 # Per bank write bursts
97c97
< system.physmem.perBankWrBursts::15 7482 # Per bank write bursts
---
> system.physmem.perBankWrBursts::15 7477 # Per bank write bursts
99,100c99,100
< system.physmem.numWrRetry 13 # Number of times write queue was full causing retry
< system.physmem.totGap 2832862903500 # Total gap between requests
---
> system.physmem.numWrRetry 20 # Number of times write queue was full causing retry
> system.physmem.totGap 2832862744500 # Total gap between requests
107c107
< system.physmem.readPktSize::6 166532 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 166513 # Read request sizes (log2)
114,118c114,118
< system.physmem.writePktSize::6 125428 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 150650 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 16386 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 2178 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 724 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 125412 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 150612 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 16390 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 2189 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 728 # What read queue length does an incoming req see
162,168c162,168
< system.physmem.wrQLenPdf::15 1889 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 2915 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 6730 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 6144 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 7141 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 6620 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 6351 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 1890 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 2879 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 6620 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 6141 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 7081 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 6533 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 6367 # What write queue length does an incoming req see
170,180c170,180
< system.physmem.wrQLenPdf::23 7169 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 7046 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 7633 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 8385 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 7543 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 7879 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 9107 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 7515 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 7295 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 7254 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 1203 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::23 7195 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 6951 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 7619 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 8448 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 7506 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 7828 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 8947 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 7499 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 7258 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 7266 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 1259 # What write queue length does an incoming req see
182,228c182,228
< system.physmem.wrQLenPdf::35 302 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 228 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 179 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 224 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 136 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 120 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 130 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 107 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 117 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 89 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 162 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 90 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 114 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 108 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 99 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 126 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 88 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 95 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 71 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 92 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 50 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 53 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 44 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 49 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 40 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 53 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 65 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 19 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 39 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 61981 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 305.496459 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 180.645422 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 324.944153 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 23140 37.33% 37.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 14875 24.00% 61.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 6518 10.52% 71.85% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 3622 5.84% 77.69% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 2531 4.08% 81.78% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 1654 2.67% 84.45% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 1506 2.43% 86.88% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1111 1.79% 88.67% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 7024 11.33% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 61981 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 6159 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 27.593765 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 568.835471 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-2047 6158 99.98% 99.98% # Reads before turning the bus around for writes
---
> system.physmem.wrQLenPdf::35 262 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 216 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 208 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 208 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 170 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 174 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 175 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 110 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 114 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 189 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 191 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 107 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 106 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 106 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 125 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 131 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 120 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 102 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 95 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 150 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 88 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 79 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 78 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 70 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 57 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 38 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 50 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 28 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 58 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 61915 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 305.784899 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 180.937223 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 324.895489 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 23052 37.23% 37.23% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 14889 24.05% 61.28% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 6490 10.48% 71.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 3653 5.90% 77.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 2551 4.12% 81.78% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 1649 2.66% 84.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 1497 2.42% 86.86% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1106 1.79% 88.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 7028 11.35% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 61915 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 6142 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 27.666884 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 569.620654 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-2047 6141 99.98% 99.98% # Reads before turning the bus around for writes
230,253c230,253
< system.physmem.rdPerTurnAround::total 6159 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 6159 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 20.442604 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 18.500292 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 14.099847 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-19 5468 88.78% 88.78% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20-23 102 1.66% 90.44% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24-27 31 0.50% 90.94% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::28-31 55 0.89% 91.83% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-35 28 0.45% 92.29% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::36-39 20 0.32% 92.61% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::40-43 47 0.76% 93.38% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::44-47 12 0.19% 93.57% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-51 146 2.37% 95.94% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::52-55 14 0.23% 96.17% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::56-59 5 0.08% 96.25% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::60-63 12 0.19% 96.44% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::64-67 62 1.01% 97.45% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::68-71 6 0.10% 97.55% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::72-75 7 0.11% 97.66% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::76-79 23 0.37% 98.04% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-83 90 1.46% 99.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::84-87 1 0.02% 99.51% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::88-91 3 0.05% 99.56% # Writes before turning the bus around for reads
---
> system.physmem.rdPerTurnAround::total 6142 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 6142 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 20.496418 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.503929 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 14.596363 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-19 5449 88.72% 88.72% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20-23 115 1.87% 90.59% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24-27 28 0.46% 91.05% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::28-31 44 0.72% 91.76% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-35 34 0.55% 92.32% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::36-39 18 0.29% 92.61% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::40-43 53 0.86% 93.47% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::44-47 7 0.11% 93.59% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-51 141 2.30% 95.88% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::52-55 11 0.18% 96.06% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::56-59 8 0.13% 96.19% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::60-63 8 0.13% 96.32% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::64-67 63 1.03% 97.35% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::68-71 7 0.11% 97.46% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::72-75 8 0.13% 97.59% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::76-79 25 0.41% 98.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-83 94 1.53% 99.53% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::84-87 1 0.02% 99.54% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::88-91 1 0.02% 99.56% # Writes before turning the bus around for reads
257,271c257,270
< system.physmem.wrPerTurnAround::108-111 1 0.02% 99.63% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::112-115 1 0.02% 99.64% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-131 8 0.13% 99.77% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::132-135 1 0.02% 99.79% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::136-139 1 0.02% 99.81% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::140-143 3 0.05% 99.85% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::144-147 5 0.08% 99.94% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::156-159 2 0.03% 99.97% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::172-175 1 0.02% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::196-199 1 0.02% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 6159 # Writes before turning the bus around for reads
< system.physmem.totQLat 2118470000 # Total ticks spent queuing
< system.physmem.totMemAccLat 5305107500 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 849770000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 12464.96 # Average queueing delay per DRAM burst
---
> system.physmem.wrPerTurnAround::120-123 1 0.02% 99.63% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-131 7 0.11% 99.74% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::140-143 1 0.02% 99.76% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::144-147 6 0.10% 99.85% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::156-159 1 0.02% 99.87% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::176-179 5 0.08% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::180-183 1 0.02% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::188-191 1 0.02% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::204-207 1 0.02% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 6142 # Writes before turning the bus around for reads
> system.physmem.totQLat 2126742000 # Total ticks spent queuing
> system.physmem.totMemAccLat 5313023250 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 849675000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 12515.03 # Average queueing delay per DRAM burst
273c272
< system.physmem.avgMemAccLat 31214.96 # Average memory access latency per DRAM burst
---
> system.physmem.avgMemAccLat 31265.03 # Average memory access latency per DRAM burst
283,293c282,292
< system.physmem.avgWrQLen 24.34 # Average write queue length when enqueuing
< system.physmem.readRowHits 139692 # Number of row buffer hits during reads
< system.physmem.writeRowHits 94186 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 82.19 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 74.80 # Row buffer hit rate for writes
< system.physmem.avgGap 9446245.51 # Average gap between requests
< system.physmem.pageHitRate 79.05 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 242388720 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 132255750 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 687663600 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 417033360 # Energy for write commands per rank (pJ)
---
> system.physmem.avgWrQLen 23.43 # Average write queue length when enqueuing
> system.physmem.readRowHits 139707 # Number of row buffer hits during reads
> system.physmem.writeRowHits 94201 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 82.21 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 74.82 # Row buffer hit rate for writes
> system.physmem.avgGap 9447347.56 # Average gap between requests
> system.physmem.pageHitRate 79.07 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 242207280 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 132156750 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 687546600 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 416962080 # Energy for write commands per rank (pJ)
295,299c294,298
< system.physmem_0.actBackEnergy 83434510665 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 1626525439500 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 1896467659275 # Total energy per rank (pJ)
< system.physmem_0.averagePower 669.454308 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 2705731371250 # Time in different power states
---
> system.physmem_0.actBackEnergy 83427429555 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 1626531651000 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 1896466320945 # Total energy per rank (pJ)
> system.physmem_0.averagePower 669.453835 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 2705741524500 # Time in different power states
302c301
< system.physmem_0.memoryStateTime::ACT 32529373750 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 32519220500 # Time in different power states
304,307c303,306
< system.physmem_1.actEnergy 226187640 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 123415875 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 637969800 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 398837520 # Energy for write commands per rank (pJ)
---
> system.physmem_1.actEnergy 225870120 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 123242625 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 637938600 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 398798640 # Energy for write commands per rank (pJ)
309,313c308,312
< system.physmem_1.actBackEnergy 82104234975 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 1627692348000 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 1896211361490 # Total energy per rank (pJ)
< system.physmem_1.averagePower 669.363834 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 2707689162500 # Time in different power states
---
> system.physmem_1.actBackEnergy 82153488960 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 1627649142750 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 1896216849375 # Total energy per rank (pJ)
> system.physmem_1.averagePower 669.365771 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 2707616089750 # Time in different power states
316c315
< system.physmem_1.memoryStateTime::ACT 30578679500 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 30651593250 # Time in different power states
336,340c335,339
< system.cpu.branchPred.lookups 46808005 # Number of BP lookups
< system.cpu.branchPred.condPredicted 23978413 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 1175283 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 29454237 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 13525326 # Number of BTB hits
---
> system.cpu.branchPred.lookups 46806016 # Number of BP lookups
> system.cpu.branchPred.condPredicted 23977735 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 1175497 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 29454915 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 13525299 # Number of BTB hits
342,348c341,347
< system.cpu.branchPred.BTBHitPct 45.919798 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 11724965 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 34889 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 7914908 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 7768670 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 146238 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 60204 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.BTBHitPct 45.918649 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 11724113 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 34916 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 7913969 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 7767748 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 146221 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 60350 # Number of mispredicted indirect branches.
379,389c378,388
< system.cpu.dtb.walker.walks 72355 # Table walker walks requested
< system.cpu.dtb.walker.walksShort 72355 # Table walker walks initiated with short descriptors
< system.cpu.dtb.walker.walksShortTerminationLevel::Level1 29395 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walksShortTerminationLevel::Level2 23194 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walksSquashedBefore 19766 # Table walks squashed before starting
< system.cpu.dtb.walker.walkWaitTime::samples 52589 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::mean 463.728156 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::stdev 2807.068133 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::0-8191 51286 97.52% 97.52% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::8192-16383 905 1.72% 99.24% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::16384-24575 316 0.60% 99.84% # Table walker wait (enqueue to first request) latency
---
> system.cpu.dtb.walker.walks 72368 # Table walker walks requested
> system.cpu.dtb.walker.walksShort 72368 # Table walker walks initiated with short descriptors
> system.cpu.dtb.walker.walksShortTerminationLevel::Level1 29394 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walksShortTerminationLevel::Level2 23209 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walksSquashedBefore 19765 # Table walks squashed before starting
> system.cpu.dtb.walker.walkWaitTime::samples 52603 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::mean 464.308119 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::stdev 2802.300904 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::0-8191 51295 97.51% 97.51% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::8192-16383 909 1.73% 99.24% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::16384-24575 317 0.60% 99.84% # Table walker wait (enqueue to first request) latency
391,392c390,391
< system.cpu.dtb.walker.walkWaitTime::32768-40959 15 0.03% 99.94% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::40960-49151 23 0.04% 99.99% # Table walker wait (enqueue to first request) latency
---
> system.cpu.dtb.walker.walkWaitTime::32768-40959 17 0.03% 99.95% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::40960-49151 21 0.04% 99.99% # Table walker wait (enqueue to first request) latency
398,404c397,403
< system.cpu.dtb.walker.walkWaitTime::total 52589 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkCompletionTime::samples 17730 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::mean 12604.906937 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::gmean 10089.659045 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::stdev 8394.043940 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::0-32767 17507 98.74% 98.74% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::32768-65535 217 1.22% 99.97% # Table walker service (enqueue to completion) latency
---
> system.cpu.dtb.walker.walkWaitTime::total 52603 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkCompletionTime::samples 17713 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::mean 12609.213572 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::gmean 10088.702316 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::stdev 8411.296807 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::0-32767 17487 98.72% 98.72% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::32768-65535 220 1.24% 99.97% # Table walker service (enqueue to completion) latency
407,418c406,417
< system.cpu.dtb.walker.walkCompletionTime::total 17730 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walksPending::samples 131327621316 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::mean 0.619198 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::stdev 0.492781 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::0-1 131267451816 99.95% 99.95% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::2-3 41041000 0.03% 99.99% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::4-5 8807000 0.01% 99.99% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::6-7 6837500 0.01% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::8-9 1021000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::10-11 576000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::12-13 1403500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::14-15 474000 0.00% 100.00% # Table walker pending requests distribution
---
> system.cpu.dtb.walker.walkCompletionTime::total 17713 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walksPending::samples 131327462316 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::mean 0.619046 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::stdev 0.492812 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::0-1 131267362816 99.95% 99.95% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::2-3 40987500 0.03% 99.99% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::4-5 8789000 0.01% 99.99% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::6-7 6827500 0.01% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::8-9 1022500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::10-11 578500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::12-13 1418000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::14-15 467000 0.00% 100.00% # Table walker pending requests distribution
420,424c419,423
< system.cpu.dtb.walker.walksPending::total 131327621316 # Table walker pending requests distribution
< system.cpu.dtb.walker.walkPageSizes::4K 6380 82.61% 82.61% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::1M 1343 17.39% 100.00% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::total 7723 # Table walker page sizes translated
< system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 72355 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walksPending::total 131327462316 # Table walker pending requests distribution
> system.cpu.dtb.walker.walkPageSizes::4K 6375 82.60% 82.60% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::1M 1343 17.40% 100.00% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::total 7718 # Table walker page sizes translated
> system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 72368 # Table walker requests started/completed, data/inst
426,427c425,426
< system.cpu.dtb.walker.walkRequestOrigin_Requested::total 72355 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7723 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Requested::total 72368 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7718 # Table walker requests started/completed, data/inst
429,430c428,429
< system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7723 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin::total 80078 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7718 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin::total 80086 # Table walker requests started/completed, data/inst
433,436c432,435
< system.cpu.dtb.read_hits 25411177 # DTB read hits
< system.cpu.dtb.read_misses 62688 # DTB read misses
< system.cpu.dtb.write_hits 19865478 # DTB write hits
< system.cpu.dtb.write_misses 9667 # DTB write misses
---
> system.cpu.dtb.read_hits 25410889 # DTB read hits
> system.cpu.dtb.read_misses 62740 # DTB read misses
> system.cpu.dtb.write_hits 19865162 # DTB write hits
> system.cpu.dtb.write_misses 9628 # DTB write misses
442c441
< system.cpu.dtb.align_faults 361 # Number of TLB faults due to alignment restrictions
---
> system.cpu.dtb.align_faults 362 # Number of TLB faults due to alignment restrictions
445,447c444,446
< system.cpu.dtb.perms_faults 1317 # Number of TLB faults due to permissions restrictions
< system.cpu.dtb.read_accesses 25473865 # DTB read accesses
< system.cpu.dtb.write_accesses 19875145 # DTB write accesses
---
> system.cpu.dtb.perms_faults 1318 # Number of TLB faults due to permissions restrictions
> system.cpu.dtb.read_accesses 25473629 # DTB read accesses
> system.cpu.dtb.write_accesses 19874790 # DTB write accesses
449,451c448,450
< system.cpu.dtb.hits 45276655 # DTB hits
< system.cpu.dtb.misses 72355 # DTB misses
< system.cpu.dtb.accesses 45349010 # DTB accesses
---
> system.cpu.dtb.hits 45276051 # DTB hits
> system.cpu.dtb.misses 72368 # DTB misses
> system.cpu.dtb.accesses 45348419 # DTB accesses
481,497c480,496
< system.cpu.itb.walker.walks 12837 # Table walker walks requested
< system.cpu.itb.walker.walksShort 12837 # Table walker walks initiated with short descriptors
< system.cpu.itb.walker.walksShortTerminationLevel::Level1 3369 # Level at which table walker walks with short descriptors terminate
< system.cpu.itb.walker.walksShortTerminationLevel::Level2 7745 # Level at which table walker walks with short descriptors terminate
< system.cpu.itb.walker.walksSquashedBefore 1723 # Table walks squashed before starting
< system.cpu.itb.walker.walkWaitTime::samples 11114 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::mean 758.457801 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::stdev 3142.171422 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::0-4095 10521 94.66% 94.66% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::4096-8191 120 1.08% 95.74% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::8192-12287 234 2.11% 97.85% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::12288-16383 132 1.19% 99.04% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::16384-20479 45 0.40% 99.44% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::20480-24575 47 0.42% 99.87% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::24576-28671 3 0.03% 99.89% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::28672-32767 6 0.05% 99.95% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::32768-36863 1 0.01% 99.96% # Table walker wait (enqueue to first request) latency
---
> system.cpu.itb.walker.walks 12817 # Table walker walks requested
> system.cpu.itb.walker.walksShort 12817 # Table walker walks initiated with short descriptors
> system.cpu.itb.walker.walksShortTerminationLevel::Level1 3368 # Level at which table walker walks with short descriptors terminate
> system.cpu.itb.walker.walksShortTerminationLevel::Level2 7731 # Level at which table walker walks with short descriptors terminate
> system.cpu.itb.walker.walksSquashedBefore 1718 # Table walks squashed before starting
> system.cpu.itb.walker.walkWaitTime::samples 11099 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::mean 753.896747 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::stdev 3151.109885 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::0-4095 10511 94.70% 94.70% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::4096-8191 118 1.06% 95.77% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::8192-12287 237 2.14% 97.90% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::12288-16383 123 1.11% 99.01% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::16384-20479 46 0.41% 99.42% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::20480-24575 47 0.42% 99.85% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::24576-28671 4 0.04% 99.88% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::28672-32767 7 0.06% 99.95% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::32768-36863 1 0.01% 99.95% # Table walker wait (enqueue to first request) latency
502,508c501,507
< system.cpu.itb.walker.walkWaitTime::total 11114 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkCompletionTime::samples 5038 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::mean 12015.680826 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::gmean 9674.005789 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::stdev 7624.491394 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::0-16383 4083 81.04% 81.04% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::16384-32767 936 18.58% 99.62% # Table walker service (enqueue to completion) latency
---
> system.cpu.itb.walker.walkWaitTime::total 11099 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkCompletionTime::samples 5044 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::mean 12037.073751 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::gmean 9689.647863 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::stdev 7634.465398 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::0-16383 4079 80.87% 80.87% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::16384-32767 946 18.75% 99.62% # Table walker service (enqueue to completion) latency
512,518c511,517
< system.cpu.itb.walker.walkCompletionTime::total 5038 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walksPending::samples 23953376916 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::mean 0.632532 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::stdev 0.482296 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::0 8804085500 36.76% 36.76% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::1 15147384416 63.24% 99.99% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::2 1819000 0.01% 100.00% # Table walker pending requests distribution
---
> system.cpu.itb.walker.walkCompletionTime::total 5044 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walksPending::samples 23953217916 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::mean 0.646337 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::stdev 0.478297 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::0 8473460000 35.38% 35.38% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::1 15477752916 64.62% 99.99% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::2 1917000 0.01% 100.00% # Table walker pending requests distribution
520,523c519,522
< system.cpu.itb.walker.walksPending::total 23953376916 # Table walker pending requests distribution
< system.cpu.itb.walker.walkPageSizes::4K 2980 89.89% 89.89% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::1M 335 10.11% 100.00% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::total 3315 # Table walker page sizes translated
---
> system.cpu.itb.walker.walksPending::total 23953217916 # Table walker pending requests distribution
> system.cpu.itb.walker.walkPageSizes::4K 2992 89.96% 89.96% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::1M 334 10.04% 100.00% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::total 3326 # Table walker page sizes translated
525,526c524,525
< system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 12837 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Requested::total 12837 # Table walker requests started/completed, data/inst
---
> system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 12817 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Requested::total 12817 # Table walker requests started/completed, data/inst
528,532c527,531
< system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3315 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Completed::total 3315 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin::total 16152 # Table walker requests started/completed, data/inst
< system.cpu.itb.inst_hits 65992511 # ITB inst hits
< system.cpu.itb.inst_misses 12837 # ITB inst misses
---
> system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3326 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Completed::total 3326 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin::total 16143 # Table walker requests started/completed, data/inst
> system.cpu.itb.inst_hits 65995629 # ITB inst hits
> system.cpu.itb.inst_misses 12817 # ITB inst misses
541c540
< system.cpu.itb.flush_entries 3079 # Number of entries that have been flushed from TLB
---
> system.cpu.itb.flush_entries 3089 # Number of entries that have been flushed from TLB
545c544
< system.cpu.itb.perms_faults 2160 # Number of TLB faults due to permissions restrictions
---
> system.cpu.itb.perms_faults 2166 # Number of TLB faults due to permissions restrictions
548,552c547,551
< system.cpu.itb.inst_accesses 66005348 # ITB inst accesses
< system.cpu.itb.hits 65992511 # DTB hits
< system.cpu.itb.misses 12837 # DTB misses
< system.cpu.itb.accesses 66005348 # DTB accesses
< system.cpu.numCycles 278422079 # number of cpu cycles simulated
---
> system.cpu.itb.inst_accesses 66008446 # ITB inst accesses
> system.cpu.itb.hits 65995629 # DTB hits
> system.cpu.itb.misses 12817 # DTB misses
> system.cpu.itb.accesses 66008446 # DTB accesses
> system.cpu.numCycles 278423951 # number of cpu cycles simulated
555,571c554,570
< system.cpu.fetch.icacheStallCycles 104965644 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 184047232 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 46808005 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 33018961 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 161470061 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 6057656 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 190492 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 8321 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 345001 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 554797 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 193 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 65991288 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 1042618 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 6254 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 270563337 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 0.829471 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 1.217030 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 104963925 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 184057531 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 46806016 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 33017160 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 161476606 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 6057796 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 189442 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 8697 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 337421 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 555442 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 188 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 65994399 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 1047621 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 6260 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 270560619 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 0.829508 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 1.217052 # Number of instructions fetched each cycle (Total)
573,576c572,575
< system.cpu.fetch.rateDist::0 171642539 63.44% 63.44% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 29152189 10.77% 74.21% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 14033587 5.19% 79.40% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 55735022 20.60% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 171637462 63.44% 63.44% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 29152121 10.77% 74.21% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 14032929 5.19% 79.40% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 55738107 20.60% 100.00% # Number of instructions fetched each cycle (Total)
580,588c579,587
< system.cpu.fetch.rateDist::total 270563337 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.168119 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.661037 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 77947938 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 121878006 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 64302075 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 3866348 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 2568970 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 3407378 # Number of times decode resolved a branch
---
> system.cpu.fetch.rateDist::total 270560619 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.168111 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.661069 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 77946486 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 121877263 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 64301274 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 3866559 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 2569037 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 3407655 # Number of times decode resolved a branch
590,626c589,625
< system.cpu.decode.DecodedInsts 156978056 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 3511118 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 2568970 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 83705242 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 11815574 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 76555831 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 62411209 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 33506511 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 146428655 # Number of instructions processed by rename
< system.cpu.rename.SquashedInsts 918489 # Number of squashed instructions processed by rename
< system.cpu.rename.ROBFullEvents 467718 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 65503 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 18531 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 30749318 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 150222579 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 676982359 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 163959933 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 10887 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 141740582 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 8481991 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 2839527 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 2643996 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 13883864 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 26339284 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 21214862 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 1704584 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 2138851 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 143220356 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 2117775 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 143040703 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 261102 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 8154295 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 14292577 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 121903 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 270563337 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.528677 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 0.865235 # Number of insts issued each cycle
---
> system.cpu.decode.DecodedInsts 156976144 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 3511593 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 2569037 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 83703987 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 11810773 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 76556801 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 62410429 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 33509592 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 146427061 # Number of instructions processed by rename
> system.cpu.rename.SquashedInsts 918712 # Number of squashed instructions processed by rename
> system.cpu.rename.ROBFullEvents 467058 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 65507 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 18530 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 30752508 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 150221263 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 676972712 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 163957736 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 10899 # Number of floating rename lookups
> system.cpu.rename.CommittedMaps 141737618 # Number of HB maps that are committed
> system.cpu.rename.UndoneMaps 8483639 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 2839333 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 2643784 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 13883095 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 26339486 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 21214202 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 1704469 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 2149070 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 143218821 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 2117732 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 143038678 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 260968 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 8155598 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 14296072 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 121861 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 270560619 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.528675 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 0.865256 # Number of insts issued each cycle
628,632c627,631
< system.cpu.iq.issued_per_cycle::0 182376042 67.41% 67.41% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 45230245 16.72% 84.12% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 31877858 11.78% 95.91% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 10262059 3.79% 99.70% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 817100 0.30% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 182379690 67.41% 67.41% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 45219626 16.71% 84.12% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 31881926 11.78% 95.91% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 10262341 3.79% 99.70% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 817003 0.30% 100.00% # Number of insts issued each cycle
640c639
< system.cpu.iq.issued_per_cycle::total 270563337 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 270560619 # Number of insts issued each cycle
642,672c641,671
< system.cpu.iq.fu_full::IntAlu 7341205 32.76% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 32 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 32.76% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 5622623 25.09% 57.85% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 9446888 42.15% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 7341670 32.77% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 32 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 32.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 5623214 25.10% 57.86% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 9441955 42.14% 100.00% # attempts to use FU when none available
676,677c675,676
< system.cpu.iq.FU_type_0::IntAlu 95846012 67.01% 67.01% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 114315 0.08% 67.09% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 95844496 67.01% 67.01% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 114325 0.08% 67.09% # Type of FU issued
701c700
< system.cpu.iq.FU_type_0::SimdFloatMisc 8579 0.01% 67.09% # Type of FU issued
---
> system.cpu.iq.FU_type_0::SimdFloatMisc 8580 0.01% 67.09% # Type of FU issued
705,706c704,705
< system.cpu.iq.FU_type_0::MemRead 26129650 18.27% 85.36% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 20939810 14.64% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::MemRead 26129578 18.27% 85.36% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 20939362 14.64% 100.00% # Type of FU issued
709,721c708,720
< system.cpu.iq.FU_type_0::total 143040703 # Type of FU issued
< system.cpu.iq.rate 0.513755 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 22410748 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.156674 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 579280960 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 153497939 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 139990284 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 35633 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 13116 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 11369 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 165425721 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 23393 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 323902 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 143038678 # Type of FU issued
> system.cpu.iq.rate 0.513744 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 22406871 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.156649 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 579270173 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 153497654 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 139987851 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 35641 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 13126 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 11370 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 165419813 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 23399 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 323906 # Number of loads that had data forwarded from stores
723,726c722,725
< system.cpu.iew.lsq.thread0.squashedLoads 1435157 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 717 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 18681 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 624055 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 1435915 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 710 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 18680 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 623667 # Number of stores squashed
729,730c728,729
< system.cpu.iew.lsq.thread0.rescheduledLoads 88621 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 6303 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 88637 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 6231 # Number of times an access to memory failed due to the cache being blocked
732,735c731,734
< system.cpu.iew.iewSquashCycles 2568970 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 1238473 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 546153 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 145518660 # Number of instructions dispatched to IQ
---
> system.cpu.iew.iewSquashCycles 2569037 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 1239960 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 546279 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 145517187 # Number of instructions dispatched to IQ
737,748c736,747
< system.cpu.iew.iewDispLoadInsts 26339284 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 21214862 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1094251 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 17896 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 509714 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 18681 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 277446 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 471378 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 748824 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 142140939 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 25734314 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 827514 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewDispLoadInsts 26339486 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 21214202 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1094236 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 17880 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 509843 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 18680 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 277456 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 471588 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 749044 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 142138491 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 25734027 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 827925 # Number of squashed instructions skipped in execute
750,766c749,765
< system.cpu.iew.exec_nop 180529 # number of nop insts executed
< system.cpu.iew.exec_refs 46562087 # number of memory reference insts executed
< system.cpu.iew.exec_branches 26490837 # Number of branches executed
< system.cpu.iew.exec_stores 20827773 # Number of stores executed
< system.cpu.iew.exec_rate 0.510523 # Inst execution rate
< system.cpu.iew.wb_sent 141772110 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 140001653 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 63237844 # num instructions producing a value
< system.cpu.iew.wb_consumers 95709593 # num instructions consuming a value
< system.cpu.iew.wb_rate 0.502840 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.660726 # average fanout of values written-back
< system.cpu.commit.commitSquashedInsts 7370888 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 1995872 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 715425 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 267671554 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.513087 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.118264 # Number of insts commited each cycle
---
> system.cpu.iew.exec_nop 180634 # number of nop insts executed
> system.cpu.iew.exec_refs 46561433 # number of memory reference insts executed
> system.cpu.iew.exec_branches 26490215 # Number of branches executed
> system.cpu.iew.exec_stores 20827406 # Number of stores executed
> system.cpu.iew.exec_rate 0.510511 # Inst execution rate
> system.cpu.iew.wb_sent 141769563 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 139999221 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 63237138 # num instructions producing a value
> system.cpu.iew.wb_consumers 95708451 # num instructions consuming a value
> system.cpu.iew.wb_rate 0.502828 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.660727 # average fanout of values written-back
> system.cpu.commit.commitSquashedInsts 7372199 # The number of squashed insts skipped by commit
> system.cpu.commit.commitNonSpecStalls 1995871 # The number of times commit has been forced to stall to communicate backwards
> system.cpu.commit.branchMispredicts 715636 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 267668720 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.513081 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.118378 # Number of insts commited each cycle
768,776c767,775
< system.cpu.commit.committed_per_cycle::0 194234773 72.56% 72.56% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 43288369 16.17% 88.74% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 15457266 5.77% 94.51% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 4372596 1.63% 96.15% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 6412647 2.40% 98.54% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 1623966 0.61% 99.15% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 797879 0.30% 99.45% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 412108 0.15% 99.60% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 1071950 0.40% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 194241015 72.57% 72.57% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 43280699 16.17% 88.74% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 15455980 5.77% 94.51% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 4372366 1.63% 96.14% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 6407128 2.39% 98.54% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 1628567 0.61% 99.15% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 798347 0.30% 99.45% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 412274 0.15% 99.60% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 1072344 0.40% 100.00% # Number of insts commited each cycle
780,782c779,781
< system.cpu.commit.committed_per_cycle::total 267671554 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 113257711 # Number of instructions committed
< system.cpu.commit.committedOps 137338737 # Number of ops (including micro ops) committed
---
> system.cpu.commit.committed_per_cycle::total 267668720 # Number of insts commited each cycle
> system.cpu.commit.committedInsts 113255406 # Number of instructions committed
> system.cpu.commit.committedOps 137335856 # Number of ops (including micro ops) committed
784,785c783,784
< system.cpu.commit.refs 45494934 # Number of memory references committed
< system.cpu.commit.loads 24904127 # Number of loads committed
---
> system.cpu.commit.refs 45494106 # Number of memory references committed
> system.cpu.commit.loads 24903571 # Number of loads committed
787c786
< system.cpu.commit.branches 26024432 # Number of branches committed
---
> system.cpu.commit.branches 26023568 # Number of branches committed
789,790c788,789
< system.cpu.commit.int_insts 120166310 # Number of committed integer instructions.
< system.cpu.commit.function_calls 4884393 # Number of function calls committed.
---
> system.cpu.commit.int_insts 120163713 # Number of committed integer instructions.
> system.cpu.commit.function_calls 4884102 # Number of function calls committed.
792c791
< system.cpu.commit.op_class_0::IntAlu 91722407 66.79% 66.79% # Class of committed instruction
---
> system.cpu.commit.op_class_0::IntAlu 91720354 66.79% 66.79% # Class of committed instruction
821,822c820,821
< system.cpu.commit.op_class_0::MemRead 24904127 18.13% 85.01% # Class of committed instruction
< system.cpu.commit.op_class_0::MemWrite 20590807 14.99% 100.00% # Class of committed instruction
---
> system.cpu.commit.op_class_0::MemRead 24903571 18.13% 85.01% # Class of committed instruction
> system.cpu.commit.op_class_0::MemWrite 20590535 14.99% 100.00% # Class of committed instruction
825,840c824,839
< system.cpu.commit.op_class_0::total 137338737 # Class of committed instruction
< system.cpu.commit.bw_lim_events 1071950 # number cycles where commit BW limit reached
< system.cpu.rob.rob_reads 389122780 # The number of ROB reads
< system.cpu.rob.rob_writes 292297911 # The number of ROB writes
< system.cpu.timesIdled 890833 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 7858742 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.quiesceCycles 5387304193 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.committedInsts 113102806 # Number of Instructions Simulated
< system.cpu.committedOps 137183832 # Number of Ops (including micro ops) Simulated
< system.cpu.cpi 2.461673 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 2.461673 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.406228 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.406228 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 155527774 # number of integer regfile reads
< system.cpu.int_regfile_writes 88490353 # number of integer regfile writes
< system.cpu.fp_regfile_reads 9528 # number of floating regfile reads
---
> system.cpu.commit.op_class_0::total 137335856 # Class of committed instruction
> system.cpu.commit.bw_lim_events 1072344 # number cycles where commit BW limit reached
> system.cpu.rob.rob_reads 389119867 # The number of ROB reads
> system.cpu.rob.rob_writes 292294903 # The number of ROB writes
> system.cpu.timesIdled 890799 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 7863332 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu.quiesceCycles 5387302003 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.committedInsts 113100501 # Number of Instructions Simulated
> system.cpu.committedOps 137180951 # Number of Ops (including micro ops) Simulated
> system.cpu.cpi 2.461739 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 2.461739 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.406217 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.406217 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 155524958 # number of integer regfile reads
> system.cpu.int_regfile_writes 88488761 # number of integer regfile writes
> system.cpu.fp_regfile_reads 9529 # number of floating regfile reads
842,846c841,845
< system.cpu.cc_regfile_reads 502164450 # number of cc regfile reads
< system.cpu.cc_regfile_writes 53130606 # number of cc regfile writes
< system.cpu.misc_regfile_reads 347857043 # number of misc regfile reads
< system.cpu.misc_regfile_writes 1521711 # number of misc regfile writes
< system.cpu.dcache.tags.replacements 838824 # number of replacements
---
> system.cpu.cc_regfile_reads 502156058 # number of cc regfile reads
> system.cpu.cc_regfile_writes 53129749 # number of cc regfile writes
> system.cpu.misc_regfile_reads 347863698 # number of misc regfile reads
> system.cpu.misc_regfile_writes 1521708 # number of misc regfile writes
> system.cpu.dcache.tags.replacements 838747 # number of replacements
848,850c847,849
< system.cpu.dcache.tags.total_refs 40057266 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 839336 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 47.724947 # Average number of references to valid blocks.
---
> system.cpu.dcache.tags.total_refs 40056709 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 839259 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 47.728662 # Average number of references to valid blocks.
860,869c859,868
< system.cpu.dcache.tags.tag_accesses 179127418 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 179127418 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 23264892 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 23264892 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 15542105 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 15542105 # number of WriteReq hits
< system.cpu.dcache.SoftPFReq_hits::cpu.data 345700 # number of SoftPFReq hits
< system.cpu.dcache.SoftPFReq_hits::total 345700 # number of SoftPFReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 441341 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 441341 # number of LoadLockedReq hits
---
> system.cpu.dcache.tags.tag_accesses 179125101 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 179125101 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 23264147 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 23264147 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 15542285 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 15542285 # number of WriteReq hits
> system.cpu.dcache.SoftPFReq_hits::cpu.data 345698 # number of SoftPFReq hits
> system.cpu.dcache.SoftPFReq_hits::total 345698 # number of SoftPFReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 441334 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 441334 # number of LoadLockedReq hits
872,883c871,882
< system.cpu.dcache.demand_hits::cpu.data 38806997 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 38806997 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 39152697 # number of overall hits
< system.cpu.dcache.overall_hits::total 39152697 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 704654 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 704654 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 3607879 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 3607879 # number of WriteReq misses
< system.cpu.dcache.SoftPFReq_misses::cpu.data 177723 # number of SoftPFReq misses
< system.cpu.dcache.SoftPFReq_misses::total 177723 # number of SoftPFReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 27366 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 27366 # number of LoadLockedReq misses
---
> system.cpu.dcache.demand_hits::cpu.data 38806432 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 38806432 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 39152130 # number of overall hits
> system.cpu.dcache.overall_hits::total 39152130 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 705134 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 705134 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 3607427 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 3607427 # number of WriteReq misses
> system.cpu.dcache.SoftPFReq_misses::cpu.data 177712 # number of SoftPFReq misses
> system.cpu.dcache.SoftPFReq_misses::total 177712 # number of SoftPFReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 27363 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 27363 # number of LoadLockedReq misses
886,895c885,894
< system.cpu.dcache.demand_misses::cpu.data 4312533 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 4312533 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 4490256 # number of overall misses
< system.cpu.dcache.overall_misses::total 4490256 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 11719889500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 11719889500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 232482188697 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 232482188697 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 376930500 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 376930500 # number of LoadLockedReq miss cycles
---
> system.cpu.dcache.demand_misses::cpu.data 4312561 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 4312561 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 4490273 # number of overall misses
> system.cpu.dcache.overall_misses::total 4490273 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 11711380000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 11711380000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 232487777697 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 232487777697 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 376699000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 376699000 # number of LoadLockedReq miss cycles
898,909c897,908
< system.cpu.dcache.demand_miss_latency::cpu.data 244202078197 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 244202078197 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 244202078197 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 244202078197 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 23969546 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 23969546 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 19149984 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 19149984 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::cpu.data 523423 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::total 523423 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 468707 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 468707 # number of LoadLockedReq accesses(hits+misses)
---
> system.cpu.dcache.demand_miss_latency::cpu.data 244199157697 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 244199157697 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 244199157697 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 244199157697 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 23969281 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 23969281 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 19149712 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 19149712 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::cpu.data 523410 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::total 523410 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 468697 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 468697 # number of LoadLockedReq accesses(hits+misses)
912,923c911,922
< system.cpu.dcache.demand_accesses::cpu.data 43119530 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 43119530 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 43642953 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 43642953 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.029398 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.029398 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.188401 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.188401 # miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.339540 # miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::total 0.339540 # miss rate for SoftPFReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.058386 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.058386 # miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.demand_accesses::cpu.data 43118993 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 43118993 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 43642403 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 43642403 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.029418 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.029418 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.188380 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.188380 # miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.339527 # miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::total 0.339527 # miss rate for SoftPFReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.058381 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.058381 # miss rate for LoadLockedReq accesses
926,935c925,934
< system.cpu.dcache.demand_miss_rate::cpu.data 0.100013 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.100013 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.102886 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.102886 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16632.119452 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 16632.119452 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64437.357433 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 64437.357433 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13773.679018 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13773.679018 # average LoadLockedReq miss latency
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.100015 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.100015 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.102888 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.102888 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16608.729688 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 16608.729688 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64446.980548 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 64446.980548 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13766.728794 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13766.728794 # average LoadLockedReq miss latency
938,942c937,941
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 56626.135544 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 56626.135544 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 54384.889903 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 54384.889903 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 869086 # number of cycles access was blocked
---
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 56625.090682 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 56625.090682 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 54384.033598 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 54384.033598 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 871366 # number of cycles access was blocked
944c943
< system.cpu.dcache.blocked::no_mshrs 6864 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 6856 # number of cycles access was blocked
946c945
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 126.615093 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 127.095391 # average number of cycles each access was blocked
948,963c947,960
< system.cpu.dcache.fast_writes 0 # number of fast writes performed
< system.cpu.dcache.cache_copies 0 # number of cache copies performed
< system.cpu.dcache.writebacks::writebacks 696811 # number of writebacks
< system.cpu.dcache.writebacks::total 696811 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 290488 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 290488 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3307970 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 3307970 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 18888 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 18888 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 3598458 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 3598458 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 3598458 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 3598458 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 414166 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 414166 # number of ReadReq MSHR misses
---
> system.cpu.dcache.writebacks::writebacks 696773 # number of writebacks
> system.cpu.dcache.writebacks::total 696773 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 291027 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 291027 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3307518 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 3307518 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 18885 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 18885 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 3598545 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 3598545 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 3598545 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 3598545 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 414107 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 414107 # number of ReadReq MSHR misses
966,967c963,964
< system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 119577 # number of SoftPFReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::total 119577 # number of SoftPFReq MSHR misses
---
> system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 119568 # number of SoftPFReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::total 119568 # number of SoftPFReq MSHR misses
972,975c969,972
< system.cpu.dcache.demand_mshr_misses::cpu.data 714075 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 714075 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 833652 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 833652 # number of overall MSHR misses
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 714016 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 714016 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 833584 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 833584 # number of overall MSHR misses
982,989c979,986
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6390908000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 6390908000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 19966536471 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 19966536471 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1698802000 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1698802000 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 127413000 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 127413000 # number of LoadLockedReq MSHR miss cycles
---
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6386388500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 6386388500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 19974009472 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 19974009472 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1699913000 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1699913000 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 127031000 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 127031000 # number of LoadLockedReq MSHR miss cycles
992,1003c989,998
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 26357444471 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 26357444471 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 28056246471 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 28056246471 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6276240500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6276240500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 5075717451 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 5075717451 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 11351957951 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 11351957951 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017279 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017279 # mshr miss rate for ReadReq accesses
---
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 26360397972 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 26360397972 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 28060310972 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 28060310972 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6276272000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6276272000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 6276272000 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 6276272000 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017277 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017277 # mshr miss rate for ReadReq accesses
1006,1007c1001,1002
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.228452 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.228452 # mshr miss rate for SoftPFReq accesses
---
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.228440 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.228440 # mshr miss rate for SoftPFReq accesses
1012,1023c1007,1018
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016560 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.016560 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.019102 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.019102 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15430.788621 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15430.788621 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 66575.316083 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66575.316083 # average WriteReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 14206.762170 # average SoftPFReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 14206.762170 # average SoftPFReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 15028.662420 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 15028.662420 # average LoadLockedReq mshr miss latency
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016559 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.016559 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.019100 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.019100 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15422.073281 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15422.073281 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 66600.233644 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66600.233644 # average WriteReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 14217.123311 # average SoftPFReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 14217.123311 # average SoftPFReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 14983.604624 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14983.604624 # average LoadLockedReq mshr miss latency
1026,1041c1021,1033
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 36911.311096 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 36911.311096 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 33654.626236 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 33654.626236 # average overall mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 201620.370073 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 201620.370073 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 184002.807722 # average WriteReq mshr uncacheable latency
< system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total 184002.807722 # average WriteReq mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 193343.290374 # average overall mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 193343.290374 # average overall mshr uncacheable latency
< system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
< system.cpu.icache.tags.replacements 1886159 # number of replacements
< system.cpu.icache.tags.tagsinuse 511.154154 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 64010374 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1886671 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 33.927682 # Average number of references to valid blocks.
---
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 36918.497585 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 36918.497585 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 33662.247562 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 33662.247562 # average overall mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 201621.381991 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 201621.381991 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 106895.663726 # average overall mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 106895.663726 # average overall mshr uncacheable latency
> system.cpu.icache.tags.replacements 1886245 # number of replacements
> system.cpu.icache.tags.tagsinuse 511.154077 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 64013417 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1886757 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 33.927749 # Average number of references to valid blocks.
1043c1035
< system.cpu.icache.tags.occ_blocks::cpu.inst 511.154154 # Average occupied blocks per requestor
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 511.154077 # Average occupied blocks per requestor
1047c1039
< system.cpu.icache.tags.age_task_id_blocks_1024::0 126 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::0 128 # Occupied blocks per task id
1049,1050c1041,1042
< system.cpu.icache.tags.age_task_id_blocks_1024::2 210 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::3 3 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::2 209 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
1052,1090c1044,1082
< system.cpu.icache.tags.tag_accesses 67874994 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 67874994 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 64010374 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 64010374 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 64010374 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 64010374 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 64010374 # number of overall hits
< system.cpu.icache.overall_hits::total 64010374 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1977910 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1977910 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1977910 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1977910 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1977910 # number of overall misses
< system.cpu.icache.overall_misses::total 1977910 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 28157815494 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 28157815494 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 28157815494 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 28157815494 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 28157815494 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 28157815494 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 65988284 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 65988284 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 65988284 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 65988284 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 65988284 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 65988284 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.029974 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.029974 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.029974 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.029974 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.029974 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.029974 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14236.145979 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 14236.145979 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 14236.145979 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 14236.145979 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 14236.145979 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 14236.145979 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 5784 # number of cycles access was blocked
---
> system.cpu.icache.tags.tag_accesses 67878198 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 67878198 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 64013417 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 64013417 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 64013417 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 64013417 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 64013417 # number of overall hits
> system.cpu.icache.overall_hits::total 64013417 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1977977 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1977977 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1977977 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1977977 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1977977 # number of overall misses
> system.cpu.icache.overall_misses::total 1977977 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 28160163493 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 28160163493 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 28160163493 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 28160163493 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 28160163493 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 28160163493 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 65991394 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 65991394 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 65991394 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 65991394 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 65991394 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 65991394 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.029973 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.029973 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.029973 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.029973 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.029973 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.029973 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14236.850829 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 14236.850829 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 14236.850829 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 14236.850829 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 14236.850829 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 14236.850829 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 6440 # number of cycles access was blocked
1092c1084
< system.cpu.icache.blocked::no_mshrs 186 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 190 # number of cycles access was blocked
1094c1086
< system.cpu.icache.avg_blocked_cycles::no_mshrs 31.096774 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 33.894737 # average number of cycles each access was blocked
1096,1111c1088,1101
< system.cpu.icache.fast_writes 0 # number of fast writes performed
< system.cpu.icache.cache_copies 0 # number of cache copies performed
< system.cpu.icache.writebacks::writebacks 1886159 # number of writebacks
< system.cpu.icache.writebacks::total 1886159 # number of writebacks
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 91199 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 91199 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 91199 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 91199 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 91199 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 91199 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1886711 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1886711 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1886711 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1886711 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1886711 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1886711 # number of overall MSHR misses
---
> system.cpu.icache.writebacks::writebacks 1886245 # number of writebacks
> system.cpu.icache.writebacks::total 1886245 # number of writebacks
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 91172 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 91172 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 91172 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 91172 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 91172 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 91172 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1886805 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1886805 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1886805 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1886805 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1886805 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1886805 # number of overall MSHR misses
1116,1121c1106,1111
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 25184628997 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 25184628997 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 25184628997 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 25184628997 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 25184628997 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 25184628997 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 25187429497 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 25187429497 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 25187429497 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 25187429497 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 25187429497 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 25187429497 # number of overall MSHR miss cycles
1132,1137c1122,1127
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 13348.429620 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 13348.429620 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 13348.429620 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 13348.429620 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 13348.429620 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 13348.429620 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 13349.248861 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 13349.248861 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 13349.248861 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 13349.248861 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 13349.248861 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 13349.248861 # average overall mshr miss latency
1142,1147c1132,1136
< system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
< system.cpu.l2cache.tags.replacements 96795 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 65029.426786 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 5006508 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 162120 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 30.881495 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.replacements 96776 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65028.780058 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 5006507 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 162101 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 30.885109 # Average number of references to valid blocks.
1149c1138
< system.cpu.l2cache.tags.occ_blocks::writebacks 49617.960434 # Average occupied blocks per requestor
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 49620.305059 # Average occupied blocks per requestor
1151,1154c1140,1143
< system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 2.672901 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 10365.912312 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 5032.143644 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.757110 # Average percentage of cache occupancy
---
> system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 2.672900 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 10369.952431 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 5025.112172 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.757146 # Average percentage of cache occupancy
1157,1159c1146,1148
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.158171 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.076784 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.992270 # Average percentage of cache occupancy
---
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.158233 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.076677 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.992260 # Average percentage of cache occupancy
1165,1167c1154,1156
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2859 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6695 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55598 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2860 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6691 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55601 # Occupied blocks per task id
1170,1180c1159,1169
< system.cpu.l2cache.tags.tag_accesses 44296397 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 44296397 # Number of data accesses
< system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 58090 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 12107 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 70197 # number of ReadReq hits
< system.cpu.l2cache.WritebackDirty_hits::writebacks 696811 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 696811 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 1848237 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 1848237 # number of WritebackClean hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 57 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 57 # number of UpgradeReq hits
---
> system.cpu.l2cache.tags.tag_accesses 44296182 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 44296182 # Number of data accesses
> system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 58073 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 12060 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 70133 # number of ReadReq hits
> system.cpu.l2cache.WritebackDirty_hits::writebacks 696773 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 696773 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 1848340 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 1848340 # number of WritebackClean hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 62 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 62 # number of UpgradeReq hits
1183,1198c1172,1187
< system.cpu.l2cache.ReadExReq_hits::cpu.data 161756 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 161756 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1866721 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 1866721 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 528738 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 528738 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.dtb.walker 58090 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.itb.walker 12107 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.inst 1866721 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 690494 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2627412 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.dtb.walker 58090 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.itb.walker 12107 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.inst 1866721 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 690494 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2627412 # number of overall hits
---
> system.cpu.l2cache.ReadExReq_hits::cpu.data 161752 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 161752 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1866806 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 1866806 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 528684 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 528684 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.dtb.walker 58073 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.itb.walker 12060 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.inst 1866806 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 690436 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2627375 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.dtb.walker 58073 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.itb.walker 12060 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.inst 1866806 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 690436 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2627375 # number of overall hits
1202,1203c1191,1192
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 2715 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 2715 # number of UpgradeReq misses
---
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 2719 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 2719 # number of UpgradeReq misses
1206,1211c1195,1200
< system.cpu.l2cache.ReadExReq_misses::cpu.data 135513 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 135513 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 19912 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 19912 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 13351 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 13351 # number of ReadSharedReq misses
---
> system.cpu.l2cache.ReadExReq_misses::cpu.data 135508 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 135508 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 19911 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 19911 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 13337 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 13337 # number of ReadSharedReq misses
1214,1216c1203,1205
< system.cpu.l2cache.demand_misses::cpu.inst 19912 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 148864 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 168801 # number of demand (read+write) misses
---
> system.cpu.l2cache.demand_misses::cpu.inst 19911 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 148845 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 168781 # number of demand (read+write) misses
1219,1221c1208,1210
< system.cpu.l2cache.overall_misses::cpu.inst 19912 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 148864 # number of overall misses
< system.cpu.l2cache.overall_misses::total 168801 # number of overall misses
---
> system.cpu.l2cache.overall_misses::cpu.inst 19911 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 148845 # number of overall misses
> system.cpu.l2cache.overall_misses::total 168781 # number of overall misses
1223,1226c1212,1215
< system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 796000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 3428000 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 2728500 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 2728500 # number of UpgradeReq miss cycles
---
> system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 795500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 3427500 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 2731500 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 2731500 # number of UpgradeReq miss cycles
1229,1234c1218,1223
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 17603481500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 17603481500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2636949500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 2636949500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1801415000 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 1801415000 # number of ReadSharedReq miss cycles
---
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 17610608500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 17610608500 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2638749000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 2638749000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1798280000 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 1798280000 # number of ReadSharedReq miss cycles
1236,1239c1225,1228
< system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 796000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 2636949500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 19404896500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 22045274000 # number of demand (read+write) miss cycles
---
> system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 795500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 2638749000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 19408888500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 22051065000 # number of demand (read+write) miss cycles
1241,1253c1230,1242
< system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 796000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 2636949500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 19404896500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 22045274000 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 58109 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 12113 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 70222 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 696811 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 696811 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 1848237 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 1848237 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2772 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 2772 # number of UpgradeReq accesses(hits+misses)
---
> system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 795500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 2638749000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 19408888500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 22051065000 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 58092 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 12066 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 70158 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 696773 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 696773 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 1848340 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 1848340 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2781 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 2781 # number of UpgradeReq accesses(hits+misses)
1256,1271c1245,1260
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 297269 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 297269 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1886633 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 1886633 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 542089 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 542089 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.dtb.walker 58109 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.itb.walker 12113 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.inst 1886633 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 839358 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2796213 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.dtb.walker 58109 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.itb.walker 12113 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1886633 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 839358 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2796213 # number of overall (read+write) accesses
---
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 297260 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 297260 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1886717 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 1886717 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 542021 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 542021 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.dtb.walker 58092 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.itb.walker 12066 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.inst 1886717 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 839281 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2796156 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.dtb.walker 58092 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.itb.walker 12066 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1886717 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 839281 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2796156 # number of overall (read+write) accesses
1273c1262
< system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000495 # miss rate for ReadReq accesses
---
> system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000497 # miss rate for ReadReq accesses
1275,1276c1264,1265
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.979437 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.979437 # miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.977706 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.977706 # miss rate for UpgradeReq accesses
1279,1284c1268,1273
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.455860 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.455860 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.010554 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.010554 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.024629 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.024629 # miss rate for ReadSharedReq accesses
---
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.455857 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.455857 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.010553 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.010553 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.024606 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.024606 # miss rate for ReadSharedReq accesses
1286,1289c1275,1278
< system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000495 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.010554 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.177355 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.060368 # miss rate for demand accesses
---
> system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000497 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.010553 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.177348 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.060362 # miss rate for demand accesses
1291,1294c1280,1283
< system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000495 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.010554 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.177355 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.060368 # miss rate for overall accesses
---
> system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000497 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.010553 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.177348 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.060362 # miss rate for overall accesses
1296,1299c1285,1288
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 132666.666667 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 137120 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 1004.972376 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 1004.972376 # average UpgradeReq miss latency
---
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 132583.333333 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 137100 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 1004.597278 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 1004.597278 # average UpgradeReq miss latency
1302,1307c1291,1296
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 129902.529647 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 129902.529647 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 132430.167738 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 132430.167738 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 134927.346266 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 134927.346266 # average ReadSharedReq miss latency
---
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 129959.917496 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 129959.917496 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 132527.196022 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 132527.196022 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 134833.920672 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 134833.920672 # average ReadSharedReq miss latency
1309,1312c1298,1301
< system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 132666.666667 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 132430.167738 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 130353.184786 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 130599.190763 # average overall miss latency
---
> system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 132583.333333 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 132527.196022 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 130396.644160 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 130648.977077 # average overall miss latency
1314,1317c1303,1306
< system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 132666.666667 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 132430.167738 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 130353.184786 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 130599.190763 # average overall miss latency
---
> system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 132583.333333 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 132527.196022 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 130396.644160 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 130648.977077 # average overall miss latency
1324,1327c1313,1314
< system.cpu.l2cache.fast_writes 0 # number of fast writes performed
< system.cpu.l2cache.cache_copies 0 # number of cache copies performed
< system.cpu.l2cache.writebacks::writebacks 89238 # number of writebacks
< system.cpu.l2cache.writebacks::total 89238 # number of writebacks
---
> system.cpu.l2cache.writebacks::writebacks 89222 # number of writebacks
> system.cpu.l2cache.writebacks::total 89222 # number of writebacks
1330,1331c1317,1318
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 112 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 112 # number of ReadSharedReq MSHR hits
---
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 111 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 111 # number of ReadSharedReq MSHR hits
1333,1334c1320,1321
< system.cpu.l2cache.demand_mshr_hits::cpu.data 112 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 138 # number of demand (read+write) MSHR hits
---
> system.cpu.l2cache.demand_mshr_hits::cpu.data 111 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 137 # number of demand (read+write) MSHR hits
1336,1337c1323,1324
< system.cpu.l2cache.overall_mshr_hits::cpu.data 112 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 138 # number of overall MSHR hits
---
> system.cpu.l2cache.overall_mshr_hits::cpu.data 111 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 137 # number of overall MSHR hits
1341,1342c1328,1329
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2715 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 2715 # number of UpgradeReq MSHR misses
---
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2719 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 2719 # number of UpgradeReq MSHR misses
1345,1350c1332,1337
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 135513 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 135513 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 19886 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 19886 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 13239 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 13239 # number of ReadSharedReq MSHR misses
---
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 135508 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 135508 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 19885 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 19885 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 13226 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 13226 # number of ReadSharedReq MSHR misses
1353,1355c1340,1342
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 19886 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 148752 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 168663 # number of demand (read+write) MSHR misses
---
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 19885 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 148734 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 168644 # number of demand (read+write) MSHR misses
1358,1360c1345,1347
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 19886 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 148752 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 168663 # number of overall MSHR misses
---
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 19885 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 148734 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 168644 # number of overall MSHR misses
1370,1373c1357,1360
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 736000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3178000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 184658000 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 184658000 # number of UpgradeReq MSHR miss cycles
---
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 735500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3177500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 184950500 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 184950500 # number of UpgradeReq MSHR miss cycles
1376,1381c1363,1368
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 16248351500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 16248351500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2434936503 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2434936503 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1655244000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1655244000 # number of ReadSharedReq MSHR miss cycles
---
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 16255528500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 16255528500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2436802003 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2436802003 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1652257000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1652257000 # number of ReadSharedReq MSHR miss cycles
1383,1386c1370,1373
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 736000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2434936503 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 17903595500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 20341710003 # number of demand (read+write) MSHR miss cycles
---
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 735500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2436802003 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 17907785500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 20347765003 # number of demand (read+write) MSHR miss cycles
1388,1391c1375,1378
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 736000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2434936503 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 17903595500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 20341710003 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 735500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2436802003 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 17907785500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 20347765003 # number of overall MSHR miss cycles
1393,1396c1380,1381
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5887116000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 6227183500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 4756897000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 4756897000 # number of WriteReq MSHR uncacheable cycles
---
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5887147000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 6227214500 # number of ReadReq MSHR uncacheable cycles
1398,1399c1383,1384
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 10644013000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 10984080500 # number of overall MSHR uncacheable cycles
---
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 5887147000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 6227214500 # number of overall MSHR uncacheable cycles
1401c1386
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000495 # mshr miss rate for ReadReq accesses
---
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000497 # mshr miss rate for ReadReq accesses
1403,1404c1388,1389
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.979437 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.979437 # mshr miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.977706 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.977706 # mshr miss rate for UpgradeReq accesses
1407,1412c1392,1397
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.455860 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.455860 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.010540 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.010540 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.024422 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.024422 # mshr miss rate for ReadSharedReq accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.455857 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.455857 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.010539 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.010539 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.024401 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.024401 # mshr miss rate for ReadSharedReq accesses
1414,1417c1399,1402
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000495 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.010540 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.177221 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.060318 # mshr miss rate for demand accesses
---
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000497 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.010539 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.177216 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.060313 # mshr miss rate for demand accesses
1419,1422c1404,1407
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000495 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.010540 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.177221 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.060318 # mshr miss rate for overall accesses
---
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000497 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.010539 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.177216 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.060313 # mshr miss rate for overall accesses
1424,1427c1409,1412
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 122666.666667 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 127120 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 68013.996317 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 68013.996317 # average UpgradeReq mshr miss latency
---
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 122583.333333 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 127100 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 68021.515263 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 68021.515263 # average UpgradeReq mshr miss latency
1430,1435c1415,1420
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 119902.529647 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 119902.529647 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 122444.760284 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 122444.760284 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 125027.872196 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 125027.872196 # average ReadSharedReq mshr miss latency
---
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 119959.917496 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 119959.917496 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 122544.732361 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 122544.732361 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 124924.920611 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 124924.920611 # average ReadSharedReq mshr miss latency
1437,1440c1422,1425
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 122666.666667 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 122444.760284 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 120358.687614 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 120605.645595 # average overall mshr miss latency
---
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 122583.333333 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 122544.732361 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 120401.424691 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 120655.137467 # average overall mshr miss latency
1442,1445c1427,1430
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 122666.666667 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 122444.760284 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 120358.687614 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 120605.645595 # average overall mshr miss latency
---
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 122583.333333 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 122544.732361 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 120401.424691 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 120655.137467 # average overall mshr miss latency
1447,1450c1432,1433
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 189119.984580 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 182444.143326 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 172445.060721 # average WriteReq mshr uncacheable latency
< system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total 172445.060721 # average WriteReq mshr uncacheable latency
---
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 189120.980436 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 182445.051565 # average ReadReq mshr uncacheable latency
1452,1457c1435,1439
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 181285.775113 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 177974.958277 # average overall mshr uncacheable latency
< system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
< system.cpu.toL2Bus.snoop_filter.tot_requests 5483816 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 2757778 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 44958 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
---
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 100268.198385 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 100899.500948 # average overall mshr uncacheable latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 5483921 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 2757867 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 44951 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1462c1444
< system.cpu.toL2Bus.trans_dist::ReadResp 2557705 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::ReadResp 2557731 # Transaction distribution
1465,1468c1447,1450
< system.cpu.toL2Bus.trans_dist::WritebackDirty 822252 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 1886159 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 149793 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 2772 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::WritebackDirty 822205 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 1886245 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 149751 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 2781 # Transaction distribution
1470,1474c1452,1456
< system.cpu.toL2Bus.trans_dist::UpgradeResp 2777 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 297269 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 297269 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 1886711 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 542312 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::UpgradeResp 2786 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 297260 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 297260 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 1886805 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 542244 # Transaction distribution
1476,1489c1458,1471
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5665508 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2640654 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 30972 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 133892 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 8471026 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 241506672 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 98506345 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 48452 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 232436 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 340293905 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 194298 # Total snoops (count)
< system.cpu.toL2Bus.snoop_fanout::samples 3054873 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.024677 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.155138 # Request fanout histogram
---
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5665772 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2640441 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 30896 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 133904 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 8471013 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 241517552 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 98498985 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 48264 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 232368 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 340297169 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 194360 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 3054889 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.024700 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.155211 # Request fanout histogram
1491,1492c1473,1474
< system.cpu.toL2Bus.snoop_fanout::0 2979489 97.53% 97.53% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 75384 2.47% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 2979432 97.53% 97.53% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 75457 2.47% 100.00% # Request fanout histogram
1497,1498c1479,1480
< system.cpu.toL2Bus.snoop_fanout::total 3054873 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 5401857499 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 3054889 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 5401923998 # Layer occupancy (ticks)
1502c1484
< system.cpu.toL2Bus.respLayer0.occupancy 2834033066 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 2834168078 # Layer occupancy (ticks)
1504c1486
< system.cpu.toL2Bus.respLayer1.occupancy 1305567557 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 1305452066 # Layer occupancy (ticks)
1506c1488
< system.cpu.toL2Bus.respLayer2.occupancy 18867982 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer2.occupancy 18839481 # Layer occupancy (ticks)
1508c1490
< system.cpu.toL2Bus.respLayer3.occupancy 75841383 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer3.occupancy 75872379 # Layer occupancy (ticks)
1560c1542
< system.iobus.reqLayer0.occupancy 43093000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer0.occupancy 43093500 # Layer occupancy (ticks)
1570c1552
< system.iobus.reqLayer7.occupancy 92000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer7.occupancy 93500 # Layer occupancy (ticks)
1572c1554
< system.iobus.reqLayer8.occupancy 649500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer8.occupancy 652000 # Layer occupancy (ticks)
1594c1576
< system.iobus.reqLayer23.occupancy 6154500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer23.occupancy 6160000 # Layer occupancy (ticks)
1596c1578
< system.iobus.reqLayer24.occupancy 33075500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer24.occupancy 33076500 # Layer occupancy (ticks)
1598c1580
< system.iobus.reqLayer25.occupancy 187134993 # Layer occupancy (ticks)
---
> system.iobus.reqLayer25.occupancy 187162988 # Layer occupancy (ticks)
1622,1633c1604,1615
< system.iocache.demand_misses::realview.ide 223 # number of demand (read+write) misses
< system.iocache.demand_misses::total 223 # number of demand (read+write) misses
< system.iocache.overall_misses::realview.ide 223 # number of overall misses
< system.iocache.overall_misses::total 223 # number of overall misses
< system.iocache.ReadReq_miss_latency::realview.ide 28155877 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 28155877 # number of ReadReq miss cycles
< system.iocache.WriteLineReq_miss_latency::realview.ide 4550151116 # number of WriteLineReq miss cycles
< system.iocache.WriteLineReq_miss_latency::total 4550151116 # number of WriteLineReq miss cycles
< system.iocache.demand_miss_latency::realview.ide 28155877 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 28155877 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::realview.ide 28155877 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 28155877 # number of overall miss cycles
---
> system.iocache.demand_misses::realview.ide 36447 # number of demand (read+write) misses
> system.iocache.demand_misses::total 36447 # number of demand (read+write) misses
> system.iocache.overall_misses::realview.ide 36447 # number of overall misses
> system.iocache.overall_misses::total 36447 # number of overall misses
> system.iocache.ReadReq_miss_latency::realview.ide 28153877 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 28153877 # number of ReadReq miss cycles
> system.iocache.WriteLineReq_miss_latency::realview.ide 4551268111 # number of WriteLineReq miss cycles
> system.iocache.WriteLineReq_miss_latency::total 4551268111 # number of WriteLineReq miss cycles
> system.iocache.demand_miss_latency::realview.ide 4579421988 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 4579421988 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::realview.ide 4579421988 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 4579421988 # number of overall miss cycles
1638,1641c1620,1623
< system.iocache.demand_accesses::realview.ide 223 # number of demand (read+write) accesses
< system.iocache.demand_accesses::total 223 # number of demand (read+write) accesses
< system.iocache.overall_accesses::realview.ide 223 # number of overall (read+write) accesses
< system.iocache.overall_accesses::total 223 # number of overall (read+write) accesses
---
> system.iocache.demand_accesses::realview.ide 36447 # number of demand (read+write) accesses
> system.iocache.demand_accesses::total 36447 # number of demand (read+write) accesses
> system.iocache.overall_accesses::realview.ide 36447 # number of overall (read+write) accesses
> system.iocache.overall_accesses::total 36447 # number of overall (read+write) accesses
1650,1658c1632,1640
< system.iocache.ReadReq_avg_miss_latency::realview.ide 126259.538117 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 126259.538117 # average ReadReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::realview.ide 125611.503865 # average WriteLineReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::total 125611.503865 # average WriteLineReq miss latency
< system.iocache.demand_avg_miss_latency::realview.ide 126259.538117 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 126259.538117 # average overall miss latency
< system.iocache.overall_avg_miss_latency::realview.ide 126259.538117 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 126259.538117 # average overall miss latency
< system.iocache.blocked_cycles::no_mshrs 4 # number of cycles access was blocked
---
> system.iocache.ReadReq_avg_miss_latency::realview.ide 126250.569507 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 126250.569507 # average ReadReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::realview.ide 125642.339637 # average WriteLineReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::total 125642.339637 # average WriteLineReq miss latency
> system.iocache.demand_avg_miss_latency::realview.ide 125646.061075 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 125646.061075 # average overall miss latency
> system.iocache.overall_avg_miss_latency::realview.ide 125646.061075 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 125646.061075 # average overall miss latency
> system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1660c1642
< system.iocache.blocked::no_mshrs 1 # number of cycles access was blocked
---
> system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
1662c1644
< system.iocache.avg_blocked_cycles::no_mshrs 4 # average number of cycles each access was blocked
---
> system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1664,1665d1645
< system.iocache.fast_writes 0 # number of fast writes performed
< system.iocache.cache_copies 0 # number of cache copies performed
1672,1683c1652,1663
< system.iocache.demand_mshr_misses::realview.ide 223 # number of demand (read+write) MSHR misses
< system.iocache.demand_mshr_misses::total 223 # number of demand (read+write) MSHR misses
< system.iocache.overall_mshr_misses::realview.ide 223 # number of overall MSHR misses
< system.iocache.overall_mshr_misses::total 223 # number of overall MSHR misses
< system.iocache.ReadReq_mshr_miss_latency::realview.ide 17005877 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 17005877 # number of ReadReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2737535612 # number of WriteLineReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::total 2737535612 # number of WriteLineReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::realview.ide 17005877 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 17005877 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::realview.ide 17005877 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 17005877 # number of overall MSHR miss cycles
---
> system.iocache.demand_mshr_misses::realview.ide 36447 # number of demand (read+write) MSHR misses
> system.iocache.demand_mshr_misses::total 36447 # number of demand (read+write) MSHR misses
> system.iocache.overall_mshr_misses::realview.ide 36447 # number of overall MSHR misses
> system.iocache.overall_mshr_misses::total 36447 # number of overall MSHR misses
> system.iocache.ReadReq_mshr_miss_latency::realview.ide 17003877 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 17003877 # number of ReadReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2738656099 # number of WriteLineReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::total 2738656099 # number of WriteLineReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::realview.ide 2755659976 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 2755659976 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::realview.ide 2755659976 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 2755659976 # number of overall MSHR miss cycles
1692,1700c1672,1679
< system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 76259.538117 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 76259.538117 # average ReadReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 75572.427451 # average WriteLineReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::total 75572.427451 # average WriteLineReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::realview.ide 76259.538117 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 76259.538117 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::realview.ide 76259.538117 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 76259.538117 # average overall mshr miss latency
< system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
---
> system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 76250.569507 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 76250.569507 # average ReadReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 75603.359623 # average WriteLineReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::total 75603.359623 # average WriteLineReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::realview.ide 75607.319560 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 75607.319560 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::realview.ide 75607.319560 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 75607.319560 # average overall mshr miss latency
1702c1681
< system.membus.trans_dist::ReadResp 67504 # Transaction distribution
---
> system.membus.trans_dist::ReadResp 67490 # Transaction distribution
1705,1707c1684,1686
< system.membus.trans_dist::WritebackDirty 125428 # Transaction distribution
< system.membus.trans_dist::CleanEvict 7780 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 4584 # Transaction distribution
---
> system.membus.trans_dist::WritebackDirty 125412 # Transaction distribution
> system.membus.trans_dist::CleanEvict 7777 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 4588 # Transaction distribution
1710,1712c1689,1691
< system.membus.trans_dist::ReadExReq 133644 # Transaction distribution
< system.membus.trans_dist::ReadExResp 133644 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 33373 # Transaction distribution
---
> system.membus.trans_dist::ReadExReq 133639 # Transaction distribution
> system.membus.trans_dist::ReadExResp 133639 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 33359 # Transaction distribution
1717,1718c1696,1697
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 450558 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 558126 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 450505 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 558073 # Packet count per connected master and slave (bytes)
1721c1700
< system.membus.pkt_count::total 631001 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count::total 630948 # Packet count per connected master and slave (bytes)
1725,1726c1704,1705
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16435996 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 16599385 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16433756 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 16597145 # Cumulative packet size per connected master and slave (bytes)
1729c1708
< system.membus.pkt_size::total 18916505 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_size::total 18914265 # Cumulative packet size per connected master and slave (bytes)
1731c1710
< system.membus.snoop_fanout::samples 402766 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 402739 # Request fanout histogram
1736c1715
< system.membus.snoop_fanout::1 402766 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::1 402739 100.00% 100.00% # Request fanout histogram
1741,1742c1720,1721
< system.membus.snoop_fanout::total 402766 # Request fanout histogram
< system.membus.reqLayer0.occupancy 83667000 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 402739 # Request fanout histogram
> system.membus.reqLayer0.occupancy 83678000 # Layer occupancy (ticks)
1746c1725
< system.membus.reqLayer2.occupancy 1740000 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 1737499 # Layer occupancy (ticks)
1748c1727
< system.membus.reqLayer5.occupancy 876048370 # Layer occupancy (ticks)
---
> system.membus.reqLayer5.occupancy 875953366 # Layer occupancy (ticks)
1750c1729
< system.membus.respLayer2.occupancy 978678250 # Layer occupancy (ticks)
---
> system.membus.respLayer2.occupancy 978576250 # Layer occupancy (ticks)