3,5c3,5
< sim_seconds 2.825254 # Number of seconds simulated
< sim_ticks 2825254262000 # Number of ticks simulated
< final_tick 2825254262000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 2.625396 # Number of seconds simulated
> sim_ticks 2625395606000 # Number of ticks simulated
> final_tick 2625395606000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 94727 # Simulator instruction rate (inst/s)
< host_op_rate 114921 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 2228089891 # Simulator tick rate (ticks/s)
< host_mem_usage 647304 # Number of bytes of host memory used
< host_seconds 1268.02 # Real time elapsed on the host
< sim_insts 120114928 # Number of instructions simulated
< sim_ops 145721614 # Number of ops (including micro ops) simulated
---
> host_inst_rate 95828 # Simulator instruction rate (inst/s)
> host_op_rate 116265 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 2090645655 # Simulator tick rate (ticks/s)
> host_mem_usage 649348 # Number of bytes of host memory used
> host_seconds 1255.78 # Real time elapsed on the host
> sim_insts 120339436 # Number of instructions simulated
> sim_ops 146004136 # Number of ops (including micro ops) simulated
16,21c16,21
< system.physmem.bytes_read::cpu0.dtb.walker 1600 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu0.itb.walker 192 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu0.inst 1295328 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu0.data 1287356 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu0.l2cache.prefetcher 8203456 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu1.dtb.walker 320 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu0.dtb.walker 1792 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu0.itb.walker 320 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu0.inst 1180896 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu0.data 1238652 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu0.l2cache.prefetcher 8338496 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu1.dtb.walker 640 # Number of bytes read from this memory
23,25c23,25
< system.physmem.bytes_read::cpu1.inst 192592 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu1.data 613216 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu1.l2cache.prefetcher 685312 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu1.inst 327120 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu1.data 750304 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu1.l2cache.prefetcher 683328 # Number of bytes read from this memory
27,31c27,31
< system.physmem.bytes_read::total 12280396 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu0.inst 1295328 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::cpu1.inst 192592 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 1487920 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 8689216 # Number of bytes written to this memory
---
> system.physmem.bytes_read::total 12522572 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu0.inst 1180896 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::cpu1.inst 327120 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 1508016 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 8921792 # Number of bytes written to this memory
34,40c34,40
< system.physmem.bytes_written::total 8706960 # Number of bytes written to this memory
< system.physmem.num_reads::cpu0.dtb.walker 25 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu0.itb.walker 3 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu0.inst 22485 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu0.data 20640 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu0.l2cache.prefetcher 128179 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu1.dtb.walker 5 # Number of read requests responded to by this memory
---
> system.physmem.bytes_written::total 8939536 # Number of bytes written to this memory
> system.physmem.num_reads::cpu0.dtb.walker 28 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu0.itb.walker 5 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu0.inst 20697 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu0.data 19879 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu0.l2cache.prefetcher 130289 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu1.dtb.walker 10 # Number of read requests responded to by this memory
42,44c42,44
< system.physmem.num_reads::cpu1.inst 3076 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu1.data 9605 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu1.l2cache.prefetcher 10708 # Number of read requests responded to by this memory
---
> system.physmem.num_reads::cpu1.inst 5178 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu1.data 11747 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu1.l2cache.prefetcher 10677 # Number of read requests responded to by this memory
46,47c46,47
< system.physmem.num_reads::total 194742 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 135769 # Number of write requests responded to by this memory
---
> system.physmem.num_reads::total 198526 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 139403 # Number of write requests responded to by this memory
50,126c50,126
< system.physmem.num_writes::total 140205 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu0.dtb.walker 566 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu0.itb.walker 68 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu0.inst 458482 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu0.data 455660 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu0.l2cache.prefetcher 2903617 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu1.dtb.walker 113 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu1.itb.walker 23 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu1.inst 68168 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu1.data 217048 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu1.l2cache.prefetcher 242566 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::realview.ide 340 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 4346652 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu0.inst 458482 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu1.inst 68168 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 526650 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 3075552 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::cpu0.data 6266 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::cpu1.data 14 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 3081832 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 3075552 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu0.dtb.walker 566 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu0.itb.walker 68 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu0.inst 458482 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu0.data 461927 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu0.l2cache.prefetcher 2903617 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu1.dtb.walker 113 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu1.itb.walker 23 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu1.inst 68168 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu1.data 217062 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu1.l2cache.prefetcher 242566 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::realview.ide 340 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 7428484 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 194742 # Number of read requests accepted
< system.physmem.writeReqs 176429 # Number of write requests accepted
< system.physmem.readBursts 194742 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 176429 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 12454272 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 9216 # Total number of bytes read from write queue
< system.physmem.bytesWritten 10909824 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 12280396 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 11025296 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 144 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 5937 # Number of DRAM write bursts merged with an existing one
< system.physmem.neitherReadNorWriteReqs 13544 # Number of requests that are neither read nor write
< system.physmem.perBankRdBursts::0 12112 # Per bank write bursts
< system.physmem.perBankRdBursts::1 11748 # Per bank write bursts
< system.physmem.perBankRdBursts::2 12331 # Per bank write bursts
< system.physmem.perBankRdBursts::3 12396 # Per bank write bursts
< system.physmem.perBankRdBursts::4 14329 # Per bank write bursts
< system.physmem.perBankRdBursts::5 12174 # Per bank write bursts
< system.physmem.perBankRdBursts::6 12464 # Per bank write bursts
< system.physmem.perBankRdBursts::7 12653 # Per bank write bursts
< system.physmem.perBankRdBursts::8 12280 # Per bank write bursts
< system.physmem.perBankRdBursts::9 12648 # Per bank write bursts
< system.physmem.perBankRdBursts::10 12320 # Per bank write bursts
< system.physmem.perBankRdBursts::11 11195 # Per bank write bursts
< system.physmem.perBankRdBursts::12 11560 # Per bank write bursts
< system.physmem.perBankRdBursts::13 11958 # Per bank write bursts
< system.physmem.perBankRdBursts::14 11562 # Per bank write bursts
< system.physmem.perBankRdBursts::15 10868 # Per bank write bursts
< system.physmem.perBankWrBursts::0 10717 # Per bank write bursts
< system.physmem.perBankWrBursts::1 10772 # Per bank write bursts
< system.physmem.perBankWrBursts::2 11107 # Per bank write bursts
< system.physmem.perBankWrBursts::3 11182 # Per bank write bursts
< system.physmem.perBankWrBursts::4 10467 # Per bank write bursts
< system.physmem.perBankWrBursts::5 10805 # Per bank write bursts
< system.physmem.perBankWrBursts::6 10968 # Per bank write bursts
< system.physmem.perBankWrBursts::7 10867 # Per bank write bursts
< system.physmem.perBankWrBursts::8 10652 # Per bank write bursts
< system.physmem.perBankWrBursts::9 11077 # Per bank write bursts
< system.physmem.perBankWrBursts::10 11118 # Per bank write bursts
< system.physmem.perBankWrBursts::11 10634 # Per bank write bursts
< system.physmem.perBankWrBursts::12 10720 # Per bank write bursts
< system.physmem.perBankWrBursts::13 10162 # Per bank write bursts
< system.physmem.perBankWrBursts::14 9784 # Per bank write bursts
< system.physmem.perBankWrBursts::15 9434 # Per bank write bursts
---
> system.physmem.num_writes::total 143839 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu0.dtb.walker 683 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu0.itb.walker 122 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu0.inst 449797 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu0.data 471796 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu0.l2cache.prefetcher 3176091 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu1.dtb.walker 244 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu1.itb.walker 24 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu1.inst 124598 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu1.data 285787 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu1.l2cache.prefetcher 260276 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::realview.ide 366 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 4769785 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu0.inst 449797 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu1.inst 124598 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 574396 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 3398266 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::cpu0.data 6743 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::cpu1.data 15 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 3405024 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 3398266 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu0.dtb.walker 683 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu0.itb.walker 122 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu0.inst 449797 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu0.data 478540 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu0.l2cache.prefetcher 3176091 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu1.dtb.walker 244 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu1.itb.walker 24 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu1.inst 124598 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu1.data 285802 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu1.l2cache.prefetcher 260276 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::realview.ide 366 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 8174809 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 198527 # Number of read requests accepted
> system.physmem.writeReqs 180063 # Number of write requests accepted
> system.physmem.readBursts 198527 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 180063 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 12696000 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 9728 # Total number of bytes read from write queue
> system.physmem.bytesWritten 10018560 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 12522636 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 11257872 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 152 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 23492 # Number of DRAM write bursts merged with an existing one
> system.physmem.neitherReadNorWriteReqs 14407 # Number of requests that are neither read nor write
> system.physmem.perBankRdBursts::0 12827 # Per bank write bursts
> system.physmem.perBankRdBursts::1 12491 # Per bank write bursts
> system.physmem.perBankRdBursts::2 12947 # Per bank write bursts
> system.physmem.perBankRdBursts::3 12890 # Per bank write bursts
> system.physmem.perBankRdBursts::4 14947 # Per bank write bursts
> system.physmem.perBankRdBursts::5 12185 # Per bank write bursts
> system.physmem.perBankRdBursts::6 12844 # Per bank write bursts
> system.physmem.perBankRdBursts::7 12385 # Per bank write bursts
> system.physmem.perBankRdBursts::8 12025 # Per bank write bursts
> system.physmem.perBankRdBursts::9 12120 # Per bank write bursts
> system.physmem.perBankRdBursts::10 11888 # Per bank write bursts
> system.physmem.perBankRdBursts::11 11181 # Per bank write bursts
> system.physmem.perBankRdBursts::12 11694 # Per bank write bursts
> system.physmem.perBankRdBursts::13 12452 # Per bank write bursts
> system.physmem.perBankRdBursts::14 11831 # Per bank write bursts
> system.physmem.perBankRdBursts::15 11668 # Per bank write bursts
> system.physmem.perBankWrBursts::0 10196 # Per bank write bursts
> system.physmem.perBankWrBursts::1 10156 # Per bank write bursts
> system.physmem.perBankWrBursts::2 10450 # Per bank write bursts
> system.physmem.perBankWrBursts::3 10103 # Per bank write bursts
> system.physmem.perBankWrBursts::4 9839 # Per bank write bursts
> system.physmem.perBankWrBursts::5 9619 # Per bank write bursts
> system.physmem.perBankWrBursts::6 10216 # Per bank write bursts
> system.physmem.perBankWrBursts::7 9774 # Per bank write bursts
> system.physmem.perBankWrBursts::8 9494 # Per bank write bursts
> system.physmem.perBankWrBursts::9 9611 # Per bank write bursts
> system.physmem.perBankWrBursts::10 9445 # Per bank write bursts
> system.physmem.perBankWrBursts::11 9199 # Per bank write bursts
> system.physmem.perBankWrBursts::12 9616 # Per bank write bursts
> system.physmem.perBankWrBursts::13 9900 # Per bank write bursts
> system.physmem.perBankWrBursts::14 9667 # Per bank write bursts
> system.physmem.perBankWrBursts::15 9255 # Per bank write bursts
128,129c128,129
< system.physmem.numWrRetry 1 # Number of times write queue was full causing retry
< system.physmem.totGap 2825253981000 # Total gap between requests
---
> system.physmem.numWrRetry 63 # Number of times write queue was full causing retry
> system.physmem.totGap 2625395343000 # Total gap between requests
136c136
< system.physmem.readPktSize::6 191072 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 194857 # Read request sizes (log2)
143,157c143,157
< system.physmem.writePktSize::6 171993 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 63499 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 64318 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 19752 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 11777 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 8456 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 7342 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 6123 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 5234 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 4663 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::9 1232 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::10 932 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 716 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 303 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 246 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 175627 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 60901 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 71603 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 16635 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 12571 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 8573 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 7706 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 6473 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 5357 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 4946 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::9 1315 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::10 955 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::11 741 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::12 319 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::13 264 # What read queue length does an incoming req see
159,163c159,163
< system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::15 2 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::16 2 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::17 2 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::18 2 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::19 3 # What read queue length does an incoming req see
191,299c191,300
< system.physmem.wrQLenPdf::15 2802 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 4429 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 5695 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 6931 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 7739 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 9144 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 10091 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 11254 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 11401 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 12403 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 11881 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 11813 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 11317 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 11573 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 9596 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 9235 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 9000 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 8434 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 981 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 722 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 557 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 418 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 349 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 303 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 269 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 233 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 206 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 219 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 211 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 182 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 154 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 140 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 129 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 125 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 118 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 96 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 87 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 71 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 56 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 49 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 25 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 16 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 9 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 3 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 3 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 4 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 1 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 2 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 89336 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 261.529865 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 143.433799 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 324.548299 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 46507 52.06% 52.06% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 17145 19.19% 71.25% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 5910 6.62% 77.87% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 3229 3.61% 81.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 2663 2.98% 84.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 1401 1.57% 86.03% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 977 1.09% 87.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1056 1.18% 88.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 10448 11.70% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 89336 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 7194 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 27.049903 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 528.366464 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-2047 7192 99.97% 99.97% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::2048-4095 1 0.01% 99.99% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::43008-45055 1 0.01% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 7194 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 7194 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 23.695580 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 20.063476 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 21.872294 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-23 6078 84.49% 84.49% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24-31 276 3.84% 88.32% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-39 196 2.72% 91.05% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::40-47 78 1.08% 92.13% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-55 140 1.95% 94.08% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::56-63 36 0.50% 94.58% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::64-71 37 0.51% 95.09% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::72-79 44 0.61% 95.70% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-87 68 0.95% 96.65% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::88-95 17 0.24% 96.89% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::96-103 97 1.35% 98.23% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::104-111 14 0.19% 98.43% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::112-119 17 0.24% 98.67% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::120-127 12 0.17% 98.83% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-135 42 0.58% 99.42% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::136-143 4 0.06% 99.47% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::144-151 10 0.14% 99.61% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::152-159 3 0.04% 99.65% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::160-167 8 0.11% 99.76% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::176-183 4 0.06% 99.82% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::184-191 1 0.01% 99.83% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::192-199 1 0.01% 99.85% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::200-207 2 0.03% 99.87% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::216-223 2 0.03% 99.90% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::224-231 2 0.03% 99.93% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::232-239 1 0.01% 99.94% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::240-247 1 0.01% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::248-255 1 0.01% 99.97% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::256-263 1 0.01% 99.99% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::336-343 1 0.01% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 7194 # Writes before turning the bus around for reads
< system.physmem.totQLat 6681295250 # Total ticks spent queuing
< system.physmem.totMemAccLat 10330007750 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 972990000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 34333.83 # Average queueing delay per DRAM burst
---
> system.physmem.wrQLenPdf::15 2178 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 2364 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 3392 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 4260 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 4830 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 5632 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 6113 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 6761 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 8214 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 7304 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 7856 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 9461 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 8415 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 9026 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 11942 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 9626 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 8927 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 8140 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 1572 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 1432 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 1535 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 2344 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 2313 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 1912 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 1780 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 2392 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 1761 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 1974 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 1723 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 1757 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 1763 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 1494 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 1375 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 1286 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 811 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 446 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 449 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 313 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 215 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 148 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 185 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 226 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 149 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 139 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 108 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 106 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 110 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 73 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 224 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 91717 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 247.658515 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 138.206739 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 311.047088 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 48645 53.04% 53.04% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 18050 19.68% 72.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 5879 6.41% 79.13% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 3418 3.73% 82.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 2896 3.16% 86.01% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 1497 1.63% 87.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 939 1.02% 88.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1042 1.14% 89.80% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 9351 10.20% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 91717 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 6649 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 29.834862 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 569.193500 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-2047 6647 99.97% 99.97% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::2048-4095 1 0.02% 99.98% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::45056-47103 1 0.02% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 6649 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 6649 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 23.543390 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.659302 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 38.965105 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-31 6283 94.50% 94.50% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-47 92 1.38% 95.88% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-63 34 0.51% 96.39% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::64-79 12 0.18% 96.57% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-95 28 0.42% 96.99% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::96-111 36 0.54% 97.53% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::112-127 35 0.53% 98.06% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-143 13 0.20% 98.26% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::144-159 17 0.26% 98.51% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::160-175 4 0.06% 98.57% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::176-191 17 0.26% 98.83% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::192-207 15 0.23% 99.05% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::208-223 12 0.18% 99.23% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::240-255 2 0.03% 99.26% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::256-271 5 0.08% 99.34% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::272-287 5 0.08% 99.41% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::288-303 1 0.02% 99.43% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::304-319 2 0.03% 99.46% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::320-335 5 0.08% 99.53% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::336-351 4 0.06% 99.59% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::352-367 13 0.20% 99.79% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::368-383 1 0.02% 99.80% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::400-415 1 0.02% 99.82% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::416-431 2 0.03% 99.85% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::496-511 1 0.02% 99.86% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::512-527 3 0.05% 99.91% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::544-559 1 0.02% 99.92% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::576-591 1 0.02% 99.94% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::672-687 2 0.03% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::688-703 1 0.02% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::704-719 1 0.02% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 6649 # Writes before turning the bus around for reads
> system.physmem.totQLat 7005041065 # Total ticks spent queuing
> system.physmem.totMemAccLat 10724572315 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 991875000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 35312.12 # Average queueing delay per DRAM burst
301,305c302,306
< system.physmem.avgMemAccLat 53083.83 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 4.41 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 3.86 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 4.35 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 3.90 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 54062.12 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 4.84 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 3.82 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 4.77 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 4.29 # Average system write bandwidth in MiByte/s
307,308c308,309
< system.physmem.busUtil 0.06 # Data bus utilization in percentage
< system.physmem.busUtilRead 0.03 # Data bus utilization in percentage for reads
---
> system.physmem.busUtil 0.07 # Data bus utilization in percentage
> system.physmem.busUtilRead 0.04 # Data bus utilization in percentage for reads
310,328c311,329
< system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
< system.physmem.avgWrQLen 26.38 # Average write queue length when enqueuing
< system.physmem.readRowHits 162654 # Number of row buffer hits during reads
< system.physmem.writeRowHits 113073 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 83.58 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 66.32 # Row buffer hit rate for writes
< system.physmem.avgGap 7611731.47 # Average gap between requests
< system.physmem.pageHitRate 75.52 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 347571000 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 189646875 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 781614600 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 563014800 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 184531504560 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 79272493785 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 1625612031750 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 1891297877370 # Total energy per rank (pJ)
< system.physmem_0.averagePower 669.427007 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 2704246406250 # Time in different power states
< system.physmem_0.memoryStateTime::REF 94341260000 # Time in different power states
---
> system.physmem.avgRdQLen 1.24 # Average read queue length when enqueuing
> system.physmem.avgWrQLen 27.13 # Average write queue length when enqueuing
> system.physmem.readRowHits 165504 # Number of row buffer hits during reads
> system.physmem.writeRowHits 97693 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 83.43 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 62.40 # Row buffer hit rate for writes
> system.physmem.avgGap 6934666.38 # Average gap between requests
> system.physmem.pageHitRate 74.15 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 361050480 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 197001750 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 807424800 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 520687440 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 171477786480 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 75248496990 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 1509227374500 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 1757839822440 # Total energy per rank (pJ)
> system.physmem_0.averagePower 669.553437 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 2510629171267 # Time in different power states
> system.physmem_0.memoryStateTime::REF 87667580000 # Time in different power states
330c331
< system.physmem_0.memoryStateTime::ACT 26661192500 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 27094642483 # Time in different power states
332,342c333,343
< system.physmem_1.actEnergy 327809160 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 178864125 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 736242000 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 541604880 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 184531504560 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 78684430770 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 1626127876500 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 1891128331995 # Total energy per rank (pJ)
< system.physmem_1.averagePower 669.366996 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 2705112983500 # Time in different power states
< system.physmem_1.memoryStateTime::REF 94341260000 # Time in different power states
---
> system.physmem_1.actEnergy 332330040 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 181330875 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 739892400 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 493691760 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 171477786480 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 74790166545 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 1509629418750 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 1757644616850 # Total energy per rank (pJ)
> system.physmem_1.averagePower 669.479084 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 2511304272827 # Time in different power states
> system.physmem_1.memoryStateTime::REF 87667580000 # Time in different power states
344c345
< system.physmem_1.memoryStateTime::ACT 25799982000 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 26423733173 # Time in different power states
355,363c356,364
< system.realview.nvmem.bw_read::cpu0.inst 45 # Total read bandwidth from this memory (bytes/s)
< system.realview.nvmem.bw_read::cpu1.inst 68 # Total read bandwidth from this memory (bytes/s)
< system.realview.nvmem.bw_read::total 113 # Total read bandwidth from this memory (bytes/s)
< system.realview.nvmem.bw_inst_read::cpu0.inst 45 # Instruction read bandwidth from this memory (bytes/s)
< system.realview.nvmem.bw_inst_read::cpu1.inst 68 # Instruction read bandwidth from this memory (bytes/s)
< system.realview.nvmem.bw_inst_read::total 113 # Instruction read bandwidth from this memory (bytes/s)
< system.realview.nvmem.bw_total::cpu0.inst 45 # Total bandwidth to/from this memory (bytes/s)
< system.realview.nvmem.bw_total::cpu1.inst 68 # Total bandwidth to/from this memory (bytes/s)
< system.realview.nvmem.bw_total::total 113 # Total bandwidth to/from this memory (bytes/s)
---
> system.realview.nvmem.bw_read::cpu0.inst 49 # Total read bandwidth from this memory (bytes/s)
> system.realview.nvmem.bw_read::cpu1.inst 73 # Total read bandwidth from this memory (bytes/s)
> system.realview.nvmem.bw_read::total 122 # Total read bandwidth from this memory (bytes/s)
> system.realview.nvmem.bw_inst_read::cpu0.inst 49 # Instruction read bandwidth from this memory (bytes/s)
> system.realview.nvmem.bw_inst_read::cpu1.inst 73 # Instruction read bandwidth from this memory (bytes/s)
> system.realview.nvmem.bw_inst_read::total 122 # Instruction read bandwidth from this memory (bytes/s)
> system.realview.nvmem.bw_total::cpu0.inst 49 # Total bandwidth to/from this memory (bytes/s)
> system.realview.nvmem.bw_total::cpu1.inst 73 # Total bandwidth to/from this memory (bytes/s)
> system.realview.nvmem.bw_total::total 122 # Total bandwidth to/from this memory (bytes/s)
370,374c371,375
< system.cpu0.branchPred.lookups 23750953 # Number of BP lookups
< system.cpu0.branchPred.condPredicted 15527618 # Number of conditional branches predicted
< system.cpu0.branchPred.condIncorrect 965372 # Number of conditional branches incorrect
< system.cpu0.branchPred.BTBLookups 14472059 # Number of BTB lookups
< system.cpu0.branchPred.BTBHits 10661692 # Number of BTB hits
---
> system.cpu0.branchPred.lookups 51768532 # Number of BP lookups
> system.cpu0.branchPred.condPredicted 23412360 # Number of conditional branches predicted
> system.cpu0.branchPred.condIncorrect 919881 # Number of conditional branches incorrect
> system.cpu0.branchPred.BTBLookups 31255966 # Number of BTB lookups
> system.cpu0.branchPred.BTBHits 23302169 # Number of BTB hits
376,378c377,379
< system.cpu0.branchPred.BTBHitPct 73.670872 # BTB Hit Percentage
< system.cpu0.branchPred.usedRAS 3843618 # Number of times the RAS was used to get a target.
< system.cpu0.branchPred.RASInCorrect 32002 # Number of incorrect RAS predictions.
---
> system.cpu0.branchPred.BTBHitPct 74.552708 # BTB Hit Percentage
> system.cpu0.branchPred.usedRAS 15318582 # Number of times the RAS was used to get a target.
> system.cpu0.branchPred.RASInCorrect 29481 # Number of incorrect RAS predictions.
409,462c410,462
< system.cpu0.dtb.walker.walks 61986 # Table walker walks requested
< system.cpu0.dtb.walker.walksShort 61986 # Table walker walks initiated with short descriptors
< system.cpu0.dtb.walker.walksShortTerminationLevel::Level1 26264 # Level at which table walker walks with short descriptors terminate
< system.cpu0.dtb.walker.walksShortTerminationLevel::Level2 18370 # Level at which table walker walks with short descriptors terminate
< system.cpu0.dtb.walker.walksSquashedBefore 17352 # Table walks squashed before starting
< system.cpu0.dtb.walker.walkWaitTime::samples 44634 # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::mean 336.413945 # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::stdev 2220.174334 # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::0-8191 43963 98.50% 98.50% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::8192-16383 507 1.14% 99.63% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::16384-24575 73 0.16% 99.80% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::24576-32767 64 0.14% 99.94% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::32768-40959 21 0.05% 99.99% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::40960-49151 3 0.01% 99.99% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::49152-57343 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::57344-65535 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::65536-73727 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkWaitTime::total 44634 # Table walker wait (enqueue to first request) latency
< system.cpu0.dtb.walker.walkCompletionTime::samples 13427 # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::mean 7972.648842 # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::gmean 6416.497879 # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::stdev 8239.915942 # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::0-32767 13383 99.67% 99.67% # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::32768-65535 25 0.19% 99.86% # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::65536-98303 1 0.01% 99.87% # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::98304-131071 1 0.01% 99.87% # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::131072-163839 6 0.04% 99.92% # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::163840-196607 10 0.07% 99.99% # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::393216-425983 1 0.01% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walkCompletionTime::total 13427 # Table walker service (enqueue to completion) latency
< system.cpu0.dtb.walker.walksPending::samples 89356407948 # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::mean 0.591290 # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::stdev 0.497127 # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::0 36606156956 40.97% 40.97% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::1 52714291992 58.99% 99.96% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::2 18812000 0.02% 99.98% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::3 8121500 0.01% 99.99% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::4 2346000 0.00% 99.99% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::5 1919500 0.00% 99.99% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::6 1535000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::7 979500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::8 384000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::9 515500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::10 241000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::11 224500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::12 422000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::13 109500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::14 86500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::15 262500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.dtb.walker.walksPending::total 89356407948 # Table walker pending requests distribution
< system.cpu0.dtb.walker.walkPageSizes::4K 4894 78.56% 78.56% # Table walker page sizes translated
< system.cpu0.dtb.walker.walkPageSizes::1M 1336 21.44% 100.00% # Table walker page sizes translated
< system.cpu0.dtb.walker.walkPageSizes::total 6230 # Table walker page sizes translated
< system.cpu0.dtb.walker.walkRequestOrigin_Requested::Data 61986 # Table walker requests started/completed, data/inst
---
> system.cpu0.dtb.walker.walks 62660 # Table walker walks requested
> system.cpu0.dtb.walker.walksShort 62660 # Table walker walks initiated with short descriptors
> system.cpu0.dtb.walker.walksShortTerminationLevel::Level1 24194 # Level at which table walker walks with short descriptors terminate
> system.cpu0.dtb.walker.walksShortTerminationLevel::Level2 18908 # Level at which table walker walks with short descriptors terminate
> system.cpu0.dtb.walker.walksSquashedBefore 19558 # Table walks squashed before starting
> system.cpu0.dtb.walker.walkWaitTime::samples 43102 # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::mean 433.564568 # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::stdev 2585.553866 # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::0-4095 41662 96.66% 96.66% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::4096-8191 436 1.01% 97.67% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::8192-12287 432 1.00% 98.67% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::12288-16383 320 0.74% 99.42% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::16384-20479 76 0.18% 99.59% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::20480-24575 60 0.14% 99.73% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::24576-28671 79 0.18% 99.91% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::28672-32767 9 0.02% 99.94% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::32768-36863 4 0.01% 99.94% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::36864-40959 3 0.01% 99.95% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::40960-45055 16 0.04% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::45056-49151 1 0.00% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::49152-53247 2 0.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::53248-57343 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::57344-61439 1 0.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkWaitTime::total 43102 # Table walker wait (enqueue to first request) latency
> system.cpu0.dtb.walker.walkCompletionTime::samples 15681 # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::mean 9053.791276 # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::gmean 7430.926564 # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::stdev 8773.860990 # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::0-16383 14744 94.02% 94.02% # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::16384-32767 873 5.57% 99.59% # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::32768-49151 41 0.26% 99.85% # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::81920-98303 5 0.03% 99.89% # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::114688-131071 1 0.01% 99.89% # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::196608-212991 10 0.06% 99.96% # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::212992-229375 7 0.04% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walkCompletionTime::total 15681 # Table walker service (enqueue to completion) latency
> system.cpu0.dtb.walker.walksPending::samples 91363987860 # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::mean 0.449877 # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::stdev 0.503999 # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::0-1 91318747860 99.95% 99.95% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::2-3 34013000 0.04% 99.99% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::4-5 5422000 0.01% 99.99% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::6-7 3241000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::8-9 1011500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::10-11 587500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::12-13 452000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::14-15 501000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::16-17 12000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.dtb.walker.walksPending::total 91363987860 # Table walker pending requests distribution
> system.cpu0.dtb.walker.walkPageSizes::4K 5167 76.75% 76.75% # Table walker page sizes translated
> system.cpu0.dtb.walker.walkPageSizes::1M 1565 23.25% 100.00% # Table walker page sizes translated
> system.cpu0.dtb.walker.walkPageSizes::total 6732 # Table walker page sizes translated
> system.cpu0.dtb.walker.walkRequestOrigin_Requested::Data 62660 # Table walker requests started/completed, data/inst
464,465c464,465
< system.cpu0.dtb.walker.walkRequestOrigin_Requested::total 61986 # Table walker requests started/completed, data/inst
< system.cpu0.dtb.walker.walkRequestOrigin_Completed::Data 6230 # Table walker requests started/completed, data/inst
---
> system.cpu0.dtb.walker.walkRequestOrigin_Requested::total 62660 # Table walker requests started/completed, data/inst
> system.cpu0.dtb.walker.walkRequestOrigin_Completed::Data 6732 # Table walker requests started/completed, data/inst
467,468c467,468
< system.cpu0.dtb.walker.walkRequestOrigin_Completed::total 6230 # Table walker requests started/completed, data/inst
< system.cpu0.dtb.walker.walkRequestOrigin::total 68216 # Table walker requests started/completed, data/inst
---
> system.cpu0.dtb.walker.walkRequestOrigin_Completed::total 6732 # Table walker requests started/completed, data/inst
> system.cpu0.dtb.walker.walkRequestOrigin::total 69392 # Table walker requests started/completed, data/inst
471,474c471,474
< system.cpu0.dtb.read_hits 17554590 # DTB read hits
< system.cpu0.dtb.read_misses 54209 # DTB read misses
< system.cpu0.dtb.write_hits 14392399 # DTB write hits
< system.cpu0.dtb.write_misses 7777 # DTB write misses
---
> system.cpu0.dtb.read_hits 22710900 # DTB read hits
> system.cpu0.dtb.read_misses 53664 # DTB read misses
> system.cpu0.dtb.write_hits 16914206 # DTB write hits
> system.cpu0.dtb.write_misses 8996 # DTB write misses
479,481c479,481
< system.cpu0.dtb.flush_entries 3403 # Number of entries that have been flushed from TLB
< system.cpu0.dtb.align_faults 317 # Number of TLB faults due to alignment restrictions
< system.cpu0.dtb.prefetch_faults 2330 # Number of TLB faults due to prefetch
---
> system.cpu0.dtb.flush_entries 3521 # Number of entries that have been flushed from TLB
> system.cpu0.dtb.align_faults 84 # Number of TLB faults due to alignment restrictions
> system.cpu0.dtb.prefetch_faults 1885 # Number of TLB faults due to prefetch
483,485c483,485
< system.cpu0.dtb.perms_faults 789 # Number of TLB faults due to permissions restrictions
< system.cpu0.dtb.read_accesses 17608799 # DTB read accesses
< system.cpu0.dtb.write_accesses 14400176 # DTB write accesses
---
> system.cpu0.dtb.perms_faults 828 # Number of TLB faults due to permissions restrictions
> system.cpu0.dtb.read_accesses 22764564 # DTB read accesses
> system.cpu0.dtb.write_accesses 16923202 # DTB write accesses
487,489c487,489
< system.cpu0.dtb.hits 31946989 # DTB hits
< system.cpu0.dtb.misses 61986 # DTB misses
< system.cpu0.dtb.accesses 32008975 # DTB accesses
---
> system.cpu0.dtb.hits 39625106 # DTB hits
> system.cpu0.dtb.misses 62660 # DTB misses
> system.cpu0.dtb.accesses 39687766 # DTB accesses
519,565c519,562
< system.cpu0.itb.walker.walks 10002 # Table walker walks requested
< system.cpu0.itb.walker.walksShort 10002 # Table walker walks initiated with short descriptors
< system.cpu0.itb.walker.walksShortTerminationLevel::Level1 3947 # Level at which table walker walks with short descriptors terminate
< system.cpu0.itb.walker.walksShortTerminationLevel::Level2 5990 # Level at which table walker walks with short descriptors terminate
< system.cpu0.itb.walker.walksSquashedBefore 65 # Table walks squashed before starting
< system.cpu0.itb.walker.walkWaitTime::samples 9937 # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::mean 314.380598 # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::stdev 1718.762352 # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::0-2047 9514 95.74% 95.74% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::2048-4095 89 0.90% 96.64% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::4096-6143 92 0.93% 97.56% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::6144-8191 156 1.57% 99.13% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::8192-10239 23 0.23% 99.37% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::10240-12287 21 0.21% 99.58% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::12288-14335 10 0.10% 99.68% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::14336-16383 9 0.09% 99.77% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::16384-18431 7 0.07% 99.84% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::18432-20479 4 0.04% 99.88% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::20480-22527 2 0.02% 99.90% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::22528-24575 4 0.04% 99.94% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::24576-26623 2 0.02% 99.96% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::26624-28671 3 0.03% 99.99% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::28672-30719 1 0.01% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkWaitTime::total 9937 # Table walker wait (enqueue to first request) latency
< system.cpu0.itb.walker.walkCompletionTime::samples 2600 # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::mean 9117.887308 # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::gmean 7551.234816 # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::stdev 5655.414847 # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::0-8191 1525 58.65% 58.65% # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::8192-16383 976 37.54% 96.19% # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::16384-24575 32 1.23% 97.42% # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::24576-32767 60 2.31% 99.73% # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::32768-40959 5 0.19% 99.92% # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::40960-49151 1 0.04% 99.96% # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::81920-90111 1 0.04% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walkCompletionTime::total 2600 # Table walker service (enqueue to completion) latency
< system.cpu0.itb.walker.walksPending::samples 20627596212 # Table walker pending requests distribution
< system.cpu0.itb.walker.walksPending::mean 0.981751 # Table walker pending requests distribution
< system.cpu0.itb.walker.walksPending::stdev 0.134001 # Table walker pending requests distribution
< system.cpu0.itb.walker.walksPending::0 376836000 1.83% 1.83% # Table walker pending requests distribution
< system.cpu0.itb.walker.walksPending::1 20250383712 98.17% 100.00% # Table walker pending requests distribution
< system.cpu0.itb.walker.walksPending::2 360000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.itb.walker.walksPending::3 16500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu0.itb.walker.walksPending::total 20627596212 # Table walker pending requests distribution
< system.cpu0.itb.walker.walkPageSizes::4K 2218 87.50% 87.50% # Table walker page sizes translated
< system.cpu0.itb.walker.walkPageSizes::1M 317 12.50% 100.00% # Table walker page sizes translated
< system.cpu0.itb.walker.walkPageSizes::total 2535 # Table walker page sizes translated
---
> system.cpu0.itb.walker.walks 9923 # Table walker walks requested
> system.cpu0.itb.walker.walksShort 9923 # Table walker walks initiated with short descriptors
> system.cpu0.itb.walker.walksShortTerminationLevel::Level1 3743 # Level at which table walker walks with short descriptors terminate
> system.cpu0.itb.walker.walksShortTerminationLevel::Level2 6075 # Level at which table walker walks with short descriptors terminate
> system.cpu0.itb.walker.walksSquashedBefore 105 # Table walks squashed before starting
> system.cpu0.itb.walker.walkWaitTime::samples 9818 # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::mean 399.113872 # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::stdev 2107.706971 # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::0-4095 9439 96.14% 96.14% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::4096-8191 239 2.43% 98.57% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::8192-12287 79 0.80% 99.38% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::12288-16383 28 0.29% 99.66% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::16384-20479 10 0.10% 99.77% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::20480-24575 11 0.11% 99.88% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::24576-28671 3 0.03% 99.91% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::28672-32767 5 0.05% 99.96% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::32768-36863 3 0.03% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::36864-40959 1 0.01% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkWaitTime::total 9818 # Table walker wait (enqueue to first request) latency
> system.cpu0.itb.walker.walkCompletionTime::samples 2687 # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::mean 10340.528470 # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::gmean 8874.826622 # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::stdev 6037.575177 # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::0-8191 928 34.54% 34.54% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::8192-16383 1618 60.22% 94.75% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::16384-24575 45 1.67% 96.43% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::24576-32767 85 3.16% 99.59% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::32768-40959 7 0.26% 99.85% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::40960-49151 1 0.04% 99.89% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::49152-57343 1 0.04% 99.93% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::57344-65535 1 0.04% 99.96% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::90112-98303 1 0.04% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walkCompletionTime::total 2687 # Table walker service (enqueue to completion) latency
> system.cpu0.itb.walker.walksPending::samples 18349502828 # Table walker pending requests distribution
> system.cpu0.itb.walker.walksPending::mean 0.974755 # Table walker pending requests distribution
> system.cpu0.itb.walker.walksPending::stdev 0.157116 # Table walker pending requests distribution
> system.cpu0.itb.walker.walksPending::0 463854500 2.53% 2.53% # Table walker pending requests distribution
> system.cpu0.itb.walker.walksPending::1 17885129828 97.47% 100.00% # Table walker pending requests distribution
> system.cpu0.itb.walker.walksPending::2 423500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.itb.walker.walksPending::3 95000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu0.itb.walker.walksPending::total 18349502828 # Table walker pending requests distribution
> system.cpu0.itb.walker.walkPageSizes::4K 2262 87.61% 87.61% # Table walker page sizes translated
> system.cpu0.itb.walker.walkPageSizes::1M 320 12.39% 100.00% # Table walker page sizes translated
> system.cpu0.itb.walker.walkPageSizes::total 2582 # Table walker page sizes translated
567,568c564,565
< system.cpu0.itb.walker.walkRequestOrigin_Requested::Inst 10002 # Table walker requests started/completed, data/inst
< system.cpu0.itb.walker.walkRequestOrigin_Requested::total 10002 # Table walker requests started/completed, data/inst
---
> system.cpu0.itb.walker.walkRequestOrigin_Requested::Inst 9923 # Table walker requests started/completed, data/inst
> system.cpu0.itb.walker.walkRequestOrigin_Requested::total 9923 # Table walker requests started/completed, data/inst
570,574c567,571
< system.cpu0.itb.walker.walkRequestOrigin_Completed::Inst 2535 # Table walker requests started/completed, data/inst
< system.cpu0.itb.walker.walkRequestOrigin_Completed::total 2535 # Table walker requests started/completed, data/inst
< system.cpu0.itb.walker.walkRequestOrigin::total 12537 # Table walker requests started/completed, data/inst
< system.cpu0.itb.inst_hits 37321844 # ITB inst hits
< system.cpu0.itb.inst_misses 10002 # ITB inst misses
---
> system.cpu0.itb.walker.walkRequestOrigin_Completed::Inst 2582 # Table walker requests started/completed, data/inst
> system.cpu0.itb.walker.walkRequestOrigin_Completed::total 2582 # Table walker requests started/completed, data/inst
> system.cpu0.itb.walker.walkRequestOrigin::total 12505 # Table walker requests started/completed, data/inst
> system.cpu0.itb.inst_hits 70918524 # ITB inst hits
> system.cpu0.itb.inst_misses 9923 # ITB inst misses
583c580
< system.cpu0.itb.flush_entries 2308 # Number of entries that have been flushed from TLB
---
> system.cpu0.itb.flush_entries 2361 # Number of entries that have been flushed from TLB
587c584
< system.cpu0.itb.perms_faults 1915 # Number of TLB faults due to permissions restrictions
---
> system.cpu0.itb.perms_faults 1943 # Number of TLB faults due to permissions restrictions
590,594c587,591
< system.cpu0.itb.inst_accesses 37331846 # ITB inst accesses
< system.cpu0.itb.hits 37321844 # DTB hits
< system.cpu0.itb.misses 10002 # DTB misses
< system.cpu0.itb.accesses 37331846 # DTB accesses
< system.cpu0.numCycles 127490392 # number of cpu cycles simulated
---
> system.cpu0.itb.inst_accesses 70928447 # ITB inst accesses
> system.cpu0.itb.hits 70918524 # DTB hits
> system.cpu0.itb.misses 9923 # DTB misses
> system.cpu0.itb.accesses 70928447 # DTB accesses
> system.cpu0.numCycles 192710246 # number of cpu cycles simulated
597,613c594,610
< system.cpu0.fetch.icacheStallCycles 18416586 # Number of cycles fetch is stalled on an Icache miss
< system.cpu0.fetch.Insts 111347815 # Number of instructions fetch has processed
< system.cpu0.fetch.Branches 23750953 # Number of branches that fetch encountered
< system.cpu0.fetch.predictedBranches 14505310 # Number of branches that fetch has predicted taken
< system.cpu0.fetch.Cycles 103542853 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu0.fetch.SquashCycles 2791794 # Number of cycles fetch has spent squashing
< system.cpu0.fetch.TlbCycles 127823 # Number of cycles fetch has spent waiting for tlb
< system.cpu0.fetch.MiscStallCycles 53549 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu0.fetch.PendingTrapStallCycles 359263 # Number of stall cycles due to pending traps
< system.cpu0.fetch.PendingQuiesceStallCycles 418714 # Number of stall cycles due to pending quiesce instructions
< system.cpu0.fetch.IcacheWaitRetryStallCycles 68477 # Number of stall cycles due to full MSHR
< system.cpu0.fetch.CacheLines 37322509 # Number of cache lines fetched
< system.cpu0.fetch.IcacheSquashes 269100 # Number of outstanding Icache misses that were squashed
< system.cpu0.fetch.ItlbSquashes 3836 # Number of outstanding ITLB misses that were squashed
< system.cpu0.fetch.rateDist::samples 124383162 # Number of instructions fetched each cycle (Total)
< system.cpu0.fetch.rateDist::mean 1.079346 # Number of instructions fetched each cycle (Total)
< system.cpu0.fetch.rateDist::stdev 1.261981 # Number of instructions fetched each cycle (Total)
---
> system.cpu0.fetch.icacheStallCycles 19172907 # Number of cycles fetch is stalled on an Icache miss
> system.cpu0.fetch.Insts 190300440 # Number of instructions fetch has processed
> system.cpu0.fetch.Branches 51768532 # Number of branches that fetch encountered
> system.cpu0.fetch.predictedBranches 38620751 # Number of branches that fetch has predicted taken
> system.cpu0.fetch.Cycles 166603353 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu0.fetch.SquashCycles 5605830 # Number of cycles fetch has spent squashing
> system.cpu0.fetch.TlbCycles 133760 # Number of cycles fetch has spent waiting for tlb
> system.cpu0.fetch.MiscStallCycles 54794 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu0.fetch.PendingTrapStallCycles 348448 # Number of stall cycles due to pending traps
> system.cpu0.fetch.PendingQuiesceStallCycles 420234 # Number of stall cycles due to pending quiesce instructions
> system.cpu0.fetch.IcacheWaitRetryStallCycles 74628 # Number of stall cycles due to full MSHR
> system.cpu0.fetch.CacheLines 70919147 # Number of cache lines fetched
> system.cpu0.fetch.IcacheSquashes 257234 # Number of outstanding Icache misses that were squashed
> system.cpu0.fetch.ItlbSquashes 4157 # Number of outstanding ITLB misses that were squashed
> system.cpu0.fetch.rateDist::samples 189611039 # Number of instructions fetched each cycle (Total)
> system.cpu0.fetch.rateDist::mean 1.227807 # Number of instructions fetched each cycle (Total)
> system.cpu0.fetch.rateDist::stdev 1.311092 # Number of instructions fetched each cycle (Total)
615,618c612,615
< system.cpu0.fetch.rateDist::0 62596919 50.33% 50.33% # Number of instructions fetched each cycle (Total)
< system.cpu0.fetch.rateDist::1 21226112 17.07% 67.39% # Number of instructions fetched each cycle (Total)
< system.cpu0.fetch.rateDist::2 8654044 6.96% 74.35% # Number of instructions fetched each cycle (Total)
< system.cpu0.fetch.rateDist::3 31906087 25.65% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu0.fetch.rateDist::0 87830492 46.32% 46.32% # Number of instructions fetched each cycle (Total)
> system.cpu0.fetch.rateDist::1 29214542 15.41% 61.73% # Number of instructions fetched each cycle (Total)
> system.cpu0.fetch.rateDist::2 14106780 7.44% 69.17% # Number of instructions fetched each cycle (Total)
> system.cpu0.fetch.rateDist::3 58459225 30.83% 100.00% # Number of instructions fetched each cycle (Total)
622,668c619,665
< system.cpu0.fetch.rateDist::total 124383162 # Number of instructions fetched each cycle (Total)
< system.cpu0.fetch.branchRate 0.186296 # Number of branch fetches per cycle
< system.cpu0.fetch.rate 0.873382 # Number of inst fetches per cycle
< system.cpu0.decode.IdleCycles 19346102 # Number of cycles decode is idle
< system.cpu0.decode.BlockedCycles 58140113 # Number of cycles decode is blocked
< system.cpu0.decode.RunCycles 40971754 # Number of cycles decode is running
< system.cpu0.decode.UnblockCycles 4869688 # Number of cycles decode is unblocking
< system.cpu0.decode.SquashCycles 1055505 # Number of cycles decode is squashing
< system.cpu0.decode.BranchResolved 3027271 # Number of times decode resolved a branch
< system.cpu0.decode.BranchMispred 344448 # Number of times decode detected a branch misprediction
< system.cpu0.decode.DecodedInsts 109400605 # Number of instructions handled by decode
< system.cpu0.decode.SquashedInsts 3934770 # Number of squashed instructions handled by decode
< system.cpu0.rename.SquashCycles 1055505 # Number of cycles rename is squashing
< system.cpu0.rename.IdleCycles 25005985 # Number of cycles rename is idle
< system.cpu0.rename.BlockCycles 11977086 # Number of cycles rename is blocking
< system.cpu0.rename.serializeStallCycles 36202111 # count of cycles rename stalled for serializing inst
< system.cpu0.rename.RunCycles 40046327 # Number of cycles rename is running
< system.cpu0.rename.UnblockCycles 10096148 # Number of cycles rename is unblocking
< system.cpu0.rename.RenamedInsts 104386948 # Number of instructions processed by rename
< system.cpu0.rename.SquashedInsts 1045357 # Number of squashed instructions processed by rename
< system.cpu0.rename.ROBFullEvents 1411792 # Number of times rename has blocked due to ROB full
< system.cpu0.rename.IQFullEvents 159433 # Number of times rename has blocked due to IQ full
< system.cpu0.rename.LQFullEvents 59086 # Number of times rename has blocked due to LQ full
< system.cpu0.rename.SQFullEvents 5966912 # Number of times rename has blocked due to SQ full
< system.cpu0.rename.RenamedOperands 108436619 # Number of destination operands rename has renamed
< system.cpu0.rename.RenameLookups 476371377 # Number of register rename lookups that rename has made
< system.cpu0.rename.int_rename_lookups 119317721 # Number of integer rename lookups
< system.cpu0.rename.fp_rename_lookups 9226 # Number of floating rename lookups
< system.cpu0.rename.CommittedMaps 97033193 # Number of HB maps that are committed
< system.cpu0.rename.UndoneMaps 11403415 # Number of HB maps that are undone due to squashing
< system.cpu0.rename.serializingInsts 1211111 # count of serializing insts renamed
< system.cpu0.rename.tempSerializingInsts 1071444 # count of temporary serializing insts renamed
< system.cpu0.rename.skidInsts 12097609 # count of insts added to the skid buffer
< system.cpu0.memDep0.insertedLoads 18549268 # Number of loads inserted to the mem dependence unit.
< system.cpu0.memDep0.insertedStores 15931724 # Number of stores inserted to the mem dependence unit.
< system.cpu0.memDep0.conflictingLoads 1681801 # Number of conflicting loads.
< system.cpu0.memDep0.conflictingStores 2123013 # Number of conflicting stores.
< system.cpu0.iq.iqInstsAdded 101474466 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu0.iq.iqNonSpecInstsAdded 1673346 # Number of non-speculative instructions added to the IQ
< system.cpu0.iq.iqInstsIssued 99505309 # Number of instructions issued
< system.cpu0.iq.iqSquashedInstsIssued 475979 # Number of squashed instructions issued
< system.cpu0.iq.iqSquashedInstsExamined 8870309 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu0.iq.iqSquashedOperandsExamined 22101778 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu0.iq.iqSquashedNonSpecRemoved 120255 # Number of squashed non-spec instructions that were removed
< system.cpu0.iq.issued_per_cycle::samples 124383162 # Number of insts issued each cycle
< system.cpu0.iq.issued_per_cycle::mean 0.799990 # Number of insts issued each cycle
< system.cpu0.iq.issued_per_cycle::stdev 1.034146 # Number of insts issued each cycle
---
> system.cpu0.fetch.rateDist::total 189611039 # Number of instructions fetched each cycle (Total)
> system.cpu0.fetch.branchRate 0.268634 # Number of branch fetches per cycle
> system.cpu0.fetch.rate 0.987495 # Number of inst fetches per cycle
> system.cpu0.decode.IdleCycles 24427882 # Number of cycles decode is idle
> system.cpu0.decode.BlockedCycles 101305691 # Number of cycles decode is blocked
> system.cpu0.decode.RunCycles 56642715 # Number of cycles decode is running
> system.cpu0.decode.UnblockCycles 4754811 # Number of cycles decode is unblocking
> system.cpu0.decode.SquashCycles 2479940 # Number of cycles decode is squashing
> system.cpu0.decode.BranchResolved 2942193 # Number of times decode resolved a branch
> system.cpu0.decode.BranchMispred 327073 # Number of times decode detected a branch misprediction
> system.cpu0.decode.DecodedInsts 148781526 # Number of instructions handled by decode
> system.cpu0.decode.SquashedInsts 3762312 # Number of squashed instructions handled by decode
> system.cpu0.rename.SquashCycles 2479940 # Number of cycles rename is squashing
> system.cpu0.rename.IdleCycles 32842566 # Number of cycles rename is idle
> system.cpu0.rename.BlockCycles 11912016 # Number of cycles rename is blocking
> system.cpu0.rename.serializeStallCycles 79322122 # count of cycles rename stalled for serializing inst
> system.cpu0.rename.RunCycles 52855770 # Number of cycles rename is running
> system.cpu0.rename.UnblockCycles 10198625 # Number of cycles rename is unblocking
> system.cpu0.rename.RenamedInsts 132285921 # Number of instructions processed by rename
> system.cpu0.rename.SquashedInsts 1008096 # Number of squashed instructions processed by rename
> system.cpu0.rename.ROBFullEvents 1377906 # Number of times rename has blocked due to ROB full
> system.cpu0.rename.IQFullEvents 148604 # Number of times rename has blocked due to IQ full
> system.cpu0.rename.LQFullEvents 51873 # Number of times rename has blocked due to LQ full
> system.cpu0.rename.SQFullEvents 6170558 # Number of times rename has blocked due to SQ full
> system.cpu0.rename.RenamedOperands 135790293 # Number of destination operands rename has renamed
> system.cpu0.rename.RenameLookups 611071310 # Number of register rename lookups that rename has made
> system.cpu0.rename.int_rename_lookups 146878490 # Number of integer rename lookups
> system.cpu0.rename.fp_rename_lookups 9376 # Number of floating rename lookups
> system.cpu0.rename.CommittedMaps 124889963 # Number of HB maps that are committed
> system.cpu0.rename.UndoneMaps 10900327 # Number of HB maps that are undone due to squashing
> system.cpu0.rename.serializingInsts 2656202 # count of serializing insts renamed
> system.cpu0.rename.tempSerializingInsts 2518524 # count of temporary serializing insts renamed
> system.cpu0.rename.skidInsts 22032615 # count of insts added to the skid buffer
> system.cpu0.memDep0.insertedLoads 23644678 # Number of loads inserted to the mem dependence unit.
> system.cpu0.memDep0.insertedStores 18416726 # Number of stores inserted to the mem dependence unit.
> system.cpu0.memDep0.conflictingLoads 1638849 # Number of conflicting loads.
> system.cpu0.memDep0.conflictingStores 2450280 # Number of conflicting stores.
> system.cpu0.iq.iqInstsAdded 129422072 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu0.iq.iqNonSpecInstsAdded 1660998 # Number of non-speculative instructions added to the IQ
> system.cpu0.iq.iqInstsIssued 127592349 # Number of instructions issued
> system.cpu0.iq.iqSquashedInstsIssued 453825 # Number of squashed instructions issued
> system.cpu0.iq.iqSquashedInstsExamined 8506052 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu0.iq.iqSquashedOperandsExamined 21267672 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu0.iq.iqSquashedNonSpecRemoved 117222 # Number of squashed non-spec instructions that were removed
> system.cpu0.iq.issued_per_cycle::samples 189611039 # Number of insts issued each cycle
> system.cpu0.iq.issued_per_cycle::mean 0.672916 # Number of insts issued each cycle
> system.cpu0.iq.issued_per_cycle::stdev 0.964306 # Number of insts issued each cycle
670,675c667,672
< system.cpu0.iq.issued_per_cycle::0 68905319 55.40% 55.40% # Number of insts issued each cycle
< system.cpu0.iq.issued_per_cycle::1 22874220 18.39% 73.79% # Number of insts issued each cycle
< system.cpu0.iq.issued_per_cycle::2 22288669 17.92% 91.71% # Number of insts issued each cycle
< system.cpu0.iq.issued_per_cycle::3 9206102 7.40% 99.11% # Number of insts issued each cycle
< system.cpu0.iq.issued_per_cycle::4 1108815 0.89% 100.00% # Number of insts issued each cycle
< system.cpu0.iq.issued_per_cycle::5 37 0.00% 100.00% # Number of insts issued each cycle
---
> system.cpu0.iq.issued_per_cycle::0 115784330 61.06% 61.06% # Number of insts issued each cycle
> system.cpu0.iq.issued_per_cycle::1 32509497 17.15% 78.21% # Number of insts issued each cycle
> system.cpu0.iq.issued_per_cycle::2 29946391 15.79% 94.00% # Number of insts issued each cycle
> system.cpu0.iq.issued_per_cycle::3 10293248 5.43% 99.43% # Number of insts issued each cycle
> system.cpu0.iq.issued_per_cycle::4 1077539 0.57% 100.00% # Number of insts issued each cycle
> system.cpu0.iq.issued_per_cycle::5 34 0.00% 100.00% # Number of insts issued each cycle
682c679
< system.cpu0.iq.issued_per_cycle::total 124383162 # Number of insts issued each cycle
---
> system.cpu0.iq.issued_per_cycle::total 189611039 # Number of insts issued each cycle
684,714c681,711
< system.cpu0.iq.fu_full::IntAlu 9283826 40.69% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::IntMult 70 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::IntDiv 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::FloatAdd 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::FloatCmp 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::FloatCvt 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::FloatMult 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::FloatDiv 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdAdd 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdAlu 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdCmp 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdCvt 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdMisc 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdMult 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdShift 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 40.69% # attempts to use FU when none available
< system.cpu0.iq.fu_full::MemRead 5520798 24.20% 64.89% # attempts to use FU when none available
< system.cpu0.iq.fu_full::MemWrite 8011764 35.11% 100.00% # attempts to use FU when none available
---
> system.cpu0.iq.fu_full::IntAlu 10302435 44.02% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::IntMult 127 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::IntDiv 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::FloatAdd 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::FloatCmp 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::FloatCvt 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::FloatMult 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::FloatDiv 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdAdd 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdAlu 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdCmp 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdCvt 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdMisc 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdMult 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdShift 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 44.02% # attempts to use FU when none available
> system.cpu0.iq.fu_full::MemRead 5400760 23.08% 67.10% # attempts to use FU when none available
> system.cpu0.iq.fu_full::MemWrite 7700326 32.90% 100.00% # attempts to use FU when none available
717,748c714,745
< system.cpu0.iq.FU_type_0::No_OpClass 2266 0.00% 0.00% # Type of FU issued
< system.cpu0.iq.FU_type_0::IntAlu 65682798 66.01% 66.01% # Type of FU issued
< system.cpu0.iq.FU_type_0::IntMult 92825 0.09% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::FloatAdd 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::FloatDiv 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatDiv 1 0.00% 66.10% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatMisc 8012 0.01% 66.11% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 66.11% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.11% # Type of FU issued
< system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.11% # Type of FU issued
< system.cpu0.iq.FU_type_0::MemRead 18253823 18.34% 84.46% # Type of FU issued
< system.cpu0.iq.FU_type_0::MemWrite 15465584 15.54% 100.00% # Type of FU issued
---
> system.cpu0.iq.FU_type_0::No_OpClass 2272 0.00% 0.00% # Type of FU issued
> system.cpu0.iq.FU_type_0::IntAlu 86139109 67.51% 67.51% # Type of FU issued
> system.cpu0.iq.FU_type_0::IntMult 105637 0.08% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::FloatAdd 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::FloatDiv 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatMisc 7185 0.01% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.60% # Type of FU issued
> system.cpu0.iq.FU_type_0::MemRead 23381898 18.33% 85.93% # Type of FU issued
> system.cpu0.iq.FU_type_0::MemWrite 17956248 14.07% 100.00% # Type of FU issued
751,763c748,760
< system.cpu0.iq.FU_type_0::total 99505309 # Type of FU issued
< system.cpu0.iq.rate 0.780493 # Inst issue rate
< system.cpu0.iq.fu_busy_cnt 22816458 # FU busy when requested
< system.cpu0.iq.fu_busy_rate 0.229299 # FU busy rate (busy events/executed inst)
< system.cpu0.iq.int_inst_queue_reads 346654844 # Number of integer instruction queue reads
< system.cpu0.iq.int_inst_queue_writes 112025701 # Number of integer instruction queue writes
< system.cpu0.iq.int_inst_queue_wakeup_accesses 97442801 # Number of integer instruction queue wakeup accesses
< system.cpu0.iq.fp_inst_queue_reads 31372 # Number of floating instruction queue reads
< system.cpu0.iq.fp_inst_queue_writes 11049 # Number of floating instruction queue writes
< system.cpu0.iq.fp_inst_queue_wakeup_accesses 9514 # Number of floating instruction queue wakeup accesses
< system.cpu0.iq.int_alu_accesses 122299120 # Number of integer alu accesses
< system.cpu0.iq.fp_alu_accesses 20381 # Number of floating point alu accesses
< system.cpu0.iew.lsq.thread0.forwLoads 360751 # Number of loads that had data forwarded from stores
---
> system.cpu0.iq.FU_type_0::total 127592349 # Type of FU issued
> system.cpu0.iq.rate 0.662094 # Inst issue rate
> system.cpu0.iq.fu_busy_cnt 23403648 # FU busy when requested
> system.cpu0.iq.fu_busy_rate 0.183425 # FU busy rate (busy events/executed inst)
> system.cpu0.iq.int_inst_queue_reads 468620138 # Number of integer instruction queue reads
> system.cpu0.iq.int_inst_queue_writes 139596675 # Number of integer instruction queue writes
> system.cpu0.iq.int_inst_queue_wakeup_accesses 124128658 # Number of integer instruction queue wakeup accesses
> system.cpu0.iq.fp_inst_queue_reads 33072 # Number of floating instruction queue reads
> system.cpu0.iq.fp_inst_queue_writes 11274 # Number of floating instruction queue writes
> system.cpu0.iq.fp_inst_queue_wakeup_accesses 9724 # Number of floating instruction queue wakeup accesses
> system.cpu0.iq.int_alu_accesses 150972031 # Number of integer alu accesses
> system.cpu0.iq.fp_alu_accesses 21694 # Number of floating point alu accesses
> system.cpu0.iew.lsq.thread0.forwLoads 349342 # Number of loads that had data forwarded from stores
765,768c762,765
< system.cpu0.iew.lsq.thread0.squashedLoads 1973339 # Number of loads squashed
< system.cpu0.iew.lsq.thread0.ignoredResponses 2498 # Number of memory responses ignored because the instruction is squashed
< system.cpu0.iew.lsq.thread0.memOrderViolation 18704 # Number of memory ordering violations
< system.cpu0.iew.lsq.thread0.squashedStores 1001610 # Number of stores squashed
---
> system.cpu0.iew.lsq.thread0.squashedLoads 1883137 # Number of loads squashed
> system.cpu0.iew.lsq.thread0.ignoredResponses 2543 # Number of memory responses ignored because the instruction is squashed
> system.cpu0.iew.lsq.thread0.memOrderViolation 18891 # Number of memory ordering violations
> system.cpu0.iew.lsq.thread0.squashedStores 974261 # Number of stores squashed
771,772c768,769
< system.cpu0.iew.lsq.thread0.rescheduledLoads 104951 # Number of loads that were rescheduled
< system.cpu0.iew.lsq.thread0.cacheBlocked 329906 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu0.iew.lsq.thread0.rescheduledLoads 112825 # Number of loads that were rescheduled
> system.cpu0.iew.lsq.thread0.cacheBlocked 327783 # Number of times an access to memory failed due to the cache being blocked
774,777c771,774
< system.cpu0.iew.iewSquashCycles 1055505 # Number of cycles IEW is squashing
< system.cpu0.iew.iewBlockCycles 1579113 # Number of cycles IEW is blocking
< system.cpu0.iew.iewUnblockCycles 185823 # Number of cycles IEW is unblocking
< system.cpu0.iew.iewDispatchedInsts 103314574 # Number of instructions dispatched to IQ
---
> system.cpu0.iew.iewSquashCycles 2479940 # Number of cycles IEW is squashing
> system.cpu0.iew.iewBlockCycles 1553148 # Number of cycles IEW is blocking
> system.cpu0.iew.iewUnblockCycles 173644 # Number of cycles IEW is unblocking
> system.cpu0.iew.iewDispatchedInsts 131254258 # Number of instructions dispatched to IQ
779,790c776,787
< system.cpu0.iew.iewDispLoadInsts 18549268 # Number of dispatched load instructions
< system.cpu0.iew.iewDispStoreInsts 15931724 # Number of dispatched store instructions
< system.cpu0.iew.iewDispNonSpecInsts 862014 # Number of dispatched non-speculative instructions
< system.cpu0.iew.iewIQFullEvents 26297 # Number of times the IQ has become full, causing a stall
< system.cpu0.iew.iewLSQFullEvents 136520 # Number of times the LSQ has become full, causing a stall
< system.cpu0.iew.memOrderViolationEvents 18704 # Number of memory order violations
< system.cpu0.iew.predictedTakenIncorrect 287589 # Number of branches that were predicted taken incorrectly
< system.cpu0.iew.predictedNotTakenIncorrect 395520 # Number of branches that were predicted not taken incorrectly
< system.cpu0.iew.branchMispredicts 683109 # Number of branch mispredicts detected at execute
< system.cpu0.iew.iewExecutedInsts 98423737 # Number of executed instructions
< system.cpu0.iew.iewExecLoadInsts 17803606 # Number of load instructions executed
< system.cpu0.iew.iewExecSquashedInsts 1019712 # Number of squashed instructions skipped in execute
---
> system.cpu0.iew.iewDispLoadInsts 23644678 # Number of dispatched load instructions
> system.cpu0.iew.iewDispStoreInsts 18416726 # Number of dispatched store instructions
> system.cpu0.iew.iewDispNonSpecInsts 851019 # Number of dispatched non-speculative instructions
> system.cpu0.iew.iewIQFullEvents 24728 # Number of times the IQ has become full, causing a stall
> system.cpu0.iew.iewLSQFullEvents 127466 # Number of times the LSQ has become full, causing a stall
> system.cpu0.iew.memOrderViolationEvents 18891 # Number of memory order violations
> system.cpu0.iew.predictedTakenIncorrect 275684 # Number of branches that were predicted taken incorrectly
> system.cpu0.iew.predictedNotTakenIncorrect 374727 # Number of branches that were predicted not taken incorrectly
> system.cpu0.iew.branchMispredicts 650411 # Number of branch mispredicts detected at execute
> system.cpu0.iew.iewExecutedInsts 126563046 # Number of executed instructions
> system.cpu0.iew.iewExecLoadInsts 22955767 # Number of load instructions executed
> system.cpu0.iew.iewExecSquashedInsts 966765 # Number of squashed instructions skipped in execute
792,800c789,797
< system.cpu0.iew.exec_nop 166762 # number of nop insts executed
< system.cpu0.iew.exec_refs 33081779 # number of memory reference insts executed
< system.cpu0.iew.exec_branches 16674739 # Number of branches executed
< system.cpu0.iew.exec_stores 15278173 # Number of stores executed
< system.cpu0.iew.exec_rate 0.772009 # Inst execution rate
< system.cpu0.iew.wb_sent 97898733 # cumulative count of insts sent to commit
< system.cpu0.iew.wb_count 97452315 # cumulative count of insts written-back
< system.cpu0.iew.wb_producers 50771632 # num instructions producing a value
< system.cpu0.iew.wb_consumers 83764488 # num instructions consuming a value
---
> system.cpu0.iew.exec_nop 171188 # number of nop insts executed
> system.cpu0.iew.exec_refs 40733276 # number of memory reference insts executed
> system.cpu0.iew.exec_branches 24565455 # Number of branches executed
> system.cpu0.iew.exec_stores 17777509 # Number of stores executed
> system.cpu0.iew.exec_rate 0.656753 # Inst execution rate
> system.cpu0.iew.wb_sent 126045909 # cumulative count of insts sent to commit
> system.cpu0.iew.wb_count 124138382 # cumulative count of insts written-back
> system.cpu0.iew.wb_producers 63204033 # num instructions producing a value
> system.cpu0.iew.wb_consumers 102166760 # num instructions consuming a value
802,803c799,800
< system.cpu0.iew.wb_rate 0.764389 # insts written-back per cycle
< system.cpu0.iew.wb_fanout 0.606124 # average fanout of values written-back
---
> system.cpu0.iew.wb_rate 0.644171 # insts written-back per cycle
> system.cpu0.iew.wb_fanout 0.618636 # average fanout of values written-back
805,810c802,807
< system.cpu0.commit.commitSquashedInsts 8390139 # The number of squashed insts skipped by commit
< system.cpu0.commit.commitNonSpecStalls 1553091 # The number of times commit has been forced to stall to communicate backwards
< system.cpu0.commit.branchMispredicts 624980 # The number of times a branch was mispredicted
< system.cpu0.commit.committed_per_cycle::samples 122653513 # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::mean 0.765118 # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::stdev 1.477688 # Number of insts commited each cycle
---
> system.cpu0.commit.commitSquashedInsts 9496881 # The number of squashed insts skipped by commit
> system.cpu0.commit.commitNonSpecStalls 1543776 # The number of times commit has been forced to stall to communicate backwards
> system.cpu0.commit.branchMispredicts 596906 # The number of times a branch was mispredicted
> system.cpu0.commit.committed_per_cycle::samples 186488308 # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::mean 0.647310 # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::stdev 1.345681 # Number of insts commited each cycle
812,820c809,817
< system.cpu0.commit.committed_per_cycle::0 78804860 64.25% 64.25% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::1 24438835 19.93% 84.18% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::2 8183554 6.67% 90.85% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::3 3164514 2.58% 93.43% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::4 3412948 2.78% 96.21% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::5 1509244 1.23% 97.44% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::6 1121963 0.91% 98.36% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::7 525683 0.43% 98.78% # Number of insts commited each cycle
< system.cpu0.commit.committed_per_cycle::8 1491912 1.22% 100.00% # Number of insts commited each cycle
---
> system.cpu0.commit.committed_per_cycle::0 128655160 68.99% 68.99% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::1 31929494 17.12% 86.11% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::2 12238036 6.56% 92.67% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::3 3079239 1.65% 94.32% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::4 4650991 2.49% 96.82% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::5 2566190 1.38% 98.19% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::6 1394957 0.75% 98.94% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::7 526048 0.28% 99.22% # Number of insts commited each cycle
> system.cpu0.commit.committed_per_cycle::8 1448193 0.78% 100.00% # Number of insts commited each cycle
824,826c821,823
< system.cpu0.commit.committed_per_cycle::total 122653513 # Number of insts commited each cycle
< system.cpu0.commit.committedInsts 78072085 # Number of instructions committed
< system.cpu0.commit.committedOps 93844352 # Number of ops (including micro ops) committed
---
> system.cpu0.commit.committed_per_cycle::total 186488308 # Number of insts commited each cycle
> system.cpu0.commit.committedInsts 99634335 # Number of instructions committed
> system.cpu0.commit.committedOps 120715819 # Number of ops (including micro ops) committed
828,834c825,831
< system.cpu0.commit.refs 31506042 # Number of memory references committed
< system.cpu0.commit.loads 16575928 # Number of loads committed
< system.cpu0.commit.membars 642248 # Number of memory barriers committed
< system.cpu0.commit.branches 16047033 # Number of branches committed
< system.cpu0.commit.fp_insts 9500 # Number of committed floating point instructions.
< system.cpu0.commit.int_insts 80932371 # Number of committed integer instructions.
< system.cpu0.commit.function_calls 1914804 # Number of function calls committed.
---
> system.cpu0.commit.refs 39204006 # Number of memory references committed
> system.cpu0.commit.loads 21761541 # Number of loads committed
> system.cpu0.commit.membars 628761 # Number of memory barriers committed
> system.cpu0.commit.branches 23967170 # Number of branches committed
> system.cpu0.commit.fp_insts 9708 # Number of committed floating point instructions.
> system.cpu0.commit.int_insts 105564175 # Number of committed integer instructions.
> system.cpu0.commit.function_calls 4749359 # Number of function calls committed.
836,866c833,863
< system.cpu0.commit.op_class_0::IntAlu 62239958 66.32% 66.32% # Class of committed instruction
< system.cpu0.commit.op_class_0::IntMult 90340 0.10% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::IntDiv 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::FloatAdd 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::FloatCmp 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::FloatCvt 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::FloatMult 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::FloatDiv 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::FloatSqrt 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdAdd 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdAddAcc 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdAlu 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdCmp 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdCvt 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdMisc 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdMult 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdMultAcc 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdShift 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdShiftAcc 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdSqrt 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatAdd 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatAlu 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatCmp 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatCvt 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatDiv 0 0.00% 66.42% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatMisc 8012 0.01% 66.43% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatMult 0 0.00% 66.43% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatMultAcc 0 0.00% 66.43% # Class of committed instruction
< system.cpu0.commit.op_class_0::SimdFloatSqrt 0 0.00% 66.43% # Class of committed instruction
< system.cpu0.commit.op_class_0::MemRead 16575928 17.66% 84.09% # Class of committed instruction
< system.cpu0.commit.op_class_0::MemWrite 14930114 15.91% 100.00% # Class of committed instruction
---
> system.cpu0.commit.op_class_0::IntAlu 81401150 67.43% 67.43% # Class of committed instruction
> system.cpu0.commit.op_class_0::IntMult 103478 0.09% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::IntDiv 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::FloatAdd 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::FloatCmp 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::FloatCvt 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::FloatMult 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::FloatDiv 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::FloatSqrt 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdAdd 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdAddAcc 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdAlu 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdCmp 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdCvt 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdMisc 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdMult 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdMultAcc 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdShift 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdShiftAcc 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdSqrt 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatAdd 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatAlu 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatCmp 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatCvt 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatDiv 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatMisc 7185 0.01% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatMult 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.52% # Class of committed instruction
> system.cpu0.commit.op_class_0::MemRead 21761541 18.03% 85.55% # Class of committed instruction
> system.cpu0.commit.op_class_0::MemWrite 17442465 14.45% 100.00% # Class of committed instruction
869,870c866,867
< system.cpu0.commit.op_class_0::total 93844352 # Class of committed instruction
< system.cpu0.commit.bw_lim_events 1491912 # number cycles where commit BW limit reached
---
> system.cpu0.commit.op_class_0::total 120715819 # Class of committed instruction
> system.cpu0.commit.bw_lim_events 1448193 # number cycles where commit BW limit reached
872,899c869,896
< system.cpu0.rob.rob_reads 219244998 # The number of ROB reads
< system.cpu0.rob.rob_writes 206197797 # The number of ROB writes
< system.cpu0.timesIdled 126478 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu0.idleCycles 3107230 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu0.quiesceCycles 5523018391 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu0.committedInsts 77956509 # Number of Instructions Simulated
< system.cpu0.committedOps 93728776 # Number of Ops (including micro ops) Simulated
< system.cpu0.cpi 1.635404 # CPI: Cycles Per Instruction
< system.cpu0.cpi_total 1.635404 # CPI: Total CPI of All Threads
< system.cpu0.ipc 0.611470 # IPC: Instructions Per Cycle
< system.cpu0.ipc_total 0.611470 # IPC: Total IPC of All Threads
< system.cpu0.int_regfile_reads 109237443 # number of integer regfile reads
< system.cpu0.int_regfile_writes 59093647 # number of integer regfile writes
< system.cpu0.fp_regfile_reads 8049 # number of floating regfile reads
< system.cpu0.fp_regfile_writes 2136 # number of floating regfile writes
< system.cpu0.cc_regfile_reads 346833598 # number of cc regfile reads
< system.cpu0.cc_regfile_writes 40564465 # number of cc regfile writes
< system.cpu0.misc_regfile_reads 243214174 # number of misc regfile reads
< system.cpu0.misc_regfile_writes 1207250 # number of misc regfile writes
< system.cpu0.dcache.tags.replacements 702516 # number of replacements
< system.cpu0.dcache.tags.tagsinuse 497.143728 # Cycle average of tags in use
< system.cpu0.dcache.tags.total_refs 28480758 # Total number of references to valid blocks.
< system.cpu0.dcache.tags.sampled_refs 703028 # Sample count of references to valid blocks.
< system.cpu0.dcache.tags.avg_refs 40.511556 # Average number of references to valid blocks.
< system.cpu0.dcache.tags.warmup_cycle 256726000 # Cycle when the warmup percentage was hit.
< system.cpu0.dcache.tags.occ_blocks::cpu0.data 497.143728 # Average occupied blocks per requestor
< system.cpu0.dcache.tags.occ_percent::cpu0.data 0.970984 # Average percentage of cache occupancy
< system.cpu0.dcache.tags.occ_percent::total 0.970984 # Average percentage of cache occupancy
---
> system.cpu0.rob.rob_reads 292184577 # The number of ROB reads
> system.cpu0.rob.rob_writes 263546817 # The number of ROB writes
> system.cpu0.timesIdled 122559 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu0.idleCycles 3099207 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu0.quiesceCycles 5058081346 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu0.committedInsts 99512641 # Number of Instructions Simulated
> system.cpu0.committedOps 120594125 # Number of Ops (including micro ops) Simulated
> system.cpu0.cpi 1.936540 # CPI: Cycles Per Instruction
> system.cpu0.cpi_total 1.936540 # CPI: Total CPI of All Threads
> system.cpu0.ipc 0.516385 # IPC: Instructions Per Cycle
> system.cpu0.ipc_total 0.516385 # IPC: Total IPC of All Threads
> system.cpu0.int_regfile_reads 137143613 # number of integer regfile reads
> system.cpu0.int_regfile_writes 78685231 # number of integer regfile writes
> system.cpu0.fp_regfile_reads 8206 # number of floating regfile reads
> system.cpu0.fp_regfile_writes 2264 # number of floating regfile writes
> system.cpu0.cc_regfile_reads 446712527 # number of cc regfile reads
> system.cpu0.cc_regfile_writes 47224279 # number of cc regfile writes
> system.cpu0.misc_regfile_reads 373664445 # number of misc regfile reads
> system.cpu0.misc_regfile_writes 1193481 # number of misc regfile writes
> system.cpu0.dcache.tags.replacements 673244 # number of replacements
> system.cpu0.dcache.tags.tagsinuse 484.859625 # Cycle average of tags in use
> system.cpu0.dcache.tags.total_refs 36215686 # Total number of references to valid blocks.
> system.cpu0.dcache.tags.sampled_refs 673756 # Sample count of references to valid blocks.
> system.cpu0.dcache.tags.avg_refs 53.751931 # Average number of references to valid blocks.
> system.cpu0.dcache.tags.warmup_cycle 278115000 # Cycle when the warmup percentage was hit.
> system.cpu0.dcache.tags.occ_blocks::cpu0.data 484.859625 # Average occupied blocks per requestor
> system.cpu0.dcache.tags.occ_percent::cpu0.data 0.946991 # Average percentage of cache occupancy
> system.cpu0.dcache.tags.occ_percent::total 0.946991 # Average percentage of cache occupancy
901,903c898,900
< system.cpu0.dcache.tags.age_task_id_blocks_1024::0 171 # Occupied blocks per task id
< system.cpu0.dcache.tags.age_task_id_blocks_1024::1 327 # Occupied blocks per task id
< system.cpu0.dcache.tags.age_task_id_blocks_1024::2 14 # Occupied blocks per task id
---
> system.cpu0.dcache.tags.age_task_id_blocks_1024::0 180 # Occupied blocks per task id
> system.cpu0.dcache.tags.age_task_id_blocks_1024::1 310 # Occupied blocks per task id
> system.cpu0.dcache.tags.age_task_id_blocks_1024::2 22 # Occupied blocks per task id
905,942c902,939
< system.cpu0.dcache.tags.tag_accesses 62650967 # Number of tag accesses
< system.cpu0.dcache.tags.data_accesses 62650967 # Number of data accesses
< system.cpu0.dcache.ReadReq_hits::cpu0.data 15440226 # number of ReadReq hits
< system.cpu0.dcache.ReadReq_hits::total 15440226 # number of ReadReq hits
< system.cpu0.dcache.WriteReq_hits::cpu0.data 11830536 # number of WriteReq hits
< system.cpu0.dcache.WriteReq_hits::total 11830536 # number of WriteReq hits
< system.cpu0.dcache.SoftPFReq_hits::cpu0.data 306667 # number of SoftPFReq hits
< system.cpu0.dcache.SoftPFReq_hits::total 306667 # number of SoftPFReq hits
< system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 359893 # number of LoadLockedReq hits
< system.cpu0.dcache.LoadLockedReq_hits::total 359893 # number of LoadLockedReq hits
< system.cpu0.dcache.StoreCondReq_hits::cpu0.data 358331 # number of StoreCondReq hits
< system.cpu0.dcache.StoreCondReq_hits::total 358331 # number of StoreCondReq hits
< system.cpu0.dcache.demand_hits::cpu0.data 27270762 # number of demand (read+write) hits
< system.cpu0.dcache.demand_hits::total 27270762 # number of demand (read+write) hits
< system.cpu0.dcache.overall_hits::cpu0.data 27577429 # number of overall hits
< system.cpu0.dcache.overall_hits::total 27577429 # number of overall hits
< system.cpu0.dcache.ReadReq_misses::cpu0.data 630655 # number of ReadReq misses
< system.cpu0.dcache.ReadReq_misses::total 630655 # number of ReadReq misses
< system.cpu0.dcache.WriteReq_misses::cpu0.data 1827082 # number of WriteReq misses
< system.cpu0.dcache.WriteReq_misses::total 1827082 # number of WriteReq misses
< system.cpu0.dcache.SoftPFReq_misses::cpu0.data 147933 # number of SoftPFReq misses
< system.cpu0.dcache.SoftPFReq_misses::total 147933 # number of SoftPFReq misses
< system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 25364 # number of LoadLockedReq misses
< system.cpu0.dcache.LoadLockedReq_misses::total 25364 # number of LoadLockedReq misses
< system.cpu0.dcache.StoreCondReq_misses::cpu0.data 20059 # number of StoreCondReq misses
< system.cpu0.dcache.StoreCondReq_misses::total 20059 # number of StoreCondReq misses
< system.cpu0.dcache.demand_misses::cpu0.data 2457737 # number of demand (read+write) misses
< system.cpu0.dcache.demand_misses::total 2457737 # number of demand (read+write) misses
< system.cpu0.dcache.overall_misses::cpu0.data 2605670 # number of overall misses
< system.cpu0.dcache.overall_misses::total 2605670 # number of overall misses
< system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 8272706723 # number of ReadReq miss cycles
< system.cpu0.dcache.ReadReq_miss_latency::total 8272706723 # number of ReadReq miss cycles
< system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 25439418868 # number of WriteReq miss cycles
< system.cpu0.dcache.WriteReq_miss_latency::total 25439418868 # number of WriteReq miss cycles
< system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 389472743 # number of LoadLockedReq miss cycles
< system.cpu0.dcache.LoadLockedReq_miss_latency::total 389472743 # number of LoadLockedReq miss cycles
< system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 444610334 # number of StoreCondReq miss cycles
< system.cpu0.dcache.StoreCondReq_miss_latency::total 444610334 # number of StoreCondReq miss cycles
---
> system.cpu0.dcache.tags.tag_accesses 77975696 # Number of tag accesses
> system.cpu0.dcache.tags.data_accesses 77975696 # Number of data accesses
> system.cpu0.dcache.ReadReq_hits::cpu0.data 20636575 # number of ReadReq hits
> system.cpu0.dcache.ReadReq_hits::total 20636575 # number of ReadReq hits
> system.cpu0.dcache.WriteReq_hits::cpu0.data 14390339 # number of WriteReq hits
> system.cpu0.dcache.WriteReq_hits::total 14390339 # number of WriteReq hits
> system.cpu0.dcache.SoftPFReq_hits::cpu0.data 296451 # number of SoftPFReq hits
> system.cpu0.dcache.SoftPFReq_hits::total 296451 # number of SoftPFReq hits
> system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 354772 # number of LoadLockedReq hits
> system.cpu0.dcache.LoadLockedReq_hits::total 354772 # number of LoadLockedReq hits
> system.cpu0.dcache.StoreCondReq_hits::cpu0.data 351523 # number of StoreCondReq hits
> system.cpu0.dcache.StoreCondReq_hits::total 351523 # number of StoreCondReq hits
> system.cpu0.dcache.demand_hits::cpu0.data 35026914 # number of demand (read+write) hits
> system.cpu0.dcache.demand_hits::total 35026914 # number of demand (read+write) hits
> system.cpu0.dcache.overall_hits::cpu0.data 35323365 # number of overall hits
> system.cpu0.dcache.overall_hits::total 35323365 # number of overall hits
> system.cpu0.dcache.ReadReq_misses::cpu0.data 606585 # number of ReadReq misses
> system.cpu0.dcache.ReadReq_misses::total 606585 # number of ReadReq misses
> system.cpu0.dcache.WriteReq_misses::cpu0.data 1800589 # number of WriteReq misses
> system.cpu0.dcache.WriteReq_misses::total 1800589 # number of WriteReq misses
> system.cpu0.dcache.SoftPFReq_misses::cpu0.data 141770 # number of SoftPFReq misses
> system.cpu0.dcache.SoftPFReq_misses::total 141770 # number of SoftPFReq misses
> system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 24267 # number of LoadLockedReq misses
> system.cpu0.dcache.LoadLockedReq_misses::total 24267 # number of LoadLockedReq misses
> system.cpu0.dcache.StoreCondReq_misses::cpu0.data 21226 # number of StoreCondReq misses
> system.cpu0.dcache.StoreCondReq_misses::total 21226 # number of StoreCondReq misses
> system.cpu0.dcache.demand_misses::cpu0.data 2407174 # number of demand (read+write) misses
> system.cpu0.dcache.demand_misses::total 2407174 # number of demand (read+write) misses
> system.cpu0.dcache.overall_misses::cpu0.data 2548944 # number of overall misses
> system.cpu0.dcache.overall_misses::total 2548944 # number of overall misses
> system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 8152337496 # number of ReadReq miss cycles
> system.cpu0.dcache.ReadReq_miss_latency::total 8152337496 # number of ReadReq miss cycles
> system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 26333386263 # number of WriteReq miss cycles
> system.cpu0.dcache.WriteReq_miss_latency::total 26333386263 # number of WriteReq miss cycles
> system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 385690944 # number of LoadLockedReq miss cycles
> system.cpu0.dcache.LoadLockedReq_miss_latency::total 385690944 # number of LoadLockedReq miss cycles
> system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 485736540 # number of StoreCondReq miss cycles
> system.cpu0.dcache.StoreCondReq_miss_latency::total 485736540 # number of StoreCondReq miss cycles
945,984c942,981
< system.cpu0.dcache.demand_miss_latency::cpu0.data 33712125591 # number of demand (read+write) miss cycles
< system.cpu0.dcache.demand_miss_latency::total 33712125591 # number of demand (read+write) miss cycles
< system.cpu0.dcache.overall_miss_latency::cpu0.data 33712125591 # number of overall miss cycles
< system.cpu0.dcache.overall_miss_latency::total 33712125591 # number of overall miss cycles
< system.cpu0.dcache.ReadReq_accesses::cpu0.data 16070881 # number of ReadReq accesses(hits+misses)
< system.cpu0.dcache.ReadReq_accesses::total 16070881 # number of ReadReq accesses(hits+misses)
< system.cpu0.dcache.WriteReq_accesses::cpu0.data 13657618 # number of WriteReq accesses(hits+misses)
< system.cpu0.dcache.WriteReq_accesses::total 13657618 # number of WriteReq accesses(hits+misses)
< system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 454600 # number of SoftPFReq accesses(hits+misses)
< system.cpu0.dcache.SoftPFReq_accesses::total 454600 # number of SoftPFReq accesses(hits+misses)
< system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 385257 # number of LoadLockedReq accesses(hits+misses)
< system.cpu0.dcache.LoadLockedReq_accesses::total 385257 # number of LoadLockedReq accesses(hits+misses)
< system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 378390 # number of StoreCondReq accesses(hits+misses)
< system.cpu0.dcache.StoreCondReq_accesses::total 378390 # number of StoreCondReq accesses(hits+misses)
< system.cpu0.dcache.demand_accesses::cpu0.data 29728499 # number of demand (read+write) accesses
< system.cpu0.dcache.demand_accesses::total 29728499 # number of demand (read+write) accesses
< system.cpu0.dcache.overall_accesses::cpu0.data 30183099 # number of overall (read+write) accesses
< system.cpu0.dcache.overall_accesses::total 30183099 # number of overall (read+write) accesses
< system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.039242 # miss rate for ReadReq accesses
< system.cpu0.dcache.ReadReq_miss_rate::total 0.039242 # miss rate for ReadReq accesses
< system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.133778 # miss rate for WriteReq accesses
< system.cpu0.dcache.WriteReq_miss_rate::total 0.133778 # miss rate for WriteReq accesses
< system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.325414 # miss rate for SoftPFReq accesses
< system.cpu0.dcache.SoftPFReq_miss_rate::total 0.325414 # miss rate for SoftPFReq accesses
< system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.065837 # miss rate for LoadLockedReq accesses
< system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.065837 # miss rate for LoadLockedReq accesses
< system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.053011 # miss rate for StoreCondReq accesses
< system.cpu0.dcache.StoreCondReq_miss_rate::total 0.053011 # miss rate for StoreCondReq accesses
< system.cpu0.dcache.demand_miss_rate::cpu0.data 0.082673 # miss rate for demand accesses
< system.cpu0.dcache.demand_miss_rate::total 0.082673 # miss rate for demand accesses
< system.cpu0.dcache.overall_miss_rate::cpu0.data 0.086329 # miss rate for overall accesses
< system.cpu0.dcache.overall_miss_rate::total 0.086329 # miss rate for overall accesses
< system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 13117.642329 # average ReadReq miss latency
< system.cpu0.dcache.ReadReq_avg_miss_latency::total 13117.642329 # average ReadReq miss latency
< system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 13923.523338 # average WriteReq miss latency
< system.cpu0.dcache.WriteReq_avg_miss_latency::total 13923.523338 # average WriteReq miss latency
< system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 15355.336027 # average LoadLockedReq miss latency
< system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 15355.336027 # average LoadLockedReq miss latency
< system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 22165.129568 # average StoreCondReq miss latency
< system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 22165.129568 # average StoreCondReq miss latency
---
> system.cpu0.dcache.demand_miss_latency::cpu0.data 34485723759 # number of demand (read+write) miss cycles
> system.cpu0.dcache.demand_miss_latency::total 34485723759 # number of demand (read+write) miss cycles
> system.cpu0.dcache.overall_miss_latency::cpu0.data 34485723759 # number of overall miss cycles
> system.cpu0.dcache.overall_miss_latency::total 34485723759 # number of overall miss cycles
> system.cpu0.dcache.ReadReq_accesses::cpu0.data 21243160 # number of ReadReq accesses(hits+misses)
> system.cpu0.dcache.ReadReq_accesses::total 21243160 # number of ReadReq accesses(hits+misses)
> system.cpu0.dcache.WriteReq_accesses::cpu0.data 16190928 # number of WriteReq accesses(hits+misses)
> system.cpu0.dcache.WriteReq_accesses::total 16190928 # number of WriteReq accesses(hits+misses)
> system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 438221 # number of SoftPFReq accesses(hits+misses)
> system.cpu0.dcache.SoftPFReq_accesses::total 438221 # number of SoftPFReq accesses(hits+misses)
> system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 379039 # number of LoadLockedReq accesses(hits+misses)
> system.cpu0.dcache.LoadLockedReq_accesses::total 379039 # number of LoadLockedReq accesses(hits+misses)
> system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 372749 # number of StoreCondReq accesses(hits+misses)
> system.cpu0.dcache.StoreCondReq_accesses::total 372749 # number of StoreCondReq accesses(hits+misses)
> system.cpu0.dcache.demand_accesses::cpu0.data 37434088 # number of demand (read+write) accesses
> system.cpu0.dcache.demand_accesses::total 37434088 # number of demand (read+write) accesses
> system.cpu0.dcache.overall_accesses::cpu0.data 37872309 # number of overall (read+write) accesses
> system.cpu0.dcache.overall_accesses::total 37872309 # number of overall (read+write) accesses
> system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.028554 # miss rate for ReadReq accesses
> system.cpu0.dcache.ReadReq_miss_rate::total 0.028554 # miss rate for ReadReq accesses
> system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.111210 # miss rate for WriteReq accesses
> system.cpu0.dcache.WriteReq_miss_rate::total 0.111210 # miss rate for WriteReq accesses
> system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.323513 # miss rate for SoftPFReq accesses
> system.cpu0.dcache.SoftPFReq_miss_rate::total 0.323513 # miss rate for SoftPFReq accesses
> system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.064022 # miss rate for LoadLockedReq accesses
> system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.064022 # miss rate for LoadLockedReq accesses
> system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.056944 # miss rate for StoreCondReq accesses
> system.cpu0.dcache.StoreCondReq_miss_rate::total 0.056944 # miss rate for StoreCondReq accesses
> system.cpu0.dcache.demand_miss_rate::cpu0.data 0.064304 # miss rate for demand accesses
> system.cpu0.dcache.demand_miss_rate::total 0.064304 # miss rate for demand accesses
> system.cpu0.dcache.overall_miss_rate::cpu0.data 0.067304 # miss rate for overall accesses
> system.cpu0.dcache.overall_miss_rate::total 0.067304 # miss rate for overall accesses
> system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 13439.728144 # average ReadReq miss latency
> system.cpu0.dcache.ReadReq_avg_miss_latency::total 13439.728144 # average ReadReq miss latency
> system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 14624.873451 # average WriteReq miss latency
> system.cpu0.dcache.WriteReq_avg_miss_latency::total 14624.873451 # average WriteReq miss latency
> system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 15893.639263 # average LoadLockedReq miss latency
> system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 15893.639263 # average LoadLockedReq miss latency
> system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 22884.035617 # average StoreCondReq miss latency
> system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 22884.035617 # average StoreCondReq miss latency
987,996c984,993
< system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 13716.734374 # average overall miss latency
< system.cpu0.dcache.demand_avg_miss_latency::total 13716.734374 # average overall miss latency
< system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 12937.987386 # average overall miss latency
< system.cpu0.dcache.overall_avg_miss_latency::total 12937.987386 # average overall miss latency
< system.cpu0.dcache.blocked_cycles::no_mshrs 953 # number of cycles access was blocked
< system.cpu0.dcache.blocked_cycles::no_targets 3495034 # number of cycles access was blocked
< system.cpu0.dcache.blocked::no_mshrs 56 # number of cycles access was blocked
< system.cpu0.dcache.blocked::no_targets 184351 # number of cycles access was blocked
< system.cpu0.dcache.avg_blocked_cycles::no_mshrs 17.017857 # average number of cycles each access was blocked
< system.cpu0.dcache.avg_blocked_cycles::no_targets 18.958584 # average number of cycles each access was blocked
---
> system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 14326.228083 # average overall miss latency
> system.cpu0.dcache.demand_avg_miss_latency::total 14326.228083 # average overall miss latency
> system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 13529.416009 # average overall miss latency
> system.cpu0.dcache.overall_avg_miss_latency::total 13529.416009 # average overall miss latency
> system.cpu0.dcache.blocked_cycles::no_mshrs 842 # number of cycles access was blocked
> system.cpu0.dcache.blocked_cycles::no_targets 3715311 # number of cycles access was blocked
> system.cpu0.dcache.blocked::no_mshrs 48 # number of cycles access was blocked
> system.cpu0.dcache.blocked::no_targets 190617 # number of cycles access was blocked
> system.cpu0.dcache.avg_blocked_cycles::no_mshrs 17.541667 # average number of cycles each access was blocked
> system.cpu0.dcache.avg_blocked_cycles::no_targets 19.490974 # average number of cycles each access was blocked
999,1070c996,1067
< system.cpu0.dcache.writebacks::writebacks 508420 # number of writebacks
< system.cpu0.dcache.writebacks::total 508420 # number of writebacks
< system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 245938 # number of ReadReq MSHR hits
< system.cpu0.dcache.ReadReq_mshr_hits::total 245938 # number of ReadReq MSHR hits
< system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1508738 # number of WriteReq MSHR hits
< system.cpu0.dcache.WriteReq_mshr_hits::total 1508738 # number of WriteReq MSHR hits
< system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 18883 # number of LoadLockedReq MSHR hits
< system.cpu0.dcache.LoadLockedReq_mshr_hits::total 18883 # number of LoadLockedReq MSHR hits
< system.cpu0.dcache.demand_mshr_hits::cpu0.data 1754676 # number of demand (read+write) MSHR hits
< system.cpu0.dcache.demand_mshr_hits::total 1754676 # number of demand (read+write) MSHR hits
< system.cpu0.dcache.overall_mshr_hits::cpu0.data 1754676 # number of overall MSHR hits
< system.cpu0.dcache.overall_mshr_hits::total 1754676 # number of overall MSHR hits
< system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 384717 # number of ReadReq MSHR misses
< system.cpu0.dcache.ReadReq_mshr_misses::total 384717 # number of ReadReq MSHR misses
< system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 318344 # number of WriteReq MSHR misses
< system.cpu0.dcache.WriteReq_mshr_misses::total 318344 # number of WriteReq MSHR misses
< system.cpu0.dcache.SoftPFReq_mshr_misses::cpu0.data 102343 # number of SoftPFReq MSHR misses
< system.cpu0.dcache.SoftPFReq_mshr_misses::total 102343 # number of SoftPFReq MSHR misses
< system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 6481 # number of LoadLockedReq MSHR misses
< system.cpu0.dcache.LoadLockedReq_mshr_misses::total 6481 # number of LoadLockedReq MSHR misses
< system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 20059 # number of StoreCondReq MSHR misses
< system.cpu0.dcache.StoreCondReq_mshr_misses::total 20059 # number of StoreCondReq MSHR misses
< system.cpu0.dcache.demand_mshr_misses::cpu0.data 703061 # number of demand (read+write) MSHR misses
< system.cpu0.dcache.demand_mshr_misses::total 703061 # number of demand (read+write) MSHR misses
< system.cpu0.dcache.overall_mshr_misses::cpu0.data 805404 # number of overall MSHR misses
< system.cpu0.dcache.overall_mshr_misses::total 805404 # number of overall MSHR misses
< system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 4089649462 # number of ReadReq MSHR miss cycles
< system.cpu0.dcache.ReadReq_mshr_miss_latency::total 4089649462 # number of ReadReq MSHR miss cycles
< system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 4952590494 # number of WriteReq MSHR miss cycles
< system.cpu0.dcache.WriteReq_mshr_miss_latency::total 4952590494 # number of WriteReq MSHR miss cycles
< system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu0.data 1562592504 # number of SoftPFReq MSHR miss cycles
< system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 1562592504 # number of SoftPFReq MSHR miss cycles
< system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 94643501 # number of LoadLockedReq MSHR miss cycles
< system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 94643501 # number of LoadLockedReq MSHR miss cycles
< system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 403849666 # number of StoreCondReq MSHR miss cycles
< system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 403849666 # number of StoreCondReq MSHR miss cycles
< system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::cpu0.data 399500 # number of StoreCondFailReq MSHR miss cycles
< system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::total 399500 # number of StoreCondFailReq MSHR miss cycles
< system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 9042239956 # number of demand (read+write) MSHR miss cycles
< system.cpu0.dcache.demand_mshr_miss_latency::total 9042239956 # number of demand (read+write) MSHR miss cycles
< system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 10604832460 # number of overall MSHR miss cycles
< system.cpu0.dcache.overall_mshr_miss_latency::total 10604832460 # number of overall MSHR miss cycles
< system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 4215061000 # number of ReadReq MSHR uncacheable cycles
< system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 4215061000 # number of ReadReq MSHR uncacheable cycles
< system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 3183836000 # number of WriteReq MSHR uncacheable cycles
< system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 3183836000 # number of WriteReq MSHR uncacheable cycles
< system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 7398897000 # number of overall MSHR uncacheable cycles
< system.cpu0.dcache.overall_mshr_uncacheable_latency::total 7398897000 # number of overall MSHR uncacheable cycles
< system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.023939 # mshr miss rate for ReadReq accesses
< system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.023939 # mshr miss rate for ReadReq accesses
< system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.023309 # mshr miss rate for WriteReq accesses
< system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.023309 # mshr miss rate for WriteReq accesses
< system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu0.data 0.225128 # mshr miss rate for SoftPFReq accesses
< system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.225128 # mshr miss rate for SoftPFReq accesses
< system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.016823 # mshr miss rate for LoadLockedReq accesses
< system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.016823 # mshr miss rate for LoadLockedReq accesses
< system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.053011 # mshr miss rate for StoreCondReq accesses
< system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.053011 # mshr miss rate for StoreCondReq accesses
< system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.023649 # mshr miss rate for demand accesses
< system.cpu0.dcache.demand_mshr_miss_rate::total 0.023649 # mshr miss rate for demand accesses
< system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.026684 # mshr miss rate for overall accesses
< system.cpu0.dcache.overall_mshr_miss_rate::total 0.026684 # mshr miss rate for overall accesses
< system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 10630.280081 # average ReadReq mshr miss latency
< system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 10630.280081 # average ReadReq mshr miss latency
< system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 15557.354604 # average WriteReq mshr miss latency
< system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 15557.354604 # average WriteReq mshr miss latency
< system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu0.data 15268.191317 # average SoftPFReq mshr miss latency
< system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 15268.191317 # average SoftPFReq mshr miss latency
< system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 14603.224965 # average LoadLockedReq mshr miss latency
< system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14603.224965 # average LoadLockedReq mshr miss latency
< system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 20133.090682 # average StoreCondReq mshr miss latency
< system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 20133.090682 # average StoreCondReq mshr miss latency
---
> system.cpu0.dcache.writebacks::writebacks 491598 # number of writebacks
> system.cpu0.dcache.writebacks::total 491598 # number of writebacks
> system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 240080 # number of ReadReq MSHR hits
> system.cpu0.dcache.ReadReq_mshr_hits::total 240080 # number of ReadReq MSHR hits
> system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1488537 # number of WriteReq MSHR hits
> system.cpu0.dcache.WriteReq_mshr_hits::total 1488537 # number of WriteReq MSHR hits
> system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 18067 # number of LoadLockedReq MSHR hits
> system.cpu0.dcache.LoadLockedReq_mshr_hits::total 18067 # number of LoadLockedReq MSHR hits
> system.cpu0.dcache.demand_mshr_hits::cpu0.data 1728617 # number of demand (read+write) MSHR hits
> system.cpu0.dcache.demand_mshr_hits::total 1728617 # number of demand (read+write) MSHR hits
> system.cpu0.dcache.overall_mshr_hits::cpu0.data 1728617 # number of overall MSHR hits
> system.cpu0.dcache.overall_mshr_hits::total 1728617 # number of overall MSHR hits
> system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 366505 # number of ReadReq MSHR misses
> system.cpu0.dcache.ReadReq_mshr_misses::total 366505 # number of ReadReq MSHR misses
> system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 312052 # number of WriteReq MSHR misses
> system.cpu0.dcache.WriteReq_mshr_misses::total 312052 # number of WriteReq MSHR misses
> system.cpu0.dcache.SoftPFReq_mshr_misses::cpu0.data 98413 # number of SoftPFReq MSHR misses
> system.cpu0.dcache.SoftPFReq_mshr_misses::total 98413 # number of SoftPFReq MSHR misses
> system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 6200 # number of LoadLockedReq MSHR misses
> system.cpu0.dcache.LoadLockedReq_mshr_misses::total 6200 # number of LoadLockedReq MSHR misses
> system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 21226 # number of StoreCondReq MSHR misses
> system.cpu0.dcache.StoreCondReq_mshr_misses::total 21226 # number of StoreCondReq MSHR misses
> system.cpu0.dcache.demand_mshr_misses::cpu0.data 678557 # number of demand (read+write) MSHR misses
> system.cpu0.dcache.demand_mshr_misses::total 678557 # number of demand (read+write) MSHR misses
> system.cpu0.dcache.overall_mshr_misses::cpu0.data 776970 # number of overall MSHR misses
> system.cpu0.dcache.overall_mshr_misses::total 776970 # number of overall MSHR misses
> system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 4125978302 # number of ReadReq MSHR miss cycles
> system.cpu0.dcache.ReadReq_mshr_miss_latency::total 4125978302 # number of ReadReq MSHR miss cycles
> system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 5242118761 # number of WriteReq MSHR miss cycles
> system.cpu0.dcache.WriteReq_mshr_miss_latency::total 5242118761 # number of WriteReq MSHR miss cycles
> system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu0.data 1570027702 # number of SoftPFReq MSHR miss cycles
> system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 1570027702 # number of SoftPFReq MSHR miss cycles
> system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 93210251 # number of LoadLockedReq MSHR miss cycles
> system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 93210251 # number of LoadLockedReq MSHR miss cycles
> system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 452955960 # number of StoreCondReq MSHR miss cycles
> system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 452955960 # number of StoreCondReq MSHR miss cycles
> system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::cpu0.data 405000 # number of StoreCondFailReq MSHR miss cycles
> system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::total 405000 # number of StoreCondFailReq MSHR miss cycles
> system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 9368097063 # number of demand (read+write) MSHR miss cycles
> system.cpu0.dcache.demand_mshr_miss_latency::total 9368097063 # number of demand (read+write) MSHR miss cycles
> system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 10938124765 # number of overall MSHR miss cycles
> system.cpu0.dcache.overall_mshr_miss_latency::total 10938124765 # number of overall MSHR miss cycles
> system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 5613897000 # number of ReadReq MSHR uncacheable cycles
> system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 5613897000 # number of ReadReq MSHR uncacheable cycles
> system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 4260937012 # number of WriteReq MSHR uncacheable cycles
> system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 4260937012 # number of WriteReq MSHR uncacheable cycles
> system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 9874834012 # number of overall MSHR uncacheable cycles
> system.cpu0.dcache.overall_mshr_uncacheable_latency::total 9874834012 # number of overall MSHR uncacheable cycles
> system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.017253 # mshr miss rate for ReadReq accesses
> system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.017253 # mshr miss rate for ReadReq accesses
> system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.019273 # mshr miss rate for WriteReq accesses
> system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.019273 # mshr miss rate for WriteReq accesses
> system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu0.data 0.224574 # mshr miss rate for SoftPFReq accesses
> system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.224574 # mshr miss rate for SoftPFReq accesses
> system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.016357 # mshr miss rate for LoadLockedReq accesses
> system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.016357 # mshr miss rate for LoadLockedReq accesses
> system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.056944 # mshr miss rate for StoreCondReq accesses
> system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.056944 # mshr miss rate for StoreCondReq accesses
> system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.018127 # mshr miss rate for demand accesses
> system.cpu0.dcache.demand_mshr_miss_rate::total 0.018127 # mshr miss rate for demand accesses
> system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.020516 # mshr miss rate for overall accesses
> system.cpu0.dcache.overall_mshr_miss_rate::total 0.020516 # mshr miss rate for overall accesses
> system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 11257.631689 # average ReadReq mshr miss latency
> system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 11257.631689 # average ReadReq mshr miss latency
> system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 16798.862885 # average WriteReq mshr miss latency
> system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 16798.862885 # average WriteReq mshr miss latency
> system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu0.data 15953.458405 # average SoftPFReq mshr miss latency
> system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 15953.458405 # average SoftPFReq mshr miss latency
> system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 15033.911452 # average LoadLockedReq mshr miss latency
> system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 15033.911452 # average LoadLockedReq mshr miss latency
> system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 21339.675869 # average StoreCondReq mshr miss latency
> system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 21339.675869 # average StoreCondReq mshr miss latency
1073,1076c1070,1073
< system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 12861.245263 # average overall mshr miss latency
< system.cpu0.dcache.demand_avg_mshr_miss_latency::total 12861.245263 # average overall mshr miss latency
< system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 13167.096836 # average overall mshr miss latency
< system.cpu0.dcache.overall_avg_mshr_miss_latency::total 13167.096836 # average overall mshr miss latency
---
> system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 13805.910282 # average overall mshr miss latency
> system.cpu0.dcache.demand_avg_mshr_miss_latency::total 13805.910282 # average overall mshr miss latency
> system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 14077.924199 # average overall mshr miss latency
> system.cpu0.dcache.overall_avg_mshr_miss_latency::total 14077.924199 # average overall mshr miss latency
1084,1092c1081,1089
< system.cpu0.icache.tags.replacements 1252930 # number of replacements
< system.cpu0.icache.tags.tagsinuse 511.771234 # Cycle average of tags in use
< system.cpu0.icache.tags.total_refs 36023030 # Total number of references to valid blocks.
< system.cpu0.icache.tags.sampled_refs 1253442 # Sample count of references to valid blocks.
< system.cpu0.icache.tags.avg_refs 28.739287 # Average number of references to valid blocks.
< system.cpu0.icache.tags.warmup_cycle 6360261750 # Cycle when the warmup percentage was hit.
< system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.771234 # Average occupied blocks per requestor
< system.cpu0.icache.tags.occ_percent::cpu0.inst 0.999553 # Average percentage of cache occupancy
< system.cpu0.icache.tags.occ_percent::total 0.999553 # Average percentage of cache occupancy
---
> system.cpu0.icache.tags.replacements 1204763 # number of replacements
> system.cpu0.icache.tags.tagsinuse 511.748349 # Cycle average of tags in use
> system.cpu0.icache.tags.total_refs 69666497 # Total number of references to valid blocks.
> system.cpu0.icache.tags.sampled_refs 1205275 # Sample count of references to valid blocks.
> system.cpu0.icache.tags.avg_refs 57.801329 # Average number of references to valid blocks.
> system.cpu0.icache.tags.warmup_cycle 6415532250 # Cycle when the warmup percentage was hit.
> system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.748349 # Average occupied blocks per requestor
> system.cpu0.icache.tags.occ_percent::cpu0.inst 0.999508 # Average percentage of cache occupancy
> system.cpu0.icache.tags.occ_percent::total 0.999508 # Average percentage of cache occupancy
1095,1096c1092,1093
< system.cpu0.icache.tags.age_task_id_blocks_1024::1 243 # Occupied blocks per task id
< system.cpu0.icache.tags.age_task_id_blocks_1024::2 133 # Occupied blocks per task id
---
> system.cpu0.icache.tags.age_task_id_blocks_1024::1 232 # Occupied blocks per task id
> system.cpu0.icache.tags.age_task_id_blocks_1024::2 144 # Occupied blocks per task id
1098,1141c1095,1138
< system.cpu0.icache.tags.tag_accesses 75891509 # Number of tag accesses
< system.cpu0.icache.tags.data_accesses 75891509 # Number of data accesses
< system.cpu0.icache.ReadReq_hits::cpu0.inst 36023030 # number of ReadReq hits
< system.cpu0.icache.ReadReq_hits::total 36023030 # number of ReadReq hits
< system.cpu0.icache.demand_hits::cpu0.inst 36023030 # number of demand (read+write) hits
< system.cpu0.icache.demand_hits::total 36023030 # number of demand (read+write) hits
< system.cpu0.icache.overall_hits::cpu0.inst 36023030 # number of overall hits
< system.cpu0.icache.overall_hits::total 36023030 # number of overall hits
< system.cpu0.icache.ReadReq_misses::cpu0.inst 1295987 # number of ReadReq misses
< system.cpu0.icache.ReadReq_misses::total 1295987 # number of ReadReq misses
< system.cpu0.icache.demand_misses::cpu0.inst 1295987 # number of demand (read+write) misses
< system.cpu0.icache.demand_misses::total 1295987 # number of demand (read+write) misses
< system.cpu0.icache.overall_misses::cpu0.inst 1295987 # number of overall misses
< system.cpu0.icache.overall_misses::total 1295987 # number of overall misses
< system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 12767063333 # number of ReadReq miss cycles
< system.cpu0.icache.ReadReq_miss_latency::total 12767063333 # number of ReadReq miss cycles
< system.cpu0.icache.demand_miss_latency::cpu0.inst 12767063333 # number of demand (read+write) miss cycles
< system.cpu0.icache.demand_miss_latency::total 12767063333 # number of demand (read+write) miss cycles
< system.cpu0.icache.overall_miss_latency::cpu0.inst 12767063333 # number of overall miss cycles
< system.cpu0.icache.overall_miss_latency::total 12767063333 # number of overall miss cycles
< system.cpu0.icache.ReadReq_accesses::cpu0.inst 37319017 # number of ReadReq accesses(hits+misses)
< system.cpu0.icache.ReadReq_accesses::total 37319017 # number of ReadReq accesses(hits+misses)
< system.cpu0.icache.demand_accesses::cpu0.inst 37319017 # number of demand (read+write) accesses
< system.cpu0.icache.demand_accesses::total 37319017 # number of demand (read+write) accesses
< system.cpu0.icache.overall_accesses::cpu0.inst 37319017 # number of overall (read+write) accesses
< system.cpu0.icache.overall_accesses::total 37319017 # number of overall (read+write) accesses
< system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.034727 # miss rate for ReadReq accesses
< system.cpu0.icache.ReadReq_miss_rate::total 0.034727 # miss rate for ReadReq accesses
< system.cpu0.icache.demand_miss_rate::cpu0.inst 0.034727 # miss rate for demand accesses
< system.cpu0.icache.demand_miss_rate::total 0.034727 # miss rate for demand accesses
< system.cpu0.icache.overall_miss_rate::cpu0.inst 0.034727 # miss rate for overall accesses
< system.cpu0.icache.overall_miss_rate::total 0.034727 # miss rate for overall accesses
< system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 9851.227931 # average ReadReq miss latency
< system.cpu0.icache.ReadReq_avg_miss_latency::total 9851.227931 # average ReadReq miss latency
< system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 9851.227931 # average overall miss latency
< system.cpu0.icache.demand_avg_miss_latency::total 9851.227931 # average overall miss latency
< system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 9851.227931 # average overall miss latency
< system.cpu0.icache.overall_avg_miss_latency::total 9851.227931 # average overall miss latency
< system.cpu0.icache.blocked_cycles::no_mshrs 1314207 # number of cycles access was blocked
< system.cpu0.icache.blocked_cycles::no_targets 320 # number of cycles access was blocked
< system.cpu0.icache.blocked::no_mshrs 107284 # number of cycles access was blocked
< system.cpu0.icache.blocked::no_targets 10 # number of cycles access was blocked
< system.cpu0.icache.avg_blocked_cycles::no_mshrs 12.249795 # average number of cycles each access was blocked
< system.cpu0.icache.avg_blocked_cycles::no_targets 32 # average number of cycles each access was blocked
---
> system.cpu0.icache.tags.tag_accesses 143036633 # Number of tag accesses
> system.cpu0.icache.tags.data_accesses 143036633 # Number of data accesses
> system.cpu0.icache.ReadReq_hits::cpu0.inst 69666497 # number of ReadReq hits
> system.cpu0.icache.ReadReq_hits::total 69666497 # number of ReadReq hits
> system.cpu0.icache.demand_hits::cpu0.inst 69666497 # number of demand (read+write) hits
> system.cpu0.icache.demand_hits::total 69666497 # number of demand (read+write) hits
> system.cpu0.icache.overall_hits::cpu0.inst 69666497 # number of overall hits
> system.cpu0.icache.overall_hits::total 69666497 # number of overall hits
> system.cpu0.icache.ReadReq_misses::cpu0.inst 1249171 # number of ReadReq misses
> system.cpu0.icache.ReadReq_misses::total 1249171 # number of ReadReq misses
> system.cpu0.icache.demand_misses::cpu0.inst 1249171 # number of demand (read+write) misses
> system.cpu0.icache.demand_misses::total 1249171 # number of demand (read+write) misses
> system.cpu0.icache.overall_misses::cpu0.inst 1249171 # number of overall misses
> system.cpu0.icache.overall_misses::total 1249171 # number of overall misses
> system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 12316352733 # number of ReadReq miss cycles
> system.cpu0.icache.ReadReq_miss_latency::total 12316352733 # number of ReadReq miss cycles
> system.cpu0.icache.demand_miss_latency::cpu0.inst 12316352733 # number of demand (read+write) miss cycles
> system.cpu0.icache.demand_miss_latency::total 12316352733 # number of demand (read+write) miss cycles
> system.cpu0.icache.overall_miss_latency::cpu0.inst 12316352733 # number of overall miss cycles
> system.cpu0.icache.overall_miss_latency::total 12316352733 # number of overall miss cycles
> system.cpu0.icache.ReadReq_accesses::cpu0.inst 70915668 # number of ReadReq accesses(hits+misses)
> system.cpu0.icache.ReadReq_accesses::total 70915668 # number of ReadReq accesses(hits+misses)
> system.cpu0.icache.demand_accesses::cpu0.inst 70915668 # number of demand (read+write) accesses
> system.cpu0.icache.demand_accesses::total 70915668 # number of demand (read+write) accesses
> system.cpu0.icache.overall_accesses::cpu0.inst 70915668 # number of overall (read+write) accesses
> system.cpu0.icache.overall_accesses::total 70915668 # number of overall (read+write) accesses
> system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.017615 # miss rate for ReadReq accesses
> system.cpu0.icache.ReadReq_miss_rate::total 0.017615 # miss rate for ReadReq accesses
> system.cpu0.icache.demand_miss_rate::cpu0.inst 0.017615 # miss rate for demand accesses
> system.cpu0.icache.demand_miss_rate::total 0.017615 # miss rate for demand accesses
> system.cpu0.icache.overall_miss_rate::cpu0.inst 0.017615 # miss rate for overall accesses
> system.cpu0.icache.overall_miss_rate::total 0.017615 # miss rate for overall accesses
> system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 9859.621087 # average ReadReq miss latency
> system.cpu0.icache.ReadReq_avg_miss_latency::total 9859.621087 # average ReadReq miss latency
> system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 9859.621087 # average overall miss latency
> system.cpu0.icache.demand_avg_miss_latency::total 9859.621087 # average overall miss latency
> system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 9859.621087 # average overall miss latency
> system.cpu0.icache.overall_avg_miss_latency::total 9859.621087 # average overall miss latency
> system.cpu0.icache.blocked_cycles::no_mshrs 1363430 # number of cycles access was blocked
> system.cpu0.icache.blocked_cycles::no_targets 975 # number of cycles access was blocked
> system.cpu0.icache.blocked::no_mshrs 105819 # number of cycles access was blocked
> system.cpu0.icache.blocked::no_targets 11 # number of cycles access was blocked
> system.cpu0.icache.avg_blocked_cycles::no_mshrs 12.884548 # average number of cycles each access was blocked
> system.cpu0.icache.avg_blocked_cycles::no_targets 88.636364 # average number of cycles each access was blocked
1144,1177c1141,1174
< system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 42511 # number of ReadReq MSHR hits
< system.cpu0.icache.ReadReq_mshr_hits::total 42511 # number of ReadReq MSHR hits
< system.cpu0.icache.demand_mshr_hits::cpu0.inst 42511 # number of demand (read+write) MSHR hits
< system.cpu0.icache.demand_mshr_hits::total 42511 # number of demand (read+write) MSHR hits
< system.cpu0.icache.overall_mshr_hits::cpu0.inst 42511 # number of overall MSHR hits
< system.cpu0.icache.overall_mshr_hits::total 42511 # number of overall MSHR hits
< system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 1253476 # number of ReadReq MSHR misses
< system.cpu0.icache.ReadReq_mshr_misses::total 1253476 # number of ReadReq MSHR misses
< system.cpu0.icache.demand_mshr_misses::cpu0.inst 1253476 # number of demand (read+write) MSHR misses
< system.cpu0.icache.demand_mshr_misses::total 1253476 # number of demand (read+write) MSHR misses
< system.cpu0.icache.overall_mshr_misses::cpu0.inst 1253476 # number of overall MSHR misses
< system.cpu0.icache.overall_mshr_misses::total 1253476 # number of overall MSHR misses
< system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 10355026178 # number of ReadReq MSHR miss cycles
< system.cpu0.icache.ReadReq_mshr_miss_latency::total 10355026178 # number of ReadReq MSHR miss cycles
< system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 10355026178 # number of demand (read+write) MSHR miss cycles
< system.cpu0.icache.demand_mshr_miss_latency::total 10355026178 # number of demand (read+write) MSHR miss cycles
< system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 10355026178 # number of overall MSHR miss cycles
< system.cpu0.icache.overall_mshr_miss_latency::total 10355026178 # number of overall MSHR miss cycles
< system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 243898498 # number of ReadReq MSHR uncacheable cycles
< system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 243898498 # number of ReadReq MSHR uncacheable cycles
< system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 243898498 # number of overall MSHR uncacheable cycles
< system.cpu0.icache.overall_mshr_uncacheable_latency::total 243898498 # number of overall MSHR uncacheable cycles
< system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.033588 # mshr miss rate for ReadReq accesses
< system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.033588 # mshr miss rate for ReadReq accesses
< system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.033588 # mshr miss rate for demand accesses
< system.cpu0.icache.demand_mshr_miss_rate::total 0.033588 # mshr miss rate for demand accesses
< system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.033588 # mshr miss rate for overall accesses
< system.cpu0.icache.overall_mshr_miss_rate::total 0.033588 # mshr miss rate for overall accesses
< system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 8261.048618 # average ReadReq mshr miss latency
< system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 8261.048618 # average ReadReq mshr miss latency
< system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 8261.048618 # average overall mshr miss latency
< system.cpu0.icache.demand_avg_mshr_miss_latency::total 8261.048618 # average overall mshr miss latency
< system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 8261.048618 # average overall mshr miss latency
< system.cpu0.icache.overall_avg_mshr_miss_latency::total 8261.048618 # average overall mshr miss latency
---
> system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 43872 # number of ReadReq MSHR hits
> system.cpu0.icache.ReadReq_mshr_hits::total 43872 # number of ReadReq MSHR hits
> system.cpu0.icache.demand_mshr_hits::cpu0.inst 43872 # number of demand (read+write) MSHR hits
> system.cpu0.icache.demand_mshr_hits::total 43872 # number of demand (read+write) MSHR hits
> system.cpu0.icache.overall_mshr_hits::cpu0.inst 43872 # number of overall MSHR hits
> system.cpu0.icache.overall_mshr_hits::total 43872 # number of overall MSHR hits
> system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 1205299 # number of ReadReq MSHR misses
> system.cpu0.icache.ReadReq_mshr_misses::total 1205299 # number of ReadReq MSHR misses
> system.cpu0.icache.demand_mshr_misses::cpu0.inst 1205299 # number of demand (read+write) MSHR misses
> system.cpu0.icache.demand_mshr_misses::total 1205299 # number of demand (read+write) MSHR misses
> system.cpu0.icache.overall_mshr_misses::cpu0.inst 1205299 # number of overall MSHR misses
> system.cpu0.icache.overall_mshr_misses::total 1205299 # number of overall MSHR misses
> system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 10580120186 # number of ReadReq MSHR miss cycles
> system.cpu0.icache.ReadReq_mshr_miss_latency::total 10580120186 # number of ReadReq MSHR miss cycles
> system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 10580120186 # number of demand (read+write) MSHR miss cycles
> system.cpu0.icache.demand_mshr_miss_latency::total 10580120186 # number of demand (read+write) MSHR miss cycles
> system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 10580120186 # number of overall MSHR miss cycles
> system.cpu0.icache.overall_mshr_miss_latency::total 10580120186 # number of overall MSHR miss cycles
> system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 265434748 # number of ReadReq MSHR uncacheable cycles
> system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 265434748 # number of ReadReq MSHR uncacheable cycles
> system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 265434748 # number of overall MSHR uncacheable cycles
> system.cpu0.icache.overall_mshr_uncacheable_latency::total 265434748 # number of overall MSHR uncacheable cycles
> system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.016996 # mshr miss rate for ReadReq accesses
> system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.016996 # mshr miss rate for ReadReq accesses
> system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.016996 # mshr miss rate for demand accesses
> system.cpu0.icache.demand_mshr_miss_rate::total 0.016996 # mshr miss rate for demand accesses
> system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.016996 # mshr miss rate for overall accesses
> system.cpu0.icache.overall_mshr_miss_rate::total 0.016996 # mshr miss rate for overall accesses
> system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 8778.004616 # average ReadReq mshr miss latency
> system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 8778.004616 # average ReadReq mshr miss latency
> system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 8778.004616 # average overall mshr miss latency
> system.cpu0.icache.demand_avg_mshr_miss_latency::total 8778.004616 # average overall mshr miss latency
> system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 8778.004616 # average overall mshr miss latency
> system.cpu0.icache.overall_avg_mshr_miss_latency::total 8778.004616 # average overall mshr miss latency
1183,1185c1180,1182
< system.cpu0.l2cache.prefetcher.num_hwpf_issued 1786740 # number of hwpf issued
< system.cpu0.l2cache.prefetcher.pfIdentified 1791804 # number of prefetch candidates identified
< system.cpu0.l2cache.prefetcher.pfBufferHit 4513 # number of redundant prefetches already in prefetch queue
---
> system.cpu0.l2cache.prefetcher.num_hwpf_issued 1762691 # number of hwpf issued
> system.cpu0.l2cache.prefetcher.pfIdentified 1767870 # number of prefetch candidates identified
> system.cpu0.l2cache.prefetcher.pfBufferHit 4580 # number of redundant prefetches already in prefetch queue
1188,1208c1185,1205
< system.cpu0.l2cache.prefetcher.pfSpanPage 232652 # number of prefetches not generated due to page crossing
< system.cpu0.l2cache.tags.replacements 271541 # number of replacements
< system.cpu0.l2cache.tags.tagsinuse 16114.824240 # Cycle average of tags in use
< system.cpu0.l2cache.tags.total_refs 2179855 # Total number of references to valid blocks.
< system.cpu0.l2cache.tags.sampled_refs 287784 # Sample count of references to valid blocks.
< system.cpu0.l2cache.tags.avg_refs 7.574622 # Average number of references to valid blocks.
< system.cpu0.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
< system.cpu0.l2cache.tags.occ_blocks::writebacks 7401.476938 # Average occupied blocks per requestor
< system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 12.779155 # Average occupied blocks per requestor
< system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 0.071208 # Average occupied blocks per requestor
< system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 5022.663817 # Average occupied blocks per requestor
< system.cpu0.l2cache.tags.occ_blocks::cpu0.data 1991.190162 # Average occupied blocks per requestor
< system.cpu0.l2cache.tags.occ_blocks::cpu0.l2cache.prefetcher 1686.642960 # Average occupied blocks per requestor
< system.cpu0.l2cache.tags.occ_percent::writebacks 0.451750 # Average percentage of cache occupancy
< system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.000780 # Average percentage of cache occupancy
< system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000004 # Average percentage of cache occupancy
< system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.306559 # Average percentage of cache occupancy
< system.cpu0.l2cache.tags.occ_percent::cpu0.data 0.121533 # Average percentage of cache occupancy
< system.cpu0.l2cache.tags.occ_percent::cpu0.l2cache.prefetcher 0.102945 # Average percentage of cache occupancy
< system.cpu0.l2cache.tags.occ_percent::total 0.983571 # Average percentage of cache occupancy
< system.cpu0.l2cache.tags.occ_task_id_blocks::1022 1106 # Occupied blocks per task id
---
> system.cpu0.l2cache.prefetcher.pfSpanPage 220490 # number of prefetches not generated due to page crossing
> system.cpu0.l2cache.tags.replacements 265715 # number of replacements
> system.cpu0.l2cache.tags.tagsinuse 16040.758095 # Cycle average of tags in use
> system.cpu0.l2cache.tags.total_refs 2094535 # Total number of references to valid blocks.
> system.cpu0.l2cache.tags.sampled_refs 281946 # Sample count of references to valid blocks.
> system.cpu0.l2cache.tags.avg_refs 7.428852 # Average number of references to valid blocks.
> system.cpu0.l2cache.tags.warmup_cycle 2609861933500 # Cycle when the warmup percentage was hit.
> system.cpu0.l2cache.tags.occ_blocks::writebacks 9327.683600 # Average occupied blocks per requestor
> system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 17.267794 # Average occupied blocks per requestor
> system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 1.026625 # Average occupied blocks per requestor
> system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 4039.749605 # Average occupied blocks per requestor
> system.cpu0.l2cache.tags.occ_blocks::cpu0.data 1610.171801 # Average occupied blocks per requestor
> system.cpu0.l2cache.tags.occ_blocks::cpu0.l2cache.prefetcher 1044.858671 # Average occupied blocks per requestor
> system.cpu0.l2cache.tags.occ_percent::writebacks 0.569317 # Average percentage of cache occupancy
> system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.001054 # Average percentage of cache occupancy
> system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000063 # Average percentage of cache occupancy
> system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.246567 # Average percentage of cache occupancy
> system.cpu0.l2cache.tags.occ_percent::cpu0.data 0.098277 # Average percentage of cache occupancy
> system.cpu0.l2cache.tags.occ_percent::cpu0.l2cache.prefetcher 0.063773 # Average percentage of cache occupancy
> system.cpu0.l2cache.tags.occ_percent::total 0.979050 # Average percentage of cache occupancy
> system.cpu0.l2cache.tags.occ_task_id_blocks::1022 1077 # Occupied blocks per task id
1210,1223c1207,1220
< system.cpu0.l2cache.tags.occ_task_id_blocks::1024 15123 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1022::1 20 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1022::2 157 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1022::3 467 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1022::4 462 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1023::2 4 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 8 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1023::4 2 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1024::0 97 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1024::1 483 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 4242 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 5796 # Occupied blocks per task id
< system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 4505 # Occupied blocks per task id
< system.cpu0.l2cache.tags.occ_task_id_percent::1022 0.067505 # Percentage of cache occupancy per task id
---
> system.cpu0.l2cache.tags.occ_task_id_blocks::1024 15140 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1022::1 37 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1022::2 322 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1022::3 401 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1022::4 317 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1023::2 5 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 5 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1023::4 4 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1024::0 57 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1024::1 423 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 4738 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 7052 # Occupied blocks per task id
> system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 2870 # Occupied blocks per task id
> system.cpu0.l2cache.tags.occ_task_id_percent::1022 0.065735 # Percentage of cache occupancy per task id
1225,1330c1222,1331
< system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.923035 # Percentage of cache occupancy per task id
< system.cpu0.l2cache.tags.tag_accesses 43185169 # Number of tag accesses
< system.cpu0.l2cache.tags.data_accesses 43185169 # Number of data accesses
< system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 51927 # number of ReadReq hits
< system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 11921 # number of ReadReq hits
< system.cpu0.l2cache.ReadReq_hits::cpu0.inst 1199916 # number of ReadReq hits
< system.cpu0.l2cache.ReadReq_hits::cpu0.data 396490 # number of ReadReq hits
< system.cpu0.l2cache.ReadReq_hits::total 1660254 # number of ReadReq hits
< system.cpu0.l2cache.Writeback_hits::writebacks 508419 # number of Writeback hits
< system.cpu0.l2cache.Writeback_hits::total 508419 # number of Writeback hits
< system.cpu0.l2cache.UpgradeReq_hits::cpu0.data 28435 # number of UpgradeReq hits
< system.cpu0.l2cache.UpgradeReq_hits::total 28435 # number of UpgradeReq hits
< system.cpu0.l2cache.SCUpgradeReq_hits::cpu0.data 1750 # number of SCUpgradeReq hits
< system.cpu0.l2cache.SCUpgradeReq_hits::total 1750 # number of SCUpgradeReq hits
< system.cpu0.l2cache.ReadExReq_hits::cpu0.data 214572 # number of ReadExReq hits
< system.cpu0.l2cache.ReadExReq_hits::total 214572 # number of ReadExReq hits
< system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 51927 # number of demand (read+write) hits
< system.cpu0.l2cache.demand_hits::cpu0.itb.walker 11921 # number of demand (read+write) hits
< system.cpu0.l2cache.demand_hits::cpu0.inst 1199916 # number of demand (read+write) hits
< system.cpu0.l2cache.demand_hits::cpu0.data 611062 # number of demand (read+write) hits
< system.cpu0.l2cache.demand_hits::total 1874826 # number of demand (read+write) hits
< system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 51927 # number of overall hits
< system.cpu0.l2cache.overall_hits::cpu0.itb.walker 11921 # number of overall hits
< system.cpu0.l2cache.overall_hits::cpu0.inst 1199916 # number of overall hits
< system.cpu0.l2cache.overall_hits::cpu0.data 611062 # number of overall hits
< system.cpu0.l2cache.overall_hits::total 1874826 # number of overall hits
< system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 385 # number of ReadReq misses
< system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 135 # number of ReadReq misses
< system.cpu0.l2cache.ReadReq_misses::cpu0.inst 53537 # number of ReadReq misses
< system.cpu0.l2cache.ReadReq_misses::cpu0.data 96948 # number of ReadReq misses
< system.cpu0.l2cache.ReadReq_misses::total 151005 # number of ReadReq misses
< system.cpu0.l2cache.UpgradeReq_misses::cpu0.data 26067 # number of UpgradeReq misses
< system.cpu0.l2cache.UpgradeReq_misses::total 26067 # number of UpgradeReq misses
< system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.data 18308 # number of SCUpgradeReq misses
< system.cpu0.l2cache.SCUpgradeReq_misses::total 18308 # number of SCUpgradeReq misses
< system.cpu0.l2cache.SCUpgradeFailReq_misses::cpu0.data 1 # number of SCUpgradeFailReq misses
< system.cpu0.l2cache.SCUpgradeFailReq_misses::total 1 # number of SCUpgradeFailReq misses
< system.cpu0.l2cache.ReadExReq_misses::cpu0.data 49454 # number of ReadExReq misses
< system.cpu0.l2cache.ReadExReq_misses::total 49454 # number of ReadExReq misses
< system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 385 # number of demand (read+write) misses
< system.cpu0.l2cache.demand_misses::cpu0.itb.walker 135 # number of demand (read+write) misses
< system.cpu0.l2cache.demand_misses::cpu0.inst 53537 # number of demand (read+write) misses
< system.cpu0.l2cache.demand_misses::cpu0.data 146402 # number of demand (read+write) misses
< system.cpu0.l2cache.demand_misses::total 200459 # number of demand (read+write) misses
< system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 385 # number of overall misses
< system.cpu0.l2cache.overall_misses::cpu0.itb.walker 135 # number of overall misses
< system.cpu0.l2cache.overall_misses::cpu0.inst 53537 # number of overall misses
< system.cpu0.l2cache.overall_misses::cpu0.data 146402 # number of overall misses
< system.cpu0.l2cache.overall_misses::total 200459 # number of overall misses
< system.cpu0.l2cache.ReadReq_miss_latency::cpu0.dtb.walker 10304000 # number of ReadReq miss cycles
< system.cpu0.l2cache.ReadReq_miss_latency::cpu0.itb.walker 3078250 # number of ReadReq miss cycles
< system.cpu0.l2cache.ReadReq_miss_latency::cpu0.inst 2513333739 # number of ReadReq miss cycles
< system.cpu0.l2cache.ReadReq_miss_latency::cpu0.data 2834189427 # number of ReadReq miss cycles
< system.cpu0.l2cache.ReadReq_miss_latency::total 5360905416 # number of ReadReq miss cycles
< system.cpu0.l2cache.UpgradeReq_miss_latency::cpu0.data 466106536 # number of UpgradeReq miss cycles
< system.cpu0.l2cache.UpgradeReq_miss_latency::total 466106536 # number of UpgradeReq miss cycles
< system.cpu0.l2cache.SCUpgradeReq_miss_latency::cpu0.data 359161772 # number of SCUpgradeReq miss cycles
< system.cpu0.l2cache.SCUpgradeReq_miss_latency::total 359161772 # number of SCUpgradeReq miss cycles
< system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::cpu0.data 388500 # number of SCUpgradeFailReq miss cycles
< system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::total 388500 # number of SCUpgradeFailReq miss cycles
< system.cpu0.l2cache.ReadExReq_miss_latency::cpu0.data 2526024290 # number of ReadExReq miss cycles
< system.cpu0.l2cache.ReadExReq_miss_latency::total 2526024290 # number of ReadExReq miss cycles
< system.cpu0.l2cache.demand_miss_latency::cpu0.dtb.walker 10304000 # number of demand (read+write) miss cycles
< system.cpu0.l2cache.demand_miss_latency::cpu0.itb.walker 3078250 # number of demand (read+write) miss cycles
< system.cpu0.l2cache.demand_miss_latency::cpu0.inst 2513333739 # number of demand (read+write) miss cycles
< system.cpu0.l2cache.demand_miss_latency::cpu0.data 5360213717 # number of demand (read+write) miss cycles
< system.cpu0.l2cache.demand_miss_latency::total 7886929706 # number of demand (read+write) miss cycles
< system.cpu0.l2cache.overall_miss_latency::cpu0.dtb.walker 10304000 # number of overall miss cycles
< system.cpu0.l2cache.overall_miss_latency::cpu0.itb.walker 3078250 # number of overall miss cycles
< system.cpu0.l2cache.overall_miss_latency::cpu0.inst 2513333739 # number of overall miss cycles
< system.cpu0.l2cache.overall_miss_latency::cpu0.data 5360213717 # number of overall miss cycles
< system.cpu0.l2cache.overall_miss_latency::total 7886929706 # number of overall miss cycles
< system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 52312 # number of ReadReq accesses(hits+misses)
< system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 12056 # number of ReadReq accesses(hits+misses)
< system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 1253453 # number of ReadReq accesses(hits+misses)
< system.cpu0.l2cache.ReadReq_accesses::cpu0.data 493438 # number of ReadReq accesses(hits+misses)
< system.cpu0.l2cache.ReadReq_accesses::total 1811259 # number of ReadReq accesses(hits+misses)
< system.cpu0.l2cache.Writeback_accesses::writebacks 508419 # number of Writeback accesses(hits+misses)
< system.cpu0.l2cache.Writeback_accesses::total 508419 # number of Writeback accesses(hits+misses)
< system.cpu0.l2cache.UpgradeReq_accesses::cpu0.data 54502 # number of UpgradeReq accesses(hits+misses)
< system.cpu0.l2cache.UpgradeReq_accesses::total 54502 # number of UpgradeReq accesses(hits+misses)
< system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.data 20058 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu0.l2cache.SCUpgradeReq_accesses::total 20058 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu0.l2cache.SCUpgradeFailReq_accesses::cpu0.data 1 # number of SCUpgradeFailReq accesses(hits+misses)
< system.cpu0.l2cache.SCUpgradeFailReq_accesses::total 1 # number of SCUpgradeFailReq accesses(hits+misses)
< system.cpu0.l2cache.ReadExReq_accesses::cpu0.data 264026 # number of ReadExReq accesses(hits+misses)
< system.cpu0.l2cache.ReadExReq_accesses::total 264026 # number of ReadExReq accesses(hits+misses)
< system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 52312 # number of demand (read+write) accesses
< system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 12056 # number of demand (read+write) accesses
< system.cpu0.l2cache.demand_accesses::cpu0.inst 1253453 # number of demand (read+write) accesses
< system.cpu0.l2cache.demand_accesses::cpu0.data 757464 # number of demand (read+write) accesses
< system.cpu0.l2cache.demand_accesses::total 2075285 # number of demand (read+write) accesses
< system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 52312 # number of overall (read+write) accesses
< system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 12056 # number of overall (read+write) accesses
< system.cpu0.l2cache.overall_accesses::cpu0.inst 1253453 # number of overall (read+write) accesses
< system.cpu0.l2cache.overall_accesses::cpu0.data 757464 # number of overall (read+write) accesses
< system.cpu0.l2cache.overall_accesses::total 2075285 # number of overall (read+write) accesses
< system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.007360 # miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.011198 # miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.042712 # miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_miss_rate::cpu0.data 0.196475 # miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_miss_rate::total 0.083370 # miss rate for ReadReq accesses
< system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.data 0.478276 # miss rate for UpgradeReq accesses
< system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.478276 # miss rate for UpgradeReq accesses
< system.cpu0.l2cache.SCUpgradeReq_miss_rate::cpu0.data 0.912753 # miss rate for SCUpgradeReq accesses
< system.cpu0.l2cache.SCUpgradeReq_miss_rate::total 0.912753 # miss rate for SCUpgradeReq accesses
---
> system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.924072 # Percentage of cache occupancy per task id
> system.cpu0.l2cache.tags.tag_accesses 41668980 # Number of tag accesses
> system.cpu0.l2cache.tags.data_accesses 41668980 # Number of data accesses
> system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 50191 # number of ReadReq hits
> system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 11923 # number of ReadReq hits
> system.cpu0.l2cache.ReadReq_hits::cpu0.inst 1155240 # number of ReadReq hits
> system.cpu0.l2cache.ReadReq_hits::cpu0.data 372543 # number of ReadReq hits
> system.cpu0.l2cache.ReadReq_hits::total 1589897 # number of ReadReq hits
> system.cpu0.l2cache.Writeback_hits::writebacks 491596 # number of Writeback hits
> system.cpu0.l2cache.Writeback_hits::total 491596 # number of Writeback hits
> system.cpu0.l2cache.UpgradeReq_hits::cpu0.data 28444 # number of UpgradeReq hits
> system.cpu0.l2cache.UpgradeReq_hits::total 28444 # number of UpgradeReq hits
> system.cpu0.l2cache.SCUpgradeReq_hits::cpu0.data 1603 # number of SCUpgradeReq hits
> system.cpu0.l2cache.SCUpgradeReq_hits::total 1603 # number of SCUpgradeReq hits
> system.cpu0.l2cache.ReadExReq_hits::cpu0.data 210600 # number of ReadExReq hits
> system.cpu0.l2cache.ReadExReq_hits::total 210600 # number of ReadExReq hits
> system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 50191 # number of demand (read+write) hits
> system.cpu0.l2cache.demand_hits::cpu0.itb.walker 11923 # number of demand (read+write) hits
> system.cpu0.l2cache.demand_hits::cpu0.inst 1155240 # number of demand (read+write) hits
> system.cpu0.l2cache.demand_hits::cpu0.data 583143 # number of demand (read+write) hits
> system.cpu0.l2cache.demand_hits::total 1800497 # number of demand (read+write) hits
> system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 50191 # number of overall hits
> system.cpu0.l2cache.overall_hits::cpu0.itb.walker 11923 # number of overall hits
> system.cpu0.l2cache.overall_hits::cpu0.inst 1155240 # number of overall hits
> system.cpu0.l2cache.overall_hits::cpu0.data 583143 # number of overall hits
> system.cpu0.l2cache.overall_hits::total 1800497 # number of overall hits
> system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 425 # number of ReadReq misses
> system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 170 # number of ReadReq misses
> system.cpu0.l2cache.ReadReq_misses::cpu0.inst 50043 # number of ReadReq misses
> system.cpu0.l2cache.ReadReq_misses::cpu0.data 98477 # number of ReadReq misses
> system.cpu0.l2cache.ReadReq_misses::total 149115 # number of ReadReq misses
> system.cpu0.l2cache.Writeback_misses::writebacks 1 # number of Writeback misses
> system.cpu0.l2cache.Writeback_misses::total 1 # number of Writeback misses
> system.cpu0.l2cache.UpgradeReq_misses::cpu0.data 27382 # number of UpgradeReq misses
> system.cpu0.l2cache.UpgradeReq_misses::total 27382 # number of UpgradeReq misses
> system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.data 19621 # number of SCUpgradeReq misses
> system.cpu0.l2cache.SCUpgradeReq_misses::total 19621 # number of SCUpgradeReq misses
> system.cpu0.l2cache.SCUpgradeFailReq_misses::cpu0.data 2 # number of SCUpgradeFailReq misses
> system.cpu0.l2cache.SCUpgradeFailReq_misses::total 2 # number of SCUpgradeFailReq misses
> system.cpu0.l2cache.ReadExReq_misses::cpu0.data 45870 # number of ReadExReq misses
> system.cpu0.l2cache.ReadExReq_misses::total 45870 # number of ReadExReq misses
> system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 425 # number of demand (read+write) misses
> system.cpu0.l2cache.demand_misses::cpu0.itb.walker 170 # number of demand (read+write) misses
> system.cpu0.l2cache.demand_misses::cpu0.inst 50043 # number of demand (read+write) misses
> system.cpu0.l2cache.demand_misses::cpu0.data 144347 # number of demand (read+write) misses
> system.cpu0.l2cache.demand_misses::total 194985 # number of demand (read+write) misses
> system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 425 # number of overall misses
> system.cpu0.l2cache.overall_misses::cpu0.itb.walker 170 # number of overall misses
> system.cpu0.l2cache.overall_misses::cpu0.inst 50043 # number of overall misses
> system.cpu0.l2cache.overall_misses::cpu0.data 144347 # number of overall misses
> system.cpu0.l2cache.overall_misses::total 194985 # number of overall misses
> system.cpu0.l2cache.ReadReq_miss_latency::cpu0.dtb.walker 11462248 # number of ReadReq miss cycles
> system.cpu0.l2cache.ReadReq_miss_latency::cpu0.itb.walker 4075246 # number of ReadReq miss cycles
> system.cpu0.l2cache.ReadReq_miss_latency::cpu0.inst 2454493202 # number of ReadReq miss cycles
> system.cpu0.l2cache.ReadReq_miss_latency::cpu0.data 2862988088 # number of ReadReq miss cycles
> system.cpu0.l2cache.ReadReq_miss_latency::total 5333018784 # number of ReadReq miss cycles
> system.cpu0.l2cache.UpgradeReq_miss_latency::cpu0.data 502169231 # number of UpgradeReq miss cycles
> system.cpu0.l2cache.UpgradeReq_miss_latency::total 502169231 # number of UpgradeReq miss cycles
> system.cpu0.l2cache.SCUpgradeReq_miss_latency::cpu0.data 396029410 # number of SCUpgradeReq miss cycles
> system.cpu0.l2cache.SCUpgradeReq_miss_latency::total 396029410 # number of SCUpgradeReq miss cycles
> system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::cpu0.data 393499 # number of SCUpgradeFailReq miss cycles
> system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::total 393499 # number of SCUpgradeFailReq miss cycles
> system.cpu0.l2cache.ReadExReq_miss_latency::cpu0.data 2652639758 # number of ReadExReq miss cycles
> system.cpu0.l2cache.ReadExReq_miss_latency::total 2652639758 # number of ReadExReq miss cycles
> system.cpu0.l2cache.demand_miss_latency::cpu0.dtb.walker 11462248 # number of demand (read+write) miss cycles
> system.cpu0.l2cache.demand_miss_latency::cpu0.itb.walker 4075246 # number of demand (read+write) miss cycles
> system.cpu0.l2cache.demand_miss_latency::cpu0.inst 2454493202 # number of demand (read+write) miss cycles
> system.cpu0.l2cache.demand_miss_latency::cpu0.data 5515627846 # number of demand (read+write) miss cycles
> system.cpu0.l2cache.demand_miss_latency::total 7985658542 # number of demand (read+write) miss cycles
> system.cpu0.l2cache.overall_miss_latency::cpu0.dtb.walker 11462248 # number of overall miss cycles
> system.cpu0.l2cache.overall_miss_latency::cpu0.itb.walker 4075246 # number of overall miss cycles
> system.cpu0.l2cache.overall_miss_latency::cpu0.inst 2454493202 # number of overall miss cycles
> system.cpu0.l2cache.overall_miss_latency::cpu0.data 5515627846 # number of overall miss cycles
> system.cpu0.l2cache.overall_miss_latency::total 7985658542 # number of overall miss cycles
> system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 50616 # number of ReadReq accesses(hits+misses)
> system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 12093 # number of ReadReq accesses(hits+misses)
> system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 1205283 # number of ReadReq accesses(hits+misses)
> system.cpu0.l2cache.ReadReq_accesses::cpu0.data 471020 # number of ReadReq accesses(hits+misses)
> system.cpu0.l2cache.ReadReq_accesses::total 1739012 # number of ReadReq accesses(hits+misses)
> system.cpu0.l2cache.Writeback_accesses::writebacks 491597 # number of Writeback accesses(hits+misses)
> system.cpu0.l2cache.Writeback_accesses::total 491597 # number of Writeback accesses(hits+misses)
> system.cpu0.l2cache.UpgradeReq_accesses::cpu0.data 55826 # number of UpgradeReq accesses(hits+misses)
> system.cpu0.l2cache.UpgradeReq_accesses::total 55826 # number of UpgradeReq accesses(hits+misses)
> system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.data 21224 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu0.l2cache.SCUpgradeReq_accesses::total 21224 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu0.l2cache.SCUpgradeFailReq_accesses::cpu0.data 2 # number of SCUpgradeFailReq accesses(hits+misses)
> system.cpu0.l2cache.SCUpgradeFailReq_accesses::total 2 # number of SCUpgradeFailReq accesses(hits+misses)
> system.cpu0.l2cache.ReadExReq_accesses::cpu0.data 256470 # number of ReadExReq accesses(hits+misses)
> system.cpu0.l2cache.ReadExReq_accesses::total 256470 # number of ReadExReq accesses(hits+misses)
> system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 50616 # number of demand (read+write) accesses
> system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 12093 # number of demand (read+write) accesses
> system.cpu0.l2cache.demand_accesses::cpu0.inst 1205283 # number of demand (read+write) accesses
> system.cpu0.l2cache.demand_accesses::cpu0.data 727490 # number of demand (read+write) accesses
> system.cpu0.l2cache.demand_accesses::total 1995482 # number of demand (read+write) accesses
> system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 50616 # number of overall (read+write) accesses
> system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 12093 # number of overall (read+write) accesses
> system.cpu0.l2cache.overall_accesses::cpu0.inst 1205283 # number of overall (read+write) accesses
> system.cpu0.l2cache.overall_accesses::cpu0.data 727490 # number of overall (read+write) accesses
> system.cpu0.l2cache.overall_accesses::total 1995482 # number of overall (read+write) accesses
> system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.008397 # miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.014058 # miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.041520 # miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_miss_rate::cpu0.data 0.209072 # miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_miss_rate::total 0.085747 # miss rate for ReadReq accesses
> system.cpu0.l2cache.Writeback_miss_rate::writebacks 0.000002 # miss rate for Writeback accesses
> system.cpu0.l2cache.Writeback_miss_rate::total 0.000002 # miss rate for Writeback accesses
> system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.data 0.490488 # miss rate for UpgradeReq accesses
> system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.490488 # miss rate for UpgradeReq accesses
> system.cpu0.l2cache.SCUpgradeReq_miss_rate::cpu0.data 0.924472 # miss rate for SCUpgradeReq accesses
> system.cpu0.l2cache.SCUpgradeReq_miss_rate::total 0.924472 # miss rate for SCUpgradeReq accesses
1333,1368c1334,1369
< system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.data 0.187307 # miss rate for ReadExReq accesses
< system.cpu0.l2cache.ReadExReq_miss_rate::total 0.187307 # miss rate for ReadExReq accesses
< system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.007360 # miss rate for demand accesses
< system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.011198 # miss rate for demand accesses
< system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.042712 # miss rate for demand accesses
< system.cpu0.l2cache.demand_miss_rate::cpu0.data 0.193279 # miss rate for demand accesses
< system.cpu0.l2cache.demand_miss_rate::total 0.096593 # miss rate for demand accesses
< system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.007360 # miss rate for overall accesses
< system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.011198 # miss rate for overall accesses
< system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.042712 # miss rate for overall accesses
< system.cpu0.l2cache.overall_miss_rate::cpu0.data 0.193279 # miss rate for overall accesses
< system.cpu0.l2cache.overall_miss_rate::total 0.096593 # miss rate for overall accesses
< system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.dtb.walker 26763.636364 # average ReadReq miss latency
< system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.itb.walker 22801.851852 # average ReadReq miss latency
< system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.inst 46945.733586 # average ReadReq miss latency
< system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.data 29234.119600 # average ReadReq miss latency
< system.cpu0.l2cache.ReadReq_avg_miss_latency::total 35501.509328 # average ReadReq miss latency
< system.cpu0.l2cache.UpgradeReq_avg_miss_latency::cpu0.data 17881.096252 # average UpgradeReq miss latency
< system.cpu0.l2cache.UpgradeReq_avg_miss_latency::total 17881.096252 # average UpgradeReq miss latency
< system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::cpu0.data 19617.750273 # average SCUpgradeReq miss latency
< system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::total 19617.750273 # average SCUpgradeReq miss latency
< system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu0.data 388500 # average SCUpgradeFailReq miss latency
< system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::total 388500 # average SCUpgradeFailReq miss latency
< system.cpu0.l2cache.ReadExReq_avg_miss_latency::cpu0.data 51078.260404 # average ReadExReq miss latency
< system.cpu0.l2cache.ReadExReq_avg_miss_latency::total 51078.260404 # average ReadExReq miss latency
< system.cpu0.l2cache.demand_avg_miss_latency::cpu0.dtb.walker 26763.636364 # average overall miss latency
< system.cpu0.l2cache.demand_avg_miss_latency::cpu0.itb.walker 22801.851852 # average overall miss latency
< system.cpu0.l2cache.demand_avg_miss_latency::cpu0.inst 46945.733586 # average overall miss latency
< system.cpu0.l2cache.demand_avg_miss_latency::cpu0.data 36612.981496 # average overall miss latency
< system.cpu0.l2cache.demand_avg_miss_latency::total 39344.353239 # average overall miss latency
< system.cpu0.l2cache.overall_avg_miss_latency::cpu0.dtb.walker 26763.636364 # average overall miss latency
< system.cpu0.l2cache.overall_avg_miss_latency::cpu0.itb.walker 22801.851852 # average overall miss latency
< system.cpu0.l2cache.overall_avg_miss_latency::cpu0.inst 46945.733586 # average overall miss latency
< system.cpu0.l2cache.overall_avg_miss_latency::cpu0.data 36612.981496 # average overall miss latency
< system.cpu0.l2cache.overall_avg_miss_latency::total 39344.353239 # average overall miss latency
< system.cpu0.l2cache.blocked_cycles::no_mshrs 65 # number of cycles access was blocked
---
> system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.data 0.178851 # miss rate for ReadExReq accesses
> system.cpu0.l2cache.ReadExReq_miss_rate::total 0.178851 # miss rate for ReadExReq accesses
> system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.008397 # miss rate for demand accesses
> system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.014058 # miss rate for demand accesses
> system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.041520 # miss rate for demand accesses
> system.cpu0.l2cache.demand_miss_rate::cpu0.data 0.198418 # miss rate for demand accesses
> system.cpu0.l2cache.demand_miss_rate::total 0.097713 # miss rate for demand accesses
> system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.008397 # miss rate for overall accesses
> system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.014058 # miss rate for overall accesses
> system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.041520 # miss rate for overall accesses
> system.cpu0.l2cache.overall_miss_rate::cpu0.data 0.198418 # miss rate for overall accesses
> system.cpu0.l2cache.overall_miss_rate::total 0.097713 # miss rate for overall accesses
> system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.dtb.walker 26969.995294 # average ReadReq miss latency
> system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.itb.walker 23972.035294 # average ReadReq miss latency
> system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.inst 49047.683033 # average ReadReq miss latency
> system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.data 29072.657453 # average ReadReq miss latency
> system.cpu0.l2cache.ReadReq_avg_miss_latency::total 35764.468927 # average ReadReq miss latency
> system.cpu0.l2cache.UpgradeReq_avg_miss_latency::cpu0.data 18339.391973 # average UpgradeReq miss latency
> system.cpu0.l2cache.UpgradeReq_avg_miss_latency::total 18339.391973 # average UpgradeReq miss latency
> system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::cpu0.data 20183.956475 # average SCUpgradeReq miss latency
> system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::total 20183.956475 # average SCUpgradeReq miss latency
> system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu0.data 196749.500000 # average SCUpgradeFailReq miss latency
> system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::total 196749.500000 # average SCUpgradeFailReq miss latency
> system.cpu0.l2cache.ReadExReq_avg_miss_latency::cpu0.data 57829.512928 # average ReadExReq miss latency
> system.cpu0.l2cache.ReadExReq_avg_miss_latency::total 57829.512928 # average ReadExReq miss latency
> system.cpu0.l2cache.demand_avg_miss_latency::cpu0.dtb.walker 26969.995294 # average overall miss latency
> system.cpu0.l2cache.demand_avg_miss_latency::cpu0.itb.walker 23972.035294 # average overall miss latency
> system.cpu0.l2cache.demand_avg_miss_latency::cpu0.inst 49047.683033 # average overall miss latency
> system.cpu0.l2cache.demand_avg_miss_latency::cpu0.data 38210.893514 # average overall miss latency
> system.cpu0.l2cache.demand_avg_miss_latency::total 40955.245491 # average overall miss latency
> system.cpu0.l2cache.overall_avg_miss_latency::cpu0.dtb.walker 26969.995294 # average overall miss latency
> system.cpu0.l2cache.overall_avg_miss_latency::cpu0.itb.walker 23972.035294 # average overall miss latency
> system.cpu0.l2cache.overall_avg_miss_latency::cpu0.inst 49047.683033 # average overall miss latency
> system.cpu0.l2cache.overall_avg_miss_latency::cpu0.data 38210.893514 # average overall miss latency
> system.cpu0.l2cache.overall_avg_miss_latency::total 40955.245491 # average overall miss latency
> system.cpu0.l2cache.blocked_cycles::no_mshrs 152 # number of cycles access was blocked
1370c1371
< system.cpu0.l2cache.blocked::no_mshrs 4 # number of cycles access was blocked
---
> system.cpu0.l2cache.blocked::no_mshrs 5 # number of cycles access was blocked
1372c1373
< system.cpu0.l2cache.avg_blocked_cycles::no_mshrs 16.250000 # average number of cycles each access was blocked
---
> system.cpu0.l2cache.avg_blocked_cycles::no_mshrs 30.400000 # average number of cycles each access was blocked
1376,1378c1377,1379
< system.cpu0.l2cache.writebacks::writebacks 194082 # number of writebacks
< system.cpu0.l2cache.writebacks::total 194082 # number of writebacks
< system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.dtb.walker 2 # number of ReadReq MSHR hits
---
> system.cpu0.l2cache.writebacks::writebacks 193170 # number of writebacks
> system.cpu0.l2cache.writebacks::total 193170 # number of writebacks
> system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.dtb.walker 1 # number of ReadReq MSHR hits
1380,1385c1381,1386
< system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.inst 32 # number of ReadReq MSHR hits
< system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.data 822 # number of ReadReq MSHR hits
< system.cpu0.l2cache.ReadReq_mshr_hits::total 857 # number of ReadReq MSHR hits
< system.cpu0.l2cache.ReadExReq_mshr_hits::cpu0.data 7903 # number of ReadExReq MSHR hits
< system.cpu0.l2cache.ReadExReq_mshr_hits::total 7903 # number of ReadExReq MSHR hits
< system.cpu0.l2cache.demand_mshr_hits::cpu0.dtb.walker 2 # number of demand (read+write) MSHR hits
---
> system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.inst 27 # number of ReadReq MSHR hits
> system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.data 699 # number of ReadReq MSHR hits
> system.cpu0.l2cache.ReadReq_mshr_hits::total 728 # number of ReadReq MSHR hits
> system.cpu0.l2cache.ReadExReq_mshr_hits::cpu0.data 6075 # number of ReadExReq MSHR hits
> system.cpu0.l2cache.ReadExReq_mshr_hits::total 6075 # number of ReadExReq MSHR hits
> system.cpu0.l2cache.demand_mshr_hits::cpu0.dtb.walker 1 # number of demand (read+write) MSHR hits
1387,1390c1388,1391
< system.cpu0.l2cache.demand_mshr_hits::cpu0.inst 32 # number of demand (read+write) MSHR hits
< system.cpu0.l2cache.demand_mshr_hits::cpu0.data 8725 # number of demand (read+write) MSHR hits
< system.cpu0.l2cache.demand_mshr_hits::total 8760 # number of demand (read+write) MSHR hits
< system.cpu0.l2cache.overall_mshr_hits::cpu0.dtb.walker 2 # number of overall MSHR hits
---
> system.cpu0.l2cache.demand_mshr_hits::cpu0.inst 27 # number of demand (read+write) MSHR hits
> system.cpu0.l2cache.demand_mshr_hits::cpu0.data 6774 # number of demand (read+write) MSHR hits
> system.cpu0.l2cache.demand_mshr_hits::total 6803 # number of demand (read+write) MSHR hits
> system.cpu0.l2cache.overall_mshr_hits::cpu0.dtb.walker 1 # number of overall MSHR hits
1392,1459c1393,1464
< system.cpu0.l2cache.overall_mshr_hits::cpu0.inst 32 # number of overall MSHR hits
< system.cpu0.l2cache.overall_mshr_hits::cpu0.data 8725 # number of overall MSHR hits
< system.cpu0.l2cache.overall_mshr_hits::total 8760 # number of overall MSHR hits
< system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.dtb.walker 383 # number of ReadReq MSHR misses
< system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.itb.walker 134 # number of ReadReq MSHR misses
< system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.inst 53505 # number of ReadReq MSHR misses
< system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.data 96126 # number of ReadReq MSHR misses
< system.cpu0.l2cache.ReadReq_mshr_misses::total 150148 # number of ReadReq MSHR misses
< system.cpu0.l2cache.HardPFReq_mshr_misses::cpu0.l2cache.prefetcher 239164 # number of HardPFReq MSHR misses
< system.cpu0.l2cache.HardPFReq_mshr_misses::total 239164 # number of HardPFReq MSHR misses
< system.cpu0.l2cache.UpgradeReq_mshr_misses::cpu0.data 26067 # number of UpgradeReq MSHR misses
< system.cpu0.l2cache.UpgradeReq_mshr_misses::total 26067 # number of UpgradeReq MSHR misses
< system.cpu0.l2cache.SCUpgradeReq_mshr_misses::cpu0.data 18308 # number of SCUpgradeReq MSHR misses
< system.cpu0.l2cache.SCUpgradeReq_mshr_misses::total 18308 # number of SCUpgradeReq MSHR misses
< system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::cpu0.data 1 # number of SCUpgradeFailReq MSHR misses
< system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::total 1 # number of SCUpgradeFailReq MSHR misses
< system.cpu0.l2cache.ReadExReq_mshr_misses::cpu0.data 41551 # number of ReadExReq MSHR misses
< system.cpu0.l2cache.ReadExReq_mshr_misses::total 41551 # number of ReadExReq MSHR misses
< system.cpu0.l2cache.demand_mshr_misses::cpu0.dtb.walker 383 # number of demand (read+write) MSHR misses
< system.cpu0.l2cache.demand_mshr_misses::cpu0.itb.walker 134 # number of demand (read+write) MSHR misses
< system.cpu0.l2cache.demand_mshr_misses::cpu0.inst 53505 # number of demand (read+write) MSHR misses
< system.cpu0.l2cache.demand_mshr_misses::cpu0.data 137677 # number of demand (read+write) MSHR misses
< system.cpu0.l2cache.demand_mshr_misses::total 191699 # number of demand (read+write) MSHR misses
< system.cpu0.l2cache.overall_mshr_misses::cpu0.dtb.walker 383 # number of overall MSHR misses
< system.cpu0.l2cache.overall_mshr_misses::cpu0.itb.walker 134 # number of overall MSHR misses
< system.cpu0.l2cache.overall_mshr_misses::cpu0.inst 53505 # number of overall MSHR misses
< system.cpu0.l2cache.overall_mshr_misses::cpu0.data 137677 # number of overall MSHR misses
< system.cpu0.l2cache.overall_mshr_misses::cpu0.l2cache.prefetcher 239164 # number of overall MSHR misses
< system.cpu0.l2cache.overall_mshr_misses::total 430863 # number of overall MSHR misses
< system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.dtb.walker 7587500 # number of ReadReq MSHR miss cycles
< system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.itb.walker 2127750 # number of ReadReq MSHR miss cycles
< system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.inst 2131132759 # number of ReadReq MSHR miss cycles
< system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.data 2116031933 # number of ReadReq MSHR miss cycles
< system.cpu0.l2cache.ReadReq_mshr_miss_latency::total 4256879942 # number of ReadReq MSHR miss cycles
< system.cpu0.l2cache.HardPFReq_mshr_miss_latency::cpu0.l2cache.prefetcher 14990297637 # number of HardPFReq MSHR miss cycles
< system.cpu0.l2cache.HardPFReq_mshr_miss_latency::total 14990297637 # number of HardPFReq MSHR miss cycles
< system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::cpu0.data 447102942 # number of UpgradeReq MSHR miss cycles
< system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::total 447102942 # number of UpgradeReq MSHR miss cycles
< system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::cpu0.data 245146796 # number of SCUpgradeReq MSHR miss cycles
< system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::total 245146796 # number of SCUpgradeReq MSHR miss cycles
< system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu0.data 311500 # number of SCUpgradeFailReq MSHR miss cycles
< system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 311500 # number of SCUpgradeFailReq MSHR miss cycles
< system.cpu0.l2cache.ReadExReq_mshr_miss_latency::cpu0.data 1512200931 # number of ReadExReq MSHR miss cycles
< system.cpu0.l2cache.ReadExReq_mshr_miss_latency::total 1512200931 # number of ReadExReq MSHR miss cycles
< system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.dtb.walker 7587500 # number of demand (read+write) MSHR miss cycles
< system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.itb.walker 2127750 # number of demand (read+write) MSHR miss cycles
< system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.inst 2131132759 # number of demand (read+write) MSHR miss cycles
< system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.data 3628232864 # number of demand (read+write) MSHR miss cycles
< system.cpu0.l2cache.demand_mshr_miss_latency::total 5769080873 # number of demand (read+write) MSHR miss cycles
< system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.dtb.walker 7587500 # number of overall MSHR miss cycles
< system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.itb.walker 2127750 # number of overall MSHR miss cycles
< system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.inst 2131132759 # number of overall MSHR miss cycles
< system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.data 3628232864 # number of overall MSHR miss cycles
< system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 14990297637 # number of overall MSHR miss cycles
< system.cpu0.l2cache.overall_mshr_miss_latency::total 20759378510 # number of overall MSHR miss cycles
< system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.inst 218480000 # number of ReadReq MSHR uncacheable cycles
< system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.data 4052038481 # number of ReadReq MSHR uncacheable cycles
< system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::total 4270518481 # number of ReadReq MSHR uncacheable cycles
< system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::cpu0.data 3037285940 # number of WriteReq MSHR uncacheable cycles
< system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::total 3037285940 # number of WriteReq MSHR uncacheable cycles
< system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.inst 218480000 # number of overall MSHR uncacheable cycles
< system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.data 7089324421 # number of overall MSHR uncacheable cycles
< system.cpu0.l2cache.overall_mshr_uncacheable_latency::total 7307804421 # number of overall MSHR uncacheable cycles
< system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.007321 # mshr miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.011115 # mshr miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.inst 0.042686 # mshr miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.data 0.194809 # mshr miss rate for ReadReq accesses
< system.cpu0.l2cache.ReadReq_mshr_miss_rate::total 0.082897 # mshr miss rate for ReadReq accesses
---
> system.cpu0.l2cache.overall_mshr_hits::cpu0.inst 27 # number of overall MSHR hits
> system.cpu0.l2cache.overall_mshr_hits::cpu0.data 6774 # number of overall MSHR hits
> system.cpu0.l2cache.overall_mshr_hits::total 6803 # number of overall MSHR hits
> system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.dtb.walker 424 # number of ReadReq MSHR misses
> system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.itb.walker 169 # number of ReadReq MSHR misses
> system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.inst 50016 # number of ReadReq MSHR misses
> system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.data 97778 # number of ReadReq MSHR misses
> system.cpu0.l2cache.ReadReq_mshr_misses::total 148387 # number of ReadReq MSHR misses
> system.cpu0.l2cache.Writeback_mshr_misses::writebacks 1 # number of Writeback MSHR misses
> system.cpu0.l2cache.Writeback_mshr_misses::total 1 # number of Writeback MSHR misses
> system.cpu0.l2cache.HardPFReq_mshr_misses::cpu0.l2cache.prefetcher 232167 # number of HardPFReq MSHR misses
> system.cpu0.l2cache.HardPFReq_mshr_misses::total 232167 # number of HardPFReq MSHR misses
> system.cpu0.l2cache.UpgradeReq_mshr_misses::cpu0.data 27382 # number of UpgradeReq MSHR misses
> system.cpu0.l2cache.UpgradeReq_mshr_misses::total 27382 # number of UpgradeReq MSHR misses
> system.cpu0.l2cache.SCUpgradeReq_mshr_misses::cpu0.data 19621 # number of SCUpgradeReq MSHR misses
> system.cpu0.l2cache.SCUpgradeReq_mshr_misses::total 19621 # number of SCUpgradeReq MSHR misses
> system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::cpu0.data 2 # number of SCUpgradeFailReq MSHR misses
> system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::total 2 # number of SCUpgradeFailReq MSHR misses
> system.cpu0.l2cache.ReadExReq_mshr_misses::cpu0.data 39795 # number of ReadExReq MSHR misses
> system.cpu0.l2cache.ReadExReq_mshr_misses::total 39795 # number of ReadExReq MSHR misses
> system.cpu0.l2cache.demand_mshr_misses::cpu0.dtb.walker 424 # number of demand (read+write) MSHR misses
> system.cpu0.l2cache.demand_mshr_misses::cpu0.itb.walker 169 # number of demand (read+write) MSHR misses
> system.cpu0.l2cache.demand_mshr_misses::cpu0.inst 50016 # number of demand (read+write) MSHR misses
> system.cpu0.l2cache.demand_mshr_misses::cpu0.data 137573 # number of demand (read+write) MSHR misses
> system.cpu0.l2cache.demand_mshr_misses::total 188182 # number of demand (read+write) MSHR misses
> system.cpu0.l2cache.overall_mshr_misses::cpu0.dtb.walker 424 # number of overall MSHR misses
> system.cpu0.l2cache.overall_mshr_misses::cpu0.itb.walker 169 # number of overall MSHR misses
> system.cpu0.l2cache.overall_mshr_misses::cpu0.inst 50016 # number of overall MSHR misses
> system.cpu0.l2cache.overall_mshr_misses::cpu0.data 137573 # number of overall MSHR misses
> system.cpu0.l2cache.overall_mshr_misses::cpu0.l2cache.prefetcher 232167 # number of overall MSHR misses
> system.cpu0.l2cache.overall_mshr_misses::total 420349 # number of overall MSHR misses
> system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.dtb.walker 8681250 # number of ReadReq MSHR miss cycles
> system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.itb.walker 2961750 # number of ReadReq MSHR miss cycles
> system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.inst 2122401548 # number of ReadReq MSHR miss cycles
> system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.data 2188318454 # number of ReadReq MSHR miss cycles
> system.cpu0.l2cache.ReadReq_mshr_miss_latency::total 4322363002 # number of ReadReq MSHR miss cycles
> system.cpu0.l2cache.HardPFReq_mshr_miss_latency::cpu0.l2cache.prefetcher 15144909271 # number of HardPFReq MSHR miss cycles
> system.cpu0.l2cache.HardPFReq_mshr_miss_latency::total 15144909271 # number of HardPFReq MSHR miss cycles
> system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::cpu0.data 533487187 # number of UpgradeReq MSHR miss cycles
> system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::total 533487187 # number of UpgradeReq MSHR miss cycles
> system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::cpu0.data 293580560 # number of SCUpgradeReq MSHR miss cycles
> system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::total 293580560 # number of SCUpgradeReq MSHR miss cycles
> system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu0.data 321999 # number of SCUpgradeFailReq MSHR miss cycles
> system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 321999 # number of SCUpgradeFailReq MSHR miss cycles
> system.cpu0.l2cache.ReadExReq_mshr_miss_latency::cpu0.data 1622773486 # number of ReadExReq MSHR miss cycles
> system.cpu0.l2cache.ReadExReq_mshr_miss_latency::total 1622773486 # number of ReadExReq MSHR miss cycles
> system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.dtb.walker 8681250 # number of demand (read+write) MSHR miss cycles
> system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.itb.walker 2961750 # number of demand (read+write) MSHR miss cycles
> system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.inst 2122401548 # number of demand (read+write) MSHR miss cycles
> system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.data 3811091940 # number of demand (read+write) MSHR miss cycles
> system.cpu0.l2cache.demand_mshr_miss_latency::total 5945136488 # number of demand (read+write) MSHR miss cycles
> system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.dtb.walker 8681250 # number of overall MSHR miss cycles
> system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.itb.walker 2961750 # number of overall MSHR miss cycles
> system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.inst 2122401548 # number of overall MSHR miss cycles
> system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.data 3811091940 # number of overall MSHR miss cycles
> system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 15144909271 # number of overall MSHR miss cycles
> system.cpu0.l2cache.overall_mshr_miss_latency::total 21090045759 # number of overall MSHR miss cycles
> system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.inst 241524750 # number of ReadReq MSHR uncacheable cycles
> system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.data 5378380500 # number of ReadReq MSHR uncacheable cycles
> system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::total 5619905250 # number of ReadReq MSHR uncacheable cycles
> system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::cpu0.data 4060847435 # number of WriteReq MSHR uncacheable cycles
> system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::total 4060847435 # number of WriteReq MSHR uncacheable cycles
> system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.inst 241524750 # number of overall MSHR uncacheable cycles
> system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.data 9439227935 # number of overall MSHR uncacheable cycles
> system.cpu0.l2cache.overall_mshr_uncacheable_latency::total 9680752685 # number of overall MSHR uncacheable cycles
> system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.008377 # mshr miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.013975 # mshr miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.inst 0.041497 # mshr miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.data 0.207588 # mshr miss rate for ReadReq accesses
> system.cpu0.l2cache.ReadReq_mshr_miss_rate::total 0.085328 # mshr miss rate for ReadReq accesses
> system.cpu0.l2cache.Writeback_mshr_miss_rate::writebacks 0.000002 # mshr miss rate for Writeback accesses
> system.cpu0.l2cache.Writeback_mshr_miss_rate::total 0.000002 # mshr miss rate for Writeback accesses
1462,1465c1467,1470
< system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::cpu0.data 0.478276 # mshr miss rate for UpgradeReq accesses
< system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::total 0.478276 # mshr miss rate for UpgradeReq accesses
< system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.912753 # mshr miss rate for SCUpgradeReq accesses
< system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.912753 # mshr miss rate for SCUpgradeReq accesses
---
> system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::cpu0.data 0.490488 # mshr miss rate for UpgradeReq accesses
> system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::total 0.490488 # mshr miss rate for UpgradeReq accesses
> system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.924472 # mshr miss rate for SCUpgradeReq accesses
> system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.924472 # mshr miss rate for SCUpgradeReq accesses
1468,1478c1473,1483
< system.cpu0.l2cache.ReadExReq_mshr_miss_rate::cpu0.data 0.157375 # mshr miss rate for ReadExReq accesses
< system.cpu0.l2cache.ReadExReq_mshr_miss_rate::total 0.157375 # mshr miss rate for ReadExReq accesses
< system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.dtb.walker 0.007321 # mshr miss rate for demand accesses
< system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.itb.walker 0.011115 # mshr miss rate for demand accesses
< system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.inst 0.042686 # mshr miss rate for demand accesses
< system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.data 0.181760 # mshr miss rate for demand accesses
< system.cpu0.l2cache.demand_mshr_miss_rate::total 0.092372 # mshr miss rate for demand accesses
< system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.dtb.walker 0.007321 # mshr miss rate for overall accesses
< system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.itb.walker 0.011115 # mshr miss rate for overall accesses
< system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.inst 0.042686 # mshr miss rate for overall accesses
< system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.data 0.181760 # mshr miss rate for overall accesses
---
> system.cpu0.l2cache.ReadExReq_mshr_miss_rate::cpu0.data 0.155164 # mshr miss rate for ReadExReq accesses
> system.cpu0.l2cache.ReadExReq_mshr_miss_rate::total 0.155164 # mshr miss rate for ReadExReq accesses
> system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.dtb.walker 0.008377 # mshr miss rate for demand accesses
> system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.itb.walker 0.013975 # mshr miss rate for demand accesses
> system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.inst 0.041497 # mshr miss rate for demand accesses
> system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.data 0.189106 # mshr miss rate for demand accesses
> system.cpu0.l2cache.demand_mshr_miss_rate::total 0.094304 # mshr miss rate for demand accesses
> system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.dtb.walker 0.008377 # mshr miss rate for overall accesses
> system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.itb.walker 0.013975 # mshr miss rate for overall accesses
> system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.inst 0.041497 # mshr miss rate for overall accesses
> system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.data 0.189106 # mshr miss rate for overall accesses
1480,1506c1485,1511
< system.cpu0.l2cache.overall_mshr_miss_rate::total 0.207616 # mshr miss rate for overall accesses
< system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 19810.704961 # average ReadReq mshr miss latency
< system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 15878.731343 # average ReadReq mshr miss latency
< system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.inst 39830.534698 # average ReadReq mshr miss latency
< system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.data 22013.107099 # average ReadReq mshr miss latency
< system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::total 28351.226403 # average ReadReq mshr miss latency
< system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 62677.901511 # average HardPFReq mshr miss latency
< system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::total 62677.901511 # average HardPFReq mshr miss latency
< system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu0.data 17152.067442 # average UpgradeReq mshr miss latency
< system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::total 17152.067442 # average UpgradeReq mshr miss latency
< system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 13390.146166 # average SCUpgradeReq mshr miss latency
< system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 13390.146166 # average SCUpgradeReq mshr miss latency
< system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu0.data 311500 # average SCUpgradeFailReq mshr miss latency
< system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 311500 # average SCUpgradeFailReq mshr miss latency
< system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::cpu0.data 36393.851676 # average ReadExReq mshr miss latency
< system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::total 36393.851676 # average ReadExReq mshr miss latency
< system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.dtb.walker 19810.704961 # average overall mshr miss latency
< system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.itb.walker 15878.731343 # average overall mshr miss latency
< system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.inst 39830.534698 # average overall mshr miss latency
< system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.data 26353.224315 # average overall mshr miss latency
< system.cpu0.l2cache.demand_avg_mshr_miss_latency::total 30094.475574 # average overall mshr miss latency
< system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.dtb.walker 19810.704961 # average overall mshr miss latency
< system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.itb.walker 15878.731343 # average overall mshr miss latency
< system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.inst 39830.534698 # average overall mshr miss latency
< system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.data 26353.224315 # average overall mshr miss latency
< system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 62677.901511 # average overall mshr miss latency
< system.cpu0.l2cache.overall_avg_mshr_miss_latency::total 48180.926443 # average overall mshr miss latency
---
> system.cpu0.l2cache.overall_mshr_miss_rate::total 0.210650 # mshr miss rate for overall accesses
> system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 20474.646226 # average ReadReq mshr miss latency
> system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 17525.147929 # average ReadReq mshr miss latency
> system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.inst 42434.451935 # average ReadReq mshr miss latency
> system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.data 22380.478778 # average ReadReq mshr miss latency
> system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::total 29128.987054 # average ReadReq mshr miss latency
> system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 65232.824954 # average HardPFReq mshr miss latency
> system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::total 65232.824954 # average HardPFReq mshr miss latency
> system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu0.data 19483.134431 # average UpgradeReq mshr miss latency
> system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::total 19483.134431 # average UpgradeReq mshr miss latency
> system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 14962.568676 # average SCUpgradeReq mshr miss latency
> system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 14962.568676 # average SCUpgradeReq mshr miss latency
> system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu0.data 160999.500000 # average SCUpgradeFailReq mshr miss latency
> system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 160999.500000 # average SCUpgradeFailReq mshr miss latency
> system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::cpu0.data 40778.326071 # average ReadExReq mshr miss latency
> system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::total 40778.326071 # average ReadExReq mshr miss latency
> system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.dtb.walker 20474.646226 # average overall mshr miss latency
> system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.itb.walker 17525.147929 # average overall mshr miss latency
> system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.inst 42434.451935 # average overall mshr miss latency
> system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.data 27702.324875 # average overall mshr miss latency
> system.cpu0.l2cache.demand_avg_mshr_miss_latency::total 31592.482214 # average overall mshr miss latency
> system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.dtb.walker 20474.646226 # average overall mshr miss latency
> system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.itb.walker 17525.147929 # average overall mshr miss latency
> system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.inst 42434.451935 # average overall mshr miss latency
> system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.data 27702.324875 # average overall mshr miss latency
> system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 65232.824954 # average overall mshr miss latency
> system.cpu0.l2cache.overall_avg_mshr_miss_latency::total 50172.703537 # average overall mshr miss latency
1516,1544c1521,1548
< system.cpu0.toL2Bus.trans_dist::ReadReq 1959682 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::ReadResp 1897898 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::WriteReq 19079 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::WriteResp 19079 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::Writeback 508419 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::HardPFReq 329547 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::HardPFResp 131 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::UpgradeReq 88597 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 42717 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::UpgradeResp 112274 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::SCUpgradeFailReq 10 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::UpgradeFailResp 20 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::ReadExReq 292255 # Transaction distribution
< system.cpu0.toL2Bus.trans_dist::ReadExResp 279169 # Transaction distribution
< system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 2512932 # Packet count per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 2353027 # Packet count per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 27983 # Packet count per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 115316 # Packet count per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_count::total 5009258 # Packet count per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 80268960 # Cumulative packet size per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 85221321 # Cumulative packet size per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 48224 # Cumulative packet size per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 209248 # Cumulative packet size per connected master and slave (bytes)
< system.cpu0.toL2Bus.pkt_size::total 165747753 # Cumulative packet size per connected master and slave (bytes)
< system.cpu0.toL2Bus.snoops 677561 # Total snoops (count)
< system.cpu0.toL2Bus.snoop_fanout::samples 3234113 # Request fanout histogram
< system.cpu0.toL2Bus.snoop_fanout::mean 5.173543 # Request fanout histogram
< system.cpu0.toL2Bus.snoop_fanout::stdev 0.378716 # Request fanout histogram
---
> system.cpu0.toL2Bus.trans_dist::ReadReq 1908189 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::ReadResp 1835262 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::WriteReq 26172 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::WriteResp 26172 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::Writeback 491597 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::HardPFReq 299764 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::WriteInvalidateReq 36258 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::UpgradeReq 91875 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 43573 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::UpgradeResp 114693 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::SCUpgradeFailReq 21 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::UpgradeFailResp 30 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::ReadExReq 284602 # Transaction distribution
> system.cpu0.toL2Bus.trans_dist::ReadExResp 270315 # Transaction distribution
> system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 2416584 # Packet count per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 2311982 # Packet count per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 27986 # Packet count per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 112626 # Packet count per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_count::total 4869178 # Packet count per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 77186016 # Cumulative packet size per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 82205272 # Cumulative packet size per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 48372 # Cumulative packet size per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 202464 # Cumulative packet size per connected master and slave (bytes)
> system.cpu0.toL2Bus.pkt_size::total 159642124 # Cumulative packet size per connected master and slave (bytes)
> system.cpu0.toL2Bus.snoops 659500 # Total snoops (count)
> system.cpu0.toL2Bus.snoop_fanout::samples 3123483 # Request fanout histogram
> system.cpu0.toL2Bus.snoop_fanout::mean 3.174208 # Request fanout histogram
> system.cpu0.toL2Bus.snoop_fanout::stdev 0.379288 # Request fanout histogram
1549,1552c1553,1554
< system.cpu0.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
< system.cpu0.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
< system.cpu0.toL2Bus.snoop_fanout::5 2672856 82.65% 82.65% # Request fanout histogram
< system.cpu0.toL2Bus.snoop_fanout::6 561257 17.35% 100.00% # Request fanout histogram
---
> system.cpu0.toL2Bus.snoop_fanout::3 2579348 82.58% 82.58% # Request fanout histogram
> system.cpu0.toL2Bus.snoop_fanout::4 544135 17.42% 100.00% # Request fanout histogram
1554,1557c1556,1559
< system.cpu0.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
< system.cpu0.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram
< system.cpu0.toL2Bus.snoop_fanout::total 3234113 # Request fanout histogram
< system.cpu0.toL2Bus.reqLayer0.occupancy 1876283497 # Layer occupancy (ticks)
---
> system.cpu0.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
> system.cpu0.toL2Bus.snoop_fanout::max_value 4 # Request fanout histogram
> system.cpu0.toL2Bus.snoop_fanout::total 3123483 # Request fanout histogram
> system.cpu0.toL2Bus.reqLayer0.occupancy 1823730646 # Layer occupancy (ticks)
1559c1561
< system.cpu0.toL2Bus.snoopLayer0.occupancy 114853000 # Layer occupancy (ticks)
---
> system.cpu0.toL2Bus.snoopLayer0.occupancy 112580498 # Layer occupancy (ticks)
1561c1563
< system.cpu0.toL2Bus.respLayer0.occupancy 1888093495 # Layer occupancy (ticks)
---
> system.cpu0.toL2Bus.respLayer0.occupancy 1815085939 # Layer occupancy (ticks)
1563c1565
< system.cpu0.toL2Bus.respLayer1.occupancy 1210751284 # Layer occupancy (ticks)
---
> system.cpu0.toL2Bus.respLayer1.occupancy 1180413157 # Layer occupancy (ticks)
1565c1567
< system.cpu0.toL2Bus.respLayer2.occupancy 15934735 # Layer occupancy (ticks)
---
> system.cpu0.toL2Bus.respLayer2.occupancy 15906731 # Layer occupancy (ticks)
1567c1569
< system.cpu0.toL2Bus.respLayer3.occupancy 63036190 # Layer occupancy (ticks)
---
> system.cpu0.toL2Bus.respLayer3.occupancy 62058933 # Layer occupancy (ticks)
1569,1573c1571,1575
< system.cpu1.branchPred.lookups 34134097 # Number of BP lookups
< system.cpu1.branchPred.condPredicted 11727075 # Number of conditional branches predicted
< system.cpu1.branchPred.condIncorrect 316019 # Number of conditional branches incorrect
< system.cpu1.branchPred.BTBLookups 18898892 # Number of BTB lookups
< system.cpu1.branchPred.BTBHits 15069568 # Number of BTB hits
---
> system.cpu1.branchPred.lookups 6179090 # Number of BP lookups
> system.cpu1.branchPred.condPredicted 3881916 # Number of conditional branches predicted
> system.cpu1.branchPred.condIncorrect 362855 # Number of conditional branches incorrect
> system.cpu1.branchPred.BTBLookups 3346788 # Number of BTB lookups
> system.cpu1.branchPred.BTBHits 2458848 # Number of BTB hits
1575,1577c1577,1579
< system.cpu1.branchPred.BTBHitPct 79.737839 # BTB Hit Percentage
< system.cpu1.branchPred.usedRAS 12517859 # Number of times the RAS was used to get a target.
< system.cpu1.branchPred.RASInCorrect 7561 # Number of incorrect RAS predictions.
---
> system.cpu1.branchPred.BTBHitPct 73.468890 # BTB Hit Percentage
> system.cpu1.branchPred.usedRAS 1048082 # Number of times the RAS was used to get a target.
> system.cpu1.branchPred.RASInCorrect 10606 # Number of incorrect RAS predictions.
1607,1664c1609,1666
< system.cpu1.dtb.walker.walks 23600 # Table walker walks requested
< system.cpu1.dtb.walker.walksShort 23600 # Table walker walks initiated with short descriptors
< system.cpu1.dtb.walker.walksShortTerminationLevel::Level1 8914 # Level at which table walker walks with short descriptors terminate
< system.cpu1.dtb.walker.walksShortTerminationLevel::Level2 6871 # Level at which table walker walks with short descriptors terminate
< system.cpu1.dtb.walker.walksSquashedBefore 7815 # Table walks squashed before starting
< system.cpu1.dtb.walker.walkWaitTime::samples 15785 # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::mean 672.093760 # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::stdev 3265.172364 # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::0-4095 14984 94.93% 94.93% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::4096-8191 394 2.50% 97.42% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::8192-12287 71 0.45% 97.87% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::12288-16383 205 1.30% 99.17% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::16384-20479 14 0.09% 99.26% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::20480-24575 30 0.19% 99.45% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::24576-28671 46 0.29% 99.74% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::28672-32767 19 0.12% 99.86% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::32768-36863 16 0.10% 99.96% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::36864-40959 1 0.01% 99.97% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::40960-45055 1 0.01% 99.97% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::45056-49151 2 0.01% 99.99% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::49152-53247 2 0.01% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkWaitTime::total 15785 # Table walker wait (enqueue to first request) latency
< system.cpu1.dtb.walker.walkCompletionTime::samples 5984 # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::mean 7948.780916 # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::gmean 6651.023666 # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::stdev 5565.886785 # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::0-8191 4665 77.96% 77.96% # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::8192-16383 897 14.99% 92.95% # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::16384-24575 299 5.00% 97.94% # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::24576-32767 93 1.55% 99.50% # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::32768-40959 7 0.12% 99.62% # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::40960-49151 21 0.35% 99.97% # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::98304-106495 2 0.03% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walkCompletionTime::total 5984 # Table walker service (enqueue to completion) latency
< system.cpu1.dtb.walker.walksPending::samples 71907287764 # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::mean 0.149161 # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::stdev 0.363512 # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::0 61231753172 85.15% 85.15% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::1 10656881592 14.82% 99.97% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::2 10600500 0.01% 99.99% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::3 3048000 0.00% 99.99% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::4 1243000 0.00% 99.99% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::5 909500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::6 707500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::7 390500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::8 165000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::9 220500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::10 87000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::11 114500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::12 127500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::13 62500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::14 410000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::15 567000 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.dtb.walker.walksPending::total 71907287764 # Table walker pending requests distribution
< system.cpu1.dtb.walker.walkPageSizes::4K 2101 76.21% 76.21% # Table walker page sizes translated
< system.cpu1.dtb.walker.walkPageSizes::1M 656 23.79% 100.00% # Table walker page sizes translated
< system.cpu1.dtb.walker.walkPageSizes::total 2757 # Table walker page sizes translated
< system.cpu1.dtb.walker.walkRequestOrigin_Requested::Data 23600 # Table walker requests started/completed, data/inst
---
> system.cpu1.dtb.walker.walks 24514 # Table walker walks requested
> system.cpu1.dtb.walker.walksShort 24514 # Table walker walks initiated with short descriptors
> system.cpu1.dtb.walker.walksShortTerminationLevel::Level1 11457 # Level at which table walker walks with short descriptors terminate
> system.cpu1.dtb.walker.walksShortTerminationLevel::Level2 6002 # Level at which table walker walks with short descriptors terminate
> system.cpu1.dtb.walker.walksSquashedBefore 7055 # Table walks squashed before starting
> system.cpu1.dtb.walker.walkWaitTime::samples 17459 # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::mean 393.464689 # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::stdev 2513.400268 # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::0-4095 16937 97.01% 97.01% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::4096-8191 156 0.89% 97.90% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::8192-12287 187 1.07% 98.97% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::12288-16383 85 0.49% 99.46% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::16384-20479 23 0.13% 99.59% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::20480-24575 6 0.03% 99.63% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::24576-28671 44 0.25% 99.88% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::28672-32767 3 0.02% 99.90% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::32768-36863 14 0.08% 99.98% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::36864-40959 1 0.01% 99.98% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::40960-45055 1 0.01% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::49152-53247 1 0.01% 99.99% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::53248-57343 1 0.01% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkWaitTime::total 17459 # Table walker wait (enqueue to first request) latency
> system.cpu1.dtb.walker.walkCompletionTime::samples 5476 # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::mean 9377.190285 # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::gmean 8039.034346 # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::stdev 5934.391980 # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::0-8191 2488 45.43% 45.43% # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::8192-16383 2481 45.31% 90.74% # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::16384-24575 381 6.96% 97.70% # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::24576-32767 96 1.75% 99.45% # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::32768-40959 6 0.11% 99.56% # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::40960-49151 20 0.37% 99.93% # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::90112-98303 4 0.07% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walkCompletionTime::total 5476 # Table walker service (enqueue to completion) latency
> system.cpu1.dtb.walker.walksPending::samples 69614954880 # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::mean 0.366193 # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::stdev 0.484439 # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::0 44157971700 63.43% 63.43% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::1 25439149180 36.54% 99.97% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::2 11249000 0.02% 99.99% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::3 3199000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::4 940000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::5 768000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::6 744500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::7 290500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::8 107000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::9 122500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::10 85500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::11 64000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::12 71500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::13 26500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::14 31000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::15 135000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.dtb.walker.walksPending::total 69614954880 # Table walker pending requests distribution
> system.cpu1.dtb.walker.walkPageSizes::4K 1964 73.78% 73.78% # Table walker page sizes translated
> system.cpu1.dtb.walker.walkPageSizes::1M 698 26.22% 100.00% # Table walker page sizes translated
> system.cpu1.dtb.walker.walkPageSizes::total 2662 # Table walker page sizes translated
> system.cpu1.dtb.walker.walkRequestOrigin_Requested::Data 24514 # Table walker requests started/completed, data/inst
1666,1667c1668,1669
< system.cpu1.dtb.walker.walkRequestOrigin_Requested::total 23600 # Table walker requests started/completed, data/inst
< system.cpu1.dtb.walker.walkRequestOrigin_Completed::Data 2757 # Table walker requests started/completed, data/inst
---
> system.cpu1.dtb.walker.walkRequestOrigin_Requested::total 24514 # Table walker requests started/completed, data/inst
> system.cpu1.dtb.walker.walkRequestOrigin_Completed::Data 2662 # Table walker requests started/completed, data/inst
1669,1670c1671,1672
< system.cpu1.dtb.walker.walkRequestOrigin_Completed::total 2757 # Table walker requests started/completed, data/inst
< system.cpu1.dtb.walker.walkRequestOrigin::total 26357 # Table walker requests started/completed, data/inst
---
> system.cpu1.dtb.walker.walkRequestOrigin_Completed::total 2662 # Table walker requests started/completed, data/inst
> system.cpu1.dtb.walker.walkRequestOrigin::total 27176 # Table walker requests started/completed, data/inst
1673,1676c1675,1678
< system.cpu1.dtb.read_hits 10322903 # DTB read hits
< system.cpu1.dtb.read_misses 19223 # DTB read misses
< system.cpu1.dtb.write_hits 6788033 # DTB write hits
< system.cpu1.dtb.write_misses 4377 # DTB write misses
---
> system.cpu1.dtb.read_hits 5241297 # DTB read hits
> system.cpu1.dtb.read_misses 21288 # DTB read misses
> system.cpu1.dtb.write_hits 4318497 # DTB write hits
> system.cpu1.dtb.write_misses 3226 # DTB write misses
1681,1683c1683,1685
< system.cpu1.dtb.flush_entries 2089 # Number of entries that have been flushed from TLB
< system.cpu1.dtb.align_faults 54 # Number of TLB faults due to alignment restrictions
< system.cpu1.dtb.prefetch_faults 392 # Number of TLB faults due to prefetch
---
> system.cpu1.dtb.flush_entries 2042 # Number of entries that have been flushed from TLB
> system.cpu1.dtb.align_faults 72 # Number of TLB faults due to alignment restrictions
> system.cpu1.dtb.prefetch_faults 621 # Number of TLB faults due to prefetch
1685,1687c1687,1689
< system.cpu1.dtb.perms_faults 398 # Number of TLB faults due to permissions restrictions
< system.cpu1.dtb.read_accesses 10342126 # DTB read accesses
< system.cpu1.dtb.write_accesses 6792410 # DTB write accesses
---
> system.cpu1.dtb.perms_faults 379 # Number of TLB faults due to permissions restrictions
> system.cpu1.dtb.read_accesses 5262585 # DTB read accesses
> system.cpu1.dtb.write_accesses 4321723 # DTB write accesses
1689,1691c1691,1693
< system.cpu1.dtb.hits 17110936 # DTB hits
< system.cpu1.dtb.misses 23600 # DTB misses
< system.cpu1.dtb.accesses 17134536 # DTB accesses
---
> system.cpu1.dtb.hits 9559794 # DTB hits
> system.cpu1.dtb.misses 24514 # DTB misses
> system.cpu1.dtb.accesses 9584308 # DTB accesses
1721,1740c1723,1743
< system.cpu1.itb.walker.walks 7135 # Table walker walks requested
< system.cpu1.itb.walker.walksShort 7135 # Table walker walks initiated with short descriptors
< system.cpu1.itb.walker.walksShortTerminationLevel::Level1 4170 # Level at which table walker walks with short descriptors terminate
< system.cpu1.itb.walker.walksShortTerminationLevel::Level2 2894 # Level at which table walker walks with short descriptors terminate
< system.cpu1.itb.walker.walksSquashedBefore 71 # Table walks squashed before starting
< system.cpu1.itb.walker.walkWaitTime::samples 7064 # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::mean 161.877123 # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::stdev 1382.094776 # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::0-2047 6918 97.93% 97.93% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::2048-4095 45 0.64% 98.57% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::4096-6143 37 0.52% 99.09% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::6144-8191 22 0.31% 99.41% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::8192-10239 14 0.20% 99.60% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::10240-12287 9 0.13% 99.73% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::12288-14335 4 0.06% 99.79% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::14336-16383 3 0.04% 99.83% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::18432-20479 2 0.03% 99.86% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::20480-22527 1 0.01% 99.87% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::22528-24575 2 0.03% 99.90% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::24576-26623 4 0.06% 99.96% # Table walker wait (enqueue to first request) latency
---
> system.cpu1.itb.walker.walks 6863 # Table walker walks requested
> system.cpu1.itb.walker.walksShort 6863 # Table walker walks initiated with short descriptors
> system.cpu1.itb.walker.walksShortTerminationLevel::Level1 4096 # Level at which table walker walks with short descriptors terminate
> system.cpu1.itb.walker.walksShortTerminationLevel::Level2 2697 # Level at which table walker walks with short descriptors terminate
> system.cpu1.itb.walker.walksSquashedBefore 70 # Table walks squashed before starting
> system.cpu1.itb.walker.walkWaitTime::samples 6793 # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::mean 193.655233 # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::stdev 1558.039702 # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::0-2047 6647 97.85% 97.85% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::2048-4095 36 0.53% 98.38% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::4096-6143 28 0.41% 98.79% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::6144-8191 24 0.35% 99.15% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::8192-10239 16 0.24% 99.38% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::10240-12287 12 0.18% 99.56% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::12288-14335 8 0.12% 99.68% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::14336-16383 5 0.07% 99.75% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::16384-18431 3 0.04% 99.79% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::18432-20479 3 0.04% 99.84% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::20480-22527 2 0.03% 99.87% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::22528-24575 4 0.06% 99.93% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::24576-26623 2 0.03% 99.96% # Table walker wait (enqueue to first request) latency
1742,1770c1745,1774
< system.cpu1.itb.walker.walkWaitTime::28672-30719 1 0.01% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkWaitTime::total 7064 # Table walker wait (enqueue to first request) latency
< system.cpu1.itb.walker.walkCompletionTime::samples 1280 # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::mean 9064.455469 # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::gmean 7676.805908 # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::stdev 5570.114480 # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::0-4095 198 15.47% 15.47% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::4096-8191 721 56.33% 71.80% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::8192-12287 25 1.95% 73.75% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::12288-16383 272 21.25% 95.00% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::16384-20479 5 0.39% 95.39% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::20480-24575 10 0.78% 96.17% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::24576-28671 21 1.64% 97.81% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::28672-32767 19 1.48% 99.30% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::32768-36863 1 0.08% 99.37% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::36864-40959 6 0.47% 99.84% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::40960-45055 1 0.08% 99.92% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::49152-53247 1 0.08% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walkCompletionTime::total 1280 # Table walker service (enqueue to completion) latency
< system.cpu1.itb.walker.walksPending::samples 16042620916 # Table walker pending requests distribution
< system.cpu1.itb.walker.walksPending::mean 0.990716 # Table walker pending requests distribution
< system.cpu1.itb.walker.walksPending::stdev 0.095951 # Table walker pending requests distribution
< system.cpu1.itb.walker.walksPending::0 149006264 0.93% 0.93% # Table walker pending requests distribution
< system.cpu1.itb.walker.walksPending::1 15893540152 99.07% 100.00% # Table walker pending requests distribution
< system.cpu1.itb.walker.walksPending::2 74500 0.00% 100.00% # Table walker pending requests distribution
< system.cpu1.itb.walker.walksPending::total 16042620916 # Table walker pending requests distribution
< system.cpu1.itb.walker.walkPageSizes::4K 1033 85.44% 85.44% # Table walker page sizes translated
< system.cpu1.itb.walker.walkPageSizes::1M 176 14.56% 100.00% # Table walker page sizes translated
< system.cpu1.itb.walker.walkPageSizes::total 1209 # Table walker page sizes translated
---
> system.cpu1.itb.walker.walkWaitTime::30720-32767 1 0.01% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkWaitTime::total 6793 # Table walker wait (enqueue to first request) latency
> system.cpu1.itb.walker.walkCompletionTime::samples 1235 # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::mean 10095.547368 # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::gmean 8796.441001 # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::stdev 5908.625766 # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::0-4095 181 14.66% 14.66% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::4096-8191 175 14.17% 28.83% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::8192-12287 552 44.70% 73.52% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::12288-16383 256 20.73% 94.25% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::16384-20479 7 0.57% 94.82% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::20480-24575 7 0.57% 95.38% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::24576-28671 28 2.27% 97.65% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::28672-32767 18 1.46% 99.11% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::32768-36863 3 0.24% 99.35% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::36864-40959 5 0.40% 99.76% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::40960-45055 2 0.16% 99.92% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::61440-65535 1 0.08% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walkCompletionTime::total 1235 # Table walker service (enqueue to completion) latency
> system.cpu1.itb.walker.walksPending::samples 18043801328 # Table walker pending requests distribution
> system.cpu1.itb.walker.walksPending::mean 0.988843 # Table walker pending requests distribution
> system.cpu1.itb.walker.walksPending::stdev 0.105174 # Table walker pending requests distribution
> system.cpu1.itb.walker.walksPending::0 201557764 1.12% 1.12% # Table walker pending requests distribution
> system.cpu1.itb.walker.walksPending::1 17842013064 98.88% 100.00% # Table walker pending requests distribution
> system.cpu1.itb.walker.walksPending::2 213500 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.itb.walker.walksPending::3 17000 0.00% 100.00% # Table walker pending requests distribution
> system.cpu1.itb.walker.walksPending::total 18043801328 # Table walker pending requests distribution
> system.cpu1.itb.walker.walkPageSizes::4K 995 85.41% 85.41% # Table walker page sizes translated
> system.cpu1.itb.walker.walkPageSizes::1M 170 14.59% 100.00% # Table walker page sizes translated
> system.cpu1.itb.walker.walkPageSizes::total 1165 # Table walker page sizes translated
1772,1773c1776,1777
< system.cpu1.itb.walker.walkRequestOrigin_Requested::Inst 7135 # Table walker requests started/completed, data/inst
< system.cpu1.itb.walker.walkRequestOrigin_Requested::total 7135 # Table walker requests started/completed, data/inst
---
> system.cpu1.itb.walker.walkRequestOrigin_Requested::Inst 6863 # Table walker requests started/completed, data/inst
> system.cpu1.itb.walker.walkRequestOrigin_Requested::total 6863 # Table walker requests started/completed, data/inst
1775,1779c1779,1783
< system.cpu1.itb.walker.walkRequestOrigin_Completed::Inst 1209 # Table walker requests started/completed, data/inst
< system.cpu1.itb.walker.walkRequestOrigin_Completed::total 1209 # Table walker requests started/completed, data/inst
< system.cpu1.itb.walker.walkRequestOrigin::total 8344 # Table walker requests started/completed, data/inst
< system.cpu1.itb.inst_hits 43998995 # ITB inst hits
< system.cpu1.itb.inst_misses 7135 # ITB inst misses
---
> system.cpu1.itb.walker.walkRequestOrigin_Completed::Inst 1165 # Table walker requests started/completed, data/inst
> system.cpu1.itb.walker.walkRequestOrigin_Completed::total 1165 # Table walker requests started/completed, data/inst
> system.cpu1.itb.walker.walkRequestOrigin::total 8028 # Table walker requests started/completed, data/inst
> system.cpu1.itb.inst_hits 10532607 # ITB inst hits
> system.cpu1.itb.inst_misses 6863 # ITB inst misses
1788c1792
< system.cpu1.itb.flush_entries 1239 # Number of entries that have been flushed from TLB
---
> system.cpu1.itb.flush_entries 1195 # Number of entries that have been flushed from TLB
1792c1796
< system.cpu1.itb.perms_faults 569 # Number of TLB faults due to permissions restrictions
---
> system.cpu1.itb.perms_faults 530 # Number of TLB faults due to permissions restrictions
1795,1799c1799,1803
< system.cpu1.itb.inst_accesses 44006130 # ITB inst accesses
< system.cpu1.itb.hits 43998995 # DTB hits
< system.cpu1.itb.misses 7135 # DTB misses
< system.cpu1.itb.accesses 44006130 # DTB accesses
< system.cpu1.numCycles 106356723 # number of cpu cycles simulated
---
> system.cpu1.itb.inst_accesses 10539470 # ITB inst accesses
> system.cpu1.itb.hits 10532607 # DTB hits
> system.cpu1.itb.misses 6863 # DTB misses
> system.cpu1.itb.accesses 10539470 # DTB accesses
> system.cpu1.numCycles 43132973 # number of cpu cycles simulated
1802,1818c1806,1822
< system.cpu1.fetch.icacheStallCycles 10248604 # Number of cycles fetch is stalled on an Icache miss
< system.cpu1.fetch.Insts 110247468 # Number of instructions fetch has processed
< system.cpu1.fetch.Branches 34134097 # Number of branches that fetch encountered
< system.cpu1.fetch.predictedBranches 27587427 # Number of branches that fetch has predicted taken
< system.cpu1.fetch.Cycles 92894950 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu1.fetch.SquashCycles 3804096 # Number of cycles fetch has spent squashing
< system.cpu1.fetch.TlbCycles 79886 # Number of cycles fetch has spent waiting for tlb
< system.cpu1.fetch.MiscStallCycles 35043 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu1.fetch.PendingTrapStallCycles 199386 # Number of stall cycles due to pending traps
< system.cpu1.fetch.PendingQuiesceStallCycles 306315 # Number of stall cycles due to pending quiesce instructions
< system.cpu1.fetch.IcacheWaitRetryStallCycles 18555 # Number of stall cycles due to full MSHR
< system.cpu1.fetch.CacheLines 43998345 # Number of cache lines fetched
< system.cpu1.fetch.IcacheSquashes 120822 # Number of outstanding Icache misses that were squashed
< system.cpu1.fetch.ItlbSquashes 2367 # Number of outstanding ITLB misses that were squashed
< system.cpu1.fetch.rateDist::samples 105684787 # Number of instructions fetched each cycle (Total)
< system.cpu1.fetch.rateDist::mean 1.292794 # Number of instructions fetched each cycle (Total)
< system.cpu1.fetch.rateDist::stdev 1.339203 # Number of instructions fetched each cycle (Total)
---
> system.cpu1.fetch.icacheStallCycles 9545781 # Number of cycles fetch is stalled on an Icache miss
> system.cpu1.fetch.Insts 31669827 # Number of instructions fetch has processed
> system.cpu1.fetch.Branches 6179090 # Number of branches that fetch encountered
> system.cpu1.fetch.predictedBranches 3506930 # Number of branches that fetch has predicted taken
> system.cpu1.fetch.Cycles 31408441 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu1.fetch.SquashCycles 995212 # Number of cycles fetch has spent squashing
> system.cpu1.fetch.TlbCycles 85708 # Number of cycles fetch has spent waiting for tlb
> system.cpu1.fetch.MiscStallCycles 38872 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu1.fetch.PendingTrapStallCycles 217286 # Number of stall cycles due to pending traps
> system.cpu1.fetch.PendingQuiesceStallCycles 331419 # Number of stall cycles due to pending quiesce instructions
> system.cpu1.fetch.IcacheWaitRetryStallCycles 27804 # Number of stall cycles due to full MSHR
> system.cpu1.fetch.CacheLines 10531999 # Number of cache lines fetched
> system.cpu1.fetch.IcacheSquashes 133008 # Number of outstanding Icache misses that were squashed
> system.cpu1.fetch.ItlbSquashes 2352 # Number of outstanding ITLB misses that were squashed
> system.cpu1.fetch.rateDist::samples 42152917 # Number of instructions fetched each cycle (Total)
> system.cpu1.fetch.rateDist::mean 0.913975 # Number of instructions fetched each cycle (Total)
> system.cpu1.fetch.rateDist::stdev 1.225517 # Number of instructions fetched each cycle (Total)
1820,1823c1824,1827
< system.cpu1.fetch.rateDist::0 48118877 45.53% 45.53% # Number of instructions fetched each cycle (Total)
< system.cpu1.fetch.rateDist::1 14213464 13.45% 58.98% # Number of instructions fetched each cycle (Total)
< system.cpu1.fetch.rateDist::2 7642144 7.23% 66.21% # Number of instructions fetched each cycle (Total)
< system.cpu1.fetch.rateDist::3 35710302 33.79% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu1.fetch.rateDist::0 24362526 57.80% 57.80% # Number of instructions fetched each cycle (Total)
> system.cpu1.fetch.rateDist::1 6315176 14.98% 72.78% # Number of instructions fetched each cycle (Total)
> system.cpu1.fetch.rateDist::2 2214119 5.25% 78.03% # Number of instructions fetched each cycle (Total)
> system.cpu1.fetch.rateDist::3 9261096 21.97% 100.00% # Number of instructions fetched each cycle (Total)
1827,1873c1831,1877
< system.cpu1.fetch.rateDist::total 105684787 # Number of instructions fetched each cycle (Total)
< system.cpu1.fetch.branchRate 0.320940 # Number of branch fetches per cycle
< system.cpu1.fetch.rate 1.036582 # Number of inst fetches per cycle
< system.cpu1.decode.IdleCycles 13299736 # Number of cycles decode is idle
< system.cpu1.decode.BlockedCycles 62299682 # Number of cycles decode is blocked
< system.cpu1.decode.RunCycles 27136759 # Number of cycles decode is running
< system.cpu1.decode.UnblockCycles 1184524 # Number of cycles decode is unblocking
< system.cpu1.decode.SquashCycles 1764086 # Number of cycles decode is squashing
< system.cpu1.decode.BranchResolved 778297 # Number of times decode resolved a branch
< system.cpu1.decode.BranchMispred 140897 # Number of times decode detected a branch misprediction
< system.cpu1.decode.DecodedInsts 69265057 # Number of instructions handled by decode
< system.cpu1.decode.SquashedInsts 1207807 # Number of squashed instructions handled by decode
< system.cpu1.rename.SquashCycles 1764086 # Number of cycles rename is squashing
< system.cpu1.rename.IdleCycles 17799261 # Number of cycles rename is idle
< system.cpu1.rename.BlockCycles 2243721 # Number of cycles rename is blocking
< system.cpu1.rename.serializeStallCycles 57294733 # count of cycles rename stalled for serializing inst
< system.cpu1.rename.RunCycles 23798018 # Number of cycles rename is running
< system.cpu1.rename.UnblockCycles 2784968 # Number of cycles rename is unblocking
< system.cpu1.rename.RenamedInsts 56317455 # Number of instructions processed by rename
< system.cpu1.rename.SquashedInsts 239325 # Number of squashed instructions processed by rename
< system.cpu1.rename.ROBFullEvents 267963 # Number of times rename has blocked due to ROB full
< system.cpu1.rename.IQFullEvents 37417 # Number of times rename has blocked due to IQ full
< system.cpu1.rename.LQFullEvents 15706 # Number of times rename has blocked due to LQ full
< system.cpu1.rename.SQFullEvents 1709289 # Number of times rename has blocked due to SQ full
< system.cpu1.rename.RenamedOperands 56195584 # Number of destination operands rename has renamed
< system.cpu1.rename.RenameLookups 266063253 # Number of register rename lookups that rename has made
< system.cpu1.rename.int_rename_lookups 60158486 # Number of integer rename lookups
< system.cpu1.rename.fp_rename_lookups 1810 # Number of floating rename lookups
< system.cpu1.rename.CommittedMaps 53296548 # Number of HB maps that are committed
< system.cpu1.rename.UndoneMaps 2899036 # Number of HB maps that are undone due to squashing
< system.cpu1.rename.serializingInsts 1893782 # count of serializing insts renamed
< system.cpu1.rename.tempSerializingInsts 1819648 # count of temporary serializing insts renamed
< system.cpu1.rename.skidInsts 13269922 # count of insts added to the skid buffer
< system.cpu1.memDep0.insertedLoads 10622155 # Number of loads inserted to the mem dependence unit.
< system.cpu1.memDep0.insertedStores 7171113 # Number of stores inserted to the mem dependence unit.
< system.cpu1.memDep0.conflictingLoads 643276 # Number of conflicting loads.
< system.cpu1.memDep0.conflictingStores 895479 # Number of conflicting stores.
< system.cpu1.iq.iqInstsAdded 55388735 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu1.iq.iqNonSpecInstsAdded 607798 # Number of non-speculative instructions added to the IQ
< system.cpu1.iq.iqInstsIssued 55019063 # Number of instructions issued
< system.cpu1.iq.iqSquashedInstsIssued 118019 # Number of squashed instructions issued
< system.cpu1.iq.iqSquashedInstsExamined 2383882 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu1.iq.iqSquashedOperandsExamined 6031867 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu1.iq.iqSquashedNonSpecRemoved 50125 # Number of squashed non-spec instructions that were removed
< system.cpu1.iq.issued_per_cycle::samples 105684787 # Number of insts issued each cycle
< system.cpu1.iq.issued_per_cycle::mean 0.520596 # Number of insts issued each cycle
< system.cpu1.iq.issued_per_cycle::stdev 0.855641 # Number of insts issued each cycle
---
> system.cpu1.fetch.rateDist::total 42152917 # Number of instructions fetched each cycle (Total)
> system.cpu1.fetch.branchRate 0.143257 # Number of branch fetches per cycle
> system.cpu1.fetch.rate 0.734237 # Number of inst fetches per cycle
> system.cpu1.decode.IdleCycles 8274124 # Number of cycles decode is idle
> system.cpu1.decode.BlockedCycles 20645023 # Number of cycles decode is blocked
> system.cpu1.decode.RunCycles 11553748 # Number of cycles decode is running
> system.cpu1.decode.UnblockCycles 1337865 # Number of cycles decode is unblocking
> system.cpu1.decode.SquashCycles 342157 # Number of cycles decode is squashing
> system.cpu1.decode.BranchResolved 880050 # Number of times decode resolved a branch
> system.cpu1.decode.BranchMispred 158552 # Number of times decode detected a branch misprediction
> system.cpu1.decode.DecodedInsts 30233981 # Number of instructions handled by decode
> system.cpu1.decode.SquashedInsts 1392367 # Number of squashed instructions handled by decode
> system.cpu1.rename.SquashCycles 342157 # Number of cycles rename is squashing
> system.cpu1.rename.IdleCycles 10058392 # Number of cycles rename is idle
> system.cpu1.rename.BlockCycles 2609511 # Number of cycles rename is blocking
> system.cpu1.rename.serializeStallCycles 14923378 # count of cycles rename stalled for serializing inst
> system.cpu1.rename.RunCycles 11073163 # Number of cycles rename is running
> system.cpu1.rename.UnblockCycles 3146316 # Number of cycles rename is unblocking
> system.cpu1.rename.RenamedInsts 28748329 # Number of instructions processed by rename
> system.cpu1.rename.SquashedInsts 284293 # Number of squashed instructions processed by rename
> system.cpu1.rename.ROBFullEvents 329352 # Number of times rename has blocked due to ROB full
> system.cpu1.rename.IQFullEvents 50565 # Number of times rename has blocked due to IQ full
> system.cpu1.rename.LQFullEvents 19779 # Number of times rename has blocked due to LQ full
> system.cpu1.rename.SQFullEvents 1931384 # Number of times rename has blocked due to SQ full
> system.cpu1.rename.RenamedOperands 29150261 # Number of destination operands rename has renamed
> system.cpu1.rename.RenameLookups 132893523 # Number of register rename lookups that rename has made
> system.cpu1.rename.int_rename_lookups 32973401 # Number of integer rename lookups
> system.cpu1.rename.fp_rename_lookups 1672 # Number of floating rename lookups
> system.cpu1.rename.CommittedMaps 25705063 # Number of HB maps that are committed
> system.cpu1.rename.UndoneMaps 3445198 # Number of HB maps that are undone due to squashing
> system.cpu1.rename.serializingInsts 453540 # count of serializing insts renamed
> system.cpu1.rename.tempSerializingInsts 375844 # count of temporary serializing insts renamed
> system.cpu1.rename.skidInsts 3445196 # count of insts added to the skid buffer
> system.cpu1.memDep0.insertedLoads 5586646 # Number of loads inserted to the mem dependence unit.
> system.cpu1.memDep0.insertedStores 4747027 # Number of stores inserted to the mem dependence unit.
> system.cpu1.memDep0.conflictingLoads 699100 # Number of conflicting loads.
> system.cpu1.memDep0.conflictingStores 721726 # Number of conflicting stores.
> system.cpu1.iq.iqInstsAdded 27759685 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu1.iq.iqNonSpecInstsAdded 627473 # Number of non-speculative instructions added to the IQ
> system.cpu1.iq.iqInstsIssued 27258527 # Number of instructions issued
> system.cpu1.iq.iqSquashedInstsIssued 145234 # Number of squashed instructions issued
> system.cpu1.iq.iqSquashedInstsExamined 2799528 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu1.iq.iqSquashedOperandsExamined 6943190 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu1.iq.iqSquashedNonSpecRemoved 53970 # Number of squashed non-spec instructions that were removed
> system.cpu1.iq.issued_per_cycle::samples 42152917 # Number of insts issued each cycle
> system.cpu1.iq.issued_per_cycle::mean 0.646658 # Number of insts issued each cycle
> system.cpu1.iq.issued_per_cycle::stdev 0.966330 # Number of insts issued each cycle
1875,1880c1879,1884
< system.cpu1.iq.issued_per_cycle::0 71804994 67.94% 67.94% # Number of insts issued each cycle
< system.cpu1.iq.issued_per_cycle::1 16804413 15.90% 83.84% # Number of insts issued each cycle
< system.cpu1.iq.issued_per_cycle::2 13307202 12.59% 96.43% # Number of insts issued each cycle
< system.cpu1.iq.issued_per_cycle::3 3472478 3.29% 99.72% # Number of insts issued each cycle
< system.cpu1.iq.issued_per_cycle::4 295688 0.28% 100.00% # Number of insts issued each cycle
< system.cpu1.iq.issued_per_cycle::5 12 0.00% 100.00% # Number of insts issued each cycle
---
> system.cpu1.iq.issued_per_cycle::0 26379254 62.58% 62.58% # Number of insts issued each cycle
> system.cpu1.iq.issued_per_cycle::1 7348926 17.43% 80.01% # Number of insts issued each cycle
> system.cpu1.iq.issued_per_cycle::2 5684884 13.49% 93.50% # Number of insts issued each cycle
> system.cpu1.iq.issued_per_cycle::3 2419597 5.74% 99.24% # Number of insts issued each cycle
> system.cpu1.iq.issued_per_cycle::4 320238 0.76% 100.00% # Number of insts issued each cycle
> system.cpu1.iq.issued_per_cycle::5 18 0.00% 100.00% # Number of insts issued each cycle
1887c1891
< system.cpu1.iq.issued_per_cycle::total 105684787 # Number of insts issued each cycle
---
> system.cpu1.iq.issued_per_cycle::total 42152917 # Number of insts issued each cycle
1889,1919c1893,1923
< system.cpu1.iq.fu_full::IntAlu 3013223 44.49% 44.49% # attempts to use FU when none available
< system.cpu1.iq.fu_full::IntMult 670 0.01% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::IntDiv 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::FloatAdd 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::FloatCmp 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::FloatCvt 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::FloatMult 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::FloatDiv 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdAdd 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdAlu 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdCmp 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdCvt 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdMisc 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdMult 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdShift 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 44.50% # attempts to use FU when none available
< system.cpu1.iq.fu_full::MemRead 1729221 25.53% 70.03% # attempts to use FU when none available
< system.cpu1.iq.fu_full::MemWrite 2029703 29.97% 100.00% # attempts to use FU when none available
---
> system.cpu1.iq.fu_full::IntAlu 2004888 32.52% 32.52% # attempts to use FU when none available
> system.cpu1.iq.fu_full::IntMult 611 0.01% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::IntDiv 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::FloatAdd 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::FloatCmp 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::FloatCvt 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::FloatMult 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::FloatDiv 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdAdd 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdAlu 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdCmp 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdCvt 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdMisc 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdMult 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdShift 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 32.53% # attempts to use FU when none available
> system.cpu1.iq.fu_full::MemRead 1891782 30.69% 63.22% # attempts to use FU when none available
> system.cpu1.iq.fu_full::MemWrite 2267092 36.78% 100.00% # attempts to use FU when none available
1922,1953c1926,1957
< system.cpu1.iq.FU_type_0::No_OpClass 73 0.00% 0.00% # Type of FU issued
< system.cpu1.iq.FU_type_0::IntAlu 37421348 68.02% 68.02% # Type of FU issued
< system.cpu1.iq.FU_type_0::IntMult 46238 0.08% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::FloatAdd 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::FloatDiv 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.10% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatMisc 3333 0.01% 68.11% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 68.11% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.11% # Type of FU issued
< system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.11% # Type of FU issued
< system.cpu1.iq.FU_type_0::MemRead 10544210 19.16% 87.27% # Type of FU issued
< system.cpu1.iq.FU_type_0::MemWrite 7003861 12.73% 100.00% # Type of FU issued
---
> system.cpu1.iq.FU_type_0::No_OpClass 67 0.00% 0.00% # Type of FU issued
> system.cpu1.iq.FU_type_0::IntAlu 17154225 62.93% 62.93% # Type of FU issued
> system.cpu1.iq.FU_type_0::IntMult 35391 0.13% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::FloatAdd 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::FloatDiv 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdMisc 1 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 63.06% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatMisc 4079 0.01% 63.08% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 63.08% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 63.08% # Type of FU issued
> system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 63.08% # Type of FU issued
> system.cpu1.iq.FU_type_0::MemRead 5491685 20.15% 83.22% # Type of FU issued
> system.cpu1.iq.FU_type_0::MemWrite 4573079 16.78% 100.00% # Type of FU issued
1956,1968c1960,1972
< system.cpu1.iq.FU_type_0::total 55019063 # Type of FU issued
< system.cpu1.iq.rate 0.517307 # Inst issue rate
< system.cpu1.iq.fu_busy_cnt 6772817 # FU busy when requested
< system.cpu1.iq.fu_busy_rate 0.123099 # FU busy rate (busy events/executed inst)
< system.cpu1.iq.int_inst_queue_reads 222607082 # Number of integer instruction queue reads
< system.cpu1.iq.int_inst_queue_writes 58388753 # Number of integer instruction queue writes
< system.cpu1.iq.int_inst_queue_wakeup_accesses 53008185 # Number of integer instruction queue wakeup accesses
< system.cpu1.iq.fp_inst_queue_reads 6667 # Number of floating instruction queue reads
< system.cpu1.iq.fp_inst_queue_writes 2258 # Number of floating instruction queue writes
< system.cpu1.iq.fp_inst_queue_wakeup_accesses 1929 # Number of floating instruction queue wakeup accesses
< system.cpu1.iq.int_alu_accesses 61787450 # Number of integer alu accesses
< system.cpu1.iq.fp_alu_accesses 4357 # Number of floating point alu accesses
< system.cpu1.iew.lsq.thread0.forwLoads 94839 # Number of loads that had data forwarded from stores
---
> system.cpu1.iq.FU_type_0::total 27258527 # Type of FU issued
> system.cpu1.iq.rate 0.631965 # Inst issue rate
> system.cpu1.iq.fu_busy_cnt 6164373 # FU busy when requested
> system.cpu1.iq.fu_busy_rate 0.226145 # FU busy rate (busy events/executed inst)
> system.cpu1.iq.int_inst_queue_reads 102973934 # Number of integer instruction queue reads
> system.cpu1.iq.int_inst_queue_writes 31195241 # Number of integer instruction queue writes
> system.cpu1.iq.int_inst_queue_wakeup_accesses 26623969 # Number of integer instruction queue wakeup accesses
> system.cpu1.iq.fp_inst_queue_reads 5644 # Number of floating instruction queue reads
> system.cpu1.iq.fp_inst_queue_writes 2049 # Number of floating instruction queue writes
> system.cpu1.iq.fp_inst_queue_wakeup_accesses 1785 # Number of floating instruction queue wakeup accesses
> system.cpu1.iq.int_alu_accesses 33419259 # Number of integer alu accesses
> system.cpu1.iq.fp_alu_accesses 3574 # Number of floating point alu accesses
> system.cpu1.iew.lsq.thread0.forwLoads 107638 # Number of loads that had data forwarded from stores
1970,1973c1974,1977
< system.cpu1.iew.lsq.thread0.squashedLoads 509093 # Number of loads squashed
< system.cpu1.iew.lsq.thread0.ignoredResponses 756 # Number of memory responses ignored because the instruction is squashed
< system.cpu1.iew.lsq.thread0.memOrderViolation 10627 # Number of memory ordering violations
< system.cpu1.iew.lsq.thread0.squashedStores 368944 # Number of stores squashed
---
> system.cpu1.iew.lsq.thread0.squashedLoads 606025 # Number of loads squashed
> system.cpu1.iew.lsq.thread0.ignoredResponses 849 # Number of memory responses ignored because the instruction is squashed
> system.cpu1.iew.lsq.thread0.memOrderViolation 10642 # Number of memory ordering violations
> system.cpu1.iew.lsq.thread0.squashedStores 402770 # Number of stores squashed
1976,1977c1980,1981
< system.cpu1.iew.lsq.thread0.rescheduledLoads 52621 # Number of loads that were rescheduled
< system.cpu1.iew.lsq.thread0.cacheBlocked 79740 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu1.iew.lsq.thread0.rescheduledLoads 45923 # Number of loads that were rescheduled
> system.cpu1.iew.lsq.thread0.cacheBlocked 97906 # Number of times an access to memory failed due to the cache being blocked
1979,1982c1983,1986
< system.cpu1.iew.iewSquashCycles 1764086 # Number of cycles IEW is squashing
< system.cpu1.iew.iewBlockCycles 541667 # Number of cycles IEW is blocking
< system.cpu1.iew.iewUnblockCycles 103172 # Number of cycles IEW is unblocking
< system.cpu1.iew.iewDispatchedInsts 56056220 # Number of instructions dispatched to IQ
---
> system.cpu1.iew.iewSquashCycles 342157 # Number of cycles IEW is squashing
> system.cpu1.iew.iewBlockCycles 666539 # Number of cycles IEW is blocking
> system.cpu1.iew.iewUnblockCycles 117242 # Number of cycles IEW is unblocking
> system.cpu1.iew.iewDispatchedInsts 28442190 # Number of instructions dispatched to IQ
1984,1995c1988,1999
< system.cpu1.iew.iewDispLoadInsts 10622155 # Number of dispatched load instructions
< system.cpu1.iew.iewDispStoreInsts 7171113 # Number of dispatched store instructions
< system.cpu1.iew.iewDispNonSpecInsts 314475 # Number of dispatched non-speculative instructions
< system.cpu1.iew.iewIQFullEvents 9900 # Number of times the IQ has become full, causing a stall
< system.cpu1.iew.iewLSQFullEvents 85548 # Number of times the LSQ has become full, causing a stall
< system.cpu1.iew.memOrderViolationEvents 10627 # Number of memory order violations
< system.cpu1.iew.predictedTakenIncorrect 58910 # Number of branches that were predicted taken incorrectly
< system.cpu1.iew.predictedNotTakenIncorrect 131027 # Number of branches that were predicted not taken incorrectly
< system.cpu1.iew.branchMispredicts 189937 # Number of branch mispredicts detected at execute
< system.cpu1.iew.iewExecutedInsts 54736921 # Number of executed instructions
< system.cpu1.iew.iewExecLoadInsts 10438101 # Number of load instructions executed
< system.cpu1.iew.iewExecSquashedInsts 258564 # Number of squashed instructions skipped in execute
---
> system.cpu1.iew.iewDispLoadInsts 5586646 # Number of dispatched load instructions
> system.cpu1.iew.iewDispStoreInsts 4747027 # Number of dispatched store instructions
> system.cpu1.iew.iewDispNonSpecInsts 329140 # Number of dispatched non-speculative instructions
> system.cpu1.iew.iewIQFullEvents 12736 # Number of times the IQ has become full, causing a stall
> system.cpu1.iew.iewLSQFullEvents 94970 # Number of times the LSQ has become full, causing a stall
> system.cpu1.iew.memOrderViolationEvents 10642 # Number of memory order violations
> system.cpu1.iew.predictedTakenIncorrect 72014 # Number of branches that were predicted taken incorrectly
> system.cpu1.iew.predictedNotTakenIncorrect 152187 # Number of branches that were predicted not taken incorrectly
> system.cpu1.iew.branchMispredicts 224201 # Number of branch mispredicts detected at execute
> system.cpu1.iew.iewExecutedInsts 26920844 # Number of executed instructions
> system.cpu1.iew.iewExecLoadInsts 5360548 # Number of load instructions executed
> system.cpu1.iew.iewExecSquashedInsts 313188 # Number of squashed instructions skipped in execute
1997,2005c2001,2009
< system.cpu1.iew.exec_nop 59687 # number of nop insts executed
< system.cpu1.iew.exec_refs 17373742 # number of memory reference insts executed
< system.cpu1.iew.exec_branches 11974777 # Number of branches executed
< system.cpu1.iew.exec_stores 6935641 # Number of stores executed
< system.cpu1.iew.exec_rate 0.514654 # Inst execution rate
< system.cpu1.iew.wb_sent 54589285 # cumulative count of insts sent to commit
< system.cpu1.iew.wb_count 53010114 # cumulative count of insts written-back
< system.cpu1.iew.wb_producers 25746768 # num instructions producing a value
< system.cpu1.iew.wb_consumers 39490922 # num instructions consuming a value
---
> system.cpu1.iew.exec_nop 55032 # number of nop insts executed
> system.cpu1.iew.exec_refs 9857010 # number of memory reference insts executed
> system.cpu1.iew.exec_branches 4125375 # Number of branches executed
> system.cpu1.iew.exec_stores 4496462 # Number of stores executed
> system.cpu1.iew.exec_rate 0.624136 # Inst execution rate
> system.cpu1.iew.wb_sent 26746276 # cumulative count of insts sent to commit
> system.cpu1.iew.wb_count 26625754 # cumulative count of insts written-back
> system.cpu1.iew.wb_producers 13483465 # num instructions producing a value
> system.cpu1.iew.wb_consumers 21315020 # num instructions consuming a value
2007,2008c2011,2012
< system.cpu1.iew.wb_rate 0.498418 # insts written-back per cycle
< system.cpu1.iew.wb_fanout 0.651967 # average fanout of values written-back
---
> system.cpu1.iew.wb_rate 0.617295 # insts written-back per cycle
> system.cpu1.iew.wb_fanout 0.632580 # average fanout of values written-back
2010,2015c2014,2019
< system.cpu1.commit.commitSquashedInsts 3744166 # The number of squashed insts skipped by commit
< system.cpu1.commit.commitNonSpecStalls 557673 # The number of times commit has been forced to stall to communicate backwards
< system.cpu1.commit.branchMispredicts 178057 # The number of times a branch was mispredicted
< system.cpu1.commit.committed_per_cycle::samples 103735818 # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::mean 0.501583 # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::stdev 1.163784 # Number of insts commited each cycle
---
> system.cpu1.commit.commitSquashedInsts 2680688 # The number of squashed insts skipped by commit
> system.cpu1.commit.commitNonSpecStalls 573503 # The number of times commit has been forced to stall to communicate backwards
> system.cpu1.commit.branchMispredicts 207406 # The number of times a branch was mispredicted
> system.cpu1.commit.committed_per_cycle::samples 41589167 # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::mean 0.611775 # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::stdev 1.358099 # Number of insts commited each cycle
2017,2025c2021,2029
< system.cpu1.commit.committed_per_cycle::0 77652029 74.86% 74.86% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::1 14577800 14.05% 88.91% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::2 6160967 5.94% 94.85% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::3 757264 0.73% 95.58% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::4 2015553 1.94% 97.52% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::5 1576437 1.52% 99.04% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::6 460071 0.44% 99.48% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::7 129756 0.13% 99.61% # Number of insts commited each cycle
< system.cpu1.commit.committed_per_cycle::8 405941 0.39% 100.00% # Number of insts commited each cycle
---
> system.cpu1.commit.committed_per_cycle::0 29454101 70.82% 70.82% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::1 7064012 16.99% 87.81% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::2 2119517 5.10% 92.90% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::3 873586 2.10% 95.00% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::4 770133 1.85% 96.86% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::5 442153 1.06% 97.92% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::6 274514 0.66% 98.58% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::7 148169 0.36% 98.93% # Number of insts commited each cycle
> system.cpu1.commit.committed_per_cycle::8 442982 1.07% 100.00% # Number of insts commited each cycle
2029,2031c2033,2035
< system.cpu1.commit.committed_per_cycle::total 103735818 # Number of insts commited each cycle
< system.cpu1.commit.committedInsts 42197750 # Number of instructions committed
< system.cpu1.commit.committedOps 52032169 # Number of ops (including micro ops) committed
---
> system.cpu1.commit.committed_per_cycle::total 41589167 # Number of insts commited each cycle
> system.cpu1.commit.committedInsts 20860008 # Number of instructions committed
> system.cpu1.commit.committedOps 25443224 # Number of ops (including micro ops) committed
2033,2039c2037,2043
< system.cpu1.commit.refs 16915231 # Number of memory references committed
< system.cpu1.commit.loads 10113062 # Number of loads committed
< system.cpu1.commit.membars 214317 # Number of memory barriers committed
< system.cpu1.commit.branches 11798243 # Number of branches committed
< system.cpu1.commit.fp_insts 1928 # Number of committed floating point instructions.
< system.cpu1.commit.int_insts 46741115 # Number of committed integer instructions.
< system.cpu1.commit.function_calls 3380053 # Number of function calls committed.
---
> system.cpu1.commit.refs 9324878 # Number of memory references committed
> system.cpu1.commit.loads 4980621 # Number of loads committed
> system.cpu1.commit.membars 230323 # Number of memory barriers committed
> system.cpu1.commit.branches 3917567 # Number of branches committed
> system.cpu1.commit.fp_insts 1784 # Number of committed floating point instructions.
> system.cpu1.commit.int_insts 22363157 # Number of committed integer instructions.
> system.cpu1.commit.function_calls 552505 # Number of function calls committed.
2041,2071c2045,2075
< system.cpu1.commit.op_class_0::IntAlu 35068266 67.40% 67.40% # Class of committed instruction
< system.cpu1.commit.op_class_0::IntMult 45339 0.09% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::IntDiv 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::FloatAdd 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::FloatCmp 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::FloatCvt 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::FloatMult 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::FloatDiv 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::FloatSqrt 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdAdd 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdAddAcc 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdAlu 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdCmp 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdCvt 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdMisc 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdMult 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdMultAcc 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdShift 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdShiftAcc 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdSqrt 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatAdd 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatAlu 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatCmp 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatCvt 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatDiv 0 0.00% 67.48% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatMisc 3333 0.01% 67.49% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatMult 0 0.00% 67.49% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.49% # Class of committed instruction
< system.cpu1.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.49% # Class of committed instruction
< system.cpu1.commit.op_class_0::MemRead 10113062 19.44% 86.93% # Class of committed instruction
< system.cpu1.commit.op_class_0::MemWrite 6802169 13.07% 100.00% # Class of committed instruction
---
> system.cpu1.commit.op_class_0::IntAlu 16079933 63.20% 63.20% # Class of committed instruction
> system.cpu1.commit.op_class_0::IntMult 34334 0.13% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::IntDiv 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::FloatAdd 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::FloatCmp 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::FloatCvt 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::FloatMult 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::FloatDiv 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::FloatSqrt 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdAdd 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdAddAcc 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdAlu 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdCmp 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdCvt 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdMisc 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdMult 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdMultAcc 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdShift 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdShiftAcc 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdSqrt 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatAdd 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatAlu 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatCmp 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatCvt 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatDiv 0 0.00% 63.33% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatMisc 4079 0.02% 63.35% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatMult 0 0.00% 63.35% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatMultAcc 0 0.00% 63.35% # Class of committed instruction
> system.cpu1.commit.op_class_0::SimdFloatSqrt 0 0.00% 63.35% # Class of committed instruction
> system.cpu1.commit.op_class_0::MemRead 4980621 19.58% 82.93% # Class of committed instruction
> system.cpu1.commit.op_class_0::MemWrite 4344257 17.07% 100.00% # Class of committed instruction
2074,2075c2078,2079
< system.cpu1.commit.op_class_0::total 52032169 # Class of committed instruction
< system.cpu1.commit.bw_lim_events 405941 # number cycles where commit BW limit reached
---
> system.cpu1.commit.op_class_0::total 25443224 # Class of committed instruction
> system.cpu1.commit.bw_lim_events 442982 # number cycles where commit BW limit reached
2077,2188c2081,2192
< system.cpu1.rob.rob_reads 139039973 # The number of ROB reads
< system.cpu1.rob.rob_writes 113498046 # The number of ROB writes
< system.cpu1.timesIdled 59982 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu1.idleCycles 671936 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu1.quiesceCycles 5543606797 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu1.committedInsts 42158419 # Number of Instructions Simulated
< system.cpu1.committedOps 51992838 # Number of Ops (including micro ops) Simulated
< system.cpu1.cpi 2.522787 # CPI: Cycles Per Instruction
< system.cpu1.cpi_total 2.522787 # CPI: Total CPI of All Threads
< system.cpu1.ipc 0.396387 # IPC: Instructions Per Cycle
< system.cpu1.ipc_total 0.396387 # IPC: Total IPC of All Threads
< system.cpu1.int_regfile_reads 57596911 # number of integer regfile reads
< system.cpu1.int_regfile_writes 36337307 # number of integer regfile writes
< system.cpu1.fp_regfile_reads 1495 # number of floating regfile reads
< system.cpu1.fp_regfile_writes 580 # number of floating regfile writes
< system.cpu1.cc_regfile_reads 194912842 # number of cc regfile reads
< system.cpu1.cc_regfile_writes 16071052 # number of cc regfile writes
< system.cpu1.misc_regfile_reads 208513912 # number of misc regfile reads
< system.cpu1.misc_regfile_writes 404751 # number of misc regfile writes
< system.cpu1.dcache.tags.replacements 201045 # number of replacements
< system.cpu1.dcache.tags.tagsinuse 470.607708 # Cycle average of tags in use
< system.cpu1.dcache.tags.total_refs 16083620 # Total number of references to valid blocks.
< system.cpu1.dcache.tags.sampled_refs 201364 # Sample count of references to valid blocks.
< system.cpu1.dcache.tags.avg_refs 79.873364 # Average number of references to valid blocks.
< system.cpu1.dcache.tags.warmup_cycle 93308892000 # Cycle when the warmup percentage was hit.
< system.cpu1.dcache.tags.occ_blocks::cpu1.data 470.607708 # Average occupied blocks per requestor
< system.cpu1.dcache.tags.occ_percent::cpu1.data 0.919156 # Average percentage of cache occupancy
< system.cpu1.dcache.tags.occ_percent::total 0.919156 # Average percentage of cache occupancy
< system.cpu1.dcache.tags.occ_task_id_blocks::1024 319 # Occupied blocks per task id
< system.cpu1.dcache.tags.age_task_id_blocks_1024::2 304 # Occupied blocks per task id
< system.cpu1.dcache.tags.age_task_id_blocks_1024::3 15 # Occupied blocks per task id
< system.cpu1.dcache.tags.occ_task_id_percent::1024 0.623047 # Percentage of cache occupancy per task id
< system.cpu1.dcache.tags.tag_accesses 33778764 # Number of tag accesses
< system.cpu1.dcache.tags.data_accesses 33778764 # Number of data accesses
< system.cpu1.dcache.ReadReq_hits::cpu1.data 9715738 # number of ReadReq hits
< system.cpu1.dcache.ReadReq_hits::total 9715738 # number of ReadReq hits
< system.cpu1.dcache.WriteReq_hits::cpu1.data 6106545 # number of WriteReq hits
< system.cpu1.dcache.WriteReq_hits::total 6106545 # number of WriteReq hits
< system.cpu1.dcache.SoftPFReq_hits::cpu1.data 50809 # number of SoftPFReq hits
< system.cpu1.dcache.SoftPFReq_hits::total 50809 # number of SoftPFReq hits
< system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 81509 # number of LoadLockedReq hits
< system.cpu1.dcache.LoadLockedReq_hits::total 81509 # number of LoadLockedReq hits
< system.cpu1.dcache.StoreCondReq_hits::cpu1.data 73252 # number of StoreCondReq hits
< system.cpu1.dcache.StoreCondReq_hits::total 73252 # number of StoreCondReq hits
< system.cpu1.dcache.demand_hits::cpu1.data 15822283 # number of demand (read+write) hits
< system.cpu1.dcache.demand_hits::total 15822283 # number of demand (read+write) hits
< system.cpu1.dcache.overall_hits::cpu1.data 15873092 # number of overall hits
< system.cpu1.dcache.overall_hits::total 15873092 # number of overall hits
< system.cpu1.dcache.ReadReq_misses::cpu1.data 224637 # number of ReadReq misses
< system.cpu1.dcache.ReadReq_misses::total 224637 # number of ReadReq misses
< system.cpu1.dcache.WriteReq_misses::cpu1.data 441375 # number of WriteReq misses
< system.cpu1.dcache.WriteReq_misses::total 441375 # number of WriteReq misses
< system.cpu1.dcache.SoftPFReq_misses::cpu1.data 31038 # number of SoftPFReq misses
< system.cpu1.dcache.SoftPFReq_misses::total 31038 # number of SoftPFReq misses
< system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 18294 # number of LoadLockedReq misses
< system.cpu1.dcache.LoadLockedReq_misses::total 18294 # number of LoadLockedReq misses
< system.cpu1.dcache.StoreCondReq_misses::cpu1.data 23669 # number of StoreCondReq misses
< system.cpu1.dcache.StoreCondReq_misses::total 23669 # number of StoreCondReq misses
< system.cpu1.dcache.demand_misses::cpu1.data 666012 # number of demand (read+write) misses
< system.cpu1.dcache.demand_misses::total 666012 # number of demand (read+write) misses
< system.cpu1.dcache.overall_misses::cpu1.data 697050 # number of overall misses
< system.cpu1.dcache.overall_misses::total 697050 # number of overall misses
< system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 3524459329 # number of ReadReq miss cycles
< system.cpu1.dcache.ReadReq_miss_latency::total 3524459329 # number of ReadReq miss cycles
< system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 10055246312 # number of WriteReq miss cycles
< system.cpu1.dcache.WriteReq_miss_latency::total 10055246312 # number of WriteReq miss cycles
< system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 359810249 # number of LoadLockedReq miss cycles
< system.cpu1.dcache.LoadLockedReq_miss_latency::total 359810249 # number of LoadLockedReq miss cycles
< system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 545166265 # number of StoreCondReq miss cycles
< system.cpu1.dcache.StoreCondReq_miss_latency::total 545166265 # number of StoreCondReq miss cycles
< system.cpu1.dcache.StoreCondFailReq_miss_latency::cpu1.data 431000 # number of StoreCondFailReq miss cycles
< system.cpu1.dcache.StoreCondFailReq_miss_latency::total 431000 # number of StoreCondFailReq miss cycles
< system.cpu1.dcache.demand_miss_latency::cpu1.data 13579705641 # number of demand (read+write) miss cycles
< system.cpu1.dcache.demand_miss_latency::total 13579705641 # number of demand (read+write) miss cycles
< system.cpu1.dcache.overall_miss_latency::cpu1.data 13579705641 # number of overall miss cycles
< system.cpu1.dcache.overall_miss_latency::total 13579705641 # number of overall miss cycles
< system.cpu1.dcache.ReadReq_accesses::cpu1.data 9940375 # number of ReadReq accesses(hits+misses)
< system.cpu1.dcache.ReadReq_accesses::total 9940375 # number of ReadReq accesses(hits+misses)
< system.cpu1.dcache.WriteReq_accesses::cpu1.data 6547920 # number of WriteReq accesses(hits+misses)
< system.cpu1.dcache.WriteReq_accesses::total 6547920 # number of WriteReq accesses(hits+misses)
< system.cpu1.dcache.SoftPFReq_accesses::cpu1.data 81847 # number of SoftPFReq accesses(hits+misses)
< system.cpu1.dcache.SoftPFReq_accesses::total 81847 # number of SoftPFReq accesses(hits+misses)
< system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 99803 # number of LoadLockedReq accesses(hits+misses)
< system.cpu1.dcache.LoadLockedReq_accesses::total 99803 # number of LoadLockedReq accesses(hits+misses)
< system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 96921 # number of StoreCondReq accesses(hits+misses)
< system.cpu1.dcache.StoreCondReq_accesses::total 96921 # number of StoreCondReq accesses(hits+misses)
< system.cpu1.dcache.demand_accesses::cpu1.data 16488295 # number of demand (read+write) accesses
< system.cpu1.dcache.demand_accesses::total 16488295 # number of demand (read+write) accesses
< system.cpu1.dcache.overall_accesses::cpu1.data 16570142 # number of overall (read+write) accesses
< system.cpu1.dcache.overall_accesses::total 16570142 # number of overall (read+write) accesses
< system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.022598 # miss rate for ReadReq accesses
< system.cpu1.dcache.ReadReq_miss_rate::total 0.022598 # miss rate for ReadReq accesses
< system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.067407 # miss rate for WriteReq accesses
< system.cpu1.dcache.WriteReq_miss_rate::total 0.067407 # miss rate for WriteReq accesses
< system.cpu1.dcache.SoftPFReq_miss_rate::cpu1.data 0.379220 # miss rate for SoftPFReq accesses
< system.cpu1.dcache.SoftPFReq_miss_rate::total 0.379220 # miss rate for SoftPFReq accesses
< system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.183301 # miss rate for LoadLockedReq accesses
< system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.183301 # miss rate for LoadLockedReq accesses
< system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.244209 # miss rate for StoreCondReq accesses
< system.cpu1.dcache.StoreCondReq_miss_rate::total 0.244209 # miss rate for StoreCondReq accesses
< system.cpu1.dcache.demand_miss_rate::cpu1.data 0.040393 # miss rate for demand accesses
< system.cpu1.dcache.demand_miss_rate::total 0.040393 # miss rate for demand accesses
< system.cpu1.dcache.overall_miss_rate::cpu1.data 0.042067 # miss rate for overall accesses
< system.cpu1.dcache.overall_miss_rate::total 0.042067 # miss rate for overall accesses
< system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 15689.576201 # average ReadReq miss latency
< system.cpu1.dcache.ReadReq_avg_miss_latency::total 15689.576201 # average ReadReq miss latency
< system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 22781.639903 # average WriteReq miss latency
< system.cpu1.dcache.WriteReq_avg_miss_latency::total 22781.639903 # average WriteReq miss latency
< system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 19668.210834 # average LoadLockedReq miss latency
< system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 19668.210834 # average LoadLockedReq miss latency
< system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 23032.923444 # average StoreCondReq miss latency
< system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 23032.923444 # average StoreCondReq miss latency
---
> system.cpu1.rob.rob_reads 68115809 # The number of ROB reads
> system.cpu1.rob.rob_writes 56808236 # The number of ROB writes
> system.cpu1.timesIdled 67589 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu1.idleCycles 980056 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu1.quiesceCycles 5207108948 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu1.committedInsts 20826795 # Number of Instructions Simulated
> system.cpu1.committedOps 25410011 # Number of Ops (including micro ops) Simulated
> system.cpu1.cpi 2.071033 # CPI: Cycles Per Instruction
> system.cpu1.cpi_total 2.071033 # CPI: Total CPI of All Threads
> system.cpu1.ipc 0.482851 # IPC: Instructions Per Cycle
> system.cpu1.ipc_total 0.482851 # IPC: Total IPC of All Threads
> system.cpu1.int_regfile_reads 30054591 # number of integer regfile reads
> system.cpu1.int_regfile_writes 16942565 # number of integer regfile writes
> system.cpu1.fp_regfile_reads 1393 # number of floating regfile reads
> system.cpu1.fp_regfile_writes 518 # number of floating regfile writes
> system.cpu1.cc_regfile_reads 96178951 # number of cc regfile reads
> system.cpu1.cc_regfile_writes 9490884 # number of cc regfile writes
> system.cpu1.misc_regfile_reads 81077063 # number of misc regfile reads
> system.cpu1.misc_regfile_writes 422777 # number of misc regfile writes
> system.cpu1.dcache.tags.replacements 228827 # number of replacements
> system.cpu1.dcache.tags.tagsinuse 478.548130 # Cycle average of tags in use
> system.cpu1.dcache.tags.total_refs 8439386 # Total number of references to valid blocks.
> system.cpu1.dcache.tags.sampled_refs 229141 # Sample count of references to valid blocks.
> system.cpu1.dcache.tags.avg_refs 36.830537 # Average number of references to valid blocks.
> system.cpu1.dcache.tags.warmup_cycle 103436351500 # Cycle when the warmup percentage was hit.
> system.cpu1.dcache.tags.occ_blocks::cpu1.data 478.548130 # Average occupied blocks per requestor
> system.cpu1.dcache.tags.occ_percent::cpu1.data 0.934664 # Average percentage of cache occupancy
> system.cpu1.dcache.tags.occ_percent::total 0.934664 # Average percentage of cache occupancy
> system.cpu1.dcache.tags.occ_task_id_blocks::1024 314 # Occupied blocks per task id
> system.cpu1.dcache.tags.age_task_id_blocks_1024::2 282 # Occupied blocks per task id
> system.cpu1.dcache.tags.age_task_id_blocks_1024::3 32 # Occupied blocks per task id
> system.cpu1.dcache.tags.occ_task_id_percent::1024 0.613281 # Percentage of cache occupancy per task id
> system.cpu1.dcache.tags.tag_accesses 18658844 # Number of tag accesses
> system.cpu1.dcache.tags.data_accesses 18658844 # Number of data accesses
> system.cpu1.dcache.ReadReq_hits::cpu1.data 4567362 # number of ReadReq hits
> system.cpu1.dcache.ReadReq_hits::total 4567362 # number of ReadReq hits
> system.cpu1.dcache.WriteReq_hits::cpu1.data 3580643 # number of WriteReq hits
> system.cpu1.dcache.WriteReq_hits::total 3580643 # number of WriteReq hits
> system.cpu1.dcache.SoftPFReq_hits::cpu1.data 63652 # number of SoftPFReq hits
> system.cpu1.dcache.SoftPFReq_hits::total 63652 # number of SoftPFReq hits
> system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 87547 # number of LoadLockedReq hits
> system.cpu1.dcache.LoadLockedReq_hits::total 87547 # number of LoadLockedReq hits
> system.cpu1.dcache.StoreCondReq_hits::cpu1.data 79571 # number of StoreCondReq hits
> system.cpu1.dcache.StoreCondReq_hits::total 79571 # number of StoreCondReq hits
> system.cpu1.dcache.demand_hits::cpu1.data 8148005 # number of demand (read+write) hits
> system.cpu1.dcache.demand_hits::total 8148005 # number of demand (read+write) hits
> system.cpu1.dcache.overall_hits::cpu1.data 8211657 # number of overall hits
> system.cpu1.dcache.overall_hits::total 8211657 # number of overall hits
> system.cpu1.dcache.ReadReq_misses::cpu1.data 253908 # number of ReadReq misses
> system.cpu1.dcache.ReadReq_misses::total 253908 # number of ReadReq misses
> system.cpu1.dcache.WriteReq_misses::cpu1.data 480072 # number of WriteReq misses
> system.cpu1.dcache.WriteReq_misses::total 480072 # number of WriteReq misses
> system.cpu1.dcache.SoftPFReq_misses::cpu1.data 36130 # number of SoftPFReq misses
> system.cpu1.dcache.SoftPFReq_misses::total 36130 # number of SoftPFReq misses
> system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 19184 # number of LoadLockedReq misses
> system.cpu1.dcache.LoadLockedReq_misses::total 19184 # number of LoadLockedReq misses
> system.cpu1.dcache.StoreCondReq_misses::cpu1.data 23489 # number of StoreCondReq misses
> system.cpu1.dcache.StoreCondReq_misses::total 23489 # number of StoreCondReq misses
> system.cpu1.dcache.demand_misses::cpu1.data 733980 # number of demand (read+write) misses
> system.cpu1.dcache.demand_misses::total 733980 # number of demand (read+write) misses
> system.cpu1.dcache.overall_misses::cpu1.data 770110 # number of overall misses
> system.cpu1.dcache.overall_misses::total 770110 # number of overall misses
> system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 4026677920 # number of ReadReq miss cycles
> system.cpu1.dcache.ReadReq_miss_latency::total 4026677920 # number of ReadReq miss cycles
> system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 11127636122 # number of WriteReq miss cycles
> system.cpu1.dcache.WriteReq_miss_latency::total 11127636122 # number of WriteReq miss cycles
> system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 374723986 # number of LoadLockedReq miss cycles
> system.cpu1.dcache.LoadLockedReq_miss_latency::total 374723986 # number of LoadLockedReq miss cycles
> system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 547048827 # number of StoreCondReq miss cycles
> system.cpu1.dcache.StoreCondReq_miss_latency::total 547048827 # number of StoreCondReq miss cycles
> system.cpu1.dcache.StoreCondFailReq_miss_latency::cpu1.data 1003000 # number of StoreCondFailReq miss cycles
> system.cpu1.dcache.StoreCondFailReq_miss_latency::total 1003000 # number of StoreCondFailReq miss cycles
> system.cpu1.dcache.demand_miss_latency::cpu1.data 15154314042 # number of demand (read+write) miss cycles
> system.cpu1.dcache.demand_miss_latency::total 15154314042 # number of demand (read+write) miss cycles
> system.cpu1.dcache.overall_miss_latency::cpu1.data 15154314042 # number of overall miss cycles
> system.cpu1.dcache.overall_miss_latency::total 15154314042 # number of overall miss cycles
> system.cpu1.dcache.ReadReq_accesses::cpu1.data 4821270 # number of ReadReq accesses(hits+misses)
> system.cpu1.dcache.ReadReq_accesses::total 4821270 # number of ReadReq accesses(hits+misses)
> system.cpu1.dcache.WriteReq_accesses::cpu1.data 4060715 # number of WriteReq accesses(hits+misses)
> system.cpu1.dcache.WriteReq_accesses::total 4060715 # number of WriteReq accesses(hits+misses)
> system.cpu1.dcache.SoftPFReq_accesses::cpu1.data 99782 # number of SoftPFReq accesses(hits+misses)
> system.cpu1.dcache.SoftPFReq_accesses::total 99782 # number of SoftPFReq accesses(hits+misses)
> system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 106731 # number of LoadLockedReq accesses(hits+misses)
> system.cpu1.dcache.LoadLockedReq_accesses::total 106731 # number of LoadLockedReq accesses(hits+misses)
> system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 103060 # number of StoreCondReq accesses(hits+misses)
> system.cpu1.dcache.StoreCondReq_accesses::total 103060 # number of StoreCondReq accesses(hits+misses)
> system.cpu1.dcache.demand_accesses::cpu1.data 8881985 # number of demand (read+write) accesses
> system.cpu1.dcache.demand_accesses::total 8881985 # number of demand (read+write) accesses
> system.cpu1.dcache.overall_accesses::cpu1.data 8981767 # number of overall (read+write) accesses
> system.cpu1.dcache.overall_accesses::total 8981767 # number of overall (read+write) accesses
> system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.052664 # miss rate for ReadReq accesses
> system.cpu1.dcache.ReadReq_miss_rate::total 0.052664 # miss rate for ReadReq accesses
> system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.118224 # miss rate for WriteReq accesses
> system.cpu1.dcache.WriteReq_miss_rate::total 0.118224 # miss rate for WriteReq accesses
> system.cpu1.dcache.SoftPFReq_miss_rate::cpu1.data 0.362089 # miss rate for SoftPFReq accesses
> system.cpu1.dcache.SoftPFReq_miss_rate::total 0.362089 # miss rate for SoftPFReq accesses
> system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.179742 # miss rate for LoadLockedReq accesses
> system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.179742 # miss rate for LoadLockedReq accesses
> system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.227916 # miss rate for StoreCondReq accesses
> system.cpu1.dcache.StoreCondReq_miss_rate::total 0.227916 # miss rate for StoreCondReq accesses
> system.cpu1.dcache.demand_miss_rate::cpu1.data 0.082637 # miss rate for demand accesses
> system.cpu1.dcache.demand_miss_rate::total 0.082637 # miss rate for demand accesses
> system.cpu1.dcache.overall_miss_rate::cpu1.data 0.085741 # miss rate for overall accesses
> system.cpu1.dcache.overall_miss_rate::total 0.085741 # miss rate for overall accesses
> system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 15858.806812 # average ReadReq miss latency
> system.cpu1.dcache.ReadReq_avg_miss_latency::total 15858.806812 # average ReadReq miss latency
> system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 23179.098389 # average WriteReq miss latency
> system.cpu1.dcache.WriteReq_avg_miss_latency::total 23179.098389 # average WriteReq miss latency
> system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 19533.151897 # average LoadLockedReq miss latency
> system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 19533.151897 # average LoadLockedReq miss latency
> system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 23289.574993 # average StoreCondReq miss latency
> system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 23289.574993 # average StoreCondReq miss latency
2191,2200c2195,2204
< system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 20389.581030 # average overall miss latency
< system.cpu1.dcache.demand_avg_miss_latency::total 20389.581030 # average overall miss latency
< system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 19481.680856 # average overall miss latency
< system.cpu1.dcache.overall_avg_miss_latency::total 19481.680856 # average overall miss latency
< system.cpu1.dcache.blocked_cycles::no_mshrs 432 # number of cycles access was blocked
< system.cpu1.dcache.blocked_cycles::no_targets 1443381 # number of cycles access was blocked
< system.cpu1.dcache.blocked::no_mshrs 46 # number of cycles access was blocked
< system.cpu1.dcache.blocked::no_targets 45166 # number of cycles access was blocked
< system.cpu1.dcache.avg_blocked_cycles::no_mshrs 9.391304 # average number of cycles each access was blocked
< system.cpu1.dcache.avg_blocked_cycles::no_targets 31.957247 # average number of cycles each access was blocked
---
> system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 20646.766999 # average overall miss latency
> system.cpu1.dcache.demand_avg_miss_latency::total 20646.766999 # average overall miss latency
> system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 19678.116168 # average overall miss latency
> system.cpu1.dcache.overall_avg_miss_latency::total 19678.116168 # average overall miss latency
> system.cpu1.dcache.blocked_cycles::no_mshrs 375 # number of cycles access was blocked
> system.cpu1.dcache.blocked_cycles::no_targets 1600979 # number of cycles access was blocked
> system.cpu1.dcache.blocked::no_mshrs 33 # number of cycles access was blocked
> system.cpu1.dcache.blocked::no_targets 49143 # number of cycles access was blocked
> system.cpu1.dcache.avg_blocked_cycles::no_mshrs 11.363636 # average number of cycles each access was blocked
> system.cpu1.dcache.avg_blocked_cycles::no_targets 32.577966 # average number of cycles each access was blocked
2203,2274c2207,2278
< system.cpu1.dcache.writebacks::writebacks 125175 # number of writebacks
< system.cpu1.dcache.writebacks::total 125175 # number of writebacks
< system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 81304 # number of ReadReq MSHR hits
< system.cpu1.dcache.ReadReq_mshr_hits::total 81304 # number of ReadReq MSHR hits
< system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 345063 # number of WriteReq MSHR hits
< system.cpu1.dcache.WriteReq_mshr_hits::total 345063 # number of WriteReq MSHR hits
< system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data 13214 # number of LoadLockedReq MSHR hits
< system.cpu1.dcache.LoadLockedReq_mshr_hits::total 13214 # number of LoadLockedReq MSHR hits
< system.cpu1.dcache.demand_mshr_hits::cpu1.data 426367 # number of demand (read+write) MSHR hits
< system.cpu1.dcache.demand_mshr_hits::total 426367 # number of demand (read+write) MSHR hits
< system.cpu1.dcache.overall_mshr_hits::cpu1.data 426367 # number of overall MSHR hits
< system.cpu1.dcache.overall_mshr_hits::total 426367 # number of overall MSHR hits
< system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 143333 # number of ReadReq MSHR misses
< system.cpu1.dcache.ReadReq_mshr_misses::total 143333 # number of ReadReq MSHR misses
< system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 96312 # number of WriteReq MSHR misses
< system.cpu1.dcache.WriteReq_mshr_misses::total 96312 # number of WriteReq MSHR misses
< system.cpu1.dcache.SoftPFReq_mshr_misses::cpu1.data 29478 # number of SoftPFReq MSHR misses
< system.cpu1.dcache.SoftPFReq_mshr_misses::total 29478 # number of SoftPFReq MSHR misses
< system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 5080 # number of LoadLockedReq MSHR misses
< system.cpu1.dcache.LoadLockedReq_mshr_misses::total 5080 # number of LoadLockedReq MSHR misses
< system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 23669 # number of StoreCondReq MSHR misses
< system.cpu1.dcache.StoreCondReq_mshr_misses::total 23669 # number of StoreCondReq MSHR misses
< system.cpu1.dcache.demand_mshr_misses::cpu1.data 239645 # number of demand (read+write) MSHR misses
< system.cpu1.dcache.demand_mshr_misses::total 239645 # number of demand (read+write) MSHR misses
< system.cpu1.dcache.overall_mshr_misses::cpu1.data 269123 # number of overall MSHR misses
< system.cpu1.dcache.overall_mshr_misses::total 269123 # number of overall MSHR misses
< system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1836231651 # number of ReadReq MSHR miss cycles
< system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1836231651 # number of ReadReq MSHR miss cycles
< system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 2306828153 # number of WriteReq MSHR miss cycles
< system.cpu1.dcache.WriteReq_mshr_miss_latency::total 2306828153 # number of WriteReq MSHR miss cycles
< system.cpu1.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 473894752 # number of SoftPFReq MSHR miss cycles
< system.cpu1.dcache.SoftPFReq_mshr_miss_latency::total 473894752 # number of SoftPFReq MSHR miss cycles
< system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 85053999 # number of LoadLockedReq MSHR miss cycles
< system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 85053999 # number of LoadLockedReq MSHR miss cycles
< system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 496613735 # number of StoreCondReq MSHR miss cycles
< system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 496613735 # number of StoreCondReq MSHR miss cycles
< system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.data 413000 # number of StoreCondFailReq MSHR miss cycles
< system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 413000 # number of StoreCondFailReq MSHR miss cycles
< system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 4143059804 # number of demand (read+write) MSHR miss cycles
< system.cpu1.dcache.demand_mshr_miss_latency::total 4143059804 # number of demand (read+write) MSHR miss cycles
< system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 4616954556 # number of overall MSHR miss cycles
< system.cpu1.dcache.overall_mshr_miss_latency::total 4616954556 # number of overall MSHR miss cycles
< system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 2298741750 # number of ReadReq MSHR uncacheable cycles
< system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 2298741750 # number of ReadReq MSHR uncacheable cycles
< system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 1826982999 # number of WriteReq MSHR uncacheable cycles
< system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 1826982999 # number of WriteReq MSHR uncacheable cycles
< system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 4125724749 # number of overall MSHR uncacheable cycles
< system.cpu1.dcache.overall_mshr_uncacheable_latency::total 4125724749 # number of overall MSHR uncacheable cycles
< system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.014419 # mshr miss rate for ReadReq accesses
< system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.014419 # mshr miss rate for ReadReq accesses
< system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.014709 # mshr miss rate for WriteReq accesses
< system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.014709 # mshr miss rate for WriteReq accesses
< system.cpu1.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.360160 # mshr miss rate for SoftPFReq accesses
< system.cpu1.dcache.SoftPFReq_mshr_miss_rate::total 0.360160 # mshr miss rate for SoftPFReq accesses
< system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.050900 # mshr miss rate for LoadLockedReq accesses
< system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.050900 # mshr miss rate for LoadLockedReq accesses
< system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.244209 # mshr miss rate for StoreCondReq accesses
< system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.244209 # mshr miss rate for StoreCondReq accesses
< system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.014534 # mshr miss rate for demand accesses
< system.cpu1.dcache.demand_mshr_miss_rate::total 0.014534 # mshr miss rate for demand accesses
< system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.016241 # mshr miss rate for overall accesses
< system.cpu1.dcache.overall_mshr_miss_rate::total 0.016241 # mshr miss rate for overall accesses
< system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12810.948288 # average ReadReq mshr miss latency
< system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 12810.948288 # average ReadReq mshr miss latency
< system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 23951.617171 # average WriteReq mshr miss latency
< system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 23951.617171 # average WriteReq mshr miss latency
< system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 16076.217925 # average SoftPFReq mshr miss latency
< system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::total 16076.217925 # average SoftPFReq mshr miss latency
< system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 16742.913189 # average LoadLockedReq mshr miss latency
< system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 16742.913189 # average LoadLockedReq mshr miss latency
< system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 20981.610334 # average StoreCondReq mshr miss latency
< system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 20981.610334 # average StoreCondReq mshr miss latency
---
> system.cpu1.dcache.writebacks::writebacks 137785 # number of writebacks
> system.cpu1.dcache.writebacks::total 137785 # number of writebacks
> system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 90105 # number of ReadReq MSHR hits
> system.cpu1.dcache.ReadReq_mshr_hits::total 90105 # number of ReadReq MSHR hits
> system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 375217 # number of WriteReq MSHR hits
> system.cpu1.dcache.WriteReq_mshr_hits::total 375217 # number of WriteReq MSHR hits
> system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data 13775 # number of LoadLockedReq MSHR hits
> system.cpu1.dcache.LoadLockedReq_mshr_hits::total 13775 # number of LoadLockedReq MSHR hits
> system.cpu1.dcache.demand_mshr_hits::cpu1.data 465322 # number of demand (read+write) MSHR hits
> system.cpu1.dcache.demand_mshr_hits::total 465322 # number of demand (read+write) MSHR hits
> system.cpu1.dcache.overall_mshr_hits::cpu1.data 465322 # number of overall MSHR hits
> system.cpu1.dcache.overall_mshr_hits::total 465322 # number of overall MSHR hits
> system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 163803 # number of ReadReq MSHR misses
> system.cpu1.dcache.ReadReq_mshr_misses::total 163803 # number of ReadReq MSHR misses
> system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 104855 # number of WriteReq MSHR misses
> system.cpu1.dcache.WriteReq_mshr_misses::total 104855 # number of WriteReq MSHR misses
> system.cpu1.dcache.SoftPFReq_mshr_misses::cpu1.data 32523 # number of SoftPFReq MSHR misses
> system.cpu1.dcache.SoftPFReq_mshr_misses::total 32523 # number of SoftPFReq MSHR misses
> system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 5409 # number of LoadLockedReq MSHR misses
> system.cpu1.dcache.LoadLockedReq_mshr_misses::total 5409 # number of LoadLockedReq MSHR misses
> system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 23489 # number of StoreCondReq MSHR misses
> system.cpu1.dcache.StoreCondReq_mshr_misses::total 23489 # number of StoreCondReq MSHR misses
> system.cpu1.dcache.demand_mshr_misses::cpu1.data 268658 # number of demand (read+write) MSHR misses
> system.cpu1.dcache.demand_mshr_misses::total 268658 # number of demand (read+write) MSHR misses
> system.cpu1.dcache.overall_mshr_misses::cpu1.data 301181 # number of overall MSHR misses
> system.cpu1.dcache.overall_mshr_misses::total 301181 # number of overall MSHR misses
> system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 2171865461 # number of ReadReq MSHR miss cycles
> system.cpu1.dcache.ReadReq_mshr_miss_latency::total 2171865461 # number of ReadReq MSHR miss cycles
> system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 2612489394 # number of WriteReq MSHR miss cycles
> system.cpu1.dcache.WriteReq_mshr_miss_latency::total 2612489394 # number of WriteReq MSHR miss cycles
> system.cpu1.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 519825898 # number of SoftPFReq MSHR miss cycles
> system.cpu1.dcache.SoftPFReq_mshr_miss_latency::total 519825898 # number of SoftPFReq MSHR miss cycles
> system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 98469253 # number of LoadLockedReq MSHR miss cycles
> system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 98469253 # number of LoadLockedReq MSHR miss cycles
> system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 510672173 # number of StoreCondReq MSHR miss cycles
> system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 510672173 # number of StoreCondReq MSHR miss cycles
> system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.data 974500 # number of StoreCondFailReq MSHR miss cycles
> system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 974500 # number of StoreCondFailReq MSHR miss cycles
> system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 4784354855 # number of demand (read+write) MSHR miss cycles
> system.cpu1.dcache.demand_mshr_miss_latency::total 4784354855 # number of demand (read+write) MSHR miss cycles
> system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 5304180753 # number of overall MSHR miss cycles
> system.cpu1.dcache.overall_mshr_miss_latency::total 5304180753 # number of overall MSHR miss cycles
> system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 979094500 # number of ReadReq MSHR uncacheable cycles
> system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 979094500 # number of ReadReq MSHR uncacheable cycles
> system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 848774501 # number of WriteReq MSHR uncacheable cycles
> system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 848774501 # number of WriteReq MSHR uncacheable cycles
> system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 1827869001 # number of overall MSHR uncacheable cycles
> system.cpu1.dcache.overall_mshr_uncacheable_latency::total 1827869001 # number of overall MSHR uncacheable cycles
> system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.033975 # mshr miss rate for ReadReq accesses
> system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.033975 # mshr miss rate for ReadReq accesses
> system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.025822 # mshr miss rate for WriteReq accesses
> system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.025822 # mshr miss rate for WriteReq accesses
> system.cpu1.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.325941 # mshr miss rate for SoftPFReq accesses
> system.cpu1.dcache.SoftPFReq_mshr_miss_rate::total 0.325941 # mshr miss rate for SoftPFReq accesses
> system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.050679 # mshr miss rate for LoadLockedReq accesses
> system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.050679 # mshr miss rate for LoadLockedReq accesses
> system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.227916 # mshr miss rate for StoreCondReq accesses
> system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.227916 # mshr miss rate for StoreCondReq accesses
> system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.030248 # mshr miss rate for demand accesses
> system.cpu1.dcache.demand_mshr_miss_rate::total 0.030248 # mshr miss rate for demand accesses
> system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.033532 # mshr miss rate for overall accesses
> system.cpu1.dcache.overall_mshr_miss_rate::total 0.033532 # mshr miss rate for overall accesses
> system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 13259.009060 # average ReadReq mshr miss latency
> system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 13259.009060 # average ReadReq mshr miss latency
> system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 24915.258157 # average WriteReq mshr miss latency
> system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 24915.258157 # average WriteReq mshr miss latency
> system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 15983.331734 # average SoftPFReq mshr miss latency
> system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::total 15983.331734 # average SoftPFReq mshr miss latency
> system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 18204.705676 # average LoadLockedReq mshr miss latency
> system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 18204.705676 # average LoadLockedReq mshr miss latency
> system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 21740.907361 # average StoreCondReq mshr miss latency
> system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 21740.907361 # average StoreCondReq mshr miss latency
2277,2280c2281,2284
< system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 17288.321492 # average overall mshr miss latency
< system.cpu1.dcache.demand_avg_mshr_miss_latency::total 17288.321492 # average overall mshr miss latency
< system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 17155.555475 # average overall mshr miss latency
< system.cpu1.dcache.overall_avg_mshr_miss_latency::total 17155.555475 # average overall mshr miss latency
---
> system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 17808.346876 # average overall mshr miss latency
> system.cpu1.dcache.demand_avg_mshr_miss_latency::total 17808.346876 # average overall mshr miss latency
> system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 17611.272799 # average overall mshr miss latency
> system.cpu1.dcache.overall_avg_mshr_miss_latency::total 17611.272799 # average overall mshr miss latency
2288,2296c2292,2300
< system.cpu1.icache.tags.replacements 614958 # number of replacements
< system.cpu1.icache.tags.tagsinuse 499.494107 # Cycle average of tags in use
< system.cpu1.icache.tags.total_refs 43363824 # Total number of references to valid blocks.
< system.cpu1.icache.tags.sampled_refs 615470 # Sample count of references to valid blocks.
< system.cpu1.icache.tags.avg_refs 70.456438 # Average number of references to valid blocks.
< system.cpu1.icache.tags.warmup_cycle 78768329500 # Cycle when the warmup percentage was hit.
< system.cpu1.icache.tags.occ_blocks::cpu1.inst 499.494107 # Average occupied blocks per requestor
< system.cpu1.icache.tags.occ_percent::cpu1.inst 0.975574 # Average percentage of cache occupancy
< system.cpu1.icache.tags.occ_percent::total 0.975574 # Average percentage of cache occupancy
---
> system.cpu1.icache.tags.replacements 667401 # number of replacements
> system.cpu1.icache.tags.tagsinuse 498.527528 # Cycle average of tags in use
> system.cpu1.icache.tags.total_refs 9840970 # Total number of references to valid blocks.
> system.cpu1.icache.tags.sampled_refs 667913 # Sample count of references to valid blocks.
> system.cpu1.icache.tags.avg_refs 14.733910 # Average number of references to valid blocks.
> system.cpu1.icache.tags.warmup_cycle 78865217000 # Cycle when the warmup percentage was hit.
> system.cpu1.icache.tags.occ_blocks::cpu1.inst 498.527528 # Average occupied blocks per requestor
> system.cpu1.icache.tags.occ_percent::cpu1.inst 0.973687 # Average percentage of cache occupancy
> system.cpu1.icache.tags.occ_percent::total 0.973687 # Average percentage of cache occupancy
2298,2299c2302,2303
< system.cpu1.icache.tags.age_task_id_blocks_1024::2 493 # Occupied blocks per task id
< system.cpu1.icache.tags.age_task_id_blocks_1024::3 19 # Occupied blocks per task id
---
> system.cpu1.icache.tags.age_task_id_blocks_1024::2 494 # Occupied blocks per task id
> system.cpu1.icache.tags.age_task_id_blocks_1024::3 18 # Occupied blocks per task id
2301,2341c2305,2345
< system.cpu1.icache.tags.tag_accesses 88611673 # Number of tag accesses
< system.cpu1.icache.tags.data_accesses 88611673 # Number of data accesses
< system.cpu1.icache.ReadReq_hits::cpu1.inst 43363824 # number of ReadReq hits
< system.cpu1.icache.ReadReq_hits::total 43363824 # number of ReadReq hits
< system.cpu1.icache.demand_hits::cpu1.inst 43363824 # number of demand (read+write) hits
< system.cpu1.icache.demand_hits::total 43363824 # number of demand (read+write) hits
< system.cpu1.icache.overall_hits::cpu1.inst 43363824 # number of overall hits
< system.cpu1.icache.overall_hits::total 43363824 # number of overall hits
< system.cpu1.icache.ReadReq_misses::cpu1.inst 634277 # number of ReadReq misses
< system.cpu1.icache.ReadReq_misses::total 634277 # number of ReadReq misses
< system.cpu1.icache.demand_misses::cpu1.inst 634277 # number of demand (read+write) misses
< system.cpu1.icache.demand_misses::total 634277 # number of demand (read+write) misses
< system.cpu1.icache.overall_misses::cpu1.inst 634277 # number of overall misses
< system.cpu1.icache.overall_misses::total 634277 # number of overall misses
< system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 5597748699 # number of ReadReq miss cycles
< system.cpu1.icache.ReadReq_miss_latency::total 5597748699 # number of ReadReq miss cycles
< system.cpu1.icache.demand_miss_latency::cpu1.inst 5597748699 # number of demand (read+write) miss cycles
< system.cpu1.icache.demand_miss_latency::total 5597748699 # number of demand (read+write) miss cycles
< system.cpu1.icache.overall_miss_latency::cpu1.inst 5597748699 # number of overall miss cycles
< system.cpu1.icache.overall_miss_latency::total 5597748699 # number of overall miss cycles
< system.cpu1.icache.ReadReq_accesses::cpu1.inst 43998101 # number of ReadReq accesses(hits+misses)
< system.cpu1.icache.ReadReq_accesses::total 43998101 # number of ReadReq accesses(hits+misses)
< system.cpu1.icache.demand_accesses::cpu1.inst 43998101 # number of demand (read+write) accesses
< system.cpu1.icache.demand_accesses::total 43998101 # number of demand (read+write) accesses
< system.cpu1.icache.overall_accesses::cpu1.inst 43998101 # number of overall (read+write) accesses
< system.cpu1.icache.overall_accesses::total 43998101 # number of overall (read+write) accesses
< system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.014416 # miss rate for ReadReq accesses
< system.cpu1.icache.ReadReq_miss_rate::total 0.014416 # miss rate for ReadReq accesses
< system.cpu1.icache.demand_miss_rate::cpu1.inst 0.014416 # miss rate for demand accesses
< system.cpu1.icache.demand_miss_rate::total 0.014416 # miss rate for demand accesses
< system.cpu1.icache.overall_miss_rate::cpu1.inst 0.014416 # miss rate for overall accesses
< system.cpu1.icache.overall_miss_rate::total 0.014416 # miss rate for overall accesses
< system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 8825.400730 # average ReadReq miss latency
< system.cpu1.icache.ReadReq_avg_miss_latency::total 8825.400730 # average ReadReq miss latency
< system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 8825.400730 # average overall miss latency
< system.cpu1.icache.demand_avg_miss_latency::total 8825.400730 # average overall miss latency
< system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 8825.400730 # average overall miss latency
< system.cpu1.icache.overall_avg_miss_latency::total 8825.400730 # average overall miss latency
< system.cpu1.icache.blocked_cycles::no_mshrs 423261 # number of cycles access was blocked
< system.cpu1.icache.blocked_cycles::no_targets 12 # number of cycles access was blocked
< system.cpu1.icache.blocked::no_mshrs 39865 # number of cycles access was blocked
---
> system.cpu1.icache.tags.tag_accesses 21731377 # Number of tag accesses
> system.cpu1.icache.tags.data_accesses 21731377 # Number of data accesses
> system.cpu1.icache.ReadReq_hits::cpu1.inst 9840970 # number of ReadReq hits
> system.cpu1.icache.ReadReq_hits::total 9840970 # number of ReadReq hits
> system.cpu1.icache.demand_hits::cpu1.inst 9840970 # number of demand (read+write) hits
> system.cpu1.icache.demand_hits::total 9840970 # number of demand (read+write) hits
> system.cpu1.icache.overall_hits::cpu1.inst 9840970 # number of overall hits
> system.cpu1.icache.overall_hits::total 9840970 # number of overall hits
> system.cpu1.icache.ReadReq_misses::cpu1.inst 690756 # number of ReadReq misses
> system.cpu1.icache.ReadReq_misses::total 690756 # number of ReadReq misses
> system.cpu1.icache.demand_misses::cpu1.inst 690756 # number of demand (read+write) misses
> system.cpu1.icache.demand_misses::total 690756 # number of demand (read+write) misses
> system.cpu1.icache.overall_misses::cpu1.inst 690756 # number of overall misses
> system.cpu1.icache.overall_misses::total 690756 # number of overall misses
> system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 6328356335 # number of ReadReq miss cycles
> system.cpu1.icache.ReadReq_miss_latency::total 6328356335 # number of ReadReq miss cycles
> system.cpu1.icache.demand_miss_latency::cpu1.inst 6328356335 # number of demand (read+write) miss cycles
> system.cpu1.icache.demand_miss_latency::total 6328356335 # number of demand (read+write) miss cycles
> system.cpu1.icache.overall_miss_latency::cpu1.inst 6328356335 # number of overall miss cycles
> system.cpu1.icache.overall_miss_latency::total 6328356335 # number of overall miss cycles
> system.cpu1.icache.ReadReq_accesses::cpu1.inst 10531726 # number of ReadReq accesses(hits+misses)
> system.cpu1.icache.ReadReq_accesses::total 10531726 # number of ReadReq accesses(hits+misses)
> system.cpu1.icache.demand_accesses::cpu1.inst 10531726 # number of demand (read+write) accesses
> system.cpu1.icache.demand_accesses::total 10531726 # number of demand (read+write) accesses
> system.cpu1.icache.overall_accesses::cpu1.inst 10531726 # number of overall (read+write) accesses
> system.cpu1.icache.overall_accesses::total 10531726 # number of overall (read+write) accesses
> system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.065588 # miss rate for ReadReq accesses
> system.cpu1.icache.ReadReq_miss_rate::total 0.065588 # miss rate for ReadReq accesses
> system.cpu1.icache.demand_miss_rate::cpu1.inst 0.065588 # miss rate for demand accesses
> system.cpu1.icache.demand_miss_rate::total 0.065588 # miss rate for demand accesses
> system.cpu1.icache.overall_miss_rate::cpu1.inst 0.065588 # miss rate for overall accesses
> system.cpu1.icache.overall_miss_rate::total 0.065588 # miss rate for overall accesses
> system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 9161.493110 # average ReadReq miss latency
> system.cpu1.icache.ReadReq_avg_miss_latency::total 9161.493110 # average ReadReq miss latency
> system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 9161.493110 # average overall miss latency
> system.cpu1.icache.demand_avg_miss_latency::total 9161.493110 # average overall miss latency
> system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 9161.493110 # average overall miss latency
> system.cpu1.icache.overall_avg_miss_latency::total 9161.493110 # average overall miss latency
> system.cpu1.icache.blocked_cycles::no_mshrs 590927 # number of cycles access was blocked
> system.cpu1.icache.blocked_cycles::no_targets 27 # number of cycles access was blocked
> system.cpu1.icache.blocked::no_mshrs 49303 # number of cycles access was blocked
2343,2344c2347,2348
< system.cpu1.icache.avg_blocked_cycles::no_mshrs 10.617359 # average number of cycles each access was blocked
< system.cpu1.icache.avg_blocked_cycles::no_targets 12 # average number of cycles each access was blocked
---
> system.cpu1.icache.avg_blocked_cycles::no_mshrs 11.985620 # average number of cycles each access was blocked
> system.cpu1.icache.avg_blocked_cycles::no_targets 27 # average number of cycles each access was blocked
2347,2380c2351,2384
< system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 18806 # number of ReadReq MSHR hits
< system.cpu1.icache.ReadReq_mshr_hits::total 18806 # number of ReadReq MSHR hits
< system.cpu1.icache.demand_mshr_hits::cpu1.inst 18806 # number of demand (read+write) MSHR hits
< system.cpu1.icache.demand_mshr_hits::total 18806 # number of demand (read+write) MSHR hits
< system.cpu1.icache.overall_mshr_hits::cpu1.inst 18806 # number of overall MSHR hits
< system.cpu1.icache.overall_mshr_hits::total 18806 # number of overall MSHR hits
< system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 615471 # number of ReadReq MSHR misses
< system.cpu1.icache.ReadReq_mshr_misses::total 615471 # number of ReadReq MSHR misses
< system.cpu1.icache.demand_mshr_misses::cpu1.inst 615471 # number of demand (read+write) MSHR misses
< system.cpu1.icache.demand_mshr_misses::total 615471 # number of demand (read+write) MSHR misses
< system.cpu1.icache.overall_mshr_misses::cpu1.inst 615471 # number of overall MSHR misses
< system.cpu1.icache.overall_mshr_misses::total 615471 # number of overall MSHR misses
< system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 4523939883 # number of ReadReq MSHR miss cycles
< system.cpu1.icache.ReadReq_mshr_miss_latency::total 4523939883 # number of ReadReq MSHR miss cycles
< system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 4523939883 # number of demand (read+write) MSHR miss cycles
< system.cpu1.icache.demand_mshr_miss_latency::total 4523939883 # number of demand (read+write) MSHR miss cycles
< system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 4523939883 # number of overall MSHR miss cycles
< system.cpu1.icache.overall_mshr_miss_latency::total 4523939883 # number of overall MSHR miss cycles
< system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 8397000 # number of ReadReq MSHR uncacheable cycles
< system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 8397000 # number of ReadReq MSHR uncacheable cycles
< system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 8397000 # number of overall MSHR uncacheable cycles
< system.cpu1.icache.overall_mshr_uncacheable_latency::total 8397000 # number of overall MSHR uncacheable cycles
< system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.013989 # mshr miss rate for ReadReq accesses
< system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.013989 # mshr miss rate for ReadReq accesses
< system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.013989 # mshr miss rate for demand accesses
< system.cpu1.icache.demand_mshr_miss_rate::total 0.013989 # mshr miss rate for demand accesses
< system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.013989 # mshr miss rate for overall accesses
< system.cpu1.icache.overall_mshr_miss_rate::total 0.013989 # mshr miss rate for overall accesses
< system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 7350.370502 # average ReadReq mshr miss latency
< system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 7350.370502 # average ReadReq mshr miss latency
< system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 7350.370502 # average overall mshr miss latency
< system.cpu1.icache.demand_avg_mshr_miss_latency::total 7350.370502 # average overall mshr miss latency
< system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 7350.370502 # average overall mshr miss latency
< system.cpu1.icache.overall_avg_mshr_miss_latency::total 7350.370502 # average overall mshr miss latency
---
> system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 22831 # number of ReadReq MSHR hits
> system.cpu1.icache.ReadReq_mshr_hits::total 22831 # number of ReadReq MSHR hits
> system.cpu1.icache.demand_mshr_hits::cpu1.inst 22831 # number of demand (read+write) MSHR hits
> system.cpu1.icache.demand_mshr_hits::total 22831 # number of demand (read+write) MSHR hits
> system.cpu1.icache.overall_mshr_hits::cpu1.inst 22831 # number of overall MSHR hits
> system.cpu1.icache.overall_mshr_hits::total 22831 # number of overall MSHR hits
> system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 667925 # number of ReadReq MSHR misses
> system.cpu1.icache.ReadReq_mshr_misses::total 667925 # number of ReadReq MSHR misses
> system.cpu1.icache.demand_mshr_misses::cpu1.inst 667925 # number of demand (read+write) MSHR misses
> system.cpu1.icache.demand_mshr_misses::total 667925 # number of demand (read+write) MSHR misses
> system.cpu1.icache.overall_mshr_misses::cpu1.inst 667925 # number of overall MSHR misses
> system.cpu1.icache.overall_mshr_misses::total 667925 # number of overall MSHR misses
> system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 5443930957 # number of ReadReq MSHR miss cycles
> system.cpu1.icache.ReadReq_mshr_miss_latency::total 5443930957 # number of ReadReq MSHR miss cycles
> system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 5443930957 # number of demand (read+write) MSHR miss cycles
> system.cpu1.icache.demand_mshr_miss_latency::total 5443930957 # number of demand (read+write) MSHR miss cycles
> system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 5443930957 # number of overall MSHR miss cycles
> system.cpu1.icache.overall_mshr_miss_latency::total 5443930957 # number of overall MSHR miss cycles
> system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 8774500 # number of ReadReq MSHR uncacheable cycles
> system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 8774500 # number of ReadReq MSHR uncacheable cycles
> system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 8774500 # number of overall MSHR uncacheable cycles
> system.cpu1.icache.overall_mshr_uncacheable_latency::total 8774500 # number of overall MSHR uncacheable cycles
> system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.063420 # mshr miss rate for ReadReq accesses
> system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.063420 # mshr miss rate for ReadReq accesses
> system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.063420 # mshr miss rate for demand accesses
> system.cpu1.icache.demand_mshr_miss_rate::total 0.063420 # mshr miss rate for demand accesses
> system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.063420 # mshr miss rate for overall accesses
> system.cpu1.icache.overall_mshr_miss_rate::total 0.063420 # mshr miss rate for overall accesses
> system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 8150.512343 # average ReadReq mshr miss latency
> system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 8150.512343 # average ReadReq mshr miss latency
> system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 8150.512343 # average overall mshr miss latency
> system.cpu1.icache.demand_avg_mshr_miss_latency::total 8150.512343 # average overall mshr miss latency
> system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 8150.512343 # average overall mshr miss latency
> system.cpu1.icache.overall_avg_mshr_miss_latency::total 8150.512343 # average overall mshr miss latency
2386,2388c2390,2392
< system.cpu1.l2cache.prefetcher.num_hwpf_issued 229039 # number of hwpf issued
< system.cpu1.l2cache.prefetcher.pfIdentified 229849 # number of prefetch candidates identified
< system.cpu1.l2cache.prefetcher.pfBufferHit 714 # number of redundant prefetches already in prefetch queue
---
> system.cpu1.l2cache.prefetcher.num_hwpf_issued 270002 # number of hwpf issued
> system.cpu1.l2cache.prefetcher.pfIdentified 271052 # number of prefetch candidates identified
> system.cpu1.l2cache.prefetcher.pfBufferHit 936 # number of redundant prefetches already in prefetch queue
2391,2396c2395,2400
< system.cpu1.l2cache.prefetcher.pfSpanPage 59807 # number of prefetches not generated due to page crossing
< system.cpu1.l2cache.tags.replacements 55576 # number of replacements
< system.cpu1.l2cache.tags.tagsinuse 15296.446244 # Cycle average of tags in use
< system.cpu1.l2cache.tags.total_refs 851759 # Total number of references to valid blocks.
< system.cpu1.l2cache.tags.sampled_refs 70922 # Sample count of references to valid blocks.
< system.cpu1.l2cache.tags.avg_refs 12.009799 # Average number of references to valid blocks.
---
> system.cpu1.l2cache.prefetcher.pfSpanPage 67932 # number of prefetches not generated due to page crossing
> system.cpu1.l2cache.tags.replacements 66588 # number of replacements
> system.cpu1.l2cache.tags.tagsinuse 15581.068012 # Cycle average of tags in use
> system.cpu1.l2cache.tags.total_refs 931760 # Total number of references to valid blocks.
> system.cpu1.l2cache.tags.sampled_refs 81198 # Sample count of references to valid blocks.
> system.cpu1.l2cache.tags.avg_refs 11.475159 # Average number of references to valid blocks.
2398,2416c2402,2420
< system.cpu1.l2cache.tags.occ_blocks::writebacks 8246.965221 # Average occupied blocks per requestor
< system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 13.312576 # Average occupied blocks per requestor
< system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 3.835357 # Average occupied blocks per requestor
< system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 3924.928701 # Average occupied blocks per requestor
< system.cpu1.l2cache.tags.occ_blocks::cpu1.data 2437.613409 # Average occupied blocks per requestor
< system.cpu1.l2cache.tags.occ_blocks::cpu1.l2cache.prefetcher 669.790981 # Average occupied blocks per requestor
< system.cpu1.l2cache.tags.occ_percent::writebacks 0.503355 # Average percentage of cache occupancy
< system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.000813 # Average percentage of cache occupancy
< system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000234 # Average percentage of cache occupancy
< system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.239559 # Average percentage of cache occupancy
< system.cpu1.l2cache.tags.occ_percent::cpu1.data 0.148780 # Average percentage of cache occupancy
< system.cpu1.l2cache.tags.occ_percent::cpu1.l2cache.prefetcher 0.040881 # Average percentage of cache occupancy
< system.cpu1.l2cache.tags.occ_percent::total 0.933621 # Average percentage of cache occupancy
< system.cpu1.l2cache.tags.occ_task_id_blocks::1022 766 # Occupied blocks per task id
< system.cpu1.l2cache.tags.occ_task_id_blocks::1023 19 # Occupied blocks per task id
< system.cpu1.l2cache.tags.occ_task_id_blocks::1024 14561 # Occupied blocks per task id
< system.cpu1.l2cache.tags.age_task_id_blocks_1022::2 18 # Occupied blocks per task id
< system.cpu1.l2cache.tags.age_task_id_blocks_1022::3 628 # Occupied blocks per task id
< system.cpu1.l2cache.tags.age_task_id_blocks_1022::4 120 # Occupied blocks per task id
---
> system.cpu1.l2cache.tags.occ_blocks::writebacks 6676.895279 # Average occupied blocks per requestor
> system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 16.747734 # Average occupied blocks per requestor
> system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 2.010823 # Average occupied blocks per requestor
> system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 4682.837977 # Average occupied blocks per requestor
> system.cpu1.l2cache.tags.occ_blocks::cpu1.data 2664.181165 # Average occupied blocks per requestor
> system.cpu1.l2cache.tags.occ_blocks::cpu1.l2cache.prefetcher 1538.395034 # Average occupied blocks per requestor
> system.cpu1.l2cache.tags.occ_percent::writebacks 0.407525 # Average percentage of cache occupancy
> system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.001022 # Average percentage of cache occupancy
> system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000123 # Average percentage of cache occupancy
> system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.285818 # Average percentage of cache occupancy
> system.cpu1.l2cache.tags.occ_percent::cpu1.data 0.162609 # Average percentage of cache occupancy
> system.cpu1.l2cache.tags.occ_percent::cpu1.l2cache.prefetcher 0.093896 # Average percentage of cache occupancy
> system.cpu1.l2cache.tags.occ_percent::total 0.950993 # Average percentage of cache occupancy
> system.cpu1.l2cache.tags.occ_task_id_blocks::1022 1283 # Occupied blocks per task id
> system.cpu1.l2cache.tags.occ_task_id_blocks::1023 27 # Occupied blocks per task id
> system.cpu1.l2cache.tags.occ_task_id_blocks::1024 13300 # Occupied blocks per task id
> system.cpu1.l2cache.tags.age_task_id_blocks_1022::2 13 # Occupied blocks per task id
> system.cpu1.l2cache.tags.age_task_id_blocks_1022::3 906 # Occupied blocks per task id
> system.cpu1.l2cache.tags.age_task_id_blocks_1022::4 364 # Occupied blocks per task id
2418c2422
< system.cpu1.l2cache.tags.age_task_id_blocks_1023::3 5 # Occupied blocks per task id
---
> system.cpu1.l2cache.tags.age_task_id_blocks_1023::3 13 # Occupied blocks per task id
2420,2568c2424,2566
< system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 646 # Occupied blocks per task id
< system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 10959 # Occupied blocks per task id
< system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 2956 # Occupied blocks per task id
< system.cpu1.l2cache.tags.occ_task_id_percent::1022 0.046753 # Percentage of cache occupancy per task id
< system.cpu1.l2cache.tags.occ_task_id_percent::1023 0.001160 # Percentage of cache occupancy per task id
< system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.888733 # Percentage of cache occupancy per task id
< system.cpu1.l2cache.tags.tag_accesses 17259149 # Number of tag accesses
< system.cpu1.l2cache.tags.data_accesses 17259149 # Number of data accesses
< system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 17267 # number of ReadReq hits
< system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 7675 # number of ReadReq hits
< system.cpu1.l2cache.ReadReq_hits::cpu1.inst 597307 # number of ReadReq hits
< system.cpu1.l2cache.ReadReq_hits::cpu1.data 107002 # number of ReadReq hits
< system.cpu1.l2cache.ReadReq_hits::total 729251 # number of ReadReq hits
< system.cpu1.l2cache.Writeback_hits::writebacks 125175 # number of Writeback hits
< system.cpu1.l2cache.Writeback_hits::total 125175 # number of Writeback hits
< system.cpu1.l2cache.UpgradeReq_hits::cpu1.data 1610 # number of UpgradeReq hits
< system.cpu1.l2cache.UpgradeReq_hits::total 1610 # number of UpgradeReq hits
< system.cpu1.l2cache.SCUpgradeReq_hits::cpu1.data 1001 # number of SCUpgradeReq hits
< system.cpu1.l2cache.SCUpgradeReq_hits::total 1001 # number of SCUpgradeReq hits
< system.cpu1.l2cache.ReadExReq_hits::cpu1.data 32136 # number of ReadExReq hits
< system.cpu1.l2cache.ReadExReq_hits::total 32136 # number of ReadExReq hits
< system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 17267 # number of demand (read+write) hits
< system.cpu1.l2cache.demand_hits::cpu1.itb.walker 7675 # number of demand (read+write) hits
< system.cpu1.l2cache.demand_hits::cpu1.inst 597307 # number of demand (read+write) hits
< system.cpu1.l2cache.demand_hits::cpu1.data 139138 # number of demand (read+write) hits
< system.cpu1.l2cache.demand_hits::total 761387 # number of demand (read+write) hits
< system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 17267 # number of overall hits
< system.cpu1.l2cache.overall_hits::cpu1.itb.walker 7675 # number of overall hits
< system.cpu1.l2cache.overall_hits::cpu1.inst 597307 # number of overall hits
< system.cpu1.l2cache.overall_hits::cpu1.data 139138 # number of overall hits
< system.cpu1.l2cache.overall_hits::total 761387 # number of overall hits
< system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 431 # number of ReadReq misses
< system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 284 # number of ReadReq misses
< system.cpu1.l2cache.ReadReq_misses::cpu1.inst 18163 # number of ReadReq misses
< system.cpu1.l2cache.ReadReq_misses::cpu1.data 70870 # number of ReadReq misses
< system.cpu1.l2cache.ReadReq_misses::total 89748 # number of ReadReq misses
< system.cpu1.l2cache.UpgradeReq_misses::cpu1.data 28235 # number of UpgradeReq misses
< system.cpu1.l2cache.UpgradeReq_misses::total 28235 # number of UpgradeReq misses
< system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.data 22667 # number of SCUpgradeReq misses
< system.cpu1.l2cache.SCUpgradeReq_misses::total 22667 # number of SCUpgradeReq misses
< system.cpu1.l2cache.SCUpgradeFailReq_misses::cpu1.data 1 # number of SCUpgradeFailReq misses
< system.cpu1.l2cache.SCUpgradeFailReq_misses::total 1 # number of SCUpgradeFailReq misses
< system.cpu1.l2cache.ReadExReq_misses::cpu1.data 35014 # number of ReadExReq misses
< system.cpu1.l2cache.ReadExReq_misses::total 35014 # number of ReadExReq misses
< system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 431 # number of demand (read+write) misses
< system.cpu1.l2cache.demand_misses::cpu1.itb.walker 284 # number of demand (read+write) misses
< system.cpu1.l2cache.demand_misses::cpu1.inst 18163 # number of demand (read+write) misses
< system.cpu1.l2cache.demand_misses::cpu1.data 105884 # number of demand (read+write) misses
< system.cpu1.l2cache.demand_misses::total 124762 # number of demand (read+write) misses
< system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 431 # number of overall misses
< system.cpu1.l2cache.overall_misses::cpu1.itb.walker 284 # number of overall misses
< system.cpu1.l2cache.overall_misses::cpu1.inst 18163 # number of overall misses
< system.cpu1.l2cache.overall_misses::cpu1.data 105884 # number of overall misses
< system.cpu1.l2cache.overall_misses::total 124762 # number of overall misses
< system.cpu1.l2cache.ReadReq_miss_latency::cpu1.dtb.walker 8966500 # number of ReadReq miss cycles
< system.cpu1.l2cache.ReadReq_miss_latency::cpu1.itb.walker 5677500 # number of ReadReq miss cycles
< system.cpu1.l2cache.ReadReq_miss_latency::cpu1.inst 626896483 # number of ReadReq miss cycles
< system.cpu1.l2cache.ReadReq_miss_latency::cpu1.data 1561730924 # number of ReadReq miss cycles
< system.cpu1.l2cache.ReadReq_miss_latency::total 2203271407 # number of ReadReq miss cycles
< system.cpu1.l2cache.UpgradeReq_miss_latency::cpu1.data 530022874 # number of UpgradeReq miss cycles
< system.cpu1.l2cache.UpgradeReq_miss_latency::total 530022874 # number of UpgradeReq miss cycles
< system.cpu1.l2cache.SCUpgradeReq_miss_latency::cpu1.data 442433542 # number of SCUpgradeReq miss cycles
< system.cpu1.l2cache.SCUpgradeReq_miss_latency::total 442433542 # number of SCUpgradeReq miss cycles
< system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::cpu1.data 404000 # number of SCUpgradeFailReq miss cycles
< system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::total 404000 # number of SCUpgradeFailReq miss cycles
< system.cpu1.l2cache.ReadExReq_miss_latency::cpu1.data 1382751233 # number of ReadExReq miss cycles
< system.cpu1.l2cache.ReadExReq_miss_latency::total 1382751233 # number of ReadExReq miss cycles
< system.cpu1.l2cache.demand_miss_latency::cpu1.dtb.walker 8966500 # number of demand (read+write) miss cycles
< system.cpu1.l2cache.demand_miss_latency::cpu1.itb.walker 5677500 # number of demand (read+write) miss cycles
< system.cpu1.l2cache.demand_miss_latency::cpu1.inst 626896483 # number of demand (read+write) miss cycles
< system.cpu1.l2cache.demand_miss_latency::cpu1.data 2944482157 # number of demand (read+write) miss cycles
< system.cpu1.l2cache.demand_miss_latency::total 3586022640 # number of demand (read+write) miss cycles
< system.cpu1.l2cache.overall_miss_latency::cpu1.dtb.walker 8966500 # number of overall miss cycles
< system.cpu1.l2cache.overall_miss_latency::cpu1.itb.walker 5677500 # number of overall miss cycles
< system.cpu1.l2cache.overall_miss_latency::cpu1.inst 626896483 # number of overall miss cycles
< system.cpu1.l2cache.overall_miss_latency::cpu1.data 2944482157 # number of overall miss cycles
< system.cpu1.l2cache.overall_miss_latency::total 3586022640 # number of overall miss cycles
< system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 17698 # number of ReadReq accesses(hits+misses)
< system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 7959 # number of ReadReq accesses(hits+misses)
< system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 615470 # number of ReadReq accesses(hits+misses)
< system.cpu1.l2cache.ReadReq_accesses::cpu1.data 177872 # number of ReadReq accesses(hits+misses)
< system.cpu1.l2cache.ReadReq_accesses::total 818999 # number of ReadReq accesses(hits+misses)
< system.cpu1.l2cache.Writeback_accesses::writebacks 125175 # number of Writeback accesses(hits+misses)
< system.cpu1.l2cache.Writeback_accesses::total 125175 # number of Writeback accesses(hits+misses)
< system.cpu1.l2cache.UpgradeReq_accesses::cpu1.data 29845 # number of UpgradeReq accesses(hits+misses)
< system.cpu1.l2cache.UpgradeReq_accesses::total 29845 # number of UpgradeReq accesses(hits+misses)
< system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.data 23668 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu1.l2cache.SCUpgradeReq_accesses::total 23668 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu1.l2cache.SCUpgradeFailReq_accesses::cpu1.data 1 # number of SCUpgradeFailReq accesses(hits+misses)
< system.cpu1.l2cache.SCUpgradeFailReq_accesses::total 1 # number of SCUpgradeFailReq accesses(hits+misses)
< system.cpu1.l2cache.ReadExReq_accesses::cpu1.data 67150 # number of ReadExReq accesses(hits+misses)
< system.cpu1.l2cache.ReadExReq_accesses::total 67150 # number of ReadExReq accesses(hits+misses)
< system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 17698 # number of demand (read+write) accesses
< system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 7959 # number of demand (read+write) accesses
< system.cpu1.l2cache.demand_accesses::cpu1.inst 615470 # number of demand (read+write) accesses
< system.cpu1.l2cache.demand_accesses::cpu1.data 245022 # number of demand (read+write) accesses
< system.cpu1.l2cache.demand_accesses::total 886149 # number of demand (read+write) accesses
< system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 17698 # number of overall (read+write) accesses
< system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 7959 # number of overall (read+write) accesses
< system.cpu1.l2cache.overall_accesses::cpu1.inst 615470 # number of overall (read+write) accesses
< system.cpu1.l2cache.overall_accesses::cpu1.data 245022 # number of overall (read+write) accesses
< system.cpu1.l2cache.overall_accesses::total 886149 # number of overall (read+write) accesses
< system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.024353 # miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.035683 # miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.029511 # miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_miss_rate::cpu1.data 0.398433 # miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_miss_rate::total 0.109583 # miss rate for ReadReq accesses
< system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.data 0.946055 # miss rate for UpgradeReq accesses
< system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.946055 # miss rate for UpgradeReq accesses
< system.cpu1.l2cache.SCUpgradeReq_miss_rate::cpu1.data 0.957707 # miss rate for SCUpgradeReq accesses
< system.cpu1.l2cache.SCUpgradeReq_miss_rate::total 0.957707 # miss rate for SCUpgradeReq accesses
< system.cpu1.l2cache.SCUpgradeFailReq_miss_rate::cpu1.data 1 # miss rate for SCUpgradeFailReq accesses
< system.cpu1.l2cache.SCUpgradeFailReq_miss_rate::total 1 # miss rate for SCUpgradeFailReq accesses
< system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.data 0.521430 # miss rate for ReadExReq accesses
< system.cpu1.l2cache.ReadExReq_miss_rate::total 0.521430 # miss rate for ReadExReq accesses
< system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.024353 # miss rate for demand accesses
< system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.035683 # miss rate for demand accesses
< system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.029511 # miss rate for demand accesses
< system.cpu1.l2cache.demand_miss_rate::cpu1.data 0.432141 # miss rate for demand accesses
< system.cpu1.l2cache.demand_miss_rate::total 0.140791 # miss rate for demand accesses
< system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.024353 # miss rate for overall accesses
< system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.035683 # miss rate for overall accesses
< system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.029511 # miss rate for overall accesses
< system.cpu1.l2cache.overall_miss_rate::cpu1.data 0.432141 # miss rate for overall accesses
< system.cpu1.l2cache.overall_miss_rate::total 0.140791 # miss rate for overall accesses
< system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.dtb.walker 20803.944316 # average ReadReq miss latency
< system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.itb.walker 19991.197183 # average ReadReq miss latency
< system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.inst 34515.029621 # average ReadReq miss latency
< system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.data 22036.558826 # average ReadReq miss latency
< system.cpu1.l2cache.ReadReq_avg_miss_latency::total 24549.532101 # average ReadReq miss latency
< system.cpu1.l2cache.UpgradeReq_avg_miss_latency::cpu1.data 18771.838994 # average UpgradeReq miss latency
< system.cpu1.l2cache.UpgradeReq_avg_miss_latency::total 18771.838994 # average UpgradeReq miss latency
< system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::cpu1.data 19518.839811 # average SCUpgradeReq miss latency
< system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::total 19518.839811 # average SCUpgradeReq miss latency
< system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu1.data 404000 # average SCUpgradeFailReq miss latency
< system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::total 404000 # average SCUpgradeFailReq miss latency
< system.cpu1.l2cache.ReadExReq_avg_miss_latency::cpu1.data 39491.381533 # average ReadExReq miss latency
< system.cpu1.l2cache.ReadExReq_avg_miss_latency::total 39491.381533 # average ReadExReq miss latency
< system.cpu1.l2cache.demand_avg_miss_latency::cpu1.dtb.walker 20803.944316 # average overall miss latency
< system.cpu1.l2cache.demand_avg_miss_latency::cpu1.itb.walker 19991.197183 # average overall miss latency
< system.cpu1.l2cache.demand_avg_miss_latency::cpu1.inst 34515.029621 # average overall miss latency
< system.cpu1.l2cache.demand_avg_miss_latency::cpu1.data 27808.565572 # average overall miss latency
< system.cpu1.l2cache.demand_avg_miss_latency::total 28742.907616 # average overall miss latency
< system.cpu1.l2cache.overall_avg_miss_latency::cpu1.dtb.walker 20803.944316 # average overall miss latency
< system.cpu1.l2cache.overall_avg_miss_latency::cpu1.itb.walker 19991.197183 # average overall miss latency
< system.cpu1.l2cache.overall_avg_miss_latency::cpu1.inst 34515.029621 # average overall miss latency
< system.cpu1.l2cache.overall_avg_miss_latency::cpu1.data 27808.565572 # average overall miss latency
< system.cpu1.l2cache.overall_avg_miss_latency::total 28742.907616 # average overall miss latency
< system.cpu1.l2cache.blocked_cycles::no_mshrs 213 # number of cycles access was blocked
---
> system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 471 # Occupied blocks per task id
> system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 8616 # Occupied blocks per task id
> system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 4213 # Occupied blocks per task id
> system.cpu1.l2cache.tags.occ_task_id_percent::1022 0.078308 # Percentage of cache occupancy per task id
> system.cpu1.l2cache.tags.occ_task_id_percent::1023 0.001648 # Percentage of cache occupancy per task id
> system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.811768 # Percentage of cache occupancy per task id
> system.cpu1.l2cache.tags.tag_accesses 18862163 # Number of tag accesses
> system.cpu1.l2cache.tags.data_accesses 18862163 # Number of data accesses
> system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 19502 # number of ReadReq hits
> system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 7394 # number of ReadReq hits
> system.cpu1.l2cache.ReadReq_hits::cpu1.inst 645640 # number of ReadReq hits
> system.cpu1.l2cache.ReadReq_hits::cpu1.data 128208 # number of ReadReq hits
> system.cpu1.l2cache.ReadReq_hits::total 800744 # number of ReadReq hits
> system.cpu1.l2cache.Writeback_hits::writebacks 137784 # number of Writeback hits
> system.cpu1.l2cache.Writeback_hits::total 137784 # number of Writeback hits
> system.cpu1.l2cache.UpgradeReq_hits::cpu1.data 2324 # number of UpgradeReq hits
> system.cpu1.l2cache.UpgradeReq_hits::total 2324 # number of UpgradeReq hits
> system.cpu1.l2cache.SCUpgradeReq_hits::cpu1.data 1121 # number of SCUpgradeReq hits
> system.cpu1.l2cache.SCUpgradeReq_hits::total 1121 # number of SCUpgradeReq hits
> system.cpu1.l2cache.ReadExReq_hits::cpu1.data 38121 # number of ReadExReq hits
> system.cpu1.l2cache.ReadExReq_hits::total 38121 # number of ReadExReq hits
> system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 19502 # number of demand (read+write) hits
> system.cpu1.l2cache.demand_hits::cpu1.itb.walker 7394 # number of demand (read+write) hits
> system.cpu1.l2cache.demand_hits::cpu1.inst 645640 # number of demand (read+write) hits
> system.cpu1.l2cache.demand_hits::cpu1.data 166329 # number of demand (read+write) hits
> system.cpu1.l2cache.demand_hits::total 838865 # number of demand (read+write) hits
> system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 19502 # number of overall hits
> system.cpu1.l2cache.overall_hits::cpu1.itb.walker 7394 # number of overall hits
> system.cpu1.l2cache.overall_hits::cpu1.inst 645640 # number of overall hits
> system.cpu1.l2cache.overall_hits::cpu1.data 166329 # number of overall hits
> system.cpu1.l2cache.overall_hits::total 838865 # number of overall hits
> system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 440 # number of ReadReq misses
> system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 275 # number of ReadReq misses
> system.cpu1.l2cache.ReadReq_misses::cpu1.inst 22267 # number of ReadReq misses
> system.cpu1.l2cache.ReadReq_misses::cpu1.data 73501 # number of ReadReq misses
> system.cpu1.l2cache.ReadReq_misses::total 96483 # number of ReadReq misses
> system.cpu1.l2cache.UpgradeReq_misses::cpu1.data 29168 # number of UpgradeReq misses
> system.cpu1.l2cache.UpgradeReq_misses::total 29168 # number of UpgradeReq misses
> system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.data 22368 # number of SCUpgradeReq misses
> system.cpu1.l2cache.SCUpgradeReq_misses::total 22368 # number of SCUpgradeReq misses
> system.cpu1.l2cache.ReadExReq_misses::cpu1.data 35878 # number of ReadExReq misses
> system.cpu1.l2cache.ReadExReq_misses::total 35878 # number of ReadExReq misses
> system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 440 # number of demand (read+write) misses
> system.cpu1.l2cache.demand_misses::cpu1.itb.walker 275 # number of demand (read+write) misses
> system.cpu1.l2cache.demand_misses::cpu1.inst 22267 # number of demand (read+write) misses
> system.cpu1.l2cache.demand_misses::cpu1.data 109379 # number of demand (read+write) misses
> system.cpu1.l2cache.demand_misses::total 132361 # number of demand (read+write) misses
> system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 440 # number of overall misses
> system.cpu1.l2cache.overall_misses::cpu1.itb.walker 275 # number of overall misses
> system.cpu1.l2cache.overall_misses::cpu1.inst 22267 # number of overall misses
> system.cpu1.l2cache.overall_misses::cpu1.data 109379 # number of overall misses
> system.cpu1.l2cache.overall_misses::total 132361 # number of overall misses
> system.cpu1.l2cache.ReadReq_miss_latency::cpu1.dtb.walker 9737996 # number of ReadReq miss cycles
> system.cpu1.l2cache.ReadReq_miss_latency::cpu1.itb.walker 5511500 # number of ReadReq miss cycles
> system.cpu1.l2cache.ReadReq_miss_latency::cpu1.inst 907046728 # number of ReadReq miss cycles
> system.cpu1.l2cache.ReadReq_miss_latency::cpu1.data 1743519842 # number of ReadReq miss cycles
> system.cpu1.l2cache.ReadReq_miss_latency::total 2665816066 # number of ReadReq miss cycles
> system.cpu1.l2cache.UpgradeReq_miss_latency::cpu1.data 555344240 # number of UpgradeReq miss cycles
> system.cpu1.l2cache.UpgradeReq_miss_latency::total 555344240 # number of UpgradeReq miss cycles
> system.cpu1.l2cache.SCUpgradeReq_miss_latency::cpu1.data 449490983 # number of SCUpgradeReq miss cycles
> system.cpu1.l2cache.SCUpgradeReq_miss_latency::total 449490983 # number of SCUpgradeReq miss cycles
> system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::cpu1.data 955500 # number of SCUpgradeFailReq miss cycles
> system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::total 955500 # number of SCUpgradeFailReq miss cycles
> system.cpu1.l2cache.ReadExReq_miss_latency::cpu1.data 1553872219 # number of ReadExReq miss cycles
> system.cpu1.l2cache.ReadExReq_miss_latency::total 1553872219 # number of ReadExReq miss cycles
> system.cpu1.l2cache.demand_miss_latency::cpu1.dtb.walker 9737996 # number of demand (read+write) miss cycles
> system.cpu1.l2cache.demand_miss_latency::cpu1.itb.walker 5511500 # number of demand (read+write) miss cycles
> system.cpu1.l2cache.demand_miss_latency::cpu1.inst 907046728 # number of demand (read+write) miss cycles
> system.cpu1.l2cache.demand_miss_latency::cpu1.data 3297392061 # number of demand (read+write) miss cycles
> system.cpu1.l2cache.demand_miss_latency::total 4219688285 # number of demand (read+write) miss cycles
> system.cpu1.l2cache.overall_miss_latency::cpu1.dtb.walker 9737996 # number of overall miss cycles
> system.cpu1.l2cache.overall_miss_latency::cpu1.itb.walker 5511500 # number of overall miss cycles
> system.cpu1.l2cache.overall_miss_latency::cpu1.inst 907046728 # number of overall miss cycles
> system.cpu1.l2cache.overall_miss_latency::cpu1.data 3297392061 # number of overall miss cycles
> system.cpu1.l2cache.overall_miss_latency::total 4219688285 # number of overall miss cycles
> system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 19942 # number of ReadReq accesses(hits+misses)
> system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 7669 # number of ReadReq accesses(hits+misses)
> system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 667907 # number of ReadReq accesses(hits+misses)
> system.cpu1.l2cache.ReadReq_accesses::cpu1.data 201709 # number of ReadReq accesses(hits+misses)
> system.cpu1.l2cache.ReadReq_accesses::total 897227 # number of ReadReq accesses(hits+misses)
> system.cpu1.l2cache.Writeback_accesses::writebacks 137784 # number of Writeback accesses(hits+misses)
> system.cpu1.l2cache.Writeback_accesses::total 137784 # number of Writeback accesses(hits+misses)
> system.cpu1.l2cache.UpgradeReq_accesses::cpu1.data 31492 # number of UpgradeReq accesses(hits+misses)
> system.cpu1.l2cache.UpgradeReq_accesses::total 31492 # number of UpgradeReq accesses(hits+misses)
> system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.data 23489 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu1.l2cache.SCUpgradeReq_accesses::total 23489 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu1.l2cache.ReadExReq_accesses::cpu1.data 73999 # number of ReadExReq accesses(hits+misses)
> system.cpu1.l2cache.ReadExReq_accesses::total 73999 # number of ReadExReq accesses(hits+misses)
> system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 19942 # number of demand (read+write) accesses
> system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 7669 # number of demand (read+write) accesses
> system.cpu1.l2cache.demand_accesses::cpu1.inst 667907 # number of demand (read+write) accesses
> system.cpu1.l2cache.demand_accesses::cpu1.data 275708 # number of demand (read+write) accesses
> system.cpu1.l2cache.demand_accesses::total 971226 # number of demand (read+write) accesses
> system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 19942 # number of overall (read+write) accesses
> system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 7669 # number of overall (read+write) accesses
> system.cpu1.l2cache.overall_accesses::cpu1.inst 667907 # number of overall (read+write) accesses
> system.cpu1.l2cache.overall_accesses::cpu1.data 275708 # number of overall (read+write) accesses
> system.cpu1.l2cache.overall_accesses::total 971226 # number of overall (read+write) accesses
> system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.022064 # miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.035859 # miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.033338 # miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_miss_rate::cpu1.data 0.364391 # miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_miss_rate::total 0.107535 # miss rate for ReadReq accesses
> system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.data 0.926203 # miss rate for UpgradeReq accesses
> system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.926203 # miss rate for UpgradeReq accesses
> system.cpu1.l2cache.SCUpgradeReq_miss_rate::cpu1.data 0.952276 # miss rate for SCUpgradeReq accesses
> system.cpu1.l2cache.SCUpgradeReq_miss_rate::total 0.952276 # miss rate for SCUpgradeReq accesses
> system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.data 0.484844 # miss rate for ReadExReq accesses
> system.cpu1.l2cache.ReadExReq_miss_rate::total 0.484844 # miss rate for ReadExReq accesses
> system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.022064 # miss rate for demand accesses
> system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.035859 # miss rate for demand accesses
> system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.033338 # miss rate for demand accesses
> system.cpu1.l2cache.demand_miss_rate::cpu1.data 0.396720 # miss rate for demand accesses
> system.cpu1.l2cache.demand_miss_rate::total 0.136282 # miss rate for demand accesses
> system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.022064 # miss rate for overall accesses
> system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.035859 # miss rate for overall accesses
> system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.033338 # miss rate for overall accesses
> system.cpu1.l2cache.overall_miss_rate::cpu1.data 0.396720 # miss rate for overall accesses
> system.cpu1.l2cache.overall_miss_rate::total 0.136282 # miss rate for overall accesses
> system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.dtb.walker 22131.809091 # average ReadReq miss latency
> system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.itb.walker 20041.818182 # average ReadReq miss latency
> system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.inst 40735.021691 # average ReadReq miss latency
> system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.data 23721.035659 # average ReadReq miss latency
> system.cpu1.l2cache.ReadReq_avg_miss_latency::total 27629.904398 # average ReadReq miss latency
> system.cpu1.l2cache.UpgradeReq_avg_miss_latency::cpu1.data 19039.503566 # average UpgradeReq miss latency
> system.cpu1.l2cache.UpgradeReq_avg_miss_latency::total 19039.503566 # average UpgradeReq miss latency
> system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::cpu1.data 20095.269269 # average SCUpgradeReq miss latency
> system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::total 20095.269269 # average SCUpgradeReq miss latency
> system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu1.data inf # average SCUpgradeFailReq miss latency
> system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::total inf # average SCUpgradeFailReq miss latency
> system.cpu1.l2cache.ReadExReq_avg_miss_latency::cpu1.data 43309.889598 # average ReadExReq miss latency
> system.cpu1.l2cache.ReadExReq_avg_miss_latency::total 43309.889598 # average ReadExReq miss latency
> system.cpu1.l2cache.demand_avg_miss_latency::cpu1.dtb.walker 22131.809091 # average overall miss latency
> system.cpu1.l2cache.demand_avg_miss_latency::cpu1.itb.walker 20041.818182 # average overall miss latency
> system.cpu1.l2cache.demand_avg_miss_latency::cpu1.inst 40735.021691 # average overall miss latency
> system.cpu1.l2cache.demand_avg_miss_latency::cpu1.data 30146.482058 # average overall miss latency
> system.cpu1.l2cache.demand_avg_miss_latency::total 31880.148118 # average overall miss latency
> system.cpu1.l2cache.overall_avg_miss_latency::cpu1.dtb.walker 22131.809091 # average overall miss latency
> system.cpu1.l2cache.overall_avg_miss_latency::cpu1.itb.walker 20041.818182 # average overall miss latency
> system.cpu1.l2cache.overall_avg_miss_latency::cpu1.inst 40735.021691 # average overall miss latency
> system.cpu1.l2cache.overall_avg_miss_latency::cpu1.data 30146.482058 # average overall miss latency
> system.cpu1.l2cache.overall_avg_miss_latency::total 31880.148118 # average overall miss latency
> system.cpu1.l2cache.blocked_cycles::no_mshrs 235 # number of cycles access was blocked
2572c2570
< system.cpu1.l2cache.avg_blocked_cycles::no_mshrs 23.666667 # average number of cycles each access was blocked
---
> system.cpu1.l2cache.avg_blocked_cycles::no_mshrs 26.111111 # average number of cycles each access was blocked
2576,2577c2574,2575
< system.cpu1.l2cache.writebacks::writebacks 33017 # number of writebacks
< system.cpu1.l2cache.writebacks::total 33017 # number of writebacks
---
> system.cpu1.l2cache.writebacks::writebacks 39082 # number of writebacks
> system.cpu1.l2cache.writebacks::total 39082 # number of writebacks
2580,2584c2578,2582
< system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.inst 6 # number of ReadReq MSHR hits
< system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.data 83 # number of ReadReq MSHR hits
< system.cpu1.l2cache.ReadReq_mshr_hits::total 103 # number of ReadReq MSHR hits
< system.cpu1.l2cache.ReadExReq_mshr_hits::cpu1.data 925 # number of ReadExReq MSHR hits
< system.cpu1.l2cache.ReadExReq_mshr_hits::total 925 # number of ReadExReq MSHR hits
---
> system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.inst 18 # number of ReadReq MSHR hits
> system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.data 149 # number of ReadReq MSHR hits
> system.cpu1.l2cache.ReadReq_mshr_hits::total 181 # number of ReadReq MSHR hits
> system.cpu1.l2cache.ReadExReq_mshr_hits::cpu1.data 867 # number of ReadExReq MSHR hits
> system.cpu1.l2cache.ReadExReq_mshr_hits::total 867 # number of ReadExReq MSHR hits
2587,2589c2585,2587
< system.cpu1.l2cache.demand_mshr_hits::cpu1.inst 6 # number of demand (read+write) MSHR hits
< system.cpu1.l2cache.demand_mshr_hits::cpu1.data 1008 # number of demand (read+write) MSHR hits
< system.cpu1.l2cache.demand_mshr_hits::total 1028 # number of demand (read+write) MSHR hits
---
> system.cpu1.l2cache.demand_mshr_hits::cpu1.inst 18 # number of demand (read+write) MSHR hits
> system.cpu1.l2cache.demand_mshr_hits::cpu1.data 1016 # number of demand (read+write) MSHR hits
> system.cpu1.l2cache.demand_mshr_hits::total 1048 # number of demand (read+write) MSHR hits
2592,2659c2590,2655
< system.cpu1.l2cache.overall_mshr_hits::cpu1.inst 6 # number of overall MSHR hits
< system.cpu1.l2cache.overall_mshr_hits::cpu1.data 1008 # number of overall MSHR hits
< system.cpu1.l2cache.overall_mshr_hits::total 1028 # number of overall MSHR hits
< system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.dtb.walker 430 # number of ReadReq MSHR misses
< system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.itb.walker 271 # number of ReadReq MSHR misses
< system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.inst 18157 # number of ReadReq MSHR misses
< system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.data 70787 # number of ReadReq MSHR misses
< system.cpu1.l2cache.ReadReq_mshr_misses::total 89645 # number of ReadReq MSHR misses
< system.cpu1.l2cache.HardPFReq_mshr_misses::cpu1.l2cache.prefetcher 28351 # number of HardPFReq MSHR misses
< system.cpu1.l2cache.HardPFReq_mshr_misses::total 28351 # number of HardPFReq MSHR misses
< system.cpu1.l2cache.UpgradeReq_mshr_misses::cpu1.data 28235 # number of UpgradeReq MSHR misses
< system.cpu1.l2cache.UpgradeReq_mshr_misses::total 28235 # number of UpgradeReq MSHR misses
< system.cpu1.l2cache.SCUpgradeReq_mshr_misses::cpu1.data 22667 # number of SCUpgradeReq MSHR misses
< system.cpu1.l2cache.SCUpgradeReq_mshr_misses::total 22667 # number of SCUpgradeReq MSHR misses
< system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::cpu1.data 1 # number of SCUpgradeFailReq MSHR misses
< system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::total 1 # number of SCUpgradeFailReq MSHR misses
< system.cpu1.l2cache.ReadExReq_mshr_misses::cpu1.data 34089 # number of ReadExReq MSHR misses
< system.cpu1.l2cache.ReadExReq_mshr_misses::total 34089 # number of ReadExReq MSHR misses
< system.cpu1.l2cache.demand_mshr_misses::cpu1.dtb.walker 430 # number of demand (read+write) MSHR misses
< system.cpu1.l2cache.demand_mshr_misses::cpu1.itb.walker 271 # number of demand (read+write) MSHR misses
< system.cpu1.l2cache.demand_mshr_misses::cpu1.inst 18157 # number of demand (read+write) MSHR misses
< system.cpu1.l2cache.demand_mshr_misses::cpu1.data 104876 # number of demand (read+write) MSHR misses
< system.cpu1.l2cache.demand_mshr_misses::total 123734 # number of demand (read+write) MSHR misses
< system.cpu1.l2cache.overall_mshr_misses::cpu1.dtb.walker 430 # number of overall MSHR misses
< system.cpu1.l2cache.overall_mshr_misses::cpu1.itb.walker 271 # number of overall MSHR misses
< system.cpu1.l2cache.overall_mshr_misses::cpu1.inst 18157 # number of overall MSHR misses
< system.cpu1.l2cache.overall_mshr_misses::cpu1.data 104876 # number of overall MSHR misses
< system.cpu1.l2cache.overall_mshr_misses::cpu1.l2cache.prefetcher 28351 # number of overall MSHR misses
< system.cpu1.l2cache.overall_mshr_misses::total 152085 # number of overall MSHR misses
< system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.dtb.walker 5933500 # number of ReadReq MSHR miss cycles
< system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.itb.walker 3621000 # number of ReadReq MSHR miss cycles
< system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.inst 498710017 # number of ReadReq MSHR miss cycles
< system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.data 1063464434 # number of ReadReq MSHR miss cycles
< system.cpu1.l2cache.ReadReq_mshr_miss_latency::total 1571728951 # number of ReadReq MSHR miss cycles
< system.cpu1.l2cache.HardPFReq_mshr_miss_latency::cpu1.l2cache.prefetcher 1791435833 # number of HardPFReq MSHR miss cycles
< system.cpu1.l2cache.HardPFReq_mshr_miss_latency::total 1791435833 # number of HardPFReq MSHR miss cycles
< system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::cpu1.data 410729057 # number of UpgradeReq MSHR miss cycles
< system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::total 410729057 # number of UpgradeReq MSHR miss cycles
< system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::cpu1.data 308678233 # number of SCUpgradeReq MSHR miss cycles
< system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::total 308678233 # number of SCUpgradeReq MSHR miss cycles
< system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu1.data 341000 # number of SCUpgradeFailReq MSHR miss cycles
< system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 341000 # number of SCUpgradeFailReq MSHR miss cycles
< system.cpu1.l2cache.ReadExReq_mshr_miss_latency::cpu1.data 1031751458 # number of ReadExReq MSHR miss cycles
< system.cpu1.l2cache.ReadExReq_mshr_miss_latency::total 1031751458 # number of ReadExReq MSHR miss cycles
< system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.dtb.walker 5933500 # number of demand (read+write) MSHR miss cycles
< system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.itb.walker 3621000 # number of demand (read+write) MSHR miss cycles
< system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.inst 498710017 # number of demand (read+write) MSHR miss cycles
< system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.data 2095215892 # number of demand (read+write) MSHR miss cycles
< system.cpu1.l2cache.demand_mshr_miss_latency::total 2603480409 # number of demand (read+write) MSHR miss cycles
< system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.dtb.walker 5933500 # number of overall MSHR miss cycles
< system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.itb.walker 3621000 # number of overall MSHR miss cycles
< system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.inst 498710017 # number of overall MSHR miss cycles
< system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.data 2095215892 # number of overall MSHR miss cycles
< system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 1791435833 # number of overall MSHR miss cycles
< system.cpu1.l2cache.overall_mshr_miss_latency::total 4394916242 # number of overall MSHR miss cycles
< system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.inst 7547000 # number of ReadReq MSHR uncacheable cycles
< system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.data 2182265750 # number of ReadReq MSHR uncacheable cycles
< system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::total 2189812750 # number of ReadReq MSHR uncacheable cycles
< system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::cpu1.data 1737917999 # number of WriteReq MSHR uncacheable cycles
< system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::total 1737917999 # number of WriteReq MSHR uncacheable cycles
< system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.inst 7547000 # number of overall MSHR uncacheable cycles
< system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.data 3920183749 # number of overall MSHR uncacheable cycles
< system.cpu1.l2cache.overall_mshr_uncacheable_latency::total 3927730749 # number of overall MSHR uncacheable cycles
< system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.024297 # mshr miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.034050 # mshr miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.inst 0.029501 # mshr miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.data 0.397966 # mshr miss rate for ReadReq accesses
< system.cpu1.l2cache.ReadReq_mshr_miss_rate::total 0.109457 # mshr miss rate for ReadReq accesses
---
> system.cpu1.l2cache.overall_mshr_hits::cpu1.inst 18 # number of overall MSHR hits
> system.cpu1.l2cache.overall_mshr_hits::cpu1.data 1016 # number of overall MSHR hits
> system.cpu1.l2cache.overall_mshr_hits::total 1048 # number of overall MSHR hits
> system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.dtb.walker 439 # number of ReadReq MSHR misses
> system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.itb.walker 262 # number of ReadReq MSHR misses
> system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.inst 22249 # number of ReadReq MSHR misses
> system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.data 73352 # number of ReadReq MSHR misses
> system.cpu1.l2cache.ReadReq_mshr_misses::total 96302 # number of ReadReq MSHR misses
> system.cpu1.l2cache.HardPFReq_mshr_misses::cpu1.l2cache.prefetcher 37405 # number of HardPFReq MSHR misses
> system.cpu1.l2cache.HardPFReq_mshr_misses::total 37405 # number of HardPFReq MSHR misses
> system.cpu1.l2cache.UpgradeReq_mshr_misses::cpu1.data 29168 # number of UpgradeReq MSHR misses
> system.cpu1.l2cache.UpgradeReq_mshr_misses::total 29168 # number of UpgradeReq MSHR misses
> system.cpu1.l2cache.SCUpgradeReq_mshr_misses::cpu1.data 22368 # number of SCUpgradeReq MSHR misses
> system.cpu1.l2cache.SCUpgradeReq_mshr_misses::total 22368 # number of SCUpgradeReq MSHR misses
> system.cpu1.l2cache.ReadExReq_mshr_misses::cpu1.data 35011 # number of ReadExReq MSHR misses
> system.cpu1.l2cache.ReadExReq_mshr_misses::total 35011 # number of ReadExReq MSHR misses
> system.cpu1.l2cache.demand_mshr_misses::cpu1.dtb.walker 439 # number of demand (read+write) MSHR misses
> system.cpu1.l2cache.demand_mshr_misses::cpu1.itb.walker 262 # number of demand (read+write) MSHR misses
> system.cpu1.l2cache.demand_mshr_misses::cpu1.inst 22249 # number of demand (read+write) MSHR misses
> system.cpu1.l2cache.demand_mshr_misses::cpu1.data 108363 # number of demand (read+write) MSHR misses
> system.cpu1.l2cache.demand_mshr_misses::total 131313 # number of demand (read+write) MSHR misses
> system.cpu1.l2cache.overall_mshr_misses::cpu1.dtb.walker 439 # number of overall MSHR misses
> system.cpu1.l2cache.overall_mshr_misses::cpu1.itb.walker 262 # number of overall MSHR misses
> system.cpu1.l2cache.overall_mshr_misses::cpu1.inst 22249 # number of overall MSHR misses
> system.cpu1.l2cache.overall_mshr_misses::cpu1.data 108363 # number of overall MSHR misses
> system.cpu1.l2cache.overall_mshr_misses::cpu1.l2cache.prefetcher 37405 # number of overall MSHR misses
> system.cpu1.l2cache.overall_mshr_misses::total 168718 # number of overall MSHR misses
> system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.dtb.walker 6861500 # number of ReadReq MSHR miss cycles
> system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.itb.walker 3646000 # number of ReadReq MSHR miss cycles
> system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.inst 759958022 # number of ReadReq MSHR miss cycles
> system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.data 1259838411 # number of ReadReq MSHR miss cycles
> system.cpu1.l2cache.ReadReq_mshr_miss_latency::total 2030303933 # number of ReadReq MSHR miss cycles
> system.cpu1.l2cache.HardPFReq_mshr_miss_latency::cpu1.l2cache.prefetcher 1619373742 # number of HardPFReq MSHR miss cycles
> system.cpu1.l2cache.HardPFReq_mshr_miss_latency::total 1619373742 # number of HardPFReq MSHR miss cycles
> system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::cpu1.data 484903709 # number of UpgradeReq MSHR miss cycles
> system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::total 484903709 # number of UpgradeReq MSHR miss cycles
> system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::cpu1.data 334604857 # number of SCUpgradeReq MSHR miss cycles
> system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::total 334604857 # number of SCUpgradeReq MSHR miss cycles
> system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu1.data 832000 # number of SCUpgradeFailReq MSHR miss cycles
> system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 832000 # number of SCUpgradeFailReq MSHR miss cycles
> system.cpu1.l2cache.ReadExReq_mshr_miss_latency::cpu1.data 1217604967 # number of ReadExReq MSHR miss cycles
> system.cpu1.l2cache.ReadExReq_mshr_miss_latency::total 1217604967 # number of ReadExReq MSHR miss cycles
> system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.dtb.walker 6861500 # number of demand (read+write) MSHR miss cycles
> system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.itb.walker 3646000 # number of demand (read+write) MSHR miss cycles
> system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.inst 759958022 # number of demand (read+write) MSHR miss cycles
> system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.data 2477443378 # number of demand (read+write) MSHR miss cycles
> system.cpu1.l2cache.demand_mshr_miss_latency::total 3247908900 # number of demand (read+write) MSHR miss cycles
> system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.dtb.walker 6861500 # number of overall MSHR miss cycles
> system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.itb.walker 3646000 # number of overall MSHR miss cycles
> system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.inst 759958022 # number of overall MSHR miss cycles
> system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.data 2477443378 # number of overall MSHR miss cycles
> system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 1619373742 # number of overall MSHR miss cycles
> system.cpu1.l2cache.overall_mshr_miss_latency::total 4867282642 # number of overall MSHR miss cycles
> system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.inst 7975000 # number of ReadReq MSHR uncacheable cycles
> system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.data 934007000 # number of ReadReq MSHR uncacheable cycles
> system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::total 941982000 # number of ReadReq MSHR uncacheable cycles
> system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::cpu1.data 811858998 # number of WriteReq MSHR uncacheable cycles
> system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::total 811858998 # number of WriteReq MSHR uncacheable cycles
> system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.inst 7975000 # number of overall MSHR uncacheable cycles
> system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.data 1745865998 # number of overall MSHR uncacheable cycles
> system.cpu1.l2cache.overall_mshr_uncacheable_latency::total 1753840998 # number of overall MSHR uncacheable cycles
> system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.022014 # mshr miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.034164 # mshr miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.inst 0.033312 # mshr miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.data 0.363653 # mshr miss rate for ReadReq accesses
> system.cpu1.l2cache.ReadReq_mshr_miss_rate::total 0.107333 # mshr miss rate for ReadReq accesses
2662,2678c2658,2672
< system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::cpu1.data 0.946055 # mshr miss rate for UpgradeReq accesses
< system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::total 0.946055 # mshr miss rate for UpgradeReq accesses
< system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.957707 # mshr miss rate for SCUpgradeReq accesses
< system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.957707 # mshr miss rate for SCUpgradeReq accesses
< system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_rate::cpu1.data 1 # mshr miss rate for SCUpgradeFailReq accesses
< system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_rate::total 1 # mshr miss rate for SCUpgradeFailReq accesses
< system.cpu1.l2cache.ReadExReq_mshr_miss_rate::cpu1.data 0.507655 # mshr miss rate for ReadExReq accesses
< system.cpu1.l2cache.ReadExReq_mshr_miss_rate::total 0.507655 # mshr miss rate for ReadExReq accesses
< system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.dtb.walker 0.024297 # mshr miss rate for demand accesses
< system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.itb.walker 0.034050 # mshr miss rate for demand accesses
< system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.inst 0.029501 # mshr miss rate for demand accesses
< system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.data 0.428027 # mshr miss rate for demand accesses
< system.cpu1.l2cache.demand_mshr_miss_rate::total 0.139631 # mshr miss rate for demand accesses
< system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.dtb.walker 0.024297 # mshr miss rate for overall accesses
< system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.itb.walker 0.034050 # mshr miss rate for overall accesses
< system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.inst 0.029501 # mshr miss rate for overall accesses
< system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.data 0.428027 # mshr miss rate for overall accesses
---
> system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::cpu1.data 0.926203 # mshr miss rate for UpgradeReq accesses
> system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::total 0.926203 # mshr miss rate for UpgradeReq accesses
> system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.952276 # mshr miss rate for SCUpgradeReq accesses
> system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.952276 # mshr miss rate for SCUpgradeReq accesses
> system.cpu1.l2cache.ReadExReq_mshr_miss_rate::cpu1.data 0.473128 # mshr miss rate for ReadExReq accesses
> system.cpu1.l2cache.ReadExReq_mshr_miss_rate::total 0.473128 # mshr miss rate for ReadExReq accesses
> system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.dtb.walker 0.022014 # mshr miss rate for demand accesses
> system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.itb.walker 0.034164 # mshr miss rate for demand accesses
> system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.inst 0.033312 # mshr miss rate for demand accesses
> system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.data 0.393035 # mshr miss rate for demand accesses
> system.cpu1.l2cache.demand_mshr_miss_rate::total 0.135203 # mshr miss rate for demand accesses
> system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.dtb.walker 0.022014 # mshr miss rate for overall accesses
> system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.itb.walker 0.034164 # mshr miss rate for overall accesses
> system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.inst 0.033312 # mshr miss rate for overall accesses
> system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.data 0.393035 # mshr miss rate for overall accesses
2680,2706c2674,2700
< system.cpu1.l2cache.overall_mshr_miss_rate::total 0.171625 # mshr miss rate for overall accesses
< system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 13798.837209 # average ReadReq mshr miss latency
< system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 13361.623616 # average ReadReq mshr miss latency
< system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.inst 27466.542766 # average ReadReq mshr miss latency
< system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.data 15023.442638 # average ReadReq mshr miss latency
< system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::total 17532.812215 # average ReadReq mshr miss latency
< system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 63187.747628 # average HardPFReq mshr miss latency
< system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::total 63187.747628 # average HardPFReq mshr miss latency
< system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu1.data 14546.805631 # average UpgradeReq mshr miss latency
< system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14546.805631 # average UpgradeReq mshr miss latency
< system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 13617.957074 # average SCUpgradeReq mshr miss latency
< system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 13617.957074 # average SCUpgradeReq mshr miss latency
< system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu1.data 341000 # average SCUpgradeFailReq mshr miss latency
< system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 341000 # average SCUpgradeFailReq mshr miss latency
< system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::cpu1.data 30266.404353 # average ReadExReq mshr miss latency
< system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::total 30266.404353 # average ReadExReq mshr miss latency
< system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.dtb.walker 13798.837209 # average overall mshr miss latency
< system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.itb.walker 13361.623616 # average overall mshr miss latency
< system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.inst 27466.542766 # average overall mshr miss latency
< system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.data 19978.030169 # average overall mshr miss latency
< system.cpu1.l2cache.demand_avg_mshr_miss_latency::total 21040.945973 # average overall mshr miss latency
< system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.dtb.walker 13798.837209 # average overall mshr miss latency
< system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.itb.walker 13361.623616 # average overall mshr miss latency
< system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.inst 27466.542766 # average overall mshr miss latency
< system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.data 19978.030169 # average overall mshr miss latency
< system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 63187.747628 # average overall mshr miss latency
< system.cpu1.l2cache.overall_avg_mshr_miss_latency::total 28897.762712 # average overall mshr miss latency
---
> system.cpu1.l2cache.overall_mshr_miss_rate::total 0.173717 # mshr miss rate for overall accesses
> system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 15629.840547 # average ReadReq mshr miss latency
> system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 13916.030534 # average ReadReq mshr miss latency
> system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.inst 34156.951863 # average ReadReq mshr miss latency
> system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.data 17175.242815 # average ReadReq mshr miss latency
> system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::total 21082.676715 # average ReadReq mshr miss latency
> system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 43292.975324 # average HardPFReq mshr miss latency
> system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::total 43292.975324 # average HardPFReq mshr miss latency
> system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu1.data 16624.510045 # average UpgradeReq mshr miss latency
> system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::total 16624.510045 # average UpgradeReq mshr miss latency
> system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 14959.086955 # average SCUpgradeReq mshr miss latency
> system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 14959.086955 # average SCUpgradeReq mshr miss latency
> system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu1.data inf # average SCUpgradeFailReq mshr miss latency
> system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total inf # average SCUpgradeFailReq mshr miss latency
> system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::cpu1.data 34777.783182 # average ReadExReq mshr miss latency
> system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::total 34777.783182 # average ReadExReq mshr miss latency
> system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.dtb.walker 15629.840547 # average overall mshr miss latency
> system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.itb.walker 13916.030534 # average overall mshr miss latency
> system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.inst 34156.951863 # average overall mshr miss latency
> system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.data 22862.447311 # average overall mshr miss latency
> system.cpu1.l2cache.demand_avg_mshr_miss_latency::total 24734.100203 # average overall mshr miss latency
> system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.dtb.walker 15629.840547 # average overall mshr miss latency
> system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.itb.walker 13916.030534 # average overall mshr miss latency
> system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.inst 34156.951863 # average overall mshr miss latency
> system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.data 22862.447311 # average overall mshr miss latency
> system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 43292.975324 # average overall mshr miss latency
> system.cpu1.l2cache.overall_avg_mshr_miss_latency::total 28848.626951 # average overall mshr miss latency
2716,2744c2710,2738
< system.cpu1.toL2Bus.trans_dist::ReadReq 1181364 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::ReadResp 879041 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::WriteReq 11863 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::WriteResp 11863 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::Writeback 125175 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::HardPFReq 39550 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::HardPFResp 3 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::UpgradeReq 75362 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 41966 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::UpgradeResp 86419 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::SCUpgradeFailReq 12 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::UpgradeFailResp 20 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::ReadExReq 89279 # Transaction distribution
< system.cpu1.toL2Bus.trans_dist::ReadExResp 71717 # Transaction distribution
< system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 1231143 # Packet count per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 850974 # Packet count per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 17917 # Packet count per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 40354 # Packet count per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_count::total 2140388 # Packet count per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 39391696 # Cumulative packet size per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 26549567 # Cumulative packet size per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 31836 # Cumulative packet size per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 70792 # Cumulative packet size per connected master and slave (bytes)
< system.cpu1.toL2Bus.pkt_size::total 66043891 # Cumulative packet size per connected master and slave (bytes)
< system.cpu1.toL2Bus.snoops 585425 # Total snoops (count)
< system.cpu1.toL2Bus.snoop_fanout::samples 1574316 # Request fanout histogram
< system.cpu1.toL2Bus.snoop_fanout::mean 5.319194 # Request fanout histogram
< system.cpu1.toL2Bus.snoop_fanout::stdev 0.466164 # Request fanout histogram
---
> system.cpu1.toL2Bus.trans_dist::ReadReq 1243272 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::ReadResp 949021 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::WriteReq 4907 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::WriteResp 4907 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::Writeback 137784 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::HardPFReq 47376 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::HardPFResp 1 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::WriteInvalidateReq 36258 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::UpgradeReq 75841 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 43101 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::UpgradeResp 89718 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::SCUpgradeFailReq 11 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::UpgradeFailResp 30 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::ReadExReq 96830 # Transaction distribution
> system.cpu1.toL2Bus.trans_dist::ReadExResp 79934 # Transaction distribution
> system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 1336034 # Packet count per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 901614 # Packet count per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 17159 # Packet count per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 43403 # Packet count per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_count::total 2298210 # Packet count per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 42747664 # Cumulative packet size per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 29480945 # Cumulative packet size per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 30676 # Cumulative packet size per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 79768 # Cumulative packet size per connected master and slave (bytes)
> system.cpu1.toL2Bus.pkt_size::total 72339053 # Cumulative packet size per connected master and slave (bytes)
> system.cpu1.toL2Bus.snoops 592219 # Total snoops (count)
> system.cpu1.toL2Bus.snoop_fanout::samples 1674781 # Request fanout histogram
> system.cpu1.toL2Bus.snoop_fanout::mean 3.301785 # Request fanout histogram
> system.cpu1.toL2Bus.snoop_fanout::stdev 0.459032 # Request fanout histogram
2749,2752c2743,2744
< system.cpu1.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
< system.cpu1.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
< system.cpu1.toL2Bus.snoop_fanout::5 1071804 68.08% 68.08% # Request fanout histogram
< system.cpu1.toL2Bus.snoop_fanout::6 502512 31.92% 100.00% # Request fanout histogram
---
> system.cpu1.toL2Bus.snoop_fanout::3 1169358 69.82% 69.82% # Request fanout histogram
> system.cpu1.toL2Bus.snoop_fanout::4 505423 30.18% 100.00% # Request fanout histogram
2754,2757c2746,2749
< system.cpu1.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
< system.cpu1.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram
< system.cpu1.toL2Bus.snoop_fanout::total 1574316 # Request fanout histogram
< system.cpu1.toL2Bus.reqLayer0.occupancy 680504524 # Layer occupancy (ticks)
---
> system.cpu1.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
> system.cpu1.toL2Bus.snoop_fanout::max_value 4 # Request fanout histogram
> system.cpu1.toL2Bus.snoop_fanout::total 1674781 # Request fanout histogram
> system.cpu1.toL2Bus.reqLayer0.occupancy 730243456 # Layer occupancy (ticks)
2759c2751
< system.cpu1.toL2Bus.snoopLayer0.occupancy 81017999 # Layer occupancy (ticks)
---
> system.cpu1.toL2Bus.snoopLayer0.occupancy 87400998 # Layer occupancy (ticks)
2761c2753
< system.cpu1.toL2Bus.respLayer0.occupancy 924938756 # Layer occupancy (ticks)
---
> system.cpu1.toL2Bus.respLayer0.occupancy 1002964345 # Layer occupancy (ticks)
2763c2755
< system.cpu1.toL2Bus.respLayer1.occupancy 418581676 # Layer occupancy (ticks)
---
> system.cpu1.toL2Bus.respLayer1.occupancy 454923751 # Layer occupancy (ticks)
2765c2757
< system.cpu1.toL2Bus.respLayer2.occupancy 10092231 # Layer occupancy (ticks)
---
> system.cpu1.toL2Bus.respLayer2.occupancy 9604282 # Layer occupancy (ticks)
2767c2759
< system.cpu1.toL2Bus.respLayer3.occupancy 22735342 # Layer occupancy (ticks)
---
> system.cpu1.toL2Bus.respLayer3.occupancy 23499938 # Layer occupancy (ticks)
2769,2772c2761,2764
< system.iobus.trans_dist::ReadReq 31021 # Transaction distribution
< system.iobus.trans_dist::ReadResp 31021 # Transaction distribution
< system.iobus.trans_dist::WriteReq 59439 # Transaction distribution
< system.iobus.trans_dist::WriteResp 23215 # Transaction distribution
---
> system.iobus.trans_dist::ReadReq 31011 # Transaction distribution
> system.iobus.trans_dist::ReadResp 31011 # Transaction distribution
> system.iobus.trans_dist::WriteReq 59421 # Transaction distribution
> system.iobus.trans_dist::WriteResp 23197 # Transaction distribution
2774c2766
< system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 56654 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 56600 # Packet count per connected master and slave (bytes)
2779c2771
< system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 850 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 848 # Packet count per connected master and slave (bytes)
2795c2787
< system.iobus.pkt_count_system.bridge.master::total 107968 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.bridge.master::total 107912 # Packet count per connected master and slave (bytes)
2798,2799c2790,2791
< system.iobus.pkt_count::total 180920 # Packet count per connected master and slave (bytes)
< system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 71598 # Cumulative packet size per connected master and slave (bytes)
---
> system.iobus.pkt_count::total 180864 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 71544 # Cumulative packet size per connected master and slave (bytes)
2804c2796
< system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 449 # Cumulative packet size per connected master and slave (bytes)
---
> system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 448 # Cumulative packet size per connected master and slave (bytes)
2820c2812
< system.iobus.pkt_size_system.bridge.master::total 162848 # Cumulative packet size per connected master and slave (bytes)
---
> system.iobus.pkt_size_system.bridge.master::total 162793 # Cumulative packet size per connected master and slave (bytes)
2823,2824c2815,2816
< system.iobus.pkt_size::total 2484096 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.reqLayer0.occupancy 40134000 # Layer occupancy (ticks)
---
> system.iobus.pkt_size::total 2484041 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.reqLayer0.occupancy 40089000 # Layer occupancy (ticks)
2834c2826
< system.iobus.reqLayer7.occupancy 506000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer7.occupancy 505000 # Layer occupancy (ticks)
2864c2856
< system.iobus.reqLayer27.occupancy 347085145 # Layer occupancy (ticks)
---
> system.iobus.reqLayer27.occupancy 198996708 # Layer occupancy (ticks)
2868c2860
< system.iobus.respLayer0.occupancy 84753000 # Layer occupancy (ticks)
---
> system.iobus.respLayer0.occupancy 84715000 # Layer occupancy (ticks)
2870c2862
< system.iobus.respLayer3.occupancy 36840554 # Layer occupancy (ticks)
---
> system.iobus.respLayer3.occupancy 36791507 # Layer occupancy (ticks)
2873c2865
< system.iocache.tags.tagsinuse 14.558041 # Cycle average of tags in use
---
> system.iocache.tags.tagsinuse 14.446927 # Cycle average of tags in use
2877,2880c2869,2872
< system.iocache.tags.warmup_cycle 254609644000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::realview.ide 14.558041 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::realview.ide 0.909878 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.909878 # Average percentage of cache occupancy
---
> system.iocache.tags.warmup_cycle 254830116000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::realview.ide 14.446927 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::realview.ide 0.902933 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.902933 # Average percentage of cache occupancy
2894,2901c2886,2893
< system.iocache.ReadReq_miss_latency::realview.ide 31425377 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 31425377 # number of ReadReq miss cycles
< system.iocache.WriteInvalidateReq_miss_latency::realview.ide 9633411214 # number of WriteInvalidateReq miss cycles
< system.iocache.WriteInvalidateReq_miss_latency::total 9633411214 # number of WriteInvalidateReq miss cycles
< system.iocache.demand_miss_latency::realview.ide 31425377 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 31425377 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::realview.ide 31425377 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 31425377 # number of overall miss cycles
---
> system.iocache.ReadReq_miss_latency::realview.ide 32290377 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 32290377 # number of ReadReq miss cycles
> system.iocache.WriteInvalidateReq_miss_latency::realview.ide 6656632824 # number of WriteInvalidateReq miss cycles
> system.iocache.WriteInvalidateReq_miss_latency::total 6656632824 # number of WriteInvalidateReq miss cycles
> system.iocache.demand_miss_latency::realview.ide 32290377 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 32290377 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::realview.ide 32290377 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 32290377 # number of overall miss cycles
2918,2926c2910,2918
< system.iocache.ReadReq_avg_miss_latency::realview.ide 124703.876984 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 124703.876984 # average ReadReq miss latency
< system.iocache.WriteInvalidateReq_avg_miss_latency::realview.ide 265940.018054 # average WriteInvalidateReq miss latency
< system.iocache.WriteInvalidateReq_avg_miss_latency::total 265940.018054 # average WriteInvalidateReq miss latency
< system.iocache.demand_avg_miss_latency::realview.ide 124703.876984 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 124703.876984 # average overall miss latency
< system.iocache.overall_avg_miss_latency::realview.ide 124703.876984 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 124703.876984 # average overall miss latency
< system.iocache.blocked_cycles::no_mshrs 56535 # number of cycles access was blocked
---
> system.iocache.ReadReq_avg_miss_latency::realview.ide 128136.416667 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 128136.416667 # average ReadReq miss latency
> system.iocache.WriteInvalidateReq_avg_miss_latency::realview.ide 183763.052783 # average WriteInvalidateReq miss latency
> system.iocache.WriteInvalidateReq_avg_miss_latency::total 183763.052783 # average WriteInvalidateReq miss latency
> system.iocache.demand_avg_miss_latency::realview.ide 128136.416667 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 128136.416667 # average overall miss latency
> system.iocache.overall_avg_miss_latency::realview.ide 128136.416667 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 128136.416667 # average overall miss latency
> system.iocache.blocked_cycles::no_mshrs 23055 # number of cycles access was blocked
2928c2920
< system.iocache.blocked::no_mshrs 7211 # number of cycles access was blocked
---
> system.iocache.blocked::no_mshrs 3532 # number of cycles access was blocked
2930c2922
< system.iocache.avg_blocked_cycles::no_mshrs 7.840105 # average number of cycles each access was blocked
---
> system.iocache.avg_blocked_cycles::no_mshrs 6.527463 # average number of cycles each access was blocked
2944,2951c2936,2943
< system.iocache.ReadReq_mshr_miss_latency::realview.ide 18320377 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 18320377 # number of ReadReq MSHR miss cycles
< system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide 7749655322 # number of WriteInvalidateReq MSHR miss cycles
< system.iocache.WriteInvalidateReq_mshr_miss_latency::total 7749655322 # number of WriteInvalidateReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::realview.ide 18320377 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 18320377 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::realview.ide 18320377 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 18320377 # number of overall MSHR miss cycles
---
> system.iocache.ReadReq_mshr_miss_latency::realview.ide 19155377 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 19155377 # number of ReadReq MSHR miss cycles
> system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide 4772970838 # number of WriteInvalidateReq MSHR miss cycles
> system.iocache.WriteInvalidateReq_mshr_miss_latency::total 4772970838 # number of WriteInvalidateReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::realview.ide 19155377 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 19155377 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::realview.ide 19155377 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 19155377 # number of overall MSHR miss cycles
2960,2967c2952,2959
< system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 72699.908730 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 72699.908730 # average ReadReq mshr miss latency
< system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide 213937.039587 # average WriteInvalidateReq mshr miss latency
< system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 213937.039587 # average WriteInvalidateReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::realview.ide 72699.908730 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 72699.908730 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::realview.ide 72699.908730 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 72699.908730 # average overall mshr miss latency
---
> system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 76013.400794 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 76013.400794 # average ReadReq mshr miss latency
> system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide 131762.666685 # average WriteInvalidateReq mshr miss latency
> system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 131762.666685 # average WriteInvalidateReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::realview.ide 76013.400794 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 76013.400794 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::realview.ide 76013.400794 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 76013.400794 # average overall mshr miss latency
2969,2973c2961,2965
< system.l2c.tags.replacements 131156 # number of replacements
< system.l2c.tags.tagsinuse 63989.320892 # Cycle average of tags in use
< system.l2c.tags.total_refs 352673 # Total number of references to valid blocks.
< system.l2c.tags.sampled_refs 195503 # Sample count of references to valid blocks.
< system.l2c.tags.avg_refs 1.803926 # Average number of references to valid blocks.
---
> system.l2c.tags.replacements 136223 # number of replacements
> system.l2c.tags.tagsinuse 64041.513044 # Cycle average of tags in use
> system.l2c.tags.total_refs 356136 # Total number of references to valid blocks.
> system.l2c.tags.sampled_refs 200557 # Sample count of references to valid blocks.
> system.l2c.tags.avg_refs 1.775735 # Average number of references to valid blocks.
2975,2992c2967,2984
< system.l2c.tags.occ_blocks::writebacks 11841.549695 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu0.dtb.walker 14.064672 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu0.itb.walker 2.035376 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu0.inst 7520.794001 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu0.data 2869.625937 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu0.l2cache.prefetcher 37329.338161 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu1.dtb.walker 4.624339 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu1.itb.walker 0.909611 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu1.inst 1925.336025 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu1.data 701.530072 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu1.l2cache.prefetcher 1779.513002 # Average occupied blocks per requestor
< system.l2c.tags.occ_percent::writebacks 0.180688 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000215 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu0.itb.walker 0.000031 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu0.inst 0.114758 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu0.data 0.043787 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu0.l2cache.prefetcher 0.569600 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000071 # Average percentage of cache occupancy
---
> system.l2c.tags.occ_blocks::writebacks 12781.567033 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu0.dtb.walker 15.527645 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu0.itb.walker 1.082100 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu0.inst 5930.123644 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu0.data 1752.659752 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu0.l2cache.prefetcher 33401.860992 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu1.dtb.walker 7.992291 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu1.itb.walker 0.903251 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu1.inst 3387.143441 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu1.data 1822.858320 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu1.l2cache.prefetcher 4939.794575 # Average occupied blocks per requestor
> system.l2c.tags.occ_percent::writebacks 0.195031 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000237 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu0.itb.walker 0.000017 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu0.inst 0.090487 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu0.data 0.026743 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu0.l2cache.prefetcher 0.509672 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000122 # Average percentage of cache occupancy
2994,3003c2986,2995
< system.l2c.tags.occ_percent::cpu1.inst 0.029378 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu1.data 0.010704 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu1.l2cache.prefetcher 0.027153 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::total 0.976400 # Average percentage of cache occupancy
< system.l2c.tags.occ_task_id_blocks::1022 31812 # Occupied blocks per task id
< system.l2c.tags.occ_task_id_blocks::1023 19 # Occupied blocks per task id
< system.l2c.tags.occ_task_id_blocks::1024 32516 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1022::2 220 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1022::3 6391 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1022::4 25201 # Occupied blocks per task id
---
> system.l2c.tags.occ_percent::cpu1.inst 0.051684 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu1.data 0.027815 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu1.l2cache.prefetcher 0.075375 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::total 0.977196 # Average percentage of cache occupancy
> system.l2c.tags.occ_task_id_blocks::1022 31391 # Occupied blocks per task id
> system.l2c.tags.occ_task_id_blocks::1023 27 # Occupied blocks per task id
> system.l2c.tags.occ_task_id_blocks::1024 32916 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1022::2 116 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1022::3 6119 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1022::4 25156 # Occupied blocks per task id
3005c2997
< system.l2c.tags.age_task_id_blocks_1023::4 17 # Occupied blocks per task id
---
> system.l2c.tags.age_task_id_blocks_1023::4 25 # Occupied blocks per task id
3007,3065c2999,3057
< system.l2c.tags.age_task_id_blocks_1024::1 22 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1024::2 410 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1024::3 6149 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1024::4 25933 # Occupied blocks per task id
< system.l2c.tags.occ_task_id_percent::1022 0.485413 # Percentage of cache occupancy per task id
< system.l2c.tags.occ_task_id_percent::1023 0.000290 # Percentage of cache occupancy per task id
< system.l2c.tags.occ_task_id_percent::1024 0.496155 # Percentage of cache occupancy per task id
< system.l2c.tags.tag_accesses 5013444 # Number of tag accesses
< system.l2c.tags.data_accesses 5013444 # Number of data accesses
< system.l2c.ReadReq_hits::cpu0.dtb.walker 174 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu0.itb.walker 66 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu0.inst 34010 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu0.data 46649 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu0.l2cache.prefetcher 45581 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu1.dtb.walker 75 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu1.itb.walker 50 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu1.inst 15163 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu1.data 9968 # number of ReadReq hits
< system.l2c.ReadReq_hits::cpu1.l2cache.prefetcher 4879 # number of ReadReq hits
< system.l2c.ReadReq_hits::total 156615 # number of ReadReq hits
< system.l2c.Writeback_hits::writebacks 227099 # number of Writeback hits
< system.l2c.Writeback_hits::total 227099 # number of Writeback hits
< system.l2c.UpgradeReq_hits::cpu0.data 2891 # number of UpgradeReq hits
< system.l2c.UpgradeReq_hits::cpu1.data 673 # number of UpgradeReq hits
< system.l2c.UpgradeReq_hits::total 3564 # number of UpgradeReq hits
< system.l2c.SCUpgradeReq_hits::cpu0.data 168 # number of SCUpgradeReq hits
< system.l2c.SCUpgradeReq_hits::cpu1.data 175 # number of SCUpgradeReq hits
< system.l2c.SCUpgradeReq_hits::total 343 # number of SCUpgradeReq hits
< system.l2c.ReadExReq_hits::cpu0.data 3845 # number of ReadExReq hits
< system.l2c.ReadExReq_hits::cpu1.data 1635 # number of ReadExReq hits
< system.l2c.ReadExReq_hits::total 5480 # number of ReadExReq hits
< system.l2c.demand_hits::cpu0.dtb.walker 174 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu0.itb.walker 66 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu0.inst 34010 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu0.data 50494 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu0.l2cache.prefetcher 45581 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu1.dtb.walker 75 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu1.itb.walker 50 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu1.inst 15163 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu1.data 11603 # number of demand (read+write) hits
< system.l2c.demand_hits::cpu1.l2cache.prefetcher 4879 # number of demand (read+write) hits
< system.l2c.demand_hits::total 162095 # number of demand (read+write) hits
< system.l2c.overall_hits::cpu0.dtb.walker 174 # number of overall hits
< system.l2c.overall_hits::cpu0.itb.walker 66 # number of overall hits
< system.l2c.overall_hits::cpu0.inst 34010 # number of overall hits
< system.l2c.overall_hits::cpu0.data 50494 # number of overall hits
< system.l2c.overall_hits::cpu0.l2cache.prefetcher 45581 # number of overall hits
< system.l2c.overall_hits::cpu1.dtb.walker 75 # number of overall hits
< system.l2c.overall_hits::cpu1.itb.walker 50 # number of overall hits
< system.l2c.overall_hits::cpu1.inst 15163 # number of overall hits
< system.l2c.overall_hits::cpu1.data 11603 # number of overall hits
< system.l2c.overall_hits::cpu1.l2cache.prefetcher 4879 # number of overall hits
< system.l2c.overall_hits::total 162095 # number of overall hits
< system.l2c.ReadReq_misses::cpu0.dtb.walker 25 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu0.itb.walker 3 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu0.inst 19495 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu0.data 9130 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu0.l2cache.prefetcher 128336 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu1.dtb.walker 5 # number of ReadReq misses
---
> system.l2c.tags.age_task_id_blocks_1024::1 19 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1024::2 474 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1024::3 4913 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1024::4 27508 # Occupied blocks per task id
> system.l2c.tags.occ_task_id_percent::1022 0.478989 # Percentage of cache occupancy per task id
> system.l2c.tags.occ_task_id_percent::1023 0.000412 # Percentage of cache occupancy per task id
> system.l2c.tags.occ_task_id_percent::1024 0.502258 # Percentage of cache occupancy per task id
> system.l2c.tags.tag_accesses 5099427 # Number of tag accesses
> system.l2c.tags.data_accesses 5099427 # Number of data accesses
> system.l2c.ReadReq_hits::cpu0.dtb.walker 187 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu0.itb.walker 89 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu0.inst 32294 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu0.data 45191 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu0.l2cache.prefetcher 42802 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu1.dtb.walker 60 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu1.itb.walker 34 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu1.inst 17148 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu1.data 11819 # number of ReadReq hits
> system.l2c.ReadReq_hits::cpu1.l2cache.prefetcher 7598 # number of ReadReq hits
> system.l2c.ReadReq_hits::total 157222 # number of ReadReq hits
> system.l2c.Writeback_hits::writebacks 232253 # number of Writeback hits
> system.l2c.Writeback_hits::total 232253 # number of Writeback hits
> system.l2c.UpgradeReq_hits::cpu0.data 2477 # number of UpgradeReq hits
> system.l2c.UpgradeReq_hits::cpu1.data 788 # number of UpgradeReq hits
> system.l2c.UpgradeReq_hits::total 3265 # number of UpgradeReq hits
> system.l2c.SCUpgradeReq_hits::cpu0.data 249 # number of SCUpgradeReq hits
> system.l2c.SCUpgradeReq_hits::cpu1.data 61 # number of SCUpgradeReq hits
> system.l2c.SCUpgradeReq_hits::total 310 # number of SCUpgradeReq hits
> system.l2c.ReadExReq_hits::cpu0.data 3656 # number of ReadExReq hits
> system.l2c.ReadExReq_hits::cpu1.data 1776 # number of ReadExReq hits
> system.l2c.ReadExReq_hits::total 5432 # number of ReadExReq hits
> system.l2c.demand_hits::cpu0.dtb.walker 187 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu0.itb.walker 89 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu0.inst 32294 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu0.data 48847 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu0.l2cache.prefetcher 42802 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu1.dtb.walker 60 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu1.itb.walker 34 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu1.inst 17148 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu1.data 13595 # number of demand (read+write) hits
> system.l2c.demand_hits::cpu1.l2cache.prefetcher 7598 # number of demand (read+write) hits
> system.l2c.demand_hits::total 162654 # number of demand (read+write) hits
> system.l2c.overall_hits::cpu0.dtb.walker 187 # number of overall hits
> system.l2c.overall_hits::cpu0.itb.walker 89 # number of overall hits
> system.l2c.overall_hits::cpu0.inst 32294 # number of overall hits
> system.l2c.overall_hits::cpu0.data 48847 # number of overall hits
> system.l2c.overall_hits::cpu0.l2cache.prefetcher 42802 # number of overall hits
> system.l2c.overall_hits::cpu1.dtb.walker 60 # number of overall hits
> system.l2c.overall_hits::cpu1.itb.walker 34 # number of overall hits
> system.l2c.overall_hits::cpu1.inst 17148 # number of overall hits
> system.l2c.overall_hits::cpu1.data 13595 # number of overall hits
> system.l2c.overall_hits::cpu1.l2cache.prefetcher 7598 # number of overall hits
> system.l2c.overall_hits::total 162654 # number of overall hits
> system.l2c.ReadReq_misses::cpu0.dtb.walker 28 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu0.itb.walker 5 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu0.inst 17722 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu0.data 8264 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu0.l2cache.prefetcher 130446 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu1.dtb.walker 10 # number of ReadReq misses
3067,3085c3059,3077
< system.l2c.ReadReq_misses::cpu1.inst 2993 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu1.data 1306 # number of ReadReq misses
< system.l2c.ReadReq_misses::cpu1.l2cache.prefetcher 10708 # number of ReadReq misses
< system.l2c.ReadReq_misses::total 172002 # number of ReadReq misses
< system.l2c.UpgradeReq_misses::cpu0.data 8592 # number of UpgradeReq misses
< system.l2c.UpgradeReq_misses::cpu1.data 2954 # number of UpgradeReq misses
< system.l2c.UpgradeReq_misses::total 11546 # number of UpgradeReq misses
< system.l2c.SCUpgradeReq_misses::cpu0.data 671 # number of SCUpgradeReq misses
< system.l2c.SCUpgradeReq_misses::cpu1.data 1237 # number of SCUpgradeReq misses
< system.l2c.SCUpgradeReq_misses::total 1908 # number of SCUpgradeReq misses
< system.l2c.ReadExReq_misses::cpu0.data 11187 # number of ReadExReq misses
< system.l2c.ReadExReq_misses::cpu1.data 8302 # number of ReadExReq misses
< system.l2c.ReadExReq_misses::total 19489 # number of ReadExReq misses
< system.l2c.demand_misses::cpu0.dtb.walker 25 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu0.itb.walker 3 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu0.inst 19495 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu0.data 20317 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu0.l2cache.prefetcher 128336 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu1.dtb.walker 5 # number of demand (read+write) misses
---
> system.l2c.ReadReq_misses::cpu1.inst 5101 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu1.data 2487 # number of ReadReq misses
> system.l2c.ReadReq_misses::cpu1.l2cache.prefetcher 10677 # number of ReadReq misses
> system.l2c.ReadReq_misses::total 174741 # number of ReadReq misses
> system.l2c.UpgradeReq_misses::cpu0.data 8406 # number of UpgradeReq misses
> system.l2c.UpgradeReq_misses::cpu1.data 3815 # number of UpgradeReq misses
> system.l2c.UpgradeReq_misses::total 12221 # number of UpgradeReq misses
> system.l2c.SCUpgradeReq_misses::cpu0.data 945 # number of SCUpgradeReq misses
> system.l2c.SCUpgradeReq_misses::cpu1.data 1142 # number of SCUpgradeReq misses
> system.l2c.SCUpgradeReq_misses::total 2087 # number of SCUpgradeReq misses
> system.l2c.ReadExReq_misses::cpu0.data 11293 # number of ReadExReq misses
> system.l2c.ReadExReq_misses::cpu1.data 9270 # number of ReadExReq misses
> system.l2c.ReadExReq_misses::total 20563 # number of ReadExReq misses
> system.l2c.demand_misses::cpu0.dtb.walker 28 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu0.itb.walker 5 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu0.inst 17722 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu0.data 19557 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu0.l2cache.prefetcher 130446 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu1.dtb.walker 10 # number of demand (read+write) misses
3087,3096c3079,3088
< system.l2c.demand_misses::cpu1.inst 2993 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu1.data 9608 # number of demand (read+write) misses
< system.l2c.demand_misses::cpu1.l2cache.prefetcher 10708 # number of demand (read+write) misses
< system.l2c.demand_misses::total 191491 # number of demand (read+write) misses
< system.l2c.overall_misses::cpu0.dtb.walker 25 # number of overall misses
< system.l2c.overall_misses::cpu0.itb.walker 3 # number of overall misses
< system.l2c.overall_misses::cpu0.inst 19495 # number of overall misses
< system.l2c.overall_misses::cpu0.data 20317 # number of overall misses
< system.l2c.overall_misses::cpu0.l2cache.prefetcher 128336 # number of overall misses
< system.l2c.overall_misses::cpu1.dtb.walker 5 # number of overall misses
---
> system.l2c.demand_misses::cpu1.inst 5101 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu1.data 11757 # number of demand (read+write) misses
> system.l2c.demand_misses::cpu1.l2cache.prefetcher 10677 # number of demand (read+write) misses
> system.l2c.demand_misses::total 195304 # number of demand (read+write) misses
> system.l2c.overall_misses::cpu0.dtb.walker 28 # number of overall misses
> system.l2c.overall_misses::cpu0.itb.walker 5 # number of overall misses
> system.l2c.overall_misses::cpu0.inst 17722 # number of overall misses
> system.l2c.overall_misses::cpu0.data 19557 # number of overall misses
> system.l2c.overall_misses::cpu0.l2cache.prefetcher 130446 # number of overall misses
> system.l2c.overall_misses::cpu1.dtb.walker 10 # number of overall misses
3098,3272c3090,3264
< system.l2c.overall_misses::cpu1.inst 2993 # number of overall misses
< system.l2c.overall_misses::cpu1.data 9608 # number of overall misses
< system.l2c.overall_misses::cpu1.l2cache.prefetcher 10708 # number of overall misses
< system.l2c.overall_misses::total 191491 # number of overall misses
< system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 2355750 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu0.itb.walker 238250 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu0.inst 1465167233 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu0.data 772533245 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu0.l2cache.prefetcher 14046141125 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 402500 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu1.itb.walker 74500 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu1.inst 234350497 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu1.data 111853999 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::cpu1.l2cache.prefetcher 1655983955 # number of ReadReq miss cycles
< system.l2c.ReadReq_miss_latency::total 18289101054 # number of ReadReq miss cycles
< system.l2c.UpgradeReq_miss_latency::cpu0.data 5093287 # number of UpgradeReq miss cycles
< system.l2c.UpgradeReq_miss_latency::cpu1.data 2228405 # number of UpgradeReq miss cycles
< system.l2c.UpgradeReq_miss_latency::total 7321692 # number of UpgradeReq miss cycles
< system.l2c.SCUpgradeReq_miss_latency::cpu0.data 941966 # number of SCUpgradeReq miss cycles
< system.l2c.SCUpgradeReq_miss_latency::cpu1.data 816465 # number of SCUpgradeReq miss cycles
< system.l2c.SCUpgradeReq_miss_latency::total 1758431 # number of SCUpgradeReq miss cycles
< system.l2c.ReadExReq_miss_latency::cpu0.data 983356186 # number of ReadExReq miss cycles
< system.l2c.ReadExReq_miss_latency::cpu1.data 627855471 # number of ReadExReq miss cycles
< system.l2c.ReadExReq_miss_latency::total 1611211657 # number of ReadExReq miss cycles
< system.l2c.demand_miss_latency::cpu0.dtb.walker 2355750 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu0.itb.walker 238250 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu0.inst 1465167233 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu0.data 1755889431 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu0.l2cache.prefetcher 14046141125 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu1.dtb.walker 402500 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu1.itb.walker 74500 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu1.inst 234350497 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu1.data 739709470 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu1.l2cache.prefetcher 1655983955 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::total 19900312711 # number of demand (read+write) miss cycles
< system.l2c.overall_miss_latency::cpu0.dtb.walker 2355750 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu0.itb.walker 238250 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu0.inst 1465167233 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu0.data 1755889431 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu0.l2cache.prefetcher 14046141125 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu1.dtb.walker 402500 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu1.itb.walker 74500 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu1.inst 234350497 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu1.data 739709470 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu1.l2cache.prefetcher 1655983955 # number of overall miss cycles
< system.l2c.overall_miss_latency::total 19900312711 # number of overall miss cycles
< system.l2c.ReadReq_accesses::cpu0.dtb.walker 199 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu0.itb.walker 69 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu0.inst 53505 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu0.data 55779 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu0.l2cache.prefetcher 173917 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu1.dtb.walker 80 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu1.itb.walker 51 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu1.inst 18156 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu1.data 11274 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::cpu1.l2cache.prefetcher 15587 # number of ReadReq accesses(hits+misses)
< system.l2c.ReadReq_accesses::total 328617 # number of ReadReq accesses(hits+misses)
< system.l2c.Writeback_accesses::writebacks 227099 # number of Writeback accesses(hits+misses)
< system.l2c.Writeback_accesses::total 227099 # number of Writeback accesses(hits+misses)
< system.l2c.UpgradeReq_accesses::cpu0.data 11483 # number of UpgradeReq accesses(hits+misses)
< system.l2c.UpgradeReq_accesses::cpu1.data 3627 # number of UpgradeReq accesses(hits+misses)
< system.l2c.UpgradeReq_accesses::total 15110 # number of UpgradeReq accesses(hits+misses)
< system.l2c.SCUpgradeReq_accesses::cpu0.data 839 # number of SCUpgradeReq accesses(hits+misses)
< system.l2c.SCUpgradeReq_accesses::cpu1.data 1412 # number of SCUpgradeReq accesses(hits+misses)
< system.l2c.SCUpgradeReq_accesses::total 2251 # number of SCUpgradeReq accesses(hits+misses)
< system.l2c.ReadExReq_accesses::cpu0.data 15032 # number of ReadExReq accesses(hits+misses)
< system.l2c.ReadExReq_accesses::cpu1.data 9937 # number of ReadExReq accesses(hits+misses)
< system.l2c.ReadExReq_accesses::total 24969 # number of ReadExReq accesses(hits+misses)
< system.l2c.demand_accesses::cpu0.dtb.walker 199 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu0.itb.walker 69 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu0.inst 53505 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu0.data 70811 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu0.l2cache.prefetcher 173917 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu1.dtb.walker 80 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu1.itb.walker 51 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu1.inst 18156 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu1.data 21211 # number of demand (read+write) accesses
< system.l2c.demand_accesses::cpu1.l2cache.prefetcher 15587 # number of demand (read+write) accesses
< system.l2c.demand_accesses::total 353586 # number of demand (read+write) accesses
< system.l2c.overall_accesses::cpu0.dtb.walker 199 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu0.itb.walker 69 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu0.inst 53505 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu0.data 70811 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu0.l2cache.prefetcher 173917 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu1.dtb.walker 80 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu1.itb.walker 51 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu1.inst 18156 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu1.data 21211 # number of overall (read+write) accesses
< system.l2c.overall_accesses::cpu1.l2cache.prefetcher 15587 # number of overall (read+write) accesses
< system.l2c.overall_accesses::total 353586 # number of overall (read+write) accesses
< system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.125628 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.043478 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu0.inst 0.364358 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu0.data 0.163682 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu0.l2cache.prefetcher 0.737915 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.062500 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu1.itb.walker 0.019608 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu1.inst 0.164849 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu1.data 0.115842 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::cpu1.l2cache.prefetcher 0.686983 # miss rate for ReadReq accesses
< system.l2c.ReadReq_miss_rate::total 0.523412 # miss rate for ReadReq accesses
< system.l2c.UpgradeReq_miss_rate::cpu0.data 0.748237 # miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_miss_rate::cpu1.data 0.814447 # miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_miss_rate::total 0.764130 # miss rate for UpgradeReq accesses
< system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.799762 # miss rate for SCUpgradeReq accesses
< system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.876062 # miss rate for SCUpgradeReq accesses
< system.l2c.SCUpgradeReq_miss_rate::total 0.847623 # miss rate for SCUpgradeReq accesses
< system.l2c.ReadExReq_miss_rate::cpu0.data 0.744212 # miss rate for ReadExReq accesses
< system.l2c.ReadExReq_miss_rate::cpu1.data 0.835463 # miss rate for ReadExReq accesses
< system.l2c.ReadExReq_miss_rate::total 0.780528 # miss rate for ReadExReq accesses
< system.l2c.demand_miss_rate::cpu0.dtb.walker 0.125628 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu0.itb.walker 0.043478 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu0.inst 0.364358 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu0.data 0.286919 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu0.l2cache.prefetcher 0.737915 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu1.dtb.walker 0.062500 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu1.itb.walker 0.019608 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu1.inst 0.164849 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu1.data 0.452973 # miss rate for demand accesses
< system.l2c.demand_miss_rate::cpu1.l2cache.prefetcher 0.686983 # miss rate for demand accesses
< system.l2c.demand_miss_rate::total 0.541568 # miss rate for demand accesses
< system.l2c.overall_miss_rate::cpu0.dtb.walker 0.125628 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu0.itb.walker 0.043478 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu0.inst 0.364358 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu0.data 0.286919 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu0.l2cache.prefetcher 0.737915 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu1.dtb.walker 0.062500 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu1.itb.walker 0.019608 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu1.inst 0.164849 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu1.data 0.452973 # miss rate for overall accesses
< system.l2c.overall_miss_rate::cpu1.l2cache.prefetcher 0.686983 # miss rate for overall accesses
< system.l2c.overall_miss_rate::total 0.541568 # miss rate for overall accesses
< system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 94230 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 79416.666667 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu0.inst 75156.051962 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu0.data 84614.813253 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu0.l2cache.prefetcher 109448.176077 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 80500 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu1.itb.walker 74500 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu1.inst 78299.531240 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu1.data 85646.247320 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::cpu1.l2cache.prefetcher 154649.230015 # average ReadReq miss latency
< system.l2c.ReadReq_avg_miss_latency::total 106330.746468 # average ReadReq miss latency
< system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 592.794111 # average UpgradeReq miss latency
< system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 754.368653 # average UpgradeReq miss latency
< system.l2c.UpgradeReq_avg_miss_latency::total 634.132340 # average UpgradeReq miss latency
< system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 1403.824143 # average SCUpgradeReq miss latency
< system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 660.036378 # average SCUpgradeReq miss latency
< system.l2c.SCUpgradeReq_avg_miss_latency::total 921.609539 # average SCUpgradeReq miss latency
< system.l2c.ReadExReq_avg_miss_latency::cpu0.data 87901.688210 # average ReadExReq miss latency
< system.l2c.ReadExReq_avg_miss_latency::cpu1.data 75627.014093 # average ReadExReq miss latency
< system.l2c.ReadExReq_avg_miss_latency::total 82672.874801 # average ReadExReq miss latency
< system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 94230 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu0.itb.walker 79416.666667 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu0.inst 75156.051962 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu0.data 86424.640990 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu0.l2cache.prefetcher 109448.176077 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 80500 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu1.itb.walker 74500 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu1.inst 78299.531240 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu1.data 76988.912365 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu1.l2cache.prefetcher 154649.230015 # average overall miss latency
< system.l2c.demand_avg_miss_latency::total 103922.966150 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 94230 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu0.itb.walker 79416.666667 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu0.inst 75156.051962 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu0.data 86424.640990 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu0.l2cache.prefetcher 109448.176077 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 80500 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu1.itb.walker 74500 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu1.inst 78299.531240 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu1.data 76988.912365 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu1.l2cache.prefetcher 154649.230015 # average overall miss latency
< system.l2c.overall_avg_miss_latency::total 103922.966150 # average overall miss latency
< system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
---
> system.l2c.overall_misses::cpu1.inst 5101 # number of overall misses
> system.l2c.overall_misses::cpu1.data 11757 # number of overall misses
> system.l2c.overall_misses::cpu1.l2cache.prefetcher 10677 # number of overall misses
> system.l2c.overall_misses::total 195304 # number of overall misses
> system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 2541750 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu0.itb.walker 428750 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu0.inst 1457831781 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu0.data 749814704 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu0.l2cache.prefetcher 14466749329 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 937500 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu1.itb.walker 83000 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu1.inst 434889757 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu1.data 222071664 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::cpu1.l2cache.prefetcher 1466736489 # number of ReadReq miss cycles
> system.l2c.ReadReq_miss_latency::total 18802084724 # number of ReadReq miss cycles
> system.l2c.UpgradeReq_miss_latency::cpu0.data 7178272 # number of UpgradeReq miss cycles
> system.l2c.UpgradeReq_miss_latency::cpu1.data 2845410 # number of UpgradeReq miss cycles
> system.l2c.UpgradeReq_miss_latency::total 10023682 # number of UpgradeReq miss cycles
> system.l2c.SCUpgradeReq_miss_latency::cpu0.data 1135970 # number of SCUpgradeReq miss cycles
> system.l2c.SCUpgradeReq_miss_latency::cpu1.data 748476 # number of SCUpgradeReq miss cycles
> system.l2c.SCUpgradeReq_miss_latency::total 1884446 # number of SCUpgradeReq miss cycles
> system.l2c.ReadExReq_miss_latency::cpu0.data 1078166540 # number of ReadExReq miss cycles
> system.l2c.ReadExReq_miss_latency::cpu1.data 778316723 # number of ReadExReq miss cycles
> system.l2c.ReadExReq_miss_latency::total 1856483263 # number of ReadExReq miss cycles
> system.l2c.demand_miss_latency::cpu0.dtb.walker 2541750 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu0.itb.walker 428750 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu0.inst 1457831781 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu0.data 1827981244 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu0.l2cache.prefetcher 14466749329 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu1.dtb.walker 937500 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu1.itb.walker 83000 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu1.inst 434889757 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu1.data 1000388387 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu1.l2cache.prefetcher 1466736489 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::total 20658567987 # number of demand (read+write) miss cycles
> system.l2c.overall_miss_latency::cpu0.dtb.walker 2541750 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu0.itb.walker 428750 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu0.inst 1457831781 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu0.data 1827981244 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu0.l2cache.prefetcher 14466749329 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu1.dtb.walker 937500 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu1.itb.walker 83000 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu1.inst 434889757 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu1.data 1000388387 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu1.l2cache.prefetcher 1466736489 # number of overall miss cycles
> system.l2c.overall_miss_latency::total 20658567987 # number of overall miss cycles
> system.l2c.ReadReq_accesses::cpu0.dtb.walker 215 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu0.itb.walker 94 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu0.inst 50016 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu0.data 53455 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu0.l2cache.prefetcher 173248 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu1.dtb.walker 70 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu1.itb.walker 35 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu1.inst 22249 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu1.data 14306 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::cpu1.l2cache.prefetcher 18275 # number of ReadReq accesses(hits+misses)
> system.l2c.ReadReq_accesses::total 331963 # number of ReadReq accesses(hits+misses)
> system.l2c.Writeback_accesses::writebacks 232253 # number of Writeback accesses(hits+misses)
> system.l2c.Writeback_accesses::total 232253 # number of Writeback accesses(hits+misses)
> system.l2c.UpgradeReq_accesses::cpu0.data 10883 # number of UpgradeReq accesses(hits+misses)
> system.l2c.UpgradeReq_accesses::cpu1.data 4603 # number of UpgradeReq accesses(hits+misses)
> system.l2c.UpgradeReq_accesses::total 15486 # number of UpgradeReq accesses(hits+misses)
> system.l2c.SCUpgradeReq_accesses::cpu0.data 1194 # number of SCUpgradeReq accesses(hits+misses)
> system.l2c.SCUpgradeReq_accesses::cpu1.data 1203 # number of SCUpgradeReq accesses(hits+misses)
> system.l2c.SCUpgradeReq_accesses::total 2397 # number of SCUpgradeReq accesses(hits+misses)
> system.l2c.ReadExReq_accesses::cpu0.data 14949 # number of ReadExReq accesses(hits+misses)
> system.l2c.ReadExReq_accesses::cpu1.data 11046 # number of ReadExReq accesses(hits+misses)
> system.l2c.ReadExReq_accesses::total 25995 # number of ReadExReq accesses(hits+misses)
> system.l2c.demand_accesses::cpu0.dtb.walker 215 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu0.itb.walker 94 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu0.inst 50016 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu0.data 68404 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu0.l2cache.prefetcher 173248 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu1.dtb.walker 70 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu1.itb.walker 35 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu1.inst 22249 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu1.data 25352 # number of demand (read+write) accesses
> system.l2c.demand_accesses::cpu1.l2cache.prefetcher 18275 # number of demand (read+write) accesses
> system.l2c.demand_accesses::total 357958 # number of demand (read+write) accesses
> system.l2c.overall_accesses::cpu0.dtb.walker 215 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu0.itb.walker 94 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu0.inst 50016 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu0.data 68404 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu0.l2cache.prefetcher 173248 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu1.dtb.walker 70 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu1.itb.walker 35 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu1.inst 22249 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu1.data 25352 # number of overall (read+write) accesses
> system.l2c.overall_accesses::cpu1.l2cache.prefetcher 18275 # number of overall (read+write) accesses
> system.l2c.overall_accesses::total 357958 # number of overall (read+write) accesses
> system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.130233 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.053191 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu0.inst 0.354327 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu0.data 0.154597 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu0.l2cache.prefetcher 0.752944 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.142857 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu1.itb.walker 0.028571 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu1.inst 0.229269 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu1.data 0.173843 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::cpu1.l2cache.prefetcher 0.584241 # miss rate for ReadReq accesses
> system.l2c.ReadReq_miss_rate::total 0.526387 # miss rate for ReadReq accesses
> system.l2c.UpgradeReq_miss_rate::cpu0.data 0.772397 # miss rate for UpgradeReq accesses
> system.l2c.UpgradeReq_miss_rate::cpu1.data 0.828807 # miss rate for UpgradeReq accesses
> system.l2c.UpgradeReq_miss_rate::total 0.789164 # miss rate for UpgradeReq accesses
> system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.791457 # miss rate for SCUpgradeReq accesses
> system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.949293 # miss rate for SCUpgradeReq accesses
> system.l2c.SCUpgradeReq_miss_rate::total 0.870672 # miss rate for SCUpgradeReq accesses
> system.l2c.ReadExReq_miss_rate::cpu0.data 0.755435 # miss rate for ReadExReq accesses
> system.l2c.ReadExReq_miss_rate::cpu1.data 0.839218 # miss rate for ReadExReq accesses
> system.l2c.ReadExReq_miss_rate::total 0.791037 # miss rate for ReadExReq accesses
> system.l2c.demand_miss_rate::cpu0.dtb.walker 0.130233 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu0.itb.walker 0.053191 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu0.inst 0.354327 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu0.data 0.285904 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu0.l2cache.prefetcher 0.752944 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu1.dtb.walker 0.142857 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu1.itb.walker 0.028571 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu1.inst 0.229269 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu1.data 0.463750 # miss rate for demand accesses
> system.l2c.demand_miss_rate::cpu1.l2cache.prefetcher 0.584241 # miss rate for demand accesses
> system.l2c.demand_miss_rate::total 0.545606 # miss rate for demand accesses
> system.l2c.overall_miss_rate::cpu0.dtb.walker 0.130233 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu0.itb.walker 0.053191 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu0.inst 0.354327 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu0.data 0.285904 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu0.l2cache.prefetcher 0.752944 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu1.dtb.walker 0.142857 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu1.itb.walker 0.028571 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu1.inst 0.229269 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu1.data 0.463750 # miss rate for overall accesses
> system.l2c.overall_miss_rate::cpu1.l2cache.prefetcher 0.584241 # miss rate for overall accesses
> system.l2c.overall_miss_rate::total 0.545606 # miss rate for overall accesses
> system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 90776.785714 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 85750 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu0.inst 82261.131983 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu0.data 90732.660213 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu0.l2cache.prefetcher 110902.207266 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 93750 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu1.itb.walker 83000 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu1.inst 85255.784552 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu1.data 89292.989144 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::cpu1.l2cache.prefetcher 137373.465299 # average ReadReq miss latency
> system.l2c.ReadReq_avg_miss_latency::total 107599.731740 # average ReadReq miss latency
> system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 853.946229 # average UpgradeReq miss latency
> system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 745.847969 # average UpgradeReq miss latency
> system.l2c.UpgradeReq_avg_miss_latency::total 820.201457 # average UpgradeReq miss latency
> system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 1202.084656 # average SCUpgradeReq miss latency
> system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 655.408056 # average SCUpgradeReq miss latency
> system.l2c.SCUpgradeReq_avg_miss_latency::total 902.944897 # average SCUpgradeReq miss latency
> system.l2c.ReadExReq_avg_miss_latency::cpu0.data 95472.110157 # average ReadExReq miss latency
> system.l2c.ReadExReq_avg_miss_latency::cpu1.data 83960.811543 # average ReadExReq miss latency
> system.l2c.ReadExReq_avg_miss_latency::total 90282.705004 # average ReadExReq miss latency
> system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 90776.785714 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu0.itb.walker 85750 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu0.inst 82261.131983 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu0.data 93469.409623 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu0.l2cache.prefetcher 110902.207266 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 93750 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu1.itb.walker 83000 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu1.inst 85255.784552 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu1.data 85088.746024 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu1.l2cache.prefetcher 137373.465299 # average overall miss latency
> system.l2c.demand_avg_miss_latency::total 105776.471485 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 90776.785714 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu0.itb.walker 85750 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu0.inst 82261.131983 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu0.data 93469.409623 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu0.l2cache.prefetcher 110902.207266 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 93750 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu1.itb.walker 83000 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu1.inst 85255.784552 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu1.data 85088.746024 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu1.l2cache.prefetcher 137373.465299 # average overall miss latency
> system.l2c.overall_avg_miss_latency::total 105776.471485 # average overall miss latency
> system.l2c.blocked_cycles::no_mshrs 1085 # number of cycles access was blocked
3274c3266
< system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
---
> system.l2c.blocked::no_mshrs 10 # number of cycles access was blocked
3276c3268
< system.l2c.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
---
> system.l2c.avg_blocked_cycles::no_mshrs 108.500000 # average number of cycles each access was blocked
3280,3299c3272,3288
< system.l2c.writebacks::writebacks 99563 # number of writebacks
< system.l2c.writebacks::total 99563 # number of writebacks
< system.l2c.ReadReq_mshr_hits::cpu0.inst 2 # number of ReadReq MSHR hits
< system.l2c.ReadReq_mshr_hits::cpu0.data 1 # number of ReadReq MSHR hits
< system.l2c.ReadReq_mshr_hits::cpu1.inst 6 # number of ReadReq MSHR hits
< system.l2c.ReadReq_mshr_hits::total 9 # number of ReadReq MSHR hits
< system.l2c.demand_mshr_hits::cpu0.inst 2 # number of demand (read+write) MSHR hits
< system.l2c.demand_mshr_hits::cpu0.data 1 # number of demand (read+write) MSHR hits
< system.l2c.demand_mshr_hits::cpu1.inst 6 # number of demand (read+write) MSHR hits
< system.l2c.demand_mshr_hits::total 9 # number of demand (read+write) MSHR hits
< system.l2c.overall_mshr_hits::cpu0.inst 2 # number of overall MSHR hits
< system.l2c.overall_mshr_hits::cpu0.data 1 # number of overall MSHR hits
< system.l2c.overall_mshr_hits::cpu1.inst 6 # number of overall MSHR hits
< system.l2c.overall_mshr_hits::total 9 # number of overall MSHR hits
< system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 25 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 3 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu0.inst 19493 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu0.data 9129 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu0.l2cache.prefetcher 128336 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 5 # number of ReadReq MSHR misses
---
> system.l2c.writebacks::writebacks 103197 # number of writebacks
> system.l2c.writebacks::total 103197 # number of writebacks
> system.l2c.ReadReq_mshr_hits::cpu0.inst 16 # number of ReadReq MSHR hits
> system.l2c.ReadReq_mshr_hits::cpu1.inst 12 # number of ReadReq MSHR hits
> system.l2c.ReadReq_mshr_hits::total 28 # number of ReadReq MSHR hits
> system.l2c.demand_mshr_hits::cpu0.inst 16 # number of demand (read+write) MSHR hits
> system.l2c.demand_mshr_hits::cpu1.inst 12 # number of demand (read+write) MSHR hits
> system.l2c.demand_mshr_hits::total 28 # number of demand (read+write) MSHR hits
> system.l2c.overall_mshr_hits::cpu0.inst 16 # number of overall MSHR hits
> system.l2c.overall_mshr_hits::cpu1.inst 12 # number of overall MSHR hits
> system.l2c.overall_mshr_hits::total 28 # number of overall MSHR hits
> system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 28 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 5 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu0.inst 17706 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu0.data 8264 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu0.l2cache.prefetcher 130446 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 10 # number of ReadReq MSHR misses
3301,3319c3290,3308
< system.l2c.ReadReq_mshr_misses::cpu1.inst 2987 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu1.data 1306 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::cpu1.l2cache.prefetcher 10708 # number of ReadReq MSHR misses
< system.l2c.ReadReq_mshr_misses::total 171993 # number of ReadReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::cpu0.data 8592 # number of UpgradeReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::cpu1.data 2954 # number of UpgradeReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::total 11546 # number of UpgradeReq MSHR misses
< system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 671 # number of SCUpgradeReq MSHR misses
< system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 1237 # number of SCUpgradeReq MSHR misses
< system.l2c.SCUpgradeReq_mshr_misses::total 1908 # number of SCUpgradeReq MSHR misses
< system.l2c.ReadExReq_mshr_misses::cpu0.data 11187 # number of ReadExReq MSHR misses
< system.l2c.ReadExReq_mshr_misses::cpu1.data 8302 # number of ReadExReq MSHR misses
< system.l2c.ReadExReq_mshr_misses::total 19489 # number of ReadExReq MSHR misses
< system.l2c.demand_mshr_misses::cpu0.dtb.walker 25 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu0.itb.walker 3 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu0.inst 19493 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu0.data 20316 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu0.l2cache.prefetcher 128336 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu1.dtb.walker 5 # number of demand (read+write) MSHR misses
---
> system.l2c.ReadReq_mshr_misses::cpu1.inst 5089 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu1.data 2487 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::cpu1.l2cache.prefetcher 10677 # number of ReadReq MSHR misses
> system.l2c.ReadReq_mshr_misses::total 174713 # number of ReadReq MSHR misses
> system.l2c.UpgradeReq_mshr_misses::cpu0.data 8406 # number of UpgradeReq MSHR misses
> system.l2c.UpgradeReq_mshr_misses::cpu1.data 3815 # number of UpgradeReq MSHR misses
> system.l2c.UpgradeReq_mshr_misses::total 12221 # number of UpgradeReq MSHR misses
> system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 945 # number of SCUpgradeReq MSHR misses
> system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 1142 # number of SCUpgradeReq MSHR misses
> system.l2c.SCUpgradeReq_mshr_misses::total 2087 # number of SCUpgradeReq MSHR misses
> system.l2c.ReadExReq_mshr_misses::cpu0.data 11293 # number of ReadExReq MSHR misses
> system.l2c.ReadExReq_mshr_misses::cpu1.data 9270 # number of ReadExReq MSHR misses
> system.l2c.ReadExReq_mshr_misses::total 20563 # number of ReadExReq MSHR misses
> system.l2c.demand_mshr_misses::cpu0.dtb.walker 28 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu0.itb.walker 5 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu0.inst 17706 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu0.data 19557 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu0.l2cache.prefetcher 130446 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu1.dtb.walker 10 # number of demand (read+write) MSHR misses
3321,3330c3310,3319
< system.l2c.demand_mshr_misses::cpu1.inst 2987 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu1.data 9608 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::cpu1.l2cache.prefetcher 10708 # number of demand (read+write) MSHR misses
< system.l2c.demand_mshr_misses::total 191482 # number of demand (read+write) MSHR misses
< system.l2c.overall_mshr_misses::cpu0.dtb.walker 25 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu0.itb.walker 3 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu0.inst 19493 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu0.data 20316 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu0.l2cache.prefetcher 128336 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu1.dtb.walker 5 # number of overall MSHR misses
---
> system.l2c.demand_mshr_misses::cpu1.inst 5089 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu1.data 11757 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::cpu1.l2cache.prefetcher 10677 # number of demand (read+write) MSHR misses
> system.l2c.demand_mshr_misses::total 195276 # number of demand (read+write) MSHR misses
> system.l2c.overall_mshr_misses::cpu0.dtb.walker 28 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu0.itb.walker 5 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu0.inst 17706 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu0.data 19557 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu0.l2cache.prefetcher 130446 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu1.dtb.walker 10 # number of overall MSHR misses
3332,3474c3321,3463
< system.l2c.overall_mshr_misses::cpu1.inst 2987 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu1.data 9608 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::cpu1.l2cache.prefetcher 10708 # number of overall MSHR misses
< system.l2c.overall_mshr_misses::total 191482 # number of overall MSHR misses
< system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 2044750 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 201250 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 1220263233 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu0.data 659205995 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu0.l2cache.prefetcher 12472170125 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 340000 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu1.itb.walker 62500 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 196513747 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu1.data 95618499 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::cpu1.l2cache.prefetcher 1525698955 # number of ReadReq MSHR miss cycles
< system.l2c.ReadReq_mshr_miss_latency::total 16172119054 # number of ReadReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 86672539 # number of UpgradeReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 29737438 # number of UpgradeReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::total 116409977 # number of UpgradeReq MSHR miss cycles
< system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 6840149 # number of SCUpgradeReq MSHR miss cycles
< system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 12430724 # number of SCUpgradeReq MSHR miss cycles
< system.l2c.SCUpgradeReq_mshr_miss_latency::total 19270873 # number of SCUpgradeReq MSHR miss cycles
< system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 844195812 # number of ReadExReq MSHR miss cycles
< system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 523093527 # number of ReadExReq MSHR miss cycles
< system.l2c.ReadExReq_mshr_miss_latency::total 1367289339 # number of ReadExReq MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 2044750 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 201250 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu0.inst 1220263233 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu0.data 1503401807 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu0.l2cache.prefetcher 12472170125 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 340000 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu1.itb.walker 62500 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu1.inst 196513747 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu1.data 618712026 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu1.l2cache.prefetcher 1525698955 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::total 17539408393 # number of demand (read+write) MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 2044750 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 201250 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu0.inst 1220263233 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu0.data 1503401807 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 12472170125 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 340000 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu1.itb.walker 62500 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu1.inst 196513747 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu1.data 618712026 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 1525698955 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::total 17539408393 # number of overall MSHR miss cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 158845000 # number of ReadReq MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 3685006498 # number of ReadReq MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 5557500 # number of ReadReq MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 1920304250 # number of ReadReq MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_uncacheable_latency::total 5769713248 # number of ReadReq MSHR uncacheable cycles
< system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2711627000 # number of WriteReq MSHR uncacheable cycles
< system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 1536025000 # number of WriteReq MSHR uncacheable cycles
< system.l2c.WriteReq_mshr_uncacheable_latency::total 4247652000 # number of WriteReq MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 158845000 # number of overall MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::cpu0.data 6396633498 # number of overall MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 5557500 # number of overall MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::cpu1.data 3456329250 # number of overall MSHR uncacheable cycles
< system.l2c.overall_mshr_uncacheable_latency::total 10017365248 # number of overall MSHR uncacheable cycles
< system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.125628 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.043478 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.364321 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.163664 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu0.l2cache.prefetcher 0.737915 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.062500 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.019608 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.164519 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.115842 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::cpu1.l2cache.prefetcher 0.686983 # mshr miss rate for ReadReq accesses
< system.l2c.ReadReq_mshr_miss_rate::total 0.523384 # mshr miss rate for ReadReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.748237 # mshr miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.814447 # mshr miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::total 0.764130 # mshr miss rate for UpgradeReq accesses
< system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.799762 # mshr miss rate for SCUpgradeReq accesses
< system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.876062 # mshr miss rate for SCUpgradeReq accesses
< system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.847623 # mshr miss rate for SCUpgradeReq accesses
< system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.744212 # mshr miss rate for ReadExReq accesses
< system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.835463 # mshr miss rate for ReadExReq accesses
< system.l2c.ReadExReq_mshr_miss_rate::total 0.780528 # mshr miss rate for ReadExReq accesses
< system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.125628 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.043478 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu0.inst 0.364321 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu0.data 0.286905 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu0.l2cache.prefetcher 0.737915 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.062500 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu1.itb.walker 0.019608 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu1.inst 0.164519 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu1.data 0.452973 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::cpu1.l2cache.prefetcher 0.686983 # mshr miss rate for demand accesses
< system.l2c.demand_mshr_miss_rate::total 0.541543 # mshr miss rate for demand accesses
< system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.125628 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.043478 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu0.inst 0.364321 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu0.data 0.286905 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu0.l2cache.prefetcher 0.737915 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.062500 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu1.itb.walker 0.019608 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu1.inst 0.164519 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu1.data 0.452973 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::cpu1.l2cache.prefetcher 0.686983 # mshr miss rate for overall accesses
< system.l2c.overall_mshr_miss_rate::total 0.541543 # mshr miss rate for overall accesses
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 81790 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 67083.333333 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 62600.073514 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 72210.099135 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 97183.721832 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 68000 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 62500 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 65789.670907 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 73214.777182 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 142482.158666 # average ReadReq mshr miss latency
< system.l2c.ReadReq_avg_mshr_miss_latency::total 94027.774700 # average ReadReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10087.586010 # average UpgradeReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10066.837508 # average UpgradeReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10082.277585 # average UpgradeReq mshr miss latency
< system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10193.962742 # average SCUpgradeReq mshr miss latency
< system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10049.089733 # average SCUpgradeReq mshr miss latency
< system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10100.038260 # average SCUpgradeReq mshr miss latency
< system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 75462.216144 # average ReadExReq mshr miss latency
< system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 63008.133823 # average ReadExReq mshr miss latency
< system.l2c.ReadExReq_avg_mshr_miss_latency::total 70156.977731 # average ReadExReq mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 81790 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 67083.333333 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 62600.073514 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu0.data 74000.876501 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 97183.721832 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 68000 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu1.itb.walker 62500 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 65789.670907 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu1.data 64395.506453 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 142482.158666 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::total 91598.209717 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 81790 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 67083.333333 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 62600.073514 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu0.data 74000.876501 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 97183.721832 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 68000 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu1.itb.walker 62500 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 65789.670907 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu1.data 64395.506453 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 142482.158666 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::total 91598.209717 # average overall mshr miss latency
---
> system.l2c.overall_mshr_misses::cpu1.inst 5089 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu1.data 11757 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::cpu1.l2cache.prefetcher 10677 # number of overall MSHR misses
> system.l2c.overall_mshr_misses::total 195276 # number of overall MSHR misses
> system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 2189250 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 365750 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 1235097219 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu0.data 646670292 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu0.l2cache.prefetcher 12862638093 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 812500 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu1.itb.walker 70500 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 370572993 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu1.data 190918836 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::cpu1.l2cache.prefetcher 1336066301 # number of ReadReq MSHR miss cycles
> system.l2c.ReadReq_mshr_miss_latency::total 16645401734 # number of ReadReq MSHR miss cycles
> system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 149850873 # number of UpgradeReq MSHR miss cycles
> system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 67813301 # number of UpgradeReq MSHR miss cycles
> system.l2c.UpgradeReq_mshr_miss_latency::total 217664174 # number of UpgradeReq MSHR miss cycles
> system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 16896440 # number of SCUpgradeReq MSHR miss cycles
> system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 20270643 # number of SCUpgradeReq MSHR miss cycles
> system.l2c.SCUpgradeReq_mshr_miss_latency::total 37167083 # number of SCUpgradeReq MSHR miss cycles
> system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 939052460 # number of ReadExReq MSHR miss cycles
> system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 662623777 # number of ReadExReq MSHR miss cycles
> system.l2c.ReadExReq_mshr_miss_latency::total 1601676237 # number of ReadExReq MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 2189250 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 365750 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu0.inst 1235097219 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu0.data 1585722752 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu0.l2cache.prefetcher 12862638093 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 812500 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu1.itb.walker 70500 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu1.inst 370572993 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu1.data 853542613 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu1.l2cache.prefetcher 1336066301 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::total 18247077971 # number of demand (read+write) MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 2189250 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 365750 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu0.inst 1235097219 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu0.data 1585722752 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 12862638093 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 812500 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu1.itb.walker 70500 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu1.inst 370572993 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu1.data 853542613 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 1336066301 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::total 18247077971 # number of overall MSHR miss cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 181479250 # number of ReadReq MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 4804405000 # number of ReadReq MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 5954500 # number of ReadReq MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 824214500 # number of ReadReq MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_uncacheable_latency::total 5816053250 # number of ReadReq MSHR uncacheable cycles
> system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 3576332065 # number of WriteReq MSHR uncacheable cycles
> system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 720875502 # number of WriteReq MSHR uncacheable cycles
> system.l2c.WriteReq_mshr_uncacheable_latency::total 4297207567 # number of WriteReq MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 181479250 # number of overall MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::cpu0.data 8380737065 # number of overall MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 5954500 # number of overall MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::cpu1.data 1545090002 # number of overall MSHR uncacheable cycles
> system.l2c.overall_mshr_uncacheable_latency::total 10113260817 # number of overall MSHR uncacheable cycles
> system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.130233 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.053191 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.354007 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.154597 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu0.l2cache.prefetcher 0.752944 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.142857 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.028571 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.228729 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.173843 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::cpu1.l2cache.prefetcher 0.584241 # mshr miss rate for ReadReq accesses
> system.l2c.ReadReq_mshr_miss_rate::total 0.526303 # mshr miss rate for ReadReq accesses
> system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.772397 # mshr miss rate for UpgradeReq accesses
> system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.828807 # mshr miss rate for UpgradeReq accesses
> system.l2c.UpgradeReq_mshr_miss_rate::total 0.789164 # mshr miss rate for UpgradeReq accesses
> system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.791457 # mshr miss rate for SCUpgradeReq accesses
> system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.949293 # mshr miss rate for SCUpgradeReq accesses
> system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.870672 # mshr miss rate for SCUpgradeReq accesses
> system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.755435 # mshr miss rate for ReadExReq accesses
> system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.839218 # mshr miss rate for ReadExReq accesses
> system.l2c.ReadExReq_mshr_miss_rate::total 0.791037 # mshr miss rate for ReadExReq accesses
> system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.130233 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.053191 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu0.inst 0.354007 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu0.data 0.285904 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu0.l2cache.prefetcher 0.752944 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.142857 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu1.itb.walker 0.028571 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu1.inst 0.228729 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu1.data 0.463750 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::cpu1.l2cache.prefetcher 0.584241 # mshr miss rate for demand accesses
> system.l2c.demand_mshr_miss_rate::total 0.545528 # mshr miss rate for demand accesses
> system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.130233 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.053191 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu0.inst 0.354007 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu0.data 0.285904 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu0.l2cache.prefetcher 0.752944 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.142857 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu1.itb.walker 0.028571 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu1.inst 0.228729 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu1.data 0.463750 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::cpu1.l2cache.prefetcher 0.584241 # mshr miss rate for overall accesses
> system.l2c.overall_mshr_miss_rate::total 0.545528 # mshr miss rate for overall accesses
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 78187.500000 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 73150 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 69755.857845 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 78251.487415 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 98605.078676 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 81250 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 70500 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 72818.430536 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 76766.721351 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 125134.991196 # average ReadReq mshr miss latency
> system.l2c.ReadReq_avg_mshr_miss_latency::total 95272.828776 # average ReadReq mshr miss latency
> system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 17826.656317 # average UpgradeReq mshr miss latency
> system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 17775.439318 # average UpgradeReq mshr miss latency
> system.l2c.UpgradeReq_avg_mshr_miss_latency::total 17810.668030 # average UpgradeReq mshr miss latency
> system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 17879.830688 # average SCUpgradeReq mshr miss latency
> system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 17750.125219 # average SCUpgradeReq mshr miss latency
> system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 17808.856253 # average SCUpgradeReq mshr miss latency
> system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 83153.498627 # average ReadExReq mshr miss latency
> system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 71480.450593 # average ReadExReq mshr miss latency
> system.l2c.ReadExReq_avg_mshr_miss_latency::total 77891.175266 # average ReadExReq mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 78187.500000 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 73150 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 69755.857845 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu0.data 81082.106254 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 98605.078676 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 81250 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu1.itb.walker 70500 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 72818.430536 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu1.data 72598.674237 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 125134.991196 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::total 93442.501746 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 78187.500000 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 73150 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 69755.857845 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu0.data 81082.106254 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 98605.078676 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 81250 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu1.itb.walker 70500 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 72818.430536 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu1.data 72598.674237 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 125134.991196 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::total 93442.501746 # average overall mshr miss latency
3489,3493c3478,3482
< system.membus.trans_dist::ReadReq 210212 # Transaction distribution
< system.membus.trans_dist::ReadResp 210211 # Transaction distribution
< system.membus.trans_dist::WriteReq 30942 # Transaction distribution
< system.membus.trans_dist::WriteResp 30942 # Transaction distribution
< system.membus.trans_dist::Writeback 135769 # Transaction distribution
---
> system.membus.trans_dist::ReadReq 213069 # Transaction distribution
> system.membus.trans_dist::ReadResp 213068 # Transaction distribution
> system.membus.trans_dist::WriteReq 31079 # Transaction distribution
> system.membus.trans_dist::WriteResp 31079 # Transaction distribution
> system.membus.trans_dist::Writeback 139403 # Transaction distribution
3496,3501c3485,3491
< system.membus.trans_dist::UpgradeReq 76140 # Transaction distribution
< system.membus.trans_dist::SCUpgradeReq 40614 # Transaction distribution
< system.membus.trans_dist::UpgradeResp 13546 # Transaction distribution
< system.membus.trans_dist::ReadExReq 39344 # Transaction distribution
< system.membus.trans_dist::ReadExResp 19397 # Transaction distribution
< system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 107968 # Packet count per connected master and slave (bytes)
---
> system.membus.trans_dist::UpgradeReq 77234 # Transaction distribution
> system.membus.trans_dist::SCUpgradeReq 41651 # Transaction distribution
> system.membus.trans_dist::UpgradeResp 14409 # Transaction distribution
> system.membus.trans_dist::SCUpgradeFailReq 11 # Transaction distribution
> system.membus.trans_dist::ReadExReq 40484 # Transaction distribution
> system.membus.trans_dist::ReadExResp 20462 # Transaction distribution
> system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 107912 # Packet count per connected master and slave (bytes)
3503,3505c3493,3495
< system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 13598 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 648466 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.l2c.mem_side::total 770072 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 14202 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 662750 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.l2c.mem_side::total 784904 # Packet count per connected master and slave (bytes)
3508,3509c3498,3499
< system.membus.pkt_count::total 878993 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 162848 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_count::total 893825 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 162793 # Cumulative packet size per connected master and slave (bytes)
3511,3513c3501,3503
< system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 27196 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 18669148 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.l2c.mem_side::total 18859512 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 28404 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 19143964 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.l2c.mem_side::total 19335481 # Cumulative packet size per connected master and slave (bytes)
3516,3518c3506,3508
< system.membus.pkt_size::total 23495992 # Cumulative packet size per connected master and slave (bytes)
< system.membus.snoops 123727 # Total snoops (count)
< system.membus.snoop_fanout::samples 500337 # Request fanout histogram
---
> system.membus.pkt_size::total 23971961 # Cumulative packet size per connected master and slave (bytes)
> system.membus.snoops 125081 # Total snoops (count)
> system.membus.snoop_fanout::samples 510035 # Request fanout histogram
3523c3513
< system.membus.snoop_fanout::1 500337 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::1 510035 100.00% 100.00% # Request fanout histogram
3528,3529c3518,3519
< system.membus.snoop_fanout::total 500337 # Request fanout histogram
< system.membus.reqLayer0.occupancy 81279500 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 510035 # Request fanout histogram
> system.membus.reqLayer0.occupancy 81680000 # Layer occupancy (ticks)
3531c3521
< system.membus.reqLayer1.occupancy 26000 # Layer occupancy (ticks)
---
> system.membus.reqLayer1.occupancy 28500 # Layer occupancy (ticks)
3533c3523
< system.membus.reqLayer2.occupancy 11516000 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 11944988 # Layer occupancy (ticks)
3535,3539c3525,3529
< system.membus.reqLayer5.occupancy 1822464250 # Layer occupancy (ticks)
< system.membus.reqLayer5.utilization 0.1 # Layer utilization (%)
< system.membus.respLayer2.occupancy 1904793274 # Layer occupancy (ticks)
< system.membus.respLayer2.utilization 0.1 # Layer utilization (%)
< system.membus.respLayer3.occupancy 38546446 # Layer occupancy (ticks)
---
> system.membus.reqLayer5.occupancy 1164089698 # Layer occupancy (ticks)
> system.membus.reqLayer5.utilization 0.0 # Layer utilization (%)
> system.membus.respLayer2.occupancy 1154561869 # Layer occupancy (ticks)
> system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
> system.membus.respLayer3.occupancy 37506493 # Layer occupancy (ticks)
3572,3594c3562,3584
< system.toL2Bus.trans_dist::ReadReq 489006 # Transaction distribution
< system.toL2Bus.trans_dist::ReadResp 488990 # Transaction distribution
< system.toL2Bus.trans_dist::WriteReq 30942 # Transaction distribution
< system.toL2Bus.trans_dist::WriteResp 30942 # Transaction distribution
< system.toL2Bus.trans_dist::Writeback 227099 # Transaction distribution
< system.toL2Bus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution
< system.toL2Bus.trans_dist::UpgradeReq 79612 # Transaction distribution
< system.toL2Bus.trans_dist::SCUpgradeReq 40957 # Transaction distribution
< system.toL2Bus.trans_dist::UpgradeResp 120569 # Transaction distribution
< system.toL2Bus.trans_dist::SCUpgradeFailReq 20 # Transaction distribution
< system.toL2Bus.trans_dist::UpgradeFailResp 20 # Transaction distribution
< system.toL2Bus.trans_dist::ReadExReq 50358 # Transaction distribution
< system.toL2Bus.trans_dist::ReadExResp 50358 # Transaction distribution
< system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 1016462 # Packet count per connected master and slave (bytes)
< system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 341372 # Packet count per connected master and slave (bytes)
< system.toL2Bus.pkt_count::total 1357834 # Packet count per connected master and slave (bytes)
< system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 31696041 # Cumulative packet size per connected master and slave (bytes)
< system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 5742799 # Cumulative packet size per connected master and slave (bytes)
< system.toL2Bus.pkt_size::total 37438840 # Cumulative packet size per connected master and slave (bytes)
< system.toL2Bus.snoops 287500 # Total snoops (count)
< system.toL2Bus.snoop_fanout::samples 885309 # Request fanout histogram
< system.toL2Bus.snoop_fanout::mean 1.041201 # Request fanout histogram
< system.toL2Bus.snoop_fanout::stdev 0.198756 # Request fanout histogram
---
> system.toL2Bus.trans_dist::ReadReq 494432 # Transaction distribution
> system.toL2Bus.trans_dist::ReadResp 494416 # Transaction distribution
> system.toL2Bus.trans_dist::WriteReq 31079 # Transaction distribution
> system.toL2Bus.trans_dist::WriteResp 31079 # Transaction distribution
> system.toL2Bus.trans_dist::Writeback 232253 # Transaction distribution
> system.toL2Bus.trans_dist::WriteInvalidateReq 36258 # Transaction distribution
> system.toL2Bus.trans_dist::UpgradeReq 80398 # Transaction distribution
> system.toL2Bus.trans_dist::SCUpgradeReq 41961 # Transaction distribution
> system.toL2Bus.trans_dist::UpgradeResp 122359 # Transaction distribution
> system.toL2Bus.trans_dist::SCUpgradeFailReq 30 # Transaction distribution
> system.toL2Bus.trans_dist::UpgradeFailResp 30 # Transaction distribution
> system.toL2Bus.trans_dist::ReadExReq 50963 # Transaction distribution
> system.toL2Bus.trans_dist::ReadExResp 50963 # Transaction distribution
> system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 1036150 # Packet count per connected master and slave (bytes)
> system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 339974 # Packet count per connected master and slave (bytes)
> system.toL2Bus.pkt_count::total 1376124 # Packet count per connected master and slave (bytes)
> system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 31294456 # Cumulative packet size per connected master and slave (bytes)
> system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 6755201 # Cumulative packet size per connected master and slave (bytes)
> system.toL2Bus.pkt_size::total 38049657 # Cumulative packet size per connected master and slave (bytes)
> system.toL2Bus.snoops 290334 # Total snoops (count)
> system.toL2Bus.snoop_fanout::samples 898197 # Request fanout histogram
> system.toL2Bus.snoop_fanout::mean 1.040648 # Request fanout histogram
> system.toL2Bus.snoop_fanout::stdev 0.197474 # Request fanout histogram
3597,3598c3587,3588
< system.toL2Bus.snoop_fanout::1 848833 95.88% 95.88% # Request fanout histogram
< system.toL2Bus.snoop_fanout::2 36476 4.12% 100.00% # Request fanout histogram
---
> system.toL2Bus.snoop_fanout::1 861687 95.94% 95.94% # Request fanout histogram
> system.toL2Bus.snoop_fanout::2 36510 4.06% 100.00% # Request fanout histogram
3602,3605c3592,3595
< system.toL2Bus.snoop_fanout::total 885309 # Request fanout histogram
< system.toL2Bus.reqLayer0.occupancy 1431615961 # Layer occupancy (ticks)
< system.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
< system.toL2Bus.snoopLayer0.occupancy 1066500 # Layer occupancy (ticks)
---
> system.toL2Bus.snoop_fanout::total 898197 # Request fanout histogram
> system.toL2Bus.reqLayer0.occupancy 772973190 # Layer occupancy (ticks)
> system.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
> system.toL2Bus.snoopLayer0.occupancy 355500 # Layer occupancy (ticks)
3607,3609c3597,3599
< system.toL2Bus.respLayer0.occupancy 1714942226 # Layer occupancy (ticks)
< system.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
< system.toL2Bus.respLayer1.occupancy 674969400 # Layer occupancy (ticks)
---
> system.toL2Bus.respLayer0.occupancy 636594669 # Layer occupancy (ticks)
> system.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
> system.toL2Bus.respLayer1.occupancy 265283017 # Layer occupancy (ticks)
3612c3602
< system.cpu0.kern.inst.quiesce 1858 # number of quiesce instructions executed
---
> system.cpu0.kern.inst.quiesce 2070 # number of quiesce instructions executed
3614c3604
< system.cpu1.kern.inst.quiesce 2745 # number of quiesce instructions executed
---
> system.cpu1.kern.inst.quiesce 2748 # number of quiesce instructions executed