3,5c3,5
< sim_seconds 2.854886 # Number of seconds simulated
< sim_ticks 2854886132500 # Number of ticks simulated
< final_tick 2854886132500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 2.854944 # Number of seconds simulated
> sim_ticks 2854944380500 # Number of ticks simulated
> final_tick 2854944380500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 259825 # Simulator instruction rate (inst/s)
< host_op_rate 314145 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 6635713455 # Simulator tick rate (ticks/s)
< host_mem_usage 588360 # Number of bytes of host memory used
< host_seconds 430.23 # Real time elapsed on the host
< sim_insts 111784531 # Number of instructions simulated
< sim_ops 135154718 # Number of ops (including micro ops) simulated
---
> host_inst_rate 264512 # Simulator instruction rate (inst/s)
> host_op_rate 319813 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 6754449586 # Simulator tick rate (ticks/s)
> host_mem_usage 588784 # Number of bytes of host memory used
> host_seconds 422.68 # Real time elapsed on the host
> sim_insts 111803105 # Number of instructions simulated
> sim_ops 135177203 # Number of ops (including micro ops) simulated
16,20c16,20
< system.physmem.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.physmem.bytes_read::cpu.dtb.walker 7232 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.itb.walker 64 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.inst 1667840 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 9176172 # Number of bytes read from this memory
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.physmem.bytes_read::cpu.dtb.walker 6784 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.itb.walker 128 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.inst 1665024 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 9168492 # Number of bytes read from this memory
22,25c22,25
< system.physmem.bytes_read::total 10852268 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 1667840 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 1667840 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 7959296 # Number of bytes written to this memory
---
> system.physmem.bytes_read::total 10841388 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 1665024 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 1665024 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 7956736 # Number of bytes written to this memory
27,31c27,31
< system.physmem.bytes_written::total 7976820 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.dtb.walker 113 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.itb.walker 1 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.inst 26060 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 143899 # Number of read requests responded to by this memory
---
> system.physmem.bytes_written::total 7974260 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.dtb.walker 106 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.itb.walker 2 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.inst 26016 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 143779 # Number of read requests responded to by this memory
33,34c33,34
< system.physmem.num_reads::total 170088 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 124364 # Number of write requests responded to by this memory
---
> system.physmem.num_reads::total 169918 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 124324 # Number of write requests responded to by this memory
36,40c36,40
< system.physmem.num_writes::total 128745 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.dtb.walker 2533 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.itb.walker 22 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.inst 584205 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 3214199 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.num_writes::total 128705 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.dtb.walker 2376 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.itb.walker 45 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.inst 583207 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 3211443 # Total read bandwidth from this memory (bytes/s)
42,45c42,45
< system.physmem.bw_read::total 3801296 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 584205 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 584205 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 2787956 # Write bandwidth from this memory (bytes/s)
---
> system.physmem.bw_read::total 3797408 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 583207 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 583207 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 2787002 # Write bandwidth from this memory (bytes/s)
47,52c47,52
< system.physmem.bw_write::total 2794094 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 2787956 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.dtb.walker 2533 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.itb.walker 22 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 584205 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 3220337 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.bw_write::total 2793140 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 2787002 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.dtb.walker 2376 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.itb.walker 45 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 583207 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 3217581 # Total bandwidth to/from this memory (bytes/s)
54,64c54,64
< system.physmem.bw_total::total 6595390 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 170088 # Number of read requests accepted
< system.physmem.writeReqs 128745 # Number of write requests accepted
< system.physmem.readBursts 170088 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 128745 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 10876160 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 9472 # Total number of bytes read from write queue
< system.physmem.bytesWritten 7989120 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 10852268 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 7976820 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 148 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.bw_total::total 6590548 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 169918 # Number of read requests accepted
> system.physmem.writeReqs 128705 # Number of write requests accepted
> system.physmem.readBursts 169918 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 128705 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 10866560 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 8192 # Total number of bytes read from write queue
> system.physmem.bytesWritten 7986688 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 10841388 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 7974260 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 128 # Number of DRAM read bursts serviced by the write queue
67,98c67,98
< system.physmem.perBankRdBursts::0 10602 # Per bank write bursts
< system.physmem.perBankRdBursts::1 10348 # Per bank write bursts
< system.physmem.perBankRdBursts::2 10682 # Per bank write bursts
< system.physmem.perBankRdBursts::3 10189 # Per bank write bursts
< system.physmem.perBankRdBursts::4 13369 # Per bank write bursts
< system.physmem.perBankRdBursts::5 10294 # Per bank write bursts
< system.physmem.perBankRdBursts::6 10368 # Per bank write bursts
< system.physmem.perBankRdBursts::7 10838 # Per bank write bursts
< system.physmem.perBankRdBursts::8 10130 # Per bank write bursts
< system.physmem.perBankRdBursts::9 10489 # Per bank write bursts
< system.physmem.perBankRdBursts::10 10055 # Per bank write bursts
< system.physmem.perBankRdBursts::11 9592 # Per bank write bursts
< system.physmem.perBankRdBursts::12 10755 # Per bank write bursts
< system.physmem.perBankRdBursts::13 11804 # Per bank write bursts
< system.physmem.perBankRdBursts::14 10513 # Per bank write bursts
< system.physmem.perBankRdBursts::15 9912 # Per bank write bursts
< system.physmem.perBankWrBursts::0 7846 # Per bank write bursts
< system.physmem.perBankWrBursts::1 7741 # Per bank write bursts
< system.physmem.perBankWrBursts::2 8334 # Per bank write bursts
< system.physmem.perBankWrBursts::3 7790 # Per bank write bursts
< system.physmem.perBankWrBursts::4 7606 # Per bank write bursts
< system.physmem.perBankWrBursts::5 7522 # Per bank write bursts
< system.physmem.perBankWrBursts::6 7517 # Per bank write bursts
< system.physmem.perBankWrBursts::7 7997 # Per bank write bursts
< system.physmem.perBankWrBursts::8 7756 # Per bank write bursts
< system.physmem.perBankWrBursts::9 7896 # Per bank write bursts
< system.physmem.perBankWrBursts::10 7435 # Per bank write bursts
< system.physmem.perBankWrBursts::11 7391 # Per bank write bursts
< system.physmem.perBankWrBursts::12 8149 # Per bank write bursts
< system.physmem.perBankWrBursts::13 8812 # Per bank write bursts
< system.physmem.perBankWrBursts::14 7798 # Per bank write bursts
< system.physmem.perBankWrBursts::15 7240 # Per bank write bursts
---
> system.physmem.perBankRdBursts::0 10675 # Per bank write bursts
> system.physmem.perBankRdBursts::1 10444 # Per bank write bursts
> system.physmem.perBankRdBursts::2 10743 # Per bank write bursts
> system.physmem.perBankRdBursts::3 10387 # Per bank write bursts
> system.physmem.perBankRdBursts::4 13022 # Per bank write bursts
> system.physmem.perBankRdBursts::5 10182 # Per bank write bursts
> system.physmem.perBankRdBursts::6 10267 # Per bank write bursts
> system.physmem.perBankRdBursts::7 10712 # Per bank write bursts
> system.physmem.perBankRdBursts::8 10430 # Per bank write bursts
> system.physmem.perBankRdBursts::9 10642 # Per bank write bursts
> system.physmem.perBankRdBursts::10 10231 # Per bank write bursts
> system.physmem.perBankRdBursts::11 9545 # Per bank write bursts
> system.physmem.perBankRdBursts::12 10746 # Per bank write bursts
> system.physmem.perBankRdBursts::13 11530 # Per bank write bursts
> system.physmem.perBankRdBursts::14 10184 # Per bank write bursts
> system.physmem.perBankRdBursts::15 10050 # Per bank write bursts
> system.physmem.perBankWrBursts::0 7937 # Per bank write bursts
> system.physmem.perBankWrBursts::1 7870 # Per bank write bursts
> system.physmem.perBankWrBursts::2 8420 # Per bank write bursts
> system.physmem.perBankWrBursts::3 7905 # Per bank write bursts
> system.physmem.perBankWrBursts::4 7296 # Per bank write bursts
> system.physmem.perBankWrBursts::5 7361 # Per bank write bursts
> system.physmem.perBankWrBursts::6 7425 # Per bank write bursts
> system.physmem.perBankWrBursts::7 7903 # Per bank write bursts
> system.physmem.perBankWrBursts::8 7956 # Per bank write bursts
> system.physmem.perBankWrBursts::9 8136 # Per bank write bursts
> system.physmem.perBankWrBursts::10 7613 # Per bank write bursts
> system.physmem.perBankWrBursts::11 7341 # Per bank write bursts
> system.physmem.perBankWrBursts::12 8127 # Per bank write bursts
> system.physmem.perBankWrBursts::13 8673 # Per bank write bursts
> system.physmem.perBankWrBursts::14 7491 # Per bank write bursts
> system.physmem.perBankWrBursts::15 7338 # Per bank write bursts
100,101c100,101
< system.physmem.numWrRetry 69 # Number of times write queue was full causing retry
< system.physmem.totGap 2854885682000 # Total gap between requests
---
> system.physmem.numWrRetry 64 # Number of times write queue was full causing retry
> system.physmem.totGap 2854943930000 # Total gap between requests
108c108
< system.physmem.readPktSize::6 169531 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 169361 # Read request sizes (log2)
115,119c115,119
< system.physmem.writePktSize::6 124364 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 160094 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 9538 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 296 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 1 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 124324 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 159846 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 9630 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 301 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 2 # What read queue length does an incoming req see
163,229c163,229
< system.physmem.wrQLenPdf::15 1848 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 2664 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 5925 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 6226 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 6598 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 6259 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 6588 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 6880 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 7703 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 7446 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 8538 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 9004 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 7391 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 7010 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 7044 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 6699 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 6588 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 6615 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 419 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 445 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 410 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 300 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 298 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 326 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 266 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 257 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 249 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 277 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 297 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 322 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 214 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 255 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 286 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 243 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 219 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 232 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 207 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 222 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 192 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 175 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 195 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 255 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 242 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 116 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 248 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 189 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 190 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 111 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 159 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 60347 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 312.612325 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 185.506399 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 329.136235 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 21716 35.99% 35.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 14599 24.19% 60.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 6802 11.27% 71.45% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 3528 5.85% 77.29% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 2551 4.23% 81.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 1581 2.62% 84.14% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 1111 1.84% 85.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1010 1.67% 87.66% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 7449 12.34% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 60347 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 6172 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 27.532242 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 583.546907 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-2047 6171 99.98% 99.98% # Reads before turning the bus around for writes
---
> system.physmem.wrQLenPdf::15 1816 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 2607 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 5988 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 6261 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 6563 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 6237 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 6589 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 6896 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 7686 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 7433 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 8575 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 9015 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 7444 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 6965 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 7063 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 6763 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 6551 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 6616 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 505 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 478 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 459 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 344 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 255 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 298 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 296 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 266 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 262 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 267 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 278 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 351 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 215 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 233 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 210 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 195 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 213 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 220 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 178 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 208 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 189 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 164 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 179 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 244 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 265 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 124 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 201 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 238 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 159 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 74 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 166 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 60346 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 312.418122 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 185.510807 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 328.995418 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 21664 35.90% 35.90% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 14701 24.36% 60.26% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 6745 11.18% 71.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 3562 5.90% 77.34% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 2510 4.16% 81.50% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 1679 2.78% 84.28% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 1014 1.68% 85.96% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1006 1.67% 87.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 7465 12.37% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 60346 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 6177 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 27.486158 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 583.334644 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-2047 6176 99.98% 99.98% # Reads before turning the bus around for writes
231,246c231,246
< system.physmem.rdPerTurnAround::total 6172 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 6172 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 20.225211 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 18.326492 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 15.268498 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-19 5463 88.51% 88.51% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20-23 63 1.02% 89.53% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24-27 33 0.53% 90.07% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::28-31 41 0.66% 90.73% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-35 274 4.44% 95.17% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::36-39 26 0.42% 95.59% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::40-43 14 0.23% 95.82% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::44-47 8 0.13% 95.95% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-51 10 0.16% 96.11% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::52-55 4 0.06% 96.18% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::56-59 5 0.08% 96.26% # Writes before turning the bus around for reads
---
> system.physmem.rdPerTurnAround::total 6177 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 6177 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 20.202687 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.306581 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 15.265718 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-19 5466 88.49% 88.49% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20-23 67 1.08% 89.57% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24-27 30 0.49% 90.06% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::28-31 47 0.76% 90.82% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-35 264 4.27% 95.09% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::36-39 28 0.45% 95.55% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::40-43 18 0.29% 95.84% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::44-47 6 0.10% 95.94% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-51 9 0.15% 96.08% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::52-55 7 0.11% 96.20% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::56-59 4 0.06% 96.26% # Writes before turning the bus around for reads
248,267c248,269
< system.physmem.wrPerTurnAround::64-67 140 2.27% 98.64% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::68-71 5 0.08% 98.72% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::72-75 4 0.06% 98.78% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::76-79 6 0.10% 98.88% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-83 3 0.05% 98.93% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::84-87 2 0.03% 98.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::96-99 3 0.05% 99.01% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::104-107 1 0.02% 99.03% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::108-111 11 0.18% 99.21% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::124-127 3 0.05% 99.25% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-131 14 0.23% 99.48% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::132-135 6 0.10% 99.58% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::136-139 4 0.06% 99.64% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::140-143 6 0.10% 99.74% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::144-147 2 0.03% 99.77% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::156-159 2 0.03% 99.81% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::160-163 1 0.02% 99.82% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::172-175 2 0.03% 99.85% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::176-179 1 0.02% 99.87% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::184-187 1 0.02% 99.89% # Writes before turning the bus around for reads
---
> system.physmem.wrPerTurnAround::64-67 143 2.32% 98.69% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::68-71 4 0.06% 98.75% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::72-75 1 0.02% 98.77% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::76-79 7 0.11% 98.88% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-83 5 0.08% 98.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::84-87 1 0.02% 98.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::88-91 1 0.02% 99.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::96-99 1 0.02% 99.01% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::108-111 11 0.18% 99.19% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::112-115 2 0.03% 99.22% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::120-123 3 0.05% 99.27% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::124-127 3 0.05% 99.32% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-131 14 0.23% 99.55% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::132-135 3 0.05% 99.60% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::136-139 4 0.06% 99.66% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::140-143 4 0.06% 99.72% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::144-147 1 0.02% 99.74% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::152-155 1 0.02% 99.76% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::164-167 1 0.02% 99.77% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::168-171 1 0.02% 99.79% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::172-175 5 0.08% 99.87% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::180-183 1 0.02% 99.89% # Writes before turning the bus around for reads
269,275c271,277
< system.physmem.wrPerTurnAround::192-195 3 0.05% 99.97% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::196-199 2 0.03% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 6172 # Writes before turning the bus around for reads
< system.physmem.totQLat 4562123250 # Total ticks spent queuing
< system.physmem.totMemAccLat 7748498250 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 849700000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 26845.49 # Average queueing delay per DRAM burst
---
> system.physmem.wrPerTurnAround::192-195 4 0.06% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::196-199 1 0.02% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 6177 # Writes before turning the bus around for reads
> system.physmem.totQLat 4574555750 # Total ticks spent queuing
> system.physmem.totMemAccLat 7758118250 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 848950000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 26942.43 # Average queueing delay per DRAM burst
277c279
< system.physmem.avgMemAccLat 45595.49 # Average memory access latency per DRAM burst
---
> system.physmem.avgMemAccLat 45692.43 # Average memory access latency per DRAM burst
287,332c289,334
< system.physmem.avgWrQLen 25.21 # Average write queue length when enqueuing
< system.physmem.readRowHits 140395 # Number of row buffer hits during reads
< system.physmem.writeRowHits 94027 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 82.61 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 75.31 # Row buffer hit rate for writes
< system.physmem.avgGap 9553448.52 # Average gap between requests
< system.physmem.pageHitRate 79.52 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 217784280 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 115755090 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 618966600 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 325482660 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 6028389120.000001 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 4546972650 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 380659200 # Energy for precharge background per rank (pJ)
< system.physmem_0.actPowerDownEnergy 12537712590 # Energy for active power-down per rank (pJ)
< system.physmem_0.prePowerDownEnergy 8446773120 # Energy for precharge power-down per rank (pJ)
< system.physmem_0.selfRefreshEnergy 671876398965 # Energy for self refresh per rank (pJ)
< system.physmem_0.totalEnergy 705097688865 # Total energy per rank (pJ)
< system.physmem_0.averagePower 246.979269 # Core power per rank (mW)
< system.physmem_0.totalIdleTime 2843583812750 # Total Idle time Per DRAM Rank
< system.physmem_0.memoryStateTime::IDLE 720868250 # Time in different power states
< system.physmem_0.memoryStateTime::REF 2563490000 # Time in different power states
< system.physmem_0.memoryStateTime::SREF 2794425375000 # Time in different power states
< system.physmem_0.memoryStateTime::PRE_PDN 21996678750 # Time in different power states
< system.physmem_0.memoryStateTime::ACT 7684667500 # Time in different power states
< system.physmem_0.memoryStateTime::ACT_PDN 27495053000 # Time in different power states
< system.physmem_1.actEnergy 213100440 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 113261775 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 594405000 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 326129940 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 6103375200.000001 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 4480349340 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 365416320 # Energy for precharge background per rank (pJ)
< system.physmem_1.actPowerDownEnergy 12364122510 # Energy for active power-down per rank (pJ)
< system.physmem_1.prePowerDownEnergy 8637319200 # Energy for precharge power-down per rank (pJ)
< system.physmem_1.selfRefreshEnergy 671971041390 # Energy for self refresh per rank (pJ)
< system.physmem_1.totalEnergy 705171178185 # Total energy per rank (pJ)
< system.physmem_1.averagePower 247.005010 # Core power per rank (mW)
< system.physmem_1.totalIdleTime 2844103138750 # Total Idle time Per DRAM Rank
< system.physmem_1.memoryStateTime::IDLE 682770250 # Time in different power states
< system.physmem_1.memoryStateTime::REF 2596086000 # Time in different power states
< system.physmem_1.memoryStateTime::SREF 2794495958000 # Time in different power states
< system.physmem_1.memoryStateTime::PRE_PDN 22493040000 # Time in different power states
< system.physmem_1.memoryStateTime::ACT 7504072000 # Time in different power states
< system.physmem_1.memoryStateTime::ACT_PDN 27114206250 # Time in different power states
< system.realview.nvmem.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.physmem.avgWrQLen 25.37 # Average write queue length when enqueuing
> system.physmem.readRowHits 140247 # Number of row buffer hits during reads
> system.physmem.writeRowHits 93988 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 82.60 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 75.30 # Row buffer hit rate for writes
> system.physmem.avgGap 9560361.83 # Average gap between requests
> system.physmem.pageHitRate 79.51 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 217834260 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 115781655 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 617124480 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 324250740 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 6010564560.000001 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 4580096490 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 375795840 # Energy for precharge background per rank (pJ)
> system.physmem_0.actPowerDownEnergy 12507827490 # Energy for active power-down per rank (pJ)
> system.physmem_0.prePowerDownEnergy 8401113600 # Energy for precharge power-down per rank (pJ)
> system.physmem_0.selfRefreshEnergy 671912403285 # Energy for self refresh per rank (pJ)
> system.physmem_0.totalEnergy 705065679060 # Total energy per rank (pJ)
> system.physmem_0.averagePower 246.963017 # Core power per rank (mW)
> system.physmem_0.totalIdleTime 2843582682250 # Total Idle time Per DRAM Rank
> system.physmem_0.memoryStateTime::IDLE 706056250 # Time in different power states
> system.physmem_0.memoryStateTime::REF 2555890000 # Time in different power states
> system.physmem_0.memoryStateTime::SREF 2794607920750 # Time in different power states
> system.physmem_0.memoryStateTime::PRE_PDN 21877952250 # Time in different power states
> system.physmem_0.memoryStateTime::ACT 7767045000 # Time in different power states
> system.physmem_0.memoryStateTime::ACT_PDN 27429516250 # Time in different power states
> system.physmem_1.actEnergy 213043320 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 113231415 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 595176120 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 327163500 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 6093540960.000001 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 4507043580 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 367350240 # Energy for precharge background per rank (pJ)
> system.physmem_1.actPowerDownEnergy 12209497470 # Energy for active power-down per rank (pJ)
> system.physmem_1.prePowerDownEnergy 8677272480 # Energy for precharge power-down per rank (pJ)
> system.physmem_1.selfRefreshEnergy 672029778480 # Energy for self refresh per rank (pJ)
> system.physmem_1.totalEnergy 705136507095 # Total energy per rank (pJ)
> system.physmem_1.averagePower 246.987826 # Core power per rank (mW)
> system.physmem_1.totalIdleTime 2844096160000 # Total Idle time Per DRAM Rank
> system.physmem_1.memoryStateTime::IDLE 691055750 # Time in different power states
> system.physmem_1.memoryStateTime::REF 2591938000 # Time in different power states
> system.physmem_1.memoryStateTime::SREF 2794723975250 # Time in different power states
> system.physmem_1.memoryStateTime::PRE_PDN 22596980000 # Time in different power states
> system.physmem_1.memoryStateTime::ACT 7565161250 # Time in different power states
> system.physmem_1.memoryStateTime::ACT_PDN 26775270250 # Time in different power states
> system.realview.nvmem.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
345,347c347,349
< system.realview.vram.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.bridge.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.realview.vram.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.bridge.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
354,358c356,360
< system.cpu.branchPred.lookups 31050902 # Number of BP lookups
< system.cpu.branchPred.condPredicted 16823011 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 2467385 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 18598277 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 10398347 # Number of BTB hits
---
> system.cpu.branchPred.lookups 31068063 # Number of BP lookups
> system.cpu.branchPred.condPredicted 16834819 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 2474290 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 18684214 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 10413110 # Number of BTB hits
360,366c362,368
< system.cpu.branchPred.BTBHitPct 55.910271 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 7909634 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 1502216 # Number of incorrect RAS predictions.
< system.cpu.branchPred.indirectLookups 3035557 # Number of indirect predictor lookups.
< system.cpu.branchPred.indirectHits 2846976 # Number of indirect target hits.
< system.cpu.branchPred.indirectMisses 188581 # Number of indirect misses.
< system.cpu.branchPredindirectMispredicted 109207 # Number of mispredicted indirect branches.
---
> system.cpu.branchPred.BTBHitPct 55.732128 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 7904720 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 1504932 # Number of incorrect RAS predictions.
> system.cpu.branchPred.indirectLookups 3038151 # Number of indirect predictor lookups.
> system.cpu.branchPred.indirectHits 2849063 # Number of indirect target hits.
> system.cpu.branchPred.indirectMisses 189088 # Number of indirect misses.
> system.cpu.branchPredindirectMispredicted 109706 # Number of mispredicted indirect branches.
368c370
< system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
398,413c400,417
< system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.dtb.walker.walks 67916 # Table walker walks requested
< system.cpu.dtb.walker.walksShort 67916 # Table walker walks initiated with short descriptors
< system.cpu.dtb.walker.walksShortTerminationLevel::Level1 44853 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walksShortTerminationLevel::Level2 23063 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walkWaitTime::samples 67916 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::0 67916 100.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::total 67916 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkCompletionTime::samples 7871 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::mean 10132.638801 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::gmean 8470.700593 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::stdev 9365.136659 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::0-65535 7864 99.91% 99.91% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::65536-131071 6 0.08% 99.99% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::589824-655359 1 0.01% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::total 7871 # Table walker service (enqueue to completion) latency
---
> system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.dtb.walker.walks 67808 # Table walker walks requested
> system.cpu.dtb.walker.walksShort 67808 # Table walker walks initiated with short descriptors
> system.cpu.dtb.walker.walksShortTerminationLevel::Level1 44545 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walksShortTerminationLevel::Level2 23263 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walkWaitTime::samples 67808 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::0 67808 100.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::total 67808 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkCompletionTime::samples 7897 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::mean 10074.838546 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::gmean 8443.809763 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::stdev 7240.808120 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::0-16383 7014 88.82% 88.82% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::16384-32767 876 11.09% 99.91% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::81920-98303 5 0.06% 99.97% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::196608-212991 1 0.01% 99.99% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::245760-262143 1 0.01% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::total 7897 # Table walker service (enqueue to completion) latency
417,420c421,424
< system.cpu.dtb.walker.walkPageSizes::4K 6482 82.35% 82.35% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::1M 1389 17.65% 100.00% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::total 7871 # Table walker page sizes translated
< system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 67916 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkPageSizes::4K 6507 82.40% 82.40% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::1M 1390 17.60% 100.00% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::total 7897 # Table walker page sizes translated
> system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 67808 # Table walker requests started/completed, data/inst
422,423c426,427
< system.cpu.dtb.walker.walkRequestOrigin_Requested::total 67916 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7871 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Requested::total 67808 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7897 # Table walker requests started/completed, data/inst
425,426c429,430
< system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7871 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin::total 75787 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7897 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin::total 75705 # Table walker requests started/completed, data/inst
429,432c433,436
< system.cpu.dtb.read_hits 24685993 # DTB read hits
< system.cpu.dtb.read_misses 61030 # DTB read misses
< system.cpu.dtb.write_hits 19409907 # DTB write hits
< system.cpu.dtb.write_misses 6886 # DTB write misses
---
> system.cpu.dtb.read_hits 24693754 # DTB read hits
> system.cpu.dtb.read_misses 60831 # DTB read misses
> system.cpu.dtb.write_hits 19411318 # DTB write hits
> system.cpu.dtb.write_misses 6977 # DTB write misses
437,439c441,443
< system.cpu.dtb.flush_entries 4276 # Number of entries that have been flushed from TLB
< system.cpu.dtb.align_faults 1444 # Number of TLB faults due to alignment restrictions
< system.cpu.dtb.prefetch_faults 1826 # Number of TLB faults due to prefetch
---
> system.cpu.dtb.flush_entries 4277 # Number of entries that have been flushed from TLB
> system.cpu.dtb.align_faults 1491 # Number of TLB faults due to alignment restrictions
> system.cpu.dtb.prefetch_faults 1775 # Number of TLB faults due to prefetch
441,443c445,447
< system.cpu.dtb.perms_faults 755 # Number of TLB faults due to permissions restrictions
< system.cpu.dtb.read_accesses 24747023 # DTB read accesses
< system.cpu.dtb.write_accesses 19416793 # DTB write accesses
---
> system.cpu.dtb.perms_faults 779 # Number of TLB faults due to permissions restrictions
> system.cpu.dtb.read_accesses 24754585 # DTB read accesses
> system.cpu.dtb.write_accesses 19418295 # DTB write accesses
445,448c449,452
< system.cpu.dtb.hits 44095900 # DTB hits
< system.cpu.dtb.misses 67916 # DTB misses
< system.cpu.dtb.accesses 44163816 # DTB accesses
< system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.cpu.dtb.hits 44105072 # DTB hits
> system.cpu.dtb.misses 67808 # DTB misses
> system.cpu.dtb.accesses 44172880 # DTB accesses
> system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
478,493c482,497
< system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.itb.walker.walks 5836 # Table walker walks requested
< system.cpu.itb.walker.walksShort 5836 # Table walker walks initiated with short descriptors
< system.cpu.itb.walker.walksShortTerminationLevel::Level1 323 # Level at which table walker walks with short descriptors terminate
< system.cpu.itb.walker.walksShortTerminationLevel::Level2 5513 # Level at which table walker walks with short descriptors terminate
< system.cpu.itb.walker.walkWaitTime::samples 5836 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::0 5836 100.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::total 5836 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkCompletionTime::samples 3199 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::mean 10502.500781 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::gmean 8663.235820 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::stdev 6980.719897 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::0-8191 1845 57.67% 57.67% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::8192-16383 784 24.51% 82.18% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::16384-24575 564 17.63% 99.81% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::24576-32767 5 0.16% 99.97% # Table walker service (enqueue to completion) latency
---
> system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.itb.walker.walks 5860 # Table walker walks requested
> system.cpu.itb.walker.walksShort 5860 # Table walker walks initiated with short descriptors
> system.cpu.itb.walker.walksShortTerminationLevel::Level1 319 # Level at which table walker walks with short descriptors terminate
> system.cpu.itb.walker.walksShortTerminationLevel::Level2 5541 # Level at which table walker walks with short descriptors terminate
> system.cpu.itb.walker.walkWaitTime::samples 5860 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::0 5860 100.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::total 5860 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkCompletionTime::samples 3216 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::mean 10484.452736 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::gmean 8664.992606 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::stdev 6927.635793 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::0-8191 1845 57.37% 57.37% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::8192-16383 815 25.34% 82.71% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::16384-24575 549 17.07% 99.78% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::24576-32767 6 0.19% 99.97% # Table walker service (enqueue to completion) latency
495c499
< system.cpu.itb.walker.walkCompletionTime::total 3199 # Table walker service (enqueue to completion) latency
---
> system.cpu.itb.walker.walkCompletionTime::total 3216 # Table walker service (enqueue to completion) latency
499,501c503,505
< system.cpu.itb.walker.walkPageSizes::4K 2889 90.31% 90.31% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::1M 310 9.69% 100.00% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::total 3199 # Table walker page sizes translated
---
> system.cpu.itb.walker.walkPageSizes::4K 2906 90.36% 90.36% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::1M 310 9.64% 100.00% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::total 3216 # Table walker page sizes translated
503,504c507,508
< system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 5836 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Requested::total 5836 # Table walker requests started/completed, data/inst
---
> system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 5860 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Requested::total 5860 # Table walker requests started/completed, data/inst
506,510c510,514
< system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3199 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Completed::total 3199 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin::total 9035 # Table walker requests started/completed, data/inst
< system.cpu.itb.inst_hits 57468050 # ITB inst hits
< system.cpu.itb.inst_misses 5836 # ITB inst misses
---
> system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3216 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Completed::total 3216 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin::total 9076 # Table walker requests started/completed, data/inst
> system.cpu.itb.inst_hits 57505769 # ITB inst hits
> system.cpu.itb.inst_misses 5860 # ITB inst misses
519c523
< system.cpu.itb.flush_entries 2922 # Number of entries that have been flushed from TLB
---
> system.cpu.itb.flush_entries 2934 # Number of entries that have been flushed from TLB
523c527
< system.cpu.itb.perms_faults 8340 # Number of TLB faults due to permissions restrictions
---
> system.cpu.itb.perms_faults 8328 # Number of TLB faults due to permissions restrictions
526,529c530,533
< system.cpu.itb.inst_accesses 57473886 # ITB inst accesses
< system.cpu.itb.hits 57468050 # DTB hits
< system.cpu.itb.misses 5836 # DTB misses
< system.cpu.itb.accesses 57473886 # DTB accesses
---
> system.cpu.itb.inst_accesses 57511629 # ITB inst accesses
> system.cpu.itb.hits 57505769 # DTB hits
> system.cpu.itb.misses 5860 # DTB misses
> system.cpu.itb.accesses 57511629 # DTB accesses
532,535c536,539
< system.cpu.pwrStateClkGateDist::mean 887944293.276624 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::stdev 17437791477.805088 # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::underflows 2968 97.86% 97.86% # Distribution of time spent in the clock gated state
< system.cpu.pwrStateClkGateDist::1000-5e+10 59 1.95% 99.80% # Distribution of time spent in the clock gated state
---
> system.cpu.pwrStateClkGateDist::mean 887942089.664688 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::stdev 17437807884.014717 # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::underflows 2969 97.89% 97.89% # Distribution of time spent in the clock gated state
> system.cpu.pwrStateClkGateDist::1000-5e+10 58 1.91% 99.80% # Distribution of time spent in the clock gated state
541c545
< system.cpu.pwrStateClkGateDist::max_value 499966835544 # Distribution of time spent in the clock gated state
---
> system.cpu.pwrStateClkGateDist::max_value 499966671100 # Distribution of time spent in the clock gated state
543,545c547,549
< system.cpu.pwrStateResidencyTicks::ON 161751090992 # Cumulative time (in ticks) in various power states
< system.cpu.pwrStateResidencyTicks::CLK_GATED 2693135041508 # Cumulative time (in ticks) in various power states
< system.cpu.numCycles 323505132 # number of cpu cycles simulated
---
> system.cpu.pwrStateResidencyTicks::ON 161816022547 # Cumulative time (in ticks) in various power states
> system.cpu.pwrStateResidencyTicks::CLK_GATED 2693128357953 # Cumulative time (in ticks) in various power states
> system.cpu.numCycles 323634999 # number of cpu cycles simulated
548,550c552,554
< system.cpu.committedInsts 111784531 # Number of instructions committed
< system.cpu.committedOps 135154718 # Number of ops (including micro ops) committed
< system.cpu.discardedOps 7776689 # Number of ops (including micro ops) which were discarded before commit
---
> system.cpu.committedInsts 111803105 # Number of instructions committed
> system.cpu.committedOps 135177203 # Number of ops (including micro ops) committed
> system.cpu.discardedOps 7783284 # Number of ops (including micro ops) which were discarded before commit
552,554c556,558
< system.cpu.quiesceCycles 5386331427 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.cpi 2.894006 # CPI: cycles per instruction
< system.cpu.ipc 0.345542 # IPC: instructions per cycle
---
> system.cpu.quiesceCycles 5386318328 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.cpi 2.894687 # CPI: cycles per instruction
> system.cpu.ipc 0.345460 # IPC: instructions per cycle
556,557c560,561
< system.cpu.op_class_0::IntAlu 90595549 67.03% 67.03% # Class of committed instruction
< system.cpu.op_class_0::IntMult 113150 0.08% 67.12% # Class of committed instruction
---
> system.cpu.op_class_0::IntAlu 90612203 67.03% 67.03% # Class of committed instruction
> system.cpu.op_class_0::IntMult 113141 0.08% 67.12% # Class of committed instruction
583c587
< system.cpu.op_class_0::SimdFloatMisc 8471 0.01% 67.12% # Class of committed instruction
---
> system.cpu.op_class_0::SimdFloatMisc 8473 0.01% 67.12% # Class of committed instruction
587,588c591,592
< system.cpu.op_class_0::MemRead 24195627 17.90% 85.02% # Class of committed instruction
< system.cpu.op_class_0::MemWrite 20228352 14.97% 99.99% # Class of committed instruction
---
> system.cpu.op_class_0::MemRead 24199534 17.90% 85.03% # Class of committed instruction
> system.cpu.op_class_0::MemWrite 20230283 14.97% 99.99% # Class of committed instruction
593c597
< system.cpu.op_class_0::total 135154718 # Class of committed instruction
---
> system.cpu.op_class_0::total 135177203 # Class of committed instruction
596,603c600,607
< system.cpu.tickCycles 217865051 # Number of cycles that the object actually ticked
< system.cpu.idleCycles 105640081 # Total number of cycles that the object has spent stopped
< system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.tags.replacements 843791 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.945118 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 42554576 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 844303 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 50.402019 # Average number of references to valid blocks.
---
> system.cpu.tickCycles 217984467 # Number of cycles that the object actually ticked
> system.cpu.idleCycles 105650532 # Total number of cycles that the object has spent stopped
> system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.tags.replacements 844606 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.945154 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 42562338 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 845118 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 50.362598 # Average number of references to valid blocks.
605c609
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.945118 # Average occupied blocks per requestor
---
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.945154 # Average occupied blocks per requestor
609,611c613,615
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 87 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 364 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 61 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 93 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 362 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 57 # Occupied blocks per task id
613,637c617,641
< system.cpu.dcache.tags.tag_accesses 175868835 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 175868835 # Number of data accesses
< system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.dcache.ReadReq_hits::cpu.data 23043762 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 23043762 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 18247268 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 18247268 # number of WriteReq hits
< system.cpu.dcache.SoftPFReq_hits::cpu.data 357174 # number of SoftPFReq hits
< system.cpu.dcache.SoftPFReq_hits::total 357174 # number of SoftPFReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 443432 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 443432 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 460038 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 460038 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 41291030 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 41291030 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 41648204 # number of overall hits
< system.cpu.dcache.overall_hits::total 41648204 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 465012 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 465012 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 548381 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 548381 # number of WriteReq misses
< system.cpu.dcache.SoftPFReq_misses::cpu.data 168658 # number of SoftPFReq misses
< system.cpu.dcache.SoftPFReq_misses::total 168658 # number of SoftPFReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 22398 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 22398 # number of LoadLockedReq misses
---
> system.cpu.dcache.tags.tag_accesses 175904316 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 175904316 # Number of data accesses
> system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.dcache.ReadReq_hits::cpu.data 23049763 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 23049763 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 18249075 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 18249075 # number of WriteReq hits
> system.cpu.dcache.SoftPFReq_hits::cpu.data 357182 # number of SoftPFReq hits
> system.cpu.dcache.SoftPFReq_hits::total 357182 # number of SoftPFReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 443419 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 443419 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 460030 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 460030 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 41298838 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 41298838 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 41656020 # number of overall hits
> system.cpu.dcache.overall_hits::total 41656020 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 464983 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 464983 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 548530 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 548530 # number of WriteReq misses
> system.cpu.dcache.SoftPFReq_misses::cpu.data 169407 # number of SoftPFReq misses
> system.cpu.dcache.SoftPFReq_misses::total 169407 # number of SoftPFReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 22402 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 22402 # number of LoadLockedReq misses
640,677c644,681
< system.cpu.dcache.demand_misses::cpu.data 1013393 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 1013393 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 1182051 # number of overall misses
< system.cpu.dcache.overall_misses::total 1182051 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 7327923000 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 7327923000 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 26756956980 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 26756956980 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 306920500 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 306920500 # number of LoadLockedReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 171000 # number of StoreCondReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::total 171000 # number of StoreCondReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 34084879980 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 34084879980 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 34084879980 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 34084879980 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 23508774 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 23508774 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 18795649 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 18795649 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::cpu.data 525832 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::total 525832 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 465830 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 465830 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 460040 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 460040 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 42304423 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 42304423 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 42830255 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 42830255 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.019780 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.019780 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.029176 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.029176 # miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.320745 # miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::total 0.320745 # miss rate for SoftPFReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.048082 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.048082 # miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.demand_misses::cpu.data 1013513 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 1013513 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 1182920 # number of overall misses
> system.cpu.dcache.overall_misses::total 1182920 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 7335235000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 7335235000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 26749219979 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 26749219979 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 303724500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 303724500 # number of LoadLockedReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 169000 # number of StoreCondReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::total 169000 # number of StoreCondReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 34084454979 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 34084454979 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 34084454979 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 34084454979 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 23514746 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 23514746 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 18797605 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 18797605 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::cpu.data 526589 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::total 526589 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 465821 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 465821 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 460032 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 460032 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 42312351 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 42312351 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 42838940 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 42838940 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.019774 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.019774 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.029181 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.029181 # miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.321706 # miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::total 0.321706 # miss rate for SoftPFReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.048091 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.048091 # miss rate for LoadLockedReq accesses
680,696c684,700
< system.cpu.dcache.demand_miss_rate::cpu.data 0.023955 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.023955 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.027599 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.027599 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15758.567521 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 15758.567521 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48792.640482 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 48792.640482 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13703.031521 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13703.031521 # average LoadLockedReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 85500 # average StoreCondReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::total 85500 # average StoreCondReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 33634.414270 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 33634.414270 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 28835.371723 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 28835.371723 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 201 # number of cycles access was blocked
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.023953 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.023953 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.027613 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.027613 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15775.275655 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 15775.275655 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48765.281715 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 48765.281715 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13557.918936 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13557.918936 # average LoadLockedReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 84500 # average StoreCondReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::total 84500 # average StoreCondReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 33630.012618 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 33630.012618 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 28813.829320 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 28813.829320 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 813 # number of cycles access was blocked
698c702
< system.cpu.dcache.blocked::no_mshrs 21 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 22 # number of cycles access was blocked
700c704
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.571429 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 36.954545 # average number of cycles each access was blocked
702,721c706,725
< system.cpu.dcache.writebacks::writebacks 701301 # number of writebacks
< system.cpu.dcache.writebacks::total 701301 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 45802 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 45802 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 249489 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 249489 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 14157 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 14157 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 295291 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 295291 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 295291 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 295291 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 419210 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 419210 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 298892 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 298892 # number of WriteReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 120813 # number of SoftPFReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::total 120813 # number of SoftPFReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8241 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 8241 # number of LoadLockedReq MSHR misses
---
> system.cpu.dcache.writebacks::writebacks 701993 # number of writebacks
> system.cpu.dcache.writebacks::total 701993 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 45638 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 45638 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 249404 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 249404 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 14200 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 14200 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 295042 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 295042 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 295042 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 295042 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 419345 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 419345 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 299126 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 299126 # number of WriteReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 121262 # number of SoftPFReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::total 121262 # number of SoftPFReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8202 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 8202 # number of LoadLockedReq MSHR misses
724,727c728,731
< system.cpu.dcache.demand_mshr_misses::cpu.data 718102 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 718102 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 838915 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 838915 # number of overall MSHR misses
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 718471 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 718471 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 839733 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 839733 # number of overall MSHR misses
734,759c738,763
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6438741500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 6438741500 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 14235579000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 14235579000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1652909500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1652909500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 122323000 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 122323000 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 169000 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 169000 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 20674320500 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 20674320500 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 22327230000 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 22327230000 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6305432000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6305432000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 6305432000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 6305432000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017832 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017832 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015902 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015902 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.229756 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.229756 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.017691 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.017691 # mshr miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6449852500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 6449852500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 14240256000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 14240256000 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1658671000 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1658671000 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 118600500 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 118600500 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 167000 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 167000 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 20690108500 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 20690108500 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 22348779500 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 22348779500 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 6305317500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 6305317500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 6305317500 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 6305317500 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017833 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017833 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015913 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015913 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.230278 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.230278 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.017608 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.017608 # mshr miss rate for LoadLockedReq accesses
762,793c766,797
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016975 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.016975 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.019587 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.019587 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15359.226879 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15359.226879 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 47627.835472 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 47627.835472 # average WriteReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 13681.553310 # average SoftPFReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 13681.553310 # average SoftPFReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 14843.222910 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14843.222910 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 84500 # average StoreCondReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 84500 # average StoreCondReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28790.228268 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 28790.228268 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26614.412664 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 26614.412664 # average overall mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 202551.622229 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 202551.622229 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 107392.308478 # average overall mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 107392.308478 # average overall mshr uncacheable latency
< system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.tags.replacements 2889413 # number of replacements
< system.cpu.icache.tags.tagsinuse 511.370681 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 54569461 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 2889925 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 18.882656 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 16116553500 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 511.370681 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.998771 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.998771 # Average percentage of cache occupancy
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016980 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.016980 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.019602 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.019602 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15380.778357 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15380.778357 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 47606.212767 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 47606.212767 # average WriteReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 13678.407085 # average SoftPFReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 13678.407085 # average SoftPFReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 14459.948793 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14459.948793 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 83500 # average StoreCondReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 83500 # average StoreCondReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28797.416319 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 28797.416319 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26614.149378 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 26614.149378 # average overall mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 202547.944105 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 202547.944105 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 107390.358347 # average overall mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 107390.358347 # average overall mshr uncacheable latency
> system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.tags.replacements 2890432 # number of replacements
> system.cpu.icache.tags.tagsinuse 511.371135 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 54606166 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 2890944 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 18.888697 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 16096310500 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 511.371135 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.998772 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.998772 # Average percentage of cache occupancy
795,797c799,801
< system.cpu.icache.tags.age_task_id_blocks_1024::0 104 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::1 211 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 197 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::0 106 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::1 213 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 193 # Occupied blocks per task id
799,837c803,841
< system.cpu.icache.tags.tag_accesses 60349332 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 60349332 # Number of data accesses
< system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.icache.ReadReq_hits::cpu.inst 54569461 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 54569461 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 54569461 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 54569461 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 54569461 # number of overall hits
< system.cpu.icache.overall_hits::total 54569461 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 2889936 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 2889936 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 2889936 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 2889936 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 2889936 # number of overall misses
< system.cpu.icache.overall_misses::total 2889936 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 39799359500 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 39799359500 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 39799359500 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 39799359500 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 39799359500 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 39799359500 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 57459397 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 57459397 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 57459397 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 57459397 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 57459397 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 57459397 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.050295 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.050295 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.050295 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.050295 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.050295 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.050295 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13771.709650 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 13771.709650 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 13771.709650 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 13771.709650 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 13771.709650 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 13771.709650 # average overall miss latency
---
> system.cpu.icache.tags.tag_accesses 60388077 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 60388077 # Number of data accesses
> system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.icache.ReadReq_hits::cpu.inst 54606166 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 54606166 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 54606166 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 54606166 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 54606166 # number of overall hits
> system.cpu.icache.overall_hits::total 54606166 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 2890956 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 2890956 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 2890956 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 2890956 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 2890956 # number of overall misses
> system.cpu.icache.overall_misses::total 2890956 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 39801907000 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 39801907000 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 39801907000 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 39801907000 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 39801907000 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 39801907000 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 57497122 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 57497122 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 57497122 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 57497122 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 57497122 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 57497122 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.050280 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.050280 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.050280 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.050280 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.050280 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.050280 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13767.731851 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13767.731851 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13767.731851 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13767.731851 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13767.731851 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13767.731851 # average overall miss latency
844,851c848,855
< system.cpu.icache.writebacks::writebacks 2889413 # number of writebacks
< system.cpu.icache.writebacks::total 2889413 # number of writebacks
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 2889936 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 2889936 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 2889936 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 2889936 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 2889936 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 2889936 # number of overall MSHR misses
---
> system.cpu.icache.writebacks::writebacks 2890432 # number of writebacks
> system.cpu.icache.writebacks::total 2890432 # number of writebacks
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 2890956 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 2890956 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 2890956 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 2890956 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 2890956 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 2890956 # number of overall MSHR misses
856,861c860,865
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 36909424500 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 36909424500 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 36909424500 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 36909424500 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 36909424500 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 36909424500 # number of overall MSHR miss cycles
---
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 36910952000 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 36910952000 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 36910952000 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 36910952000 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 36910952000 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 36910952000 # number of overall MSHR miss cycles
866,877c870,881
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.050295 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.050295 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.050295 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.050295 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.050295 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.050295 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12771.709996 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12771.709996 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12771.709996 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 12771.709996 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12771.709996 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 12771.709996 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.050280 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.050280 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.050280 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.050280 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.050280 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.050280 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12767.732197 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12767.732197 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12767.732197 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 12767.732197 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12767.732197 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 12767.732197 # average overall mshr miss latency
882,938c886,942
< system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.tags.replacements 96873 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 65145.709178 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 7314750 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 162275 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 45.076259 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 99924187000 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 73.512854 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.023684 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 12110.922280 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 52961.250360 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.001122 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.184798 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.808125 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.994045 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1023 58 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 65344 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1023::2 1 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1023::4 57 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 2 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 84 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 4564 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 60694 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000885 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.997070 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 60034528 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 60034528 # Number of data accesses
< system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 67803 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3361 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 71164 # number of ReadReq hits
< system.cpu.l2cache.WritebackDirty_hits::writebacks 701301 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackDirty_hits::total 701301 # number of WritebackDirty hits
< system.cpu.l2cache.WritebackClean_hits::writebacks 2838672 # number of WritebackClean hits
< system.cpu.l2cache.WritebackClean_hits::total 2838672 # number of WritebackClean hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 2815 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 2815 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 166503 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 166503 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 2866935 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 2866935 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 533944 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 533944 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.dtb.walker 67803 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.itb.walker 3361 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.inst 2866935 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 700447 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 3638546 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.dtb.walker 67803 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.itb.walker 3361 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.inst 2866935 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 700447 # number of overall hits
< system.cpu.l2cache.overall_hits::total 3638546 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 113 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 1 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 114 # number of ReadReq misses
---
> system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.tags.replacements 96713 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65145.108369 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 7318914 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 162108 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 45.148383 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 100163301000 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 70.225039 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.032952 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 12109.105789 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 52965.744589 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.001072 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000001 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.184770 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.808193 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.994035 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1023 46 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 65349 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1023::3 1 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1023::4 45 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 1 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 83 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 4579 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 60686 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000702 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.997147 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 60066606 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 60066606 # Number of data accesses
> system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 68164 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3376 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 71540 # number of ReadReq hits
> system.cpu.l2cache.WritebackDirty_hits::writebacks 701993 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackDirty_hits::total 701993 # number of WritebackDirty hits
> system.cpu.l2cache.WritebackClean_hits::writebacks 2839731 # number of WritebackClean hits
> system.cpu.l2cache.WritebackClean_hits::total 2839731 # number of WritebackClean hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 2785 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 2785 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 167030 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 167030 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 2867992 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 2867992 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 534347 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 534347 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.dtb.walker 68164 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.itb.walker 3376 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.inst 2867992 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 701377 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 3640909 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.dtb.walker 68164 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.itb.walker 3376 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.inst 2867992 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 701377 # number of overall hits
> system.cpu.l2cache.overall_hits::total 3640909 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 106 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 2 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 108 # number of ReadReq misses
943,990c947,994
< system.cpu.l2cache.ReadExReq_misses::cpu.data 129573 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 129573 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 22965 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 22965 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 14315 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 14315 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.dtb.walker 113 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.itb.walker 1 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.inst 22965 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 143888 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 166967 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.dtb.walker 113 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.itb.walker 1 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.inst 22965 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 143888 # number of overall misses
< system.cpu.l2cache.overall_misses::total 166967 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 38662500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 89500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 38752000 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 174000 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 174000 # number of UpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 166000 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::total 166000 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 12000990500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 12000990500 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2404531500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 2404531500 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1744805500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 1744805500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 38662500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 89500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 2404531500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 13745796000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 16189079500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 38662500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 89500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 2404531500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 13745796000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 16189079500 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 67916 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3362 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 71278 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::writebacks 701301 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackDirty_accesses::total 701301 # number of WritebackDirty accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::writebacks 2838672 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.WritebackClean_accesses::total 2838672 # number of WritebackClean accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2821 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 2821 # number of UpgradeReq accesses(hits+misses)
---
> system.cpu.l2cache.ReadExReq_misses::cpu.data 129309 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 129309 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 22923 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 22923 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 14458 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 14458 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.dtb.walker 106 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.itb.walker 2 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.inst 22923 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 143767 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 166798 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.dtb.walker 106 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.itb.walker 2 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.inst 22923 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 143767 # number of overall misses
> system.cpu.l2cache.overall_misses::total 166798 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 35537000 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 193500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 35730500 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 172000 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 172000 # number of UpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 164000 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::total 164000 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 12000174000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 12000174000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2393515000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 2393515000 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1752753500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 1752753500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 35537000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 193500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 2393515000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 13752927500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 16182173000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 35537000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 193500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 2393515000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 13752927500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 16182173000 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 68270 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3378 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 71648 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::writebacks 701993 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackDirty_accesses::total 701993 # number of WritebackDirty accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::writebacks 2839731 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.WritebackClean_accesses::total 2839731 # number of WritebackClean accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2791 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 2791 # number of UpgradeReq accesses(hits+misses)
993,1013c997,1017
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 296076 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 296076 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 2889900 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 2889900 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 548259 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 548259 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.dtb.walker 67916 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.itb.walker 3362 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.inst 2889900 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 844335 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 3805513 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.dtb.walker 67916 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.itb.walker 3362 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 2889900 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 844335 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 3805513 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.001664 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000297 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.001599 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.002127 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.002127 # miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 296339 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 296339 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 2890915 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 2890915 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 548805 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 548805 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.dtb.walker 68270 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.itb.walker 3378 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.inst 2890915 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 845144 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 3807707 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.dtb.walker 68270 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.itb.walker 3378 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 2890915 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 845144 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 3807707 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.001553 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000592 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.001507 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.002150 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.002150 # miss rate for UpgradeReq accesses
1016,1054c1020,1058
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.437634 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.437634 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.007947 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.007947 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.026110 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.026110 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.001664 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000297 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.007947 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.170416 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.043875 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.001664 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000297 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.007947 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.170416 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.043875 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 342146.017699 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 89500 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 339929.824561 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 29000 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 29000 # average UpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 83000 # average SCUpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 83000 # average SCUpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 92619.531075 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 92619.531075 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 104704.180274 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 104704.180274 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 121886.517639 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 121886.517639 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 342146.017699 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 89500 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 104704.180274 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 95531.218726 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 96959.755521 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 342146.017699 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 89500 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 104704.180274 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 95531.218726 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 96959.755521 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.436355 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.436355 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.007929 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.007929 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.026345 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.026345 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.001553 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000592 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.007929 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.170109 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.043805 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.001553 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000592 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.007929 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.170109 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.043805 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 335254.716981 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 96750 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 330837.962963 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 28666.666667 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 28666.666667 # average UpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 82000 # average SCUpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 82000 # average SCUpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 92802.310744 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 92802.310744 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 104415.434280 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 104415.434280 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 121230.702725 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 121230.702725 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 335254.716981 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 96750 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 104415.434280 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 95661.226151 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 97016.588928 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 335254.716981 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 96750 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 104415.434280 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 95661.226151 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 97016.588928 # average overall miss latency
1061,1075c1065,1079
< system.cpu.l2cache.writebacks::writebacks 88174 # number of writebacks
< system.cpu.l2cache.writebacks::total 88174 # number of writebacks
< system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 13 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadCleanReq_mshr_hits::total 13 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 144 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 144 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.inst 13 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.data 144 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 157 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.inst 13 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.data 144 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 157 # number of overall MSHR hits
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 113 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 1 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 114 # number of ReadReq MSHR misses
---
> system.cpu.l2cache.writebacks::writebacks 88134 # number of writebacks
> system.cpu.l2cache.writebacks::total 88134 # number of writebacks
> system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 15 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadCleanReq_mshr_hits::total 15 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 143 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 143 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.inst 15 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.data 143 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 158 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.inst 15 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.data 143 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 158 # number of overall MSHR hits
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 106 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 2 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 108 # number of ReadReq MSHR misses
1080,1095c1084,1099
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 129573 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 129573 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 22952 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 22952 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 14171 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 14171 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 113 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 1 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 22952 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 143744 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 166810 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 113 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 1 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 22952 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 143744 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 166810 # number of overall MSHR misses
---
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 129309 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 129309 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 22908 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 22908 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 14315 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 14315 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 106 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 2 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 22908 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 143624 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 166640 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 106 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 2 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 22908 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 143624 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 166640 # number of overall MSHR misses
1104,1126c1108,1130
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 37532500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 79500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 37612000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 114000 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 114000 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 146000 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 146000 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 10705260500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 10705260500 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2173786500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2173786500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1590255500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1590255500 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 37532500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 79500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2173786500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 12295516000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 14506914500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 37532500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 79500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2173786500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 12295516000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 14506914500 # number of overall MSHR miss cycles
---
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 34477000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 173500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 34650500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 112000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 112000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 144000 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 144000 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 10707084000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 10707084000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2162492500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2162492500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1597831000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1597831000 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 34477000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 173500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2162492500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 12304915000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 14502058000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 34477000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 173500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2162492500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 12304915000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 14502058000 # number of overall MSHR miss cycles
1128,1129c1132,1133
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5916233500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 6133053000 # number of ReadReq MSHR uncacheable cycles
---
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5916117000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 6132936500 # number of ReadReq MSHR uncacheable cycles
1131,1137c1135,1141
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 5916233500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 6133053000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.001664 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000297 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001599 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.002127 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.002127 # mshr miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 5916117000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 6132936500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.001553 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000592 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001507 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.002150 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.002150 # mshr miss rate for UpgradeReq accesses
1140,1178c1144,1182
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.437634 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.437634 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.007942 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.007942 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.025847 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.025847 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.001664 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000297 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.007942 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.170245 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.043834 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.001664 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000297 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.007942 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.170245 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.043834 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 332146.017699 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 79500 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 329929.824561 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 19000 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 19000 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 73000 # average SCUpgradeReq mshr miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 73000 # average SCUpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 82619.531075 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 82619.531075 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 94710.112409 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 94710.112409 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 112219.003599 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 112219.003599 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 332146.017699 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 79500 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 94710.112409 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 85537.594613 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 86966.695642 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 332146.017699 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 79500 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 94710.112409 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 85537.594613 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 86966.695642 # average overall mshr miss latency
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.436355 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.436355 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.007924 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.007924 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.026084 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.026084 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.001553 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000592 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.007924 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.169940 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.043764 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.001553 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000592 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.007924 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.169940 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.043764 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 325254.716981 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 86750 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 320837.962963 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 18666.666667 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 18666.666667 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 72000 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 72000 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 82802.310744 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 82802.310744 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 94399.009080 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 94399.009080 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 111619.350332 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 111619.350332 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 325254.716981 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 86750 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 94399.009080 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 85674.504261 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 87026.272204 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 325254.716981 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 86750 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 94399.009080 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 85674.504261 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 87026.272204 # average overall mshr miss latency
1180,1181c1184,1185
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 190049.261163 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 179072.469269 # average ReadReq mshr uncacheable latency
---
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 190045.518792 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 179069.067710 # average ReadReq mshr uncacheable latency
1183,1189c1187,1193
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 100763.591307 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 99187.375673 # average overall mshr uncacheable latency
< system.cpu.toL2Bus.snoop_filter.tot_requests 7501348 # Total number of requests made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_requests 3767098 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.cpu.toL2Bus.snoop_filter.hit_multi_requests 58079 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
< system.cpu.toL2Bus.snoop_filter.tot_snoops 189 # Total number of snoops made to the snoop filter.
< system.cpu.toL2Bus.snoop_filter.hit_single_snoops 189 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
---
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 100761.607112 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 99185.491566 # average overall mshr uncacheable latency
> system.cpu.toL2Bus.snoop_filter.tot_requests 7504755 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 3768676 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 58052 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 184 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 184 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1191,1193c1195,1197
< system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.cpu.toL2Bus.trans_dist::ReadReq 136577 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 3574918 # Transaction distribution
---
> system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.cpu.toL2Bus.trans_dist::ReadReq 136721 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 3576628 # Transaction distribution
1196,1199c1200,1203
< system.cpu.toL2Bus.trans_dist::WritebackDirty 789475 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WritebackClean 2889413 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 151189 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 2821 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::WritebackDirty 790127 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WritebackClean 2890432 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 151192 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 2791 # Transaction distribution
1201,1222c1205,1226
< system.cpu.toL2Bus.trans_dist::UpgradeResp 2823 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 296076 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 296076 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 2889936 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 548482 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::InvalidateReq 4413 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::InvalidateResp 16 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 8675486 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2655698 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 14711 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 158895 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 11504790 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 370075584 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 99113193 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 13448 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 271664 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 469473889 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 132758 # Total snoops (count)
< system.cpu.toL2Bus.snoopTraffic 5779048 # Total snoop traffic (bytes)
< system.cpu.toL2Bus.snoop_fanout::samples 4002764 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 0.022319 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.147720 # Request fanout histogram
---
> system.cpu.toL2Bus.trans_dist::UpgradeResp 2793 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 296339 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 296339 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 2890956 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 549028 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::InvalidateReq 4410 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::InvalidateResp 13 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 8678540 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2658068 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 14779 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 159341 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 11510728 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 370205760 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 99209257 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 13512 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 273080 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 469701609 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 132371 # Total snoops (count)
> system.cpu.toL2Bus.snoopTraffic 5775904 # Total snoop traffic (bytes)
> system.cpu.toL2Bus.snoop_fanout::samples 4004544 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.022245 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.147479 # Request fanout histogram
1224,1225c1228,1229
< system.cpu.toL2Bus.snoop_fanout::0 3913425 97.77% 97.77% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 89339 2.23% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 3915463 97.78% 97.78% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 89081 2.22% 100.00% # Request fanout histogram
1230,1231c1234,1235
< system.cpu.toL2Bus.snoop_fanout::total 4002764 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 7421735500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::total 4004544 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 7425335000 # Layer occupancy (ticks)
1233c1237
< system.cpu.toL2Bus.snoopLayer0.occupancy 289875 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoopLayer0.occupancy 287877 # Layer occupancy (ticks)
1235c1239
< system.cpu.toL2Bus.respLayer0.occupancy 4340119421 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 4341709800 # Layer occupancy (ticks)
1237c1241
< system.cpu.toL2Bus.respLayer1.occupancy 1313068534 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 1314266535 # Layer occupancy (ticks)
1239c1243
< system.cpu.toL2Bus.respLayer2.occupancy 11352493 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer2.occupancy 11403994 # Layer occupancy (ticks)
1241c1245
< system.cpu.toL2Bus.respLayer3.occupancy 91007942 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer3.occupancy 91100441 # Layer occupancy (ticks)
1243c1247
< system.iobus.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.iobus.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
1294c1298
< system.iobus.reqLayer0.occupancy 46393500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer0.occupancy 46325500 # Layer occupancy (ticks)
1298c1302
< system.iobus.reqLayer2.occupancy 333000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer2.occupancy 322500 # Layer occupancy (ticks)
1302c1306
< system.iobus.reqLayer4.occupancy 14000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer4.occupancy 14500 # Layer occupancy (ticks)
1304c1308
< system.iobus.reqLayer7.occupancy 91000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer7.occupancy 91500 # Layer occupancy (ticks)
1306c1310
< system.iobus.reqLayer8.occupancy 613000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer8.occupancy 623000 # Layer occupancy (ticks)
1308c1312
< system.iobus.reqLayer10.occupancy 21500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer10.occupancy 22500 # Layer occupancy (ticks)
1312c1316
< system.iobus.reqLayer14.occupancy 9500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks)
1316c1320
< system.iobus.reqLayer16.occupancy 52000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer16.occupancy 51500 # Layer occupancy (ticks)
1326c1330
< system.iobus.reqLayer21.occupancy 10500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer21.occupancy 9000 # Layer occupancy (ticks)
1328c1332
< system.iobus.reqLayer23.occupancy 6090000 # Layer occupancy (ticks)
---
> system.iobus.reqLayer23.occupancy 6084500 # Layer occupancy (ticks)
1330c1334
< system.iobus.reqLayer24.occupancy 39095500 # Layer occupancy (ticks)
---
> system.iobus.reqLayer24.occupancy 39097500 # Layer occupancy (ticks)
1332c1336
< system.iobus.reqLayer25.occupancy 187683346 # Layer occupancy (ticks)
---
> system.iobus.reqLayer25.occupancy 187729822 # Layer occupancy (ticks)
1338c1342
< system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
1340c1344
< system.iocache.tags.tagsinuse 1.033754 # Cycle average of tags in use
---
> system.iocache.tags.tagsinuse 1.033985 # Cycle average of tags in use
1344,1347c1348,1351
< system.iocache.tags.warmup_cycle 272028370000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::realview.ide 1.033754 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::realview.ide 0.064610 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.064610 # Average percentage of cache occupancy
---
> system.iocache.tags.warmup_cycle 272037045000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::realview.ide 1.033985 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::realview.ide 0.064624 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.064624 # Average percentage of cache occupancy
1353c1357
< system.iocache.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.iocache.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
1362,1369c1366,1373
< system.iocache.ReadReq_miss_latency::realview.ide 29456377 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 29456377 # number of ReadReq miss cycles
< system.iocache.WriteLineReq_miss_latency::realview.ide 4371874969 # number of WriteLineReq miss cycles
< system.iocache.WriteLineReq_miss_latency::total 4371874969 # number of WriteLineReq miss cycles
< system.iocache.demand_miss_latency::realview.ide 4401331346 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 4401331346 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::realview.ide 4401331346 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 4401331346 # number of overall miss cycles
---
> system.iocache.ReadReq_miss_latency::realview.ide 37405377 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 37405377 # number of ReadReq miss cycles
> system.iocache.WriteLineReq_miss_latency::realview.ide 4361655445 # number of WriteLineReq miss cycles
> system.iocache.WriteLineReq_miss_latency::total 4361655445 # number of WriteLineReq miss cycles
> system.iocache.demand_miss_latency::realview.ide 4399060822 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 4399060822 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::realview.ide 4399060822 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 4399060822 # number of overall miss cycles
1386,1393c1390,1397
< system.iocache.ReadReq_avg_miss_latency::realview.ide 125881.952991 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 125881.952991 # average ReadReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::realview.ide 120690.011291 # average WriteLineReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::total 120690.011291 # average WriteLineReq miss latency
< system.iocache.demand_avg_miss_latency::realview.ide 120723.334961 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 120723.334961 # average overall miss latency
< system.iocache.overall_avg_miss_latency::realview.ide 120723.334961 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 120723.334961 # average overall miss latency
---
> system.iocache.ReadReq_avg_miss_latency::realview.ide 159852.038462 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 159852.038462 # average ReadReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::realview.ide 120407.891039 # average WriteLineReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::total 120407.891039 # average WriteLineReq miss latency
> system.iocache.demand_avg_miss_latency::realview.ide 120661.057162 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 120661.057162 # average overall miss latency
> system.iocache.overall_avg_miss_latency::realview.ide 120661.057162 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 120661.057162 # average overall miss latency
1410,1417c1414,1421
< system.iocache.ReadReq_mshr_miss_latency::realview.ide 17756377 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 17756377 # number of ReadReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2558822831 # number of WriteLineReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::total 2558822831 # number of WriteLineReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::realview.ide 2576579208 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 2576579208 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::realview.ide 2576579208 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 2576579208 # number of overall MSHR miss cycles
---
> system.iocache.ReadReq_mshr_miss_latency::realview.ide 25705377 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 25705377 # number of ReadReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2548589823 # number of WriteLineReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::total 2548589823 # number of WriteLineReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::realview.ide 2574295200 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 2574295200 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::realview.ide 2574295200 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 2574295200 # number of overall MSHR miss cycles
1426,1436c1430,1440
< system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 75881.952991 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 75881.952991 # average ReadReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 70638.881156 # average WriteLineReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::total 70638.881156 # average WriteLineReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::realview.ide 70672.532997 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 70672.532997 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::realview.ide 70672.532997 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 70672.532997 # average overall mshr miss latency
< system.membus.snoop_filter.tot_requests 336642 # Total number of requests made to the snoop filter.
< system.membus.snoop_filter.hit_single_requests 137901 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.membus.snoop_filter.hit_multi_requests 539 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
---
> system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 109852.038462 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 109852.038462 # average ReadReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 70356.388665 # average WriteLineReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::total 70356.388665 # average WriteLineReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::realview.ide 70609.885348 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 70609.885348 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::realview.ide 70609.885348 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 70609.885348 # average overall mshr miss latency
> system.membus.snoop_filter.tot_requests 336307 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 137733 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.membus.snoop_filter.hit_multi_requests 538 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1440c1444
< system.membus.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.membus.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
1442c1446
< system.membus.trans_dist::ReadResp 71720 # Transaction distribution
---
> system.membus.trans_dist::ReadResp 71814 # Transaction distribution
1445,1446c1449,1450
< system.membus.trans_dist::WritebackDirty 124364 # Transaction distribution
< system.membus.trans_dist::CleanEvict 8933 # Transaction distribution
---
> system.membus.trans_dist::WritebackDirty 124324 # Transaction distribution
> system.membus.trans_dist::CleanEvict 8813 # Transaction distribution
1450,1452c1454,1456
< system.membus.trans_dist::ReadExReq 129451 # Transaction distribution
< system.membus.trans_dist::ReadExResp 129451 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 37471 # Transaction distribution
---
> system.membus.trans_dist::ReadExReq 129187 # Transaction distribution
> system.membus.trans_dist::ReadExResp 129187 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 37565 # Transaction distribution
1454c1458
< system.membus.trans_dist::InvalidateResp 4363 # Transaction distribution
---
> system.membus.trans_dist::InvalidateResp 4361 # Transaction distribution
1458,1459c1462,1463
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 446194 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 553762 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 445694 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 553262 # Packet count per connected master and slave (bytes)
1462c1466
< system.membus.pkt_count::total 626659 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count::total 626159 # Packet count per connected master and slave (bytes)
1466,1467c1470,1471
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16511968 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 16675753 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16498528 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 16662313 # Cumulative packet size per connected master and slave (bytes)
1470,1471c1474,1475
< system.membus.pkt_size::total 18992873 # Cumulative packet size per connected master and slave (bytes)
< system.membus.snoops 4867 # Total snoops (count)
---
> system.membus.pkt_size::total 18979433 # Cumulative packet size per connected master and slave (bytes)
> system.membus.snoops 4865 # Total snoops (count)
1473,1475c1477,1479
< system.membus.snoop_fanout::samples 265109 # Request fanout histogram
< system.membus.snoop_fanout::mean 0.018562 # Request fanout histogram
< system.membus.snoop_fanout::stdev 0.134973 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 264939 # Request fanout histogram
> system.membus.snoop_fanout::mean 0.018563 # Request fanout histogram
> system.membus.snoop_fanout::stdev 0.134975 # Request fanout histogram
1477,1478c1481,1482
< system.membus.snoop_fanout::0 260188 98.14% 98.14% # Request fanout histogram
< system.membus.snoop_fanout::1 4921 1.86% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 260021 98.14% 98.14% # Request fanout histogram
> system.membus.snoop_fanout::1 4918 1.86% 100.00% # Request fanout histogram
1483,1484c1487,1488
< system.membus.snoop_fanout::total 265109 # Request fanout histogram
< system.membus.reqLayer0.occupancy 92913500 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 264939 # Request fanout histogram
> system.membus.reqLayer0.occupancy 92843000 # Layer occupancy (ticks)
1488c1492
< system.membus.reqLayer2.occupancy 1698000 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 1694500 # Layer occupancy (ticks)
1490c1494
< system.membus.reqLayer5.occupancy 904283412 # Layer occupancy (ticks)
---
> system.membus.reqLayer5.occupancy 903707925 # Layer occupancy (ticks)
1492c1496
< system.membus.respLayer2.occupancy 988660500 # Layer occupancy (ticks)
---
> system.membus.respLayer2.occupancy 987836250 # Layer occupancy (ticks)
1494c1498
< system.membus.respLayer3.occupancy 5813415 # Layer occupancy (ticks)
---
> system.membus.respLayer3.occupancy 5807414 # Layer occupancy (ticks)
1496,1502c1500,1506
< system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.aaci_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.pci_host.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.cf_ctrl.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.gic.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.clcd.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.realview_io.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.aaci_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.pci_host.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.cf_ctrl.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.gic.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.clcd.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.realview_io.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
1509,1510c1513,1514
< system.realview.energy_ctrl.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.ethernet.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.realview.energy_ctrl.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.ethernet.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
1542,1548c1546,1552
< system.realview.hdlcd.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.ide.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.kmi0.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.kmi1.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.l2x0_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.lan_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.local_cpu_timer.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.realview.hdlcd.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.ide.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.kmi0.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.kmi1.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.l2x0_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.lan_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.local_cpu_timer.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
1553,1564c1557,1568
< system.realview.mmc_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.rtc.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.sp810_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.timer0.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.timer1.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.uart.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.uart1_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.uart2_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.uart3_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.usb_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.vgic.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
< system.realview.watchdog_fake.pwrStateResidencyTicks::UNDEFINED 2854886132500 # Cumulative time (in ticks) in various power states
---
> system.realview.mmc_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.rtc.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.sp810_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.timer0.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.timer1.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.uart.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.uart1_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.uart2_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.uart3_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.usb_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.vgic.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states
> system.realview.watchdog_fake.pwrStateResidencyTicks::UNDEFINED 2854944380500 # Cumulative time (in ticks) in various power states