3,5c3,5
< sim_seconds 2.852655 # Number of seconds simulated
< sim_ticks 2852654988500 # Number of ticks simulated
< final_tick 2852654988500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 2.858301 # Number of seconds simulated
> sim_ticks 2858301146500 # Number of ticks simulated
> final_tick 2858301146500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 116178 # Simulator instruction rate (inst/s)
< host_op_rate 140471 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 2957977243 # Simulator tick rate (ticks/s)
< host_mem_usage 618900 # Number of bytes of host memory used
< host_seconds 964.39 # Real time elapsed on the host
< sim_insts 112040950 # Number of instructions simulated
< sim_ops 135468925 # Number of ops (including micro ops) simulated
---
> host_inst_rate 158663 # Simulator instruction rate (inst/s)
> host_op_rate 191838 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 4049033168 # Simulator tick rate (ticks/s)
> host_mem_usage 629392 # Number of bytes of host memory used
> host_seconds 705.92 # Real time elapsed on the host
> sim_insts 112003872 # Number of instructions simulated
> sim_ops 135422492 # Number of ops (including micro ops) simulated
16c16
< system.physmem.bytes_read::cpu.dtb.walker 8064 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu.dtb.walker 7936 # Number of bytes read from this memory
18,19c18,19
< system.physmem.bytes_read::cpu.inst 1669952 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 9187372 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu.inst 1692928 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 9156716 # Number of bytes read from this memory
21,24c21,24
< system.physmem.bytes_read::total 10866412 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 1669952 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 1669952 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 7981376 # Number of bytes written to this memory
---
> system.physmem.bytes_read::total 10858604 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 1692928 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 1692928 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 7945984 # Number of bytes written to this memory
26,27c26,27
< system.physmem.bytes_written::total 7998900 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.dtb.walker 126 # Number of read requests responded to by this memory
---
> system.physmem.bytes_written::total 7963508 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.dtb.walker 124 # Number of read requests responded to by this memory
29,30c29,30
< system.physmem.num_reads::cpu.inst 26093 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 144074 # Number of read requests responded to by this memory
---
> system.physmem.num_reads::cpu.inst 26452 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 143595 # Number of read requests responded to by this memory
32,33c32,33
< system.physmem.num_reads::total 170309 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 124709 # Number of write requests responded to by this memory
---
> system.physmem.num_reads::total 170187 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 124156 # Number of write requests responded to by this memory
35,36c35,36
< system.physmem.num_writes::total 129090 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.dtb.walker 2827 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.num_writes::total 128537 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.dtb.walker 2776 # Total read bandwidth from this memory (bytes/s)
38,48c38,48
< system.physmem.bw_read::cpu.inst 585403 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 3220639 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::realview.ide 337 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 3809228 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 585403 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 585403 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 2797876 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::cpu.data 6143 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 2804019 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 2797876 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.dtb.walker 2827 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.bw_read::cpu.inst 592285 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 3203552 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::realview.ide 336 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 3798971 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 592285 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 592285 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 2779967 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::cpu.data 6131 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 2786098 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 2779967 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.dtb.walker 2776 # Total bandwidth to/from this memory (bytes/s)
50,97c50,97
< system.physmem.bw_total::cpu.inst 585403 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 3226782 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::realview.ide 337 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 6613247 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 170309 # Number of read requests accepted
< system.physmem.writeReqs 129090 # Number of write requests accepted
< system.physmem.readBursts 170309 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 129090 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 10890880 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 8896 # Total number of bytes read from write queue
< system.physmem.bytesWritten 8010944 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 10866412 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 7998900 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 139 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 3888 # Number of DRAM write bursts merged with an existing one
< system.physmem.neitherReadNorWriteReqs 40828 # Number of requests that are neither read nor write
< system.physmem.perBankRdBursts::0 10905 # Per bank write bursts
< system.physmem.perBankRdBursts::1 10842 # Per bank write bursts
< system.physmem.perBankRdBursts::2 10713 # Per bank write bursts
< system.physmem.perBankRdBursts::3 10735 # Per bank write bursts
< system.physmem.perBankRdBursts::4 13349 # Per bank write bursts
< system.physmem.perBankRdBursts::5 10818 # Per bank write bursts
< system.physmem.perBankRdBursts::6 11158 # Per bank write bursts
< system.physmem.perBankRdBursts::7 10982 # Per bank write bursts
< system.physmem.perBankRdBursts::8 10119 # Per bank write bursts
< system.physmem.perBankRdBursts::9 10274 # Per bank write bursts
< system.physmem.perBankRdBursts::10 10247 # Per bank write bursts
< system.physmem.perBankRdBursts::11 9187 # Per bank write bursts
< system.physmem.perBankRdBursts::12 10322 # Per bank write bursts
< system.physmem.perBankRdBursts::13 10753 # Per bank write bursts
< system.physmem.perBankRdBursts::14 10041 # Per bank write bursts
< system.physmem.perBankRdBursts::15 9725 # Per bank write bursts
< system.physmem.perBankWrBursts::0 8109 # Per bank write bursts
< system.physmem.perBankWrBursts::1 8208 # Per bank write bursts
< system.physmem.perBankWrBursts::2 8370 # Per bank write bursts
< system.physmem.perBankWrBursts::3 8304 # Per bank write bursts
< system.physmem.perBankWrBursts::4 7540 # Per bank write bursts
< system.physmem.perBankWrBursts::5 7865 # Per bank write bursts
< system.physmem.perBankWrBursts::6 8185 # Per bank write bursts
< system.physmem.perBankWrBursts::7 8104 # Per bank write bursts
< system.physmem.perBankWrBursts::8 7740 # Per bank write bursts
< system.physmem.perBankWrBursts::9 7807 # Per bank write bursts
< system.physmem.perBankWrBursts::10 7671 # Per bank write bursts
< system.physmem.perBankWrBursts::11 7052 # Per bank write bursts
< system.physmem.perBankWrBursts::12 7765 # Per bank write bursts
< system.physmem.perBankWrBursts::13 7977 # Per bank write bursts
< system.physmem.perBankWrBursts::14 7383 # Per bank write bursts
< system.physmem.perBankWrBursts::15 7091 # Per bank write bursts
---
> system.physmem.bw_total::cpu.inst 592285 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 3209683 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::realview.ide 336 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 6585070 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 170187 # Number of read requests accepted
> system.physmem.writeReqs 128537 # Number of write requests accepted
> system.physmem.readBursts 170187 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 128537 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 10884288 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 7680 # Total number of bytes read from write queue
> system.physmem.bytesWritten 7975936 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 10858604 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 7963508 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 120 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 3887 # Number of DRAM write bursts merged with an existing one
> system.physmem.neitherReadNorWriteReqs 40806 # Number of requests that are neither read nor write
> system.physmem.perBankRdBursts::0 10600 # Per bank write bursts
> system.physmem.perBankRdBursts::1 10887 # Per bank write bursts
> system.physmem.perBankRdBursts::2 11108 # Per bank write bursts
> system.physmem.perBankRdBursts::3 10980 # Per bank write bursts
> system.physmem.perBankRdBursts::4 13553 # Per bank write bursts
> system.physmem.perBankRdBursts::5 10410 # Per bank write bursts
> system.physmem.perBankRdBursts::6 10585 # Per bank write bursts
> system.physmem.perBankRdBursts::7 10816 # Per bank write bursts
> system.physmem.perBankRdBursts::8 10327 # Per bank write bursts
> system.physmem.perBankRdBursts::9 10604 # Per bank write bursts
> system.physmem.perBankRdBursts::10 9912 # Per bank write bursts
> system.physmem.perBankRdBursts::11 9123 # Per bank write bursts
> system.physmem.perBankRdBursts::12 10363 # Per bank write bursts
> system.physmem.perBankRdBursts::13 10770 # Per bank write bursts
> system.physmem.perBankRdBursts::14 10067 # Per bank write bursts
> system.physmem.perBankRdBursts::15 9962 # Per bank write bursts
> system.physmem.perBankWrBursts::0 7842 # Per bank write bursts
> system.physmem.perBankWrBursts::1 8249 # Per bank write bursts
> system.physmem.perBankWrBursts::2 8721 # Per bank write bursts
> system.physmem.perBankWrBursts::3 8464 # Per bank write bursts
> system.physmem.perBankWrBursts::4 7420 # Per bank write bursts
> system.physmem.perBankWrBursts::5 7583 # Per bank write bursts
> system.physmem.perBankWrBursts::6 7625 # Per bank write bursts
> system.physmem.perBankWrBursts::7 7909 # Per bank write bursts
> system.physmem.perBankWrBursts::8 7872 # Per bank write bursts
> system.physmem.perBankWrBursts::9 8104 # Per bank write bursts
> system.physmem.perBankWrBursts::10 7451 # Per bank write bursts
> system.physmem.perBankWrBursts::11 6976 # Per bank write bursts
> system.physmem.perBankWrBursts::12 7788 # Per bank write bursts
> system.physmem.perBankWrBursts::13 7975 # Per bank write bursts
> system.physmem.perBankWrBursts::14 7387 # Per bank write bursts
> system.physmem.perBankWrBursts::15 7258 # Per bank write bursts
99,100c99,100
< system.physmem.numWrRetry 9 # Number of times write queue was full causing retry
< system.physmem.totGap 2852654585000 # Total gap between requests
---
> system.physmem.numWrRetry 16 # Number of times write queue was full causing retry
> system.physmem.totGap 2858300743000 # Total gap between requests
107c107
< system.physmem.readPktSize::6 169752 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 169630 # Read request sizes (log2)
114,117c114,117
< system.physmem.writePktSize::6 124709 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 163118 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 6752 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 288 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 124156 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 163271 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 6497 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 287 # What read queue length does an incoming req see
162,269c162,269
< system.physmem.wrQLenPdf::15 2006 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 2382 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 6432 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 6848 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 6545 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 6600 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 6545 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 7831 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 8111 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 9317 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 8521 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 8298 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 7372 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 7570 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 7489 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 6676 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 6538 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 6515 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 200 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 252 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 281 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 179 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 148 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 161 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 169 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 158 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 150 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 139 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 148 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 123 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 90 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 132 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 113 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 105 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 90 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 80 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 106 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 105 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 117 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 84 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 132 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 89 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 56 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 40 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 28 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 44 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 32 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 19 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 21 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 60691 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 311.442553 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 184.035683 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 329.553660 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 22186 36.56% 36.56% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 14675 24.18% 60.74% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 6464 10.65% 71.39% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 3592 5.92% 77.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 2485 4.09% 81.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 1671 2.75% 84.15% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 1111 1.83% 85.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1120 1.85% 87.83% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 7387 12.17% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 60691 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 6290 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 27.051669 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 539.627643 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-2047 6288 99.97% 99.97% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::2048-4095 1 0.02% 99.98% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::40960-43007 1 0.02% 100.00% # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::total 6290 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 6290 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 19.900000 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 18.361154 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 12.375647 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-19 5497 87.39% 87.39% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20-23 61 0.97% 88.36% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24-27 183 2.91% 91.27% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::28-31 46 0.73% 92.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-35 63 1.00% 93.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::36-39 171 2.72% 95.72% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::40-43 19 0.30% 96.03% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::44-47 8 0.13% 96.15% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-51 10 0.16% 96.31% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::52-55 10 0.16% 96.47% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::56-59 3 0.05% 96.52% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::60-63 2 0.03% 96.55% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::64-67 171 2.72% 99.27% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::68-71 2 0.03% 99.30% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::72-75 4 0.06% 99.36% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::76-79 5 0.08% 99.44% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-83 3 0.05% 99.49% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::96-99 4 0.06% 99.55% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::100-103 2 0.03% 99.59% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::104-107 1 0.02% 99.60% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::112-115 1 0.02% 99.62% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::116-119 1 0.02% 99.63% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::124-127 1 0.02% 99.65% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-131 15 0.24% 99.89% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::132-135 1 0.02% 99.90% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::148-151 1 0.02% 99.92% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::152-155 3 0.05% 99.97% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::180-183 1 0.02% 99.98% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::224-227 1 0.02% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 6290 # Writes before turning the bus around for reads
< system.physmem.totQLat 1692148250 # Total ticks spent queuing
< system.physmem.totMemAccLat 4882835750 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 850850000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 9943.87 # Average queueing delay per DRAM burst
---
> system.physmem.wrQLenPdf::15 1999 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 2366 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 6060 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 6285 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 6722 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 6794 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 7541 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 7289 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 8121 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 8253 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 8186 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 9555 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 7722 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 7050 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 7178 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 6841 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 6509 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 6410 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 319 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 249 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 180 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 208 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 166 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 173 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 143 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 150 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 123 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 172 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 144 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 174 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 141 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 134 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 141 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 144 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 153 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 91 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 78 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 85 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 95 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 80 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 59 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 50 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 49 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 43 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 57 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 34 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 40 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 37 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 42 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 61607 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 306.136640 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 182.409953 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 323.199512 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 22530 36.57% 36.57% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 14842 24.09% 60.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 6878 11.16% 71.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 3579 5.81% 77.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 2575 4.18% 81.82% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 2036 3.30% 85.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 1091 1.77% 86.89% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1049 1.70% 88.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 7027 11.41% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 61607 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 6204 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 27.410058 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 569.248357 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-2047 6203 99.98% 99.98% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::43008-45055 1 0.02% 100.00% # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::total 6204 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 6204 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 20.087685 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 18.454852 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 12.723718 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-19 5415 87.28% 87.28% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20-23 82 1.32% 88.60% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24-27 29 0.47% 89.07% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::28-31 170 2.74% 91.81% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-35 36 0.58% 92.39% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::36-39 140 2.26% 94.65% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::40-43 51 0.82% 95.47% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::44-47 9 0.15% 95.62% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-51 26 0.42% 96.03% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::52-55 17 0.27% 96.31% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::56-59 4 0.06% 96.37% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::60-63 8 0.13% 96.50% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::64-67 160 2.58% 99.08% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::68-71 2 0.03% 99.11% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::72-75 4 0.06% 99.18% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::76-79 20 0.32% 99.50% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-83 1 0.02% 99.52% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::96-99 2 0.03% 99.55% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::100-103 4 0.06% 99.61% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::108-111 1 0.02% 99.63% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::112-115 3 0.05% 99.68% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::124-127 1 0.02% 99.69% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-131 8 0.13% 99.82% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::140-143 1 0.02% 99.84% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::144-147 1 0.02% 99.85% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::152-155 3 0.05% 99.90% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::156-159 3 0.05% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::164-167 1 0.02% 99.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::168-171 1 0.02% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::200-203 1 0.02% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 6204 # Writes before turning the bus around for reads
> system.physmem.totQLat 1827154250 # Total ticks spent queuing
> system.physmem.totMemAccLat 5015910500 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 850335000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 10743.73 # Average queueing delay per DRAM burst
271,275c271,275
< system.physmem.avgMemAccLat 28693.87 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 3.82 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 2.81 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 3.81 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 2.80 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 29493.73 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 3.81 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 2.79 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 3.80 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 2.79 # Average system write bandwidth in MiByte/s
281,298c281,298
< system.physmem.avgWrQLen 24.70 # Average write queue length when enqueuing
< system.physmem.readRowHits 140376 # Number of row buffer hits during reads
< system.physmem.writeRowHits 94273 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 82.49 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 75.30 # Row buffer hit rate for writes
< system.physmem.avgGap 9527936.25 # Average gap between requests
< system.physmem.pageHitRate 79.44 # Row buffer hit rate, read and write combined
< system.physmem_0.actEnergy 240143400 # Energy for activate commands per rank (pJ)
< system.physmem_0.preEnergy 131030625 # Energy for precharge commands per rank (pJ)
< system.physmem_0.readEnergy 698115600 # Energy for read commands per rank (pJ)
< system.physmem_0.writeEnergy 419158800 # Energy for write commands per rank (pJ)
< system.physmem_0.refreshEnergy 186321127200 # Energy for refresh commands per rank (pJ)
< system.physmem_0.actBackEnergy 83459244105 # Energy for active background per rank (pJ)
< system.physmem_0.preBackEnergy 1638379332000 # Energy for precharge background per rank (pJ)
< system.physmem_0.totalEnergy 1909648151730 # Total energy per rank (pJ)
< system.physmem_0.averagePower 669.429846 # Core power per rank (mW)
< system.physmem_0.memoryStateTime::IDLE 2725453951250 # Time in different power states
< system.physmem_0.memoryStateTime::REF 95256200000 # Time in different power states
---
> system.physmem.avgWrQLen 26.50 # Average write queue length when enqueuing
> system.physmem.readRowHits 139389 # Number of row buffer hits during reads
> system.physmem.writeRowHits 93694 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 81.96 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 75.17 # Row buffer hit rate for writes
> system.physmem.avgGap 9568366.60 # Average gap between requests
> system.physmem.pageHitRate 79.09 # Row buffer hit rate, read and write combined
> system.physmem_0.actEnergy 240959880 # Energy for activate commands per rank (pJ)
> system.physmem_0.preEnergy 131476125 # Energy for precharge commands per rank (pJ)
> system.physmem_0.readEnergy 693724200 # Energy for read commands per rank (pJ)
> system.physmem_0.writeEnergy 413508240 # Energy for write commands per rank (pJ)
> system.physmem_0.refreshEnergy 186689833200 # Energy for refresh commands per rank (pJ)
> system.physmem_0.actBackEnergy 86986692810 # Energy for active background per rank (pJ)
> system.physmem_0.preBackEnergy 1638672097500 # Energy for precharge background per rank (pJ)
> system.physmem_0.totalEnergy 1913828291955 # Total energy per rank (pJ)
> system.physmem_0.averagePower 669.570205 # Core power per rank (mW)
> system.physmem_0.memoryStateTime::IDLE 2725916009250 # Time in different power states
> system.physmem_0.memoryStateTime::REF 95444700000 # Time in different power states
300c300
< system.physmem_0.memoryStateTime::ACT 31938521250 # Time in different power states
---
> system.physmem_0.memoryStateTime::ACT 36932994500 # Time in different power states
302,312c302,312
< system.physmem_1.actEnergy 218680560 # Energy for activate commands per rank (pJ)
< system.physmem_1.preEnergy 119319750 # Energy for precharge commands per rank (pJ)
< system.physmem_1.readEnergy 629202600 # Energy for read commands per rank (pJ)
< system.physmem_1.writeEnergy 391949280 # Energy for write commands per rank (pJ)
< system.physmem_1.refreshEnergy 186321127200 # Energy for refresh commands per rank (pJ)
< system.physmem_1.actBackEnergy 82079606700 # Energy for active background per rank (pJ)
< system.physmem_1.preBackEnergy 1639589540250 # Energy for precharge background per rank (pJ)
< system.physmem_1.totalEnergy 1909349426340 # Total energy per rank (pJ)
< system.physmem_1.averagePower 669.325127 # Core power per rank (mW)
< system.physmem_1.memoryStateTime::IDLE 2727485699500 # Time in different power states
< system.physmem_1.memoryStateTime::REF 95256200000 # Time in different power states
---
> system.physmem_1.actEnergy 224789040 # Energy for activate commands per rank (pJ)
> system.physmem_1.preEnergy 122652750 # Energy for precharge commands per rank (pJ)
> system.physmem_1.readEnergy 632790600 # Energy for read commands per rank (pJ)
> system.physmem_1.writeEnergy 394055280 # Energy for write commands per rank (pJ)
> system.physmem_1.refreshEnergy 186689833200 # Energy for refresh commands per rank (pJ)
> system.physmem_1.actBackEnergy 85302372735 # Energy for active background per rank (pJ)
> system.physmem_1.preBackEnergy 1640149571250 # Energy for precharge background per rank (pJ)
> system.physmem_1.totalEnergy 1913516064855 # Total energy per rank (pJ)
> system.physmem_1.averagePower 669.460970 # Core power per rank (mW)
> system.physmem_1.memoryStateTime::IDLE 2728391286000 # Time in different power states
> system.physmem_1.memoryStateTime::REF 95444700000 # Time in different power states
314c314
< system.physmem_1.memoryStateTime::ACT 29912992000 # Time in different power states
---
> system.physmem_1.memoryStateTime::ACT 34465013500 # Time in different power states
334,338c334,338
< system.cpu.branchPred.lookups 31017301 # Number of BP lookups
< system.cpu.branchPred.condPredicted 16826801 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 2510748 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 18518050 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 13329905 # Number of BTB hits
---
> system.cpu.branchPred.lookups 31040865 # Number of BP lookups
> system.cpu.branchPred.condPredicted 16831531 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 2506988 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 18486474 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 13317466 # Number of BTB hits
340,342c340,342
< system.cpu.branchPred.BTBHitPct 71.983308 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 7858653 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 1517345 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 72.038973 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 7868005 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 1514854 # Number of incorrect RAS predictions.
373,396c373,394
< system.cpu.dtb.walker.walks 65935 # Table walker walks requested
< system.cpu.dtb.walker.walksShort 65935 # Table walker walks initiated with short descriptors
< system.cpu.dtb.walker.walksShortTerminationLevel::Level1 43131 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walksShortTerminationLevel::Level2 22804 # Level at which table walker walks with short descriptors terminate
< system.cpu.dtb.walker.walkWaitTime::samples 65935 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::0 65935 100.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkWaitTime::total 65935 # Table walker wait (enqueue to first request) latency
< system.cpu.dtb.walker.walkCompletionTime::samples 7817 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::mean 11967.954458 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::gmean 9949.329384 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::stdev 7404.205030 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::0-16383 6115 78.23% 78.23% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::16384-32767 1696 21.70% 99.92% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::81920-98303 4 0.05% 99.97% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::98304-114687 1 0.01% 99.99% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::180224-196607 1 0.01% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walkCompletionTime::total 7817 # Table walker service (enqueue to completion) latency
< system.cpu.dtb.walker.walksPending::samples 260813000 # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::0 260813000 100.00% 100.00% # Table walker pending requests distribution
< system.cpu.dtb.walker.walksPending::total 260813000 # Table walker pending requests distribution
< system.cpu.dtb.walker.walkPageSizes::4K 6422 82.15% 82.15% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::1M 1395 17.85% 100.00% # Table walker page sizes translated
< system.cpu.dtb.walker.walkPageSizes::total 7817 # Table walker page sizes translated
< system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 65935 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walks 66489 # Table walker walks requested
> system.cpu.dtb.walker.walksShort 66489 # Table walker walks initiated with short descriptors
> system.cpu.dtb.walker.walksShortTerminationLevel::Level1 43580 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walksShortTerminationLevel::Level2 22909 # Level at which table walker walks with short descriptors terminate
> system.cpu.dtb.walker.walkWaitTime::samples 66489 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::0 66489 100.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkWaitTime::total 66489 # Table walker wait (enqueue to first request) latency
> system.cpu.dtb.walker.walkCompletionTime::samples 7766 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::mean 12735.320628 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::gmean 10552.887084 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::stdev 8498.851872 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::0-32767 7759 99.91% 99.91% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::131072-163839 6 0.08% 99.99% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::294912-327679 1 0.01% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walkCompletionTime::total 7766 # Table walker service (enqueue to completion) latency
> system.cpu.dtb.walker.walksPending::samples 513949000 # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::0 513949000 100.00% 100.00% # Table walker pending requests distribution
> system.cpu.dtb.walker.walksPending::total 513949000 # Table walker pending requests distribution
> system.cpu.dtb.walker.walkPageSizes::4K 6383 82.19% 82.19% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::1M 1383 17.81% 100.00% # Table walker page sizes translated
> system.cpu.dtb.walker.walkPageSizes::total 7766 # Table walker page sizes translated
> system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 66489 # Table walker requests started/completed, data/inst
398,399c396,397
< system.cpu.dtb.walker.walkRequestOrigin_Requested::total 65935 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7817 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Requested::total 66489 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 7766 # Table walker requests started/completed, data/inst
401,402c399,400
< system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7817 # Table walker requests started/completed, data/inst
< system.cpu.dtb.walker.walkRequestOrigin::total 73752 # Table walker requests started/completed, data/inst
---
> system.cpu.dtb.walker.walkRequestOrigin_Completed::total 7766 # Table walker requests started/completed, data/inst
> system.cpu.dtb.walker.walkRequestOrigin::total 74255 # Table walker requests started/completed, data/inst
405,408c403,406
< system.cpu.dtb.read_hits 24760096 # DTB read hits
< system.cpu.dtb.read_misses 58949 # DTB read misses
< system.cpu.dtb.write_hits 19444061 # DTB write hits
< system.cpu.dtb.write_misses 6986 # DTB write misses
---
> system.cpu.dtb.read_hits 24754555 # DTB read hits
> system.cpu.dtb.read_misses 59253 # DTB read misses
> system.cpu.dtb.write_hits 19441053 # DTB write hits
> system.cpu.dtb.write_misses 7236 # DTB write misses
413,415c411,413
< system.cpu.dtb.flush_entries 4353 # Number of entries that have been flushed from TLB
< system.cpu.dtb.align_faults 1337 # Number of TLB faults due to alignment restrictions
< system.cpu.dtb.prefetch_faults 1780 # Number of TLB faults due to prefetch
---
> system.cpu.dtb.flush_entries 4351 # Number of entries that have been flushed from TLB
> system.cpu.dtb.align_faults 1268 # Number of TLB faults due to alignment restrictions
> system.cpu.dtb.prefetch_faults 1795 # Number of TLB faults due to prefetch
417,419c415,417
< system.cpu.dtb.perms_faults 739 # Number of TLB faults due to permissions restrictions
< system.cpu.dtb.read_accesses 24819045 # DTB read accesses
< system.cpu.dtb.write_accesses 19451047 # DTB write accesses
---
> system.cpu.dtb.perms_faults 764 # Number of TLB faults due to permissions restrictions
> system.cpu.dtb.read_accesses 24813808 # DTB read accesses
> system.cpu.dtb.write_accesses 19448289 # DTB write accesses
421,423c419,421
< system.cpu.dtb.hits 44204157 # DTB hits
< system.cpu.dtb.misses 65935 # DTB misses
< system.cpu.dtb.accesses 44270092 # DTB accesses
---
> system.cpu.dtb.hits 44195608 # DTB hits
> system.cpu.dtb.misses 66489 # DTB misses
> system.cpu.dtb.accesses 44262097 # DTB accesses
453,474c451,471
< system.cpu.itb.walker.walks 5452 # Table walker walks requested
< system.cpu.itb.walker.walksShort 5452 # Table walker walks initiated with short descriptors
< system.cpu.itb.walker.walksShortTerminationLevel::Level1 318 # Level at which table walker walks with short descriptors terminate
< system.cpu.itb.walker.walksShortTerminationLevel::Level2 5134 # Level at which table walker walks with short descriptors terminate
< system.cpu.itb.walker.walkWaitTime::samples 5452 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::0 5452 100.00% 100.00% # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkWaitTime::total 5452 # Table walker wait (enqueue to first request) latency
< system.cpu.itb.walker.walkCompletionTime::samples 3184 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::mean 12119.032663 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::gmean 10076.122020 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::stdev 7085.501487 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::0-8191 1309 41.11% 41.11% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::8192-16383 1160 36.43% 77.54% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::16384-24575 714 22.42% 99.97% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::81920-90111 1 0.03% 100.00% # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walkCompletionTime::total 3184 # Table walker service (enqueue to completion) latency
< system.cpu.itb.walker.walksPending::samples 260408500 # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::0 260408500 100.00% 100.00% # Table walker pending requests distribution
< system.cpu.itb.walker.walksPending::total 260408500 # Table walker pending requests distribution
< system.cpu.itb.walker.walkPageSizes::4K 2874 90.26% 90.26% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::1M 310 9.74% 100.00% # Table walker page sizes translated
< system.cpu.itb.walker.walkPageSizes::total 3184 # Table walker page sizes translated
---
> system.cpu.itb.walker.walks 5448 # Table walker walks requested
> system.cpu.itb.walker.walksShort 5448 # Table walker walks initiated with short descriptors
> system.cpu.itb.walker.walksShortTerminationLevel::Level1 320 # Level at which table walker walks with short descriptors terminate
> system.cpu.itb.walker.walksShortTerminationLevel::Level2 5128 # Level at which table walker walks with short descriptors terminate
> system.cpu.itb.walker.walkWaitTime::samples 5448 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::0 5448 100.00% 100.00% # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkWaitTime::total 5448 # Table walker wait (enqueue to first request) latency
> system.cpu.itb.walker.walkCompletionTime::samples 3191 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::mean 12717.173300 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::gmean 10597.999219 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::stdev 7372.723577 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::0-16383 2455 76.94% 76.94% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::16384-32767 735 23.03% 99.97% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::131072-147455 1 0.03% 100.00% # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walkCompletionTime::total 3191 # Table walker service (enqueue to completion) latency
> system.cpu.itb.walker.walksPending::samples 513294500 # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::0 513294500 100.00% 100.00% # Table walker pending requests distribution
> system.cpu.itb.walker.walksPending::total 513294500 # Table walker pending requests distribution
> system.cpu.itb.walker.walkPageSizes::4K 2881 90.29% 90.29% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::1M 310 9.71% 100.00% # Table walker page sizes translated
> system.cpu.itb.walker.walkPageSizes::total 3191 # Table walker page sizes translated
476,477c473,474
< system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 5452 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Requested::total 5452 # Table walker requests started/completed, data/inst
---
> system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 5448 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Requested::total 5448 # Table walker requests started/completed, data/inst
479,483c476,480
< system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3184 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin_Completed::total 3184 # Table walker requests started/completed, data/inst
< system.cpu.itb.walker.walkRequestOrigin::total 8636 # Table walker requests started/completed, data/inst
< system.cpu.itb.inst_hits 57598025 # ITB inst hits
< system.cpu.itb.inst_misses 5452 # ITB inst misses
---
> system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 3191 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin_Completed::total 3191 # Table walker requests started/completed, data/inst
> system.cpu.itb.walker.walkRequestOrigin::total 8639 # Table walker requests started/completed, data/inst
> system.cpu.itb.inst_hits 57598121 # ITB inst hits
> system.cpu.itb.inst_misses 5448 # ITB inst misses
492c489
< system.cpu.itb.flush_entries 2973 # Number of entries that have been flushed from TLB
---
> system.cpu.itb.flush_entries 2979 # Number of entries that have been flushed from TLB
496c493
< system.cpu.itb.perms_faults 8340 # Number of TLB faults due to permissions restrictions
---
> system.cpu.itb.perms_faults 8499 # Number of TLB faults due to permissions restrictions
499,503c496,500
< system.cpu.itb.inst_accesses 57603477 # ITB inst accesses
< system.cpu.itb.hits 57598025 # DTB hits
< system.cpu.itb.misses 5452 # DTB misses
< system.cpu.itb.accesses 57603477 # DTB accesses
< system.cpu.numCycles 315393196 # number of cpu cycles simulated
---
> system.cpu.itb.inst_accesses 57603569 # ITB inst accesses
> system.cpu.itb.hits 57598121 # DTB hits
> system.cpu.itb.misses 5448 # DTB misses
> system.cpu.itb.accesses 57603569 # DTB accesses
> system.cpu.numCycles 332010047 # number of cpu cycles simulated
506,512c503,509
< system.cpu.committedInsts 112040950 # Number of instructions committed
< system.cpu.committedOps 135468925 # Number of ops (including micro ops) committed
< system.cpu.discardedOps 7774524 # Number of ops (including micro ops) which were discarded before commit
< system.cpu.numFetchSuspends 3033 # Number of times Execute suspended instruction fetching
< system.cpu.quiesceCycles 5389977386 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.cpi 2.814981 # CPI: cycles per instruction
< system.cpu.ipc 0.355242 # IPC: instructions per cycle
---
> system.cpu.committedInsts 112003872 # Number of instructions committed
> system.cpu.committedOps 135422492 # Number of ops (including micro ops) committed
> system.cpu.discardedOps 7777324 # Number of ops (including micro ops) which were discarded before commit
> system.cpu.numFetchSuspends 3034 # Number of times Execute suspended instruction fetching
> system.cpu.quiesceCycles 5384653012 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.cpi 2.964273 # CPI: cycles per instruction
> system.cpu.ipc 0.337351 # IPC: instructions per cycle
514,525c511,522
< system.cpu.kern.inst.quiesce 3033 # number of quiesce instructions executed
< system.cpu.tickCycles 227419103 # Number of cycles that the object actually ticked
< system.cpu.idleCycles 87974093 # Total number of cycles that the object has spent stopped
< system.cpu.dcache.tags.replacements 843754 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.948230 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 42602633 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 844266 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 50.461150 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 310642500 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.948230 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999899 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999899 # Average percentage of cache occupancy
---
> system.cpu.kern.inst.quiesce 3034 # number of quiesce instructions executed
> system.cpu.tickCycles 227998615 # Number of cycles that the object actually ticked
> system.cpu.idleCycles 104011432 # Total number of cycles that the object has spent stopped
> system.cpu.dcache.tags.replacements 840949 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.900791 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 42597434 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 841461 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 50.623183 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 590729500 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.900791 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999806 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999806 # Average percentage of cache occupancy
527,529c524,526
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 100 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 358 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 54 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 362 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 51 # Occupied blocks per task id
531,554c528,551
< system.cpu.dcache.tags.tag_accesses 176183318 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 176183318 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 23061882 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 23061882 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 18277764 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 18277764 # number of WriteReq hits
< system.cpu.dcache.SoftPFReq_hits::cpu.data 356325 # number of SoftPFReq hits
< system.cpu.dcache.SoftPFReq_hits::total 356325 # number of SoftPFReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 443565 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 443565 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 460145 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 460145 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 41339646 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 41339646 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 41695971 # number of overall hits
< system.cpu.dcache.overall_hits::total 41695971 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 494235 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 494235 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 548281 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 548281 # number of WriteReq misses
< system.cpu.dcache.SoftPFReq_misses::cpu.data 170165 # number of SoftPFReq misses
< system.cpu.dcache.SoftPFReq_misses::total 170165 # number of SoftPFReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 22392 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 22392 # number of LoadLockedReq misses
---
> system.cpu.dcache.tags.tag_accesses 176149332 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 176149332 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 23058407 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 23058407 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 18275243 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 18275243 # number of WriteReq hits
> system.cpu.dcache.SoftPFReq_hits::cpu.data 356879 # number of SoftPFReq hits
> system.cpu.dcache.SoftPFReq_hits::total 356879 # number of SoftPFReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 443776 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 443776 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 460246 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 460246 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 41333650 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 41333650 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 41690529 # number of overall hits
> system.cpu.dcache.overall_hits::total 41690529 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 492651 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 492651 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 547770 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 547770 # number of WriteReq misses
> system.cpu.dcache.SoftPFReq_misses::cpu.data 169693 # number of SoftPFReq misses
> system.cpu.dcache.SoftPFReq_misses::total 169693 # number of SoftPFReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 22295 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 22295 # number of LoadLockedReq misses
557,566c554,563
< system.cpu.dcache.demand_misses::cpu.data 1042516 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 1042516 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 1212681 # number of overall misses
< system.cpu.dcache.overall_misses::total 1212681 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 7291153500 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 7291153500 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 23268838480 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 23268838480 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 283155000 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 283155000 # number of LoadLockedReq miss cycles
---
> system.cpu.dcache.demand_misses::cpu.data 1040421 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 1040421 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 1210114 # number of overall misses
> system.cpu.dcache.overall_misses::total 1210114 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 8002189000 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 8002189000 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 35630203980 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 35630203980 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 292207000 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 292207000 # number of LoadLockedReq miss cycles
569,594c566,591
< system.cpu.dcache.demand_miss_latency::cpu.data 30559991980 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 30559991980 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 30559991980 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 30559991980 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 23556117 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 23556117 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 18826045 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 18826045 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::cpu.data 526490 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.SoftPFReq_accesses::total 526490 # number of SoftPFReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 465957 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 465957 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 460147 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 460147 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 42382162 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 42382162 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 42908652 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 42908652 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.020981 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.020981 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.029124 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.029124 # miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.323207 # miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_miss_rate::total 0.323207 # miss rate for SoftPFReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.048056 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.048056 # miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.demand_miss_latency::cpu.data 43632392980 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 43632392980 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 43632392980 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 43632392980 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 23551058 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 23551058 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 18823013 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 18823013 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::cpu.data 526572 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.SoftPFReq_accesses::total 526572 # number of SoftPFReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 466071 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 466071 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 460248 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 460248 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 42374071 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 42374071 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 42900643 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 42900643 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.020918 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.020918 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.029101 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.029101 # miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.322260 # miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_miss_rate::total 0.322260 # miss rate for SoftPFReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.047836 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.047836 # miss rate for LoadLockedReq accesses
597,606c594,603
< system.cpu.dcache.demand_miss_rate::cpu.data 0.024598 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.024598 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.028262 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.028262 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14752.402197 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 14752.402197 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42439.622165 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 42439.622165 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 12645.364416 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 12645.364416 # average LoadLockedReq miss latency
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.024553 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.024553 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.028207 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.028207 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16243.119368 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 16243.119368 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65045.920697 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 65045.920697 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13106.391568 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13106.391568 # average LoadLockedReq miss latency
609,613c606,610
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 29313.691090 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 29313.691090 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 25200.355229 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 25200.355229 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 269 # number of cycles access was blocked
---
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 41937.247499 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 41937.247499 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 36056.431857 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 36056.431857 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 277 # number of cycles access was blocked
615c612
< system.cpu.dcache.blocked::no_mshrs 21 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 23 # number of cycles access was blocked
617c614
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 12.809524 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 12.043478 # average number of cycles each access was blocked
621,640c618,637
< system.cpu.dcache.writebacks::writebacks 699241 # number of writebacks
< system.cpu.dcache.writebacks::total 699241 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 75816 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 75816 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 249572 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 249572 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 14161 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 14161 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 325388 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 325388 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 325388 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 325388 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 418419 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 418419 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 298709 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 298709 # number of WriteReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 121784 # number of SoftPFReq MSHR misses
< system.cpu.dcache.SoftPFReq_mshr_misses::total 121784 # number of SoftPFReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8231 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 8231 # number of LoadLockedReq MSHR misses
---
> system.cpu.dcache.writebacks::writebacks 698521 # number of writebacks
> system.cpu.dcache.writebacks::total 698521 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 76580 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 76580 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 249277 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 249277 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 14066 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 14066 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 325857 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 325857 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 325857 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 325857 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 416071 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 416071 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 298493 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 298493 # number of WriteReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 121470 # number of SoftPFReq MSHR misses
> system.cpu.dcache.SoftPFReq_mshr_misses::total 121470 # number of SoftPFReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8229 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 8229 # number of LoadLockedReq MSHR misses
643,646c640,643
< system.cpu.dcache.demand_mshr_misses::cpu.data 717128 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 717128 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 838912 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 838912 # number of overall MSHR misses
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 714564 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 714564 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 836034 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 836034 # number of overall MSHR misses
653,660c650,657
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5922558000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 5922558000 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 12450120000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 12450120000 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1618736500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1618736500 # number of SoftPFReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 109455500 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 109455500 # number of LoadLockedReq MSHR miss cycles
---
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6493922500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 6493922500 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 19218375500 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 19218375500 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1715298500 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1715298500 # number of SoftPFReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 114624000 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 114624000 # number of LoadLockedReq MSHR miss cycles
663,680c660,677
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 18372678000 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 18372678000 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 19991414500 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 19991414500 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 5909069000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 5909069000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 4568816000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 4568816000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 10477885000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 10477885000 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017763 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017763 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015867 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015867 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.231313 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.231313 # mshr miss rate for SoftPFReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.017665 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.017665 # mshr miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 25712298000 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 25712298000 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27427596500 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 27427596500 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 5937313500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 5937313500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 4787315000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 4787315000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 10724628500 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 10724628500 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017667 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017667 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015858 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015858 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.230681 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.230681 # mshr miss rate for SoftPFReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.017656 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.017656 # mshr miss rate for LoadLockedReq accesses
683,694c680,691
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016921 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.016921 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.019551 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.019551 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14154.610570 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14154.610570 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 41679.761909 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 41679.761909 # average WriteReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 13291.865105 # average SoftPFReq mshr miss latency
< system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 13291.865105 # average SoftPFReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13297.958936 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13297.958936 # average LoadLockedReq mshr miss latency
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016863 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.016863 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.019488 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.019488 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15607.726806 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15607.726806 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 64384.677363 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 64384.677363 # average WriteReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 14121.169836 # average SoftPFReq mshr miss latency
> system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 14121.169836 # average SoftPFReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13929.274517 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13929.274517 # average LoadLockedReq mshr miss latency
697,706c694,703
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 25619.802880 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 25619.802880 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 23830.168719 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 23830.168719 # average overall mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 189831.309432 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 189831.309432 # average ReadReq mshr uncacheable latency
< system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 165638.835515 # average WriteReq mshr uncacheable latency
< system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total 165638.835515 # average WriteReq mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 178465.449405 # average overall mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 178465.449405 # average overall mshr uncacheable latency
---
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35983.198146 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 35983.198146 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 32806.795537 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 32806.795537 # average overall mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 190738.675790 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 190738.675790 # average ReadReq mshr uncacheable latency
> system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 173560.345140 # average WriteReq mshr uncacheable latency
> system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total 173560.345140 # average WriteReq mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 182668.128630 # average overall mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 182668.128630 # average overall mshr uncacheable latency
708,716c705,713
< system.cpu.icache.tags.replacements 2895998 # number of replacements
< system.cpu.icache.tags.tagsinuse 511.404759 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 54692690 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 2896510 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 18.882272 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 15448784500 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 511.404759 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.998837 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.998837 # Average percentage of cache occupancy
---
> system.cpu.icache.tags.replacements 2897329 # number of replacements
> system.cpu.icache.tags.tagsinuse 511.212489 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 54691304 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 2897841 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 18.873121 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 18295812500 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 511.212489 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.998462 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.998462 # Average percentage of cache occupancy
718c715
< system.cpu.icache.tags.age_task_id_blocks_1024::0 108 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::0 105 # Occupied blocks per task id
720c717
< system.cpu.icache.tags.age_task_id_blocks_1024::2 196 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::2 199 # Occupied blocks per task id
722,759c719,756
< system.cpu.icache.tags.tag_accesses 60485733 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 60485733 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 54692690 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 54692690 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 54692690 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 54692690 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 54692690 # number of overall hits
< system.cpu.icache.overall_hits::total 54692690 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 2896522 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 2896522 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 2896522 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 2896522 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 2896522 # number of overall misses
< system.cpu.icache.overall_misses::total 2896522 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 39250501500 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 39250501500 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 39250501500 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 39250501500 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 39250501500 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 39250501500 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 57589212 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 57589212 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 57589212 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 57589212 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 57589212 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 57589212 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.050296 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.050296 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.050296 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.050296 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.050296 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.050296 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13550.907433 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 13550.907433 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 13550.907433 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 13550.907433 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 13550.907433 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 13550.907433 # average overall miss latency
---
> system.cpu.icache.tags.tag_accesses 60487009 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 60487009 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 54691304 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 54691304 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 54691304 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 54691304 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 54691304 # number of overall hits
> system.cpu.icache.overall_hits::total 54691304 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 2897853 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 2897853 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 2897853 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 2897853 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 2897853 # number of overall misses
> system.cpu.icache.overall_misses::total 2897853 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 40491792500 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 40491792500 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 40491792500 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 40491792500 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 40491792500 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 40491792500 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 57589157 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 57589157 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 57589157 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 57589157 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 57589157 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 57589157 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.050319 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.050319 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.050319 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.050319 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.050319 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.050319 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13973.031931 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13973.031931 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13973.031931 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13973.031931 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13973.031931 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13973.031931 # average overall miss latency
768,803c765,800
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 2896522 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 2896522 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 2896522 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 2896522 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 2896522 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 2896522 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_uncacheable::cpu.inst 3191 # number of ReadReq MSHR uncacheable
< system.cpu.icache.ReadReq_mshr_uncacheable::total 3191 # number of ReadReq MSHR uncacheable
< system.cpu.icache.overall_mshr_uncacheable_misses::cpu.inst 3191 # number of overall MSHR uncacheable misses
< system.cpu.icache.overall_mshr_uncacheable_misses::total 3191 # number of overall MSHR uncacheable misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 36353980500 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 36353980500 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 36353980500 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 36353980500 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 36353980500 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 36353980500 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 248718500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 248718500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 248718500 # number of overall MSHR uncacheable cycles
< system.cpu.icache.overall_mshr_uncacheable_latency::total 248718500 # number of overall MSHR uncacheable cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.050296 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.050296 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.050296 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.050296 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.050296 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.050296 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12550.907778 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12550.907778 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12550.907778 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 12550.907778 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12550.907778 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 12550.907778 # average overall mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 77943.748041 # average ReadReq mshr uncacheable latency
< system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 77943.748041 # average ReadReq mshr uncacheable latency
< system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 77943.748041 # average overall mshr uncacheable latency
< system.cpu.icache.overall_avg_mshr_uncacheable_latency::total 77943.748041 # average overall mshr uncacheable latency
---
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 2897853 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 2897853 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 2897853 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 2897853 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 2897853 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 2897853 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_uncacheable::cpu.inst 3490 # number of ReadReq MSHR uncacheable
> system.cpu.icache.ReadReq_mshr_uncacheable::total 3490 # number of ReadReq MSHR uncacheable
> system.cpu.icache.overall_mshr_uncacheable_misses::cpu.inst 3490 # number of overall MSHR uncacheable misses
> system.cpu.icache.overall_mshr_uncacheable_misses::total 3490 # number of overall MSHR uncacheable misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 37593940500 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 37593940500 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 37593940500 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 37593940500 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 37593940500 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 37593940500 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 450883500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 450883500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 450883500 # number of overall MSHR uncacheable cycles
> system.cpu.icache.overall_mshr_uncacheable_latency::total 450883500 # number of overall MSHR uncacheable cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.050319 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.050319 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.050319 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.050319 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.050319 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.050319 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12973.032276 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12973.032276 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12973.032276 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 12973.032276 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12973.032276 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 12973.032276 # average overall mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 129192.979943 # average ReadReq mshr uncacheable latency
> system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 129192.979943 # average ReadReq mshr uncacheable latency
> system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 129192.979943 # average overall mshr uncacheable latency
> system.cpu.icache.overall_avg_mshr_uncacheable_latency::total 129192.979943 # average overall mshr uncacheable latency
805,809c802,806
< system.cpu.l2cache.tags.replacements 97004 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 65057.313836 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 7028000 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 162262 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 43.312667 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.replacements 96606 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65026.172791 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 7027132 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 161852 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 43.417023 # Average number of references to valid blocks.
811,817c808,814
< system.cpu.l2cache.tags.occ_blocks::writebacks 47442.808035 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 71.645866 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.000381 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 12256.178987 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 5286.680567 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.723920 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.001093 # Average percentage of cache occupancy
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 47537.333831 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 67.598904 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.000505 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 12131.683782 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 5289.555770 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.725362 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.001031 # Average percentage of cache occupancy
819,822c816,819
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.187014 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.080668 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.992696 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1023 62 # Occupied blocks per task id
---
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.185115 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.080712 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.992221 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1023 50 # Occupied blocks per task id
824,830c821,827
< system.cpu.l2cache.tags.age_task_id_blocks_1023::4 62 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 28 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 94 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2294 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6931 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55849 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000946 # Percentage of cache occupancy per task id
---
> system.cpu.l2cache.tags.age_task_id_blocks_1023::4 50 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 26 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 93 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2273 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6868 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55936 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000763 # Percentage of cache occupancy per task id
832,857c829,854
< system.cpu.l2cache.tags.tag_accesses 60457516 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 60457516 # Number of data accesses
< system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 70014 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 4411 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 74425 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 699241 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 699241 # number of Writeback hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 51 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 51 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 164459 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 164459 # number of ReadExReq hits
< system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 2873562 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadCleanReq_hits::total 2873562 # number of ReadCleanReq hits
< system.cpu.l2cache.ReadSharedReq_hits::cpu.data 534090 # number of ReadSharedReq hits
< system.cpu.l2cache.ReadSharedReq_hits::total 534090 # number of ReadSharedReq hits
< system.cpu.l2cache.demand_hits::cpu.dtb.walker 70014 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.itb.walker 4411 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.inst 2873562 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 698549 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 3646536 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.dtb.walker 70014 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.itb.walker 4411 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.inst 2873562 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 698549 # number of overall hits
< system.cpu.l2cache.overall_hits::total 3646536 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 126 # number of ReadReq misses
---
> system.cpu.l2cache.tags.tag_accesses 60448944 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 60448944 # Number of data accesses
> system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 72083 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 4650 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 76733 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 698521 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 698521 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 47 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 47 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 164594 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 164594 # number of ReadExReq hits
> system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 2874830 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadCleanReq_hits::total 2874830 # number of ReadCleanReq hits
> system.cpu.l2cache.ReadSharedReq_hits::cpu.data 531579 # number of ReadSharedReq hits
> system.cpu.l2cache.ReadSharedReq_hits::total 531579 # number of ReadSharedReq hits
> system.cpu.l2cache.demand_hits::cpu.dtb.walker 72083 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.itb.walker 4650 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.inst 2874830 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 696173 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 3647736 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.dtb.walker 72083 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.itb.walker 4650 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.inst 2874830 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 696173 # number of overall hits
> system.cpu.l2cache.overall_hits::total 3647736 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 124 # number of ReadReq misses
859,861c856,858
< system.cpu.l2cache.ReadReq_misses::total 127 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 2798 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 2798 # number of UpgradeReq misses
---
> system.cpu.l2cache.ReadReq_misses::total 125 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 2732 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 2732 # number of UpgradeReq misses
864,870c861,867
< system.cpu.l2cache.ReadExReq_misses::cpu.data 131405 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 131405 # number of ReadExReq misses
< system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 22938 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadCleanReq_misses::total 22938 # number of ReadCleanReq misses
< system.cpu.l2cache.ReadSharedReq_misses::cpu.data 14340 # number of ReadSharedReq misses
< system.cpu.l2cache.ReadSharedReq_misses::total 14340 # number of ReadSharedReq misses
< system.cpu.l2cache.demand_misses::cpu.dtb.walker 126 # number of demand (read+write) misses
---
> system.cpu.l2cache.ReadExReq_misses::cpu.data 131125 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 131125 # number of ReadExReq misses
> system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 22992 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadCleanReq_misses::total 22992 # number of ReadCleanReq misses
> system.cpu.l2cache.ReadSharedReq_misses::cpu.data 14186 # number of ReadSharedReq misses
> system.cpu.l2cache.ReadSharedReq_misses::total 14186 # number of ReadSharedReq misses
> system.cpu.l2cache.demand_misses::cpu.dtb.walker 124 # number of demand (read+write) misses
872,875c869,872
< system.cpu.l2cache.demand_misses::cpu.inst 22938 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 145745 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 168810 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.dtb.walker 126 # number of overall misses
---
> system.cpu.l2cache.demand_misses::cpu.inst 22992 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 145311 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 168428 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.dtb.walker 124 # number of overall misses
877,884c874,881
< system.cpu.l2cache.overall_misses::cpu.inst 22938 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 145745 # number of overall misses
< system.cpu.l2cache.overall_misses::total 168810 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 11282500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 82500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 11365000 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 1076000 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 1076000 # number of UpgradeReq miss cycles
---
> system.cpu.l2cache.overall_misses::cpu.inst 22992 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 145311 # number of overall misses
> system.cpu.l2cache.overall_misses::total 168428 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 16852000 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 132500 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 16984500 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 3066500 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 3066500 # number of UpgradeReq miss cycles
887,909c884,906
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10178186000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 10178186000 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 1825056000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadCleanReq_miss_latency::total 1825056000 # number of ReadCleanReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1190867500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.ReadSharedReq_miss_latency::total 1190867500 # number of ReadSharedReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 11282500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 82500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 1825056000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 11369053500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 13205474500 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 11282500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 82500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 1825056000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 11369053500 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 13205474500 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 70140 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 4412 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 74552 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 699241 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 699241 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2849 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 2849 # number of UpgradeReq accesses(hits+misses)
---
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16810889000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 16810889000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 3007737500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadCleanReq_miss_latency::total 3007737500 # number of ReadCleanReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1878016500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.ReadSharedReq_miss_latency::total 1878016500 # number of ReadSharedReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 16852000 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 132500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 3007737500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 18688905500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 21713627500 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 16852000 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 132500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 3007737500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 18688905500 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 21713627500 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 72207 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 4651 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 76858 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 698521 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 698521 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2779 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 2779 # number of UpgradeReq accesses(hits+misses)
912,932c909,929
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 295864 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 295864 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 2896500 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadCleanReq_accesses::total 2896500 # number of ReadCleanReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 548430 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.ReadSharedReq_accesses::total 548430 # number of ReadSharedReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.dtb.walker 70140 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.itb.walker 4412 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.inst 2896500 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 844294 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 3815346 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.dtb.walker 70140 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.itb.walker 4412 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 2896500 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 844294 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 3815346 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.001796 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000227 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.001704 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.982099 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.982099 # miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 295719 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 295719 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 2897822 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadCleanReq_accesses::total 2897822 # number of ReadCleanReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 545765 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.ReadSharedReq_accesses::total 545765 # number of ReadSharedReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.dtb.walker 72207 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.itb.walker 4651 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.inst 2897822 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 841484 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 3816164 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.dtb.walker 72207 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.itb.walker 4651 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 2897822 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 841484 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 3816164 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.001717 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000215 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.001626 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.983087 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.983087 # miss rate for UpgradeReq accesses
935,955c932,952
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.444140 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.444140 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.007919 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.007919 # miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.026147 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.026147 # miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.001796 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000227 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.007919 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.172624 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.044245 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.001796 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000227 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.007919 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.172624 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.044245 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 89543.650794 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 82500 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 89488.188976 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 384.560400 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 384.560400 # average UpgradeReq miss latency
---
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.443411 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.443411 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.007934 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.007934 # miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.025993 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.025993 # miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.001717 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000215 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.007934 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.172684 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.044135 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.001717 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000215 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.007934 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.172684 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.044135 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 135903.225806 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 132500 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 135876 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 1122.437775 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 1122.437775 # average UpgradeReq miss latency
958,973c955,970
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77456.611240 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77456.611240 # average ReadExReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79564.739733 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79564.739733 # average ReadCleanReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 83045.153417 # average ReadSharedReq miss latency
< system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 83045.153417 # average ReadSharedReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 89543.650794 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 82500 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79564.739733 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78006.473635 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 78226.849713 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 89543.650794 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 82500 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79564.739733 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78006.473635 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 78226.849713 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 128205.063870 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 128205.063870 # average ReadExReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 130816.697112 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 130816.697112 # average ReadCleanReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 132385.203722 # average ReadSharedReq miss latency
> system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 132385.203722 # average ReadSharedReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 135903.225806 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 132500 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 130816.697112 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 128613.150415 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 128919.345358 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 135903.225806 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 132500 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 130816.697112 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 128613.150415 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 128919.345358 # average overall miss latency
982,994c979,991
< system.cpu.l2cache.writebacks::writebacks 88519 # number of writebacks
< system.cpu.l2cache.writebacks::total 88519 # number of writebacks
< system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 25 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadCleanReq_mshr_hits::total 25 # number of ReadCleanReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 140 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.ReadSharedReq_mshr_hits::total 140 # number of ReadSharedReq MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.inst 25 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.data 140 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 165 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.inst 25 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.data 140 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 165 # number of overall MSHR hits
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 126 # number of ReadReq MSHR misses
---
> system.cpu.l2cache.writebacks::writebacks 87966 # number of writebacks
> system.cpu.l2cache.writebacks::total 87966 # number of writebacks
> system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 19 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadCleanReq_mshr_hits::total 19 # number of ReadCleanReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 141 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.ReadSharedReq_mshr_hits::total 141 # number of ReadSharedReq MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.inst 19 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.data 141 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 160 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.inst 19 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.data 141 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 160 # number of overall MSHR hits
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 124 # number of ReadReq MSHR misses
996,998c993,995
< system.cpu.l2cache.ReadReq_mshr_misses::total 127 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2798 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 2798 # number of UpgradeReq MSHR misses
---
> system.cpu.l2cache.ReadReq_mshr_misses::total 125 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2732 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 2732 # number of UpgradeReq MSHR misses
1001,1007c998,1004
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 131405 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 131405 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 22913 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadCleanReq_mshr_misses::total 22913 # number of ReadCleanReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 14200 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.ReadSharedReq_mshr_misses::total 14200 # number of ReadSharedReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 126 # number of demand (read+write) MSHR misses
---
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 131125 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 131125 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 22973 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadCleanReq_mshr_misses::total 22973 # number of ReadCleanReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 14045 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.ReadSharedReq_mshr_misses::total 14045 # number of ReadSharedReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 124 # number of demand (read+write) MSHR misses
1009,1012c1006,1009
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 22913 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 145605 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 168645 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 126 # number of overall MSHR misses
---
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 22973 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 145170 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 168268 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 124 # number of overall MSHR misses
1014,1017c1011,1014
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 22913 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 145605 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 168645 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.inst 3191 # number of ReadReq MSHR uncacheable
---
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 22973 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 145170 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 168268 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.inst 3490 # number of ReadReq MSHR uncacheable
1019c1016
< system.cpu.l2cache.ReadReq_mshr_uncacheable::total 34319 # number of ReadReq MSHR uncacheable
---
> system.cpu.l2cache.ReadReq_mshr_uncacheable::total 34618 # number of ReadReq MSHR uncacheable
1022c1019
< system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.inst 3191 # number of overall MSHR uncacheable misses
---
> system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.inst 3490 # number of overall MSHR uncacheable misses
1024,1029c1021,1026
< system.cpu.l2cache.overall_mshr_uncacheable_misses::total 61902 # number of overall MSHR uncacheable misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 10022500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 72500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 10095000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 58085500 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 58085500 # number of UpgradeReq MSHR miss cycles
---
> system.cpu.l2cache.overall_mshr_uncacheable_misses::total 62201 # number of overall MSHR uncacheable misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 15612000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 122500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15734500 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 193275000 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 193275000 # number of UpgradeReq MSHR miss cycles
1032,1060c1029,1057
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8864136000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8864136000 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 1594702500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 1594702500 # number of ReadCleanReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1038186000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1038186000 # number of ReadSharedReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 10022500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 72500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1594702500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9902322000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 11507119500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 10022500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 72500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1594702500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9902322000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 11507119500 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 199170000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5519931000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 5719101000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 4251556500 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 4251556500 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 199170000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 9771487500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 9970657500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.001796 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000227 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001704 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.982099 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.982099 # mshr miss rate for UpgradeReq accesses
---
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 15499639000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 15499639000 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2776629500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2776629500 # number of ReadCleanReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1720074500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1720074500 # number of ReadSharedReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 15612000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 122500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2776629500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 17219713500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 20012077500 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 15612000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 122500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2776629500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 17219713500 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 20012077500 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 396548000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5548169500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 5944717500 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 4470099000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 4470099000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 396548000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 10018268500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 10414816500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.001717 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000215 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001626 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.983087 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.983087 # mshr miss rate for UpgradeReq accesses
1063,1083c1060,1080
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.444140 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.444140 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.007911 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.007911 # mshr miss rate for ReadCleanReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.025892 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.025892 # mshr miss rate for ReadSharedReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.001796 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000227 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.007911 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.172458 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.044202 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.001796 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000227 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.007911 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.172458 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.044202 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 79543.650794 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 72500 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 79488.188976 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 20759.649750 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 20759.649750 # average UpgradeReq mshr miss latency
---
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.443411 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.443411 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.007928 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.007928 # mshr miss rate for ReadCleanReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.025735 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.025735 # mshr miss rate for ReadSharedReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.001717 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000215 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.007928 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.172517 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.044093 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.001717 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000215 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.007928 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.172517 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.044093 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 125903.225806 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 122500 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 125876 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 70744.875549 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 70744.875549 # average UpgradeReq mshr miss latency
1086,1109c1083,1106
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67456.611240 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67456.611240 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69598.153886 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69598.153886 # average ReadCleanReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 73111.690141 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 73111.690141 # average ReadSharedReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 79543.650794 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 72500 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69598.153886 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68008.117853 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68232.793738 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 79543.650794 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 72500 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69598.153886 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68008.117853 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68232.793738 # average overall mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 62416.170479 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 177330.088666 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 166645.327661 # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 154136.841533 # average WriteReq mshr uncacheable latency
< system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total 154136.841533 # average WriteReq mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 62416.170479 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 166433.675121 # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 161071.653581 # average overall mshr uncacheable latency
---
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 118205.063870 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 118205.063870 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 120864.906630 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 120864.906630 # average ReadCleanReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 122468.814525 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 122468.814525 # average ReadSharedReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 125903.225806 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 122500 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 120864.906630 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 118617.575945 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 118929.787601 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 125903.225806 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 122500 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 120864.906630 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 118617.575945 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 118929.787601 # average overall mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 113624.068768 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 178237.262272 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 171723.308683 # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 162059.928217 # average WriteReq mshr uncacheable latency
> system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total 162059.928217 # average WriteReq mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 113624.068768 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 170636.993068 # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 167438.087812 # average overall mshr uncacheable latency
1111,1112c1108,1115
< system.cpu.toL2Bus.trans_dist::ReadReq 133644 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 3578737 # Transaction distribution
---
> system.cpu.toL2Bus.snoop_filter.tot_requests 7509435 # Total number of requests made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_requests 3770131 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_requests 58870 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.snoop_filter.tot_snoops 575 # Total number of snoops made to the snoop filter.
> system.cpu.toL2Bus.snoop_filter.hit_single_snoops 575 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
> system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
> system.cpu.toL2Bus.trans_dist::ReadReq 134592 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 3578420 # Transaction distribution
1115,1117c1118,1120
< system.cpu.toL2Bus.trans_dist::Writeback 823959 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::CleanEvict 2990642 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 2849 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::Writeback 822692 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::CleanEvict 2989768 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 2779 # Transaction distribution
1119,1123c1122,1126
< system.cpu.toL2Bus.trans_dist::UpgradeResp 2851 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 295864 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 295864 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadCleanReq 2896522 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadSharedReq 548664 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::UpgradeResp 2781 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 295719 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 295719 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadCleanReq 2897853 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadSharedReq 545999 # Transaction distribution
1125,1138c1128,1141
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 8644384 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2648037 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 14998 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 158879 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 11466298 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 185580160 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 98978397 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 17648 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 280560 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 284856765 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 194832 # Total snoops (count)
< system.cpu.toL2Bus.snoop_fanout::samples 7814541 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 1.034451 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.182385 # Request fanout histogram
---
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 8648477 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2639755 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 15227 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 161605 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 11465064 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 185683904 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 98756893 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 18604 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 288828 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 284748229 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 192861 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 7812074 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 0.018867 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.136054 # Request fanout histogram
1140,1142c1143,1145
< system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 7545321 96.55% 96.55% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 269220 3.45% 100.00% # Request fanout histogram
---
> system.cpu.toL2Bus.snoop_fanout::0 7664687 98.11% 98.11% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 147387 1.89% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
1144,1147c1147,1150
< system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::total 7814541 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 4535355500 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::total 7812074 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 4533598000 # Layer occupancy (ticks)
1149c1152
< system.cpu.toL2Bus.snoopLayer0.occupancy 213000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.snoopLayer0.occupancy 377377 # Layer occupancy (ticks)
1151c1154
< system.cpu.toL2Bus.respLayer0.occupancy 4349852430 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 4352382759 # Layer occupancy (ticks)
1153c1156
< system.cpu.toL2Bus.respLayer1.occupancy 1312899273 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 1308632806 # Layer occupancy (ticks)
1155c1158
< system.cpu.toL2Bus.respLayer2.occupancy 10586000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer2.occupancy 10576000 # Layer occupancy (ticks)
1157c1160
< system.cpu.toL2Bus.respLayer3.occupancy 88739000 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer3.occupancy 89410974 # Layer occupancy (ticks)
1253c1256
< system.iobus.reqLayer27.occupancy 187477706 # Layer occupancy (ticks)
---
> system.iobus.reqLayer27.occupancy 186368011 # Layer occupancy (ticks)
1262c1265
< system.iocache.tags.tagsinuse 1.030922 # Cycle average of tags in use
---
> system.iocache.tags.tagsinuse 1.036757 # Cycle average of tags in use
1266,1269c1269,1272
< system.iocache.tags.warmup_cycle 270445541000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::realview.ide 1.030922 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::realview.ide 0.064433 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.064433 # Average percentage of cache occupancy
---
> system.iocache.tags.warmup_cycle 274667845000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::realview.ide 1.036757 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::realview.ide 0.064797 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.064797 # Average percentage of cache occupancy
1283,1290c1286,1293
< system.iocache.ReadReq_miss_latency::realview.ide 29161877 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 29161877 # number of ReadReq miss cycles
< system.iocache.WriteLineReq_miss_latency::realview.ide 4273547829 # number of WriteLineReq miss cycles
< system.iocache.WriteLineReq_miss_latency::total 4273547829 # number of WriteLineReq miss cycles
< system.iocache.demand_miss_latency::realview.ide 29161877 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 29161877 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::realview.ide 29161877 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 29161877 # number of overall miss cycles
---
> system.iocache.ReadReq_miss_latency::realview.ide 29104877 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 29104877 # number of ReadReq miss cycles
> system.iocache.WriteLineReq_miss_latency::realview.ide 4697807134 # number of WriteLineReq miss cycles
> system.iocache.WriteLineReq_miss_latency::total 4697807134 # number of WriteLineReq miss cycles
> system.iocache.demand_miss_latency::realview.ide 29104877 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 29104877 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::realview.ide 29104877 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 29104877 # number of overall miss cycles
1307,1315c1310,1318
< system.iocache.ReadReq_avg_miss_latency::realview.ide 124623.405983 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 124623.405983 # average ReadReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::realview.ide 117975.591569 # average WriteLineReq miss latency
< system.iocache.WriteLineReq_avg_miss_latency::total 117975.591569 # average WriteLineReq miss latency
< system.iocache.demand_avg_miss_latency::realview.ide 124623.405983 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 124623.405983 # average overall miss latency
< system.iocache.overall_avg_miss_latency::realview.ide 124623.405983 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 124623.405983 # average overall miss latency
< system.iocache.blocked_cycles::no_mshrs 9 # number of cycles access was blocked
---
> system.iocache.ReadReq_avg_miss_latency::realview.ide 124379.816239 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 124379.816239 # average ReadReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::realview.ide 129687.696941 # average WriteLineReq miss latency
> system.iocache.WriteLineReq_avg_miss_latency::total 129687.696941 # average WriteLineReq miss latency
> system.iocache.demand_avg_miss_latency::realview.ide 124379.816239 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 124379.816239 # average overall miss latency
> system.iocache.overall_avg_miss_latency::realview.ide 124379.816239 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 124379.816239 # average overall miss latency
> system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1317c1320
< system.iocache.blocked::no_mshrs 2 # number of cycles access was blocked
---
> system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
1319c1322
< system.iocache.avg_blocked_cycles::no_mshrs 4.500000 # average number of cycles each access was blocked
---
> system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1333,1340c1336,1343
< system.iocache.ReadReq_mshr_miss_latency::realview.ide 17461877 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 17461877 # number of ReadReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2462347829 # number of WriteLineReq MSHR miss cycles
< system.iocache.WriteLineReq_mshr_miss_latency::total 2462347829 # number of WriteLineReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::realview.ide 17461877 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 17461877 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::realview.ide 17461877 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 17461877 # number of overall MSHR miss cycles
---
> system.iocache.ReadReq_mshr_miss_latency::realview.ide 17404877 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 17404877 # number of ReadReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::realview.ide 2886607134 # number of WriteLineReq MSHR miss cycles
> system.iocache.WriteLineReq_mshr_miss_latency::total 2886607134 # number of WriteLineReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::realview.ide 17404877 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 17404877 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::realview.ide 17404877 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 17404877 # number of overall MSHR miss cycles
1349,1356c1352,1359
< system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 74623.405983 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 74623.405983 # average ReadReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 67975.591569 # average WriteLineReq mshr miss latency
< system.iocache.WriteLineReq_avg_mshr_miss_latency::total 67975.591569 # average WriteLineReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::realview.ide 74623.405983 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 74623.405983 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::realview.ide 74623.405983 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 74623.405983 # average overall mshr miss latency
---
> system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 74379.816239 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 74379.816239 # average ReadReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 79687.696941 # average WriteLineReq mshr miss latency
> system.iocache.WriteLineReq_avg_mshr_miss_latency::total 79687.696941 # average WriteLineReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::realview.ide 74379.816239 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 74379.816239 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::realview.ide 74379.816239 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 74379.816239 # average overall mshr miss latency
1358,1359c1361,1362
< system.membus.trans_dist::ReadReq 34319 # Transaction distribution
< system.membus.trans_dist::ReadResp 71793 # Transaction distribution
---
> system.membus.trans_dist::ReadReq 34618 # Transaction distribution
> system.membus.trans_dist::ReadResp 71995 # Transaction distribution
1362,1364c1365,1367
< system.membus.trans_dist::Writeback 124709 # Transaction distribution
< system.membus.trans_dist::CleanEvict 8498 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 4604 # Transaction distribution
---
> system.membus.trans_dist::Writeback 124156 # Transaction distribution
> system.membus.trans_dist::CleanEvict 8653 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 4582 # Transaction distribution
1366,1369c1369,1372
< system.membus.trans_dist::UpgradeResp 4606 # Transaction distribution
< system.membus.trans_dist::ReadExReq 129599 # Transaction distribution
< system.membus.trans_dist::ReadExResp 129599 # Transaction distribution
< system.membus.trans_dist::ReadSharedReq 37474 # Transaction distribution
---
> system.membus.trans_dist::UpgradeResp 4584 # Transaction distribution
> system.membus.trans_dist::ReadExReq 129275 # Transaction distribution
> system.membus.trans_dist::ReadExResp 129275 # Transaction distribution
> system.membus.trans_dist::ReadSharedReq 37377 # Transaction distribution
1375,1376c1378,1379
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 455849 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 563411 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 455163 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 562725 # Packet count per connected master and slave (bytes)
1379c1382
< system.membus.pkt_count::total 672311 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count::total 671625 # Packet count per connected master and slave (bytes)
1383,1384c1386,1387
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16548192 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 16711965 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16504992 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 16668765 # Cumulative packet size per connected master and slave (bytes)
1387c1390
< system.membus.pkt_size::total 19029085 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.pkt_size::total 18985885 # Cumulative packet size per connected master and slave (bytes)
1389c1392
< system.membus.snoop_fanout::samples 403242 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 402707 # Request fanout histogram
1394c1397
< system.membus.snoop_fanout::1 403242 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::1 402707 100.00% 100.00% # Request fanout histogram
1399,1400c1402,1403
< system.membus.snoop_fanout::total 403242 # Request fanout histogram
< system.membus.reqLayer0.occupancy 87534500 # Layer occupancy (ticks)
---
> system.membus.snoop_fanout::total 402707 # Request fanout histogram
> system.membus.reqLayer0.occupancy 87547000 # Layer occupancy (ticks)
1404c1407
< system.membus.reqLayer2.occupancy 1700500 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 1701500 # Layer occupancy (ticks)
1406c1409
< system.membus.reqLayer5.occupancy 881620222 # Layer occupancy (ticks)
---
> system.membus.reqLayer5.occupancy 878616291 # Layer occupancy (ticks)
1408c1411
< system.membus.respLayer2.occupancy 999181641 # Layer occupancy (ticks)
---
> system.membus.respLayer2.occupancy 998538415 # Layer occupancy (ticks)
1410c1413
< system.membus.respLayer3.occupancy 64440498 # Layer occupancy (ticks)
---
> system.membus.respLayer3.occupancy 64594078 # Layer occupancy (ticks)