4,5c4,5
< sim_ticks 1860197608000 # Number of ticks simulated
< final_tick 1860197608000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_ticks 1860197780500 # Number of ticks simulated
> final_tick 1860197780500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,15c7,15
< host_inst_rate 128608 # Simulator instruction rate (inst/s)
< host_op_rate 128608 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 4515644283 # Simulator tick rate (ticks/s)
< host_mem_usage 336512 # Number of bytes of host memory used
< host_seconds 411.95 # Real time elapsed on the host
< sim_insts 52979573 # Number of instructions simulated
< sim_ops 52979573 # Number of ops (including micro ops) simulated
< system.physmem.bytes_read::cpu.inst 964544 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 24879808 # Number of bytes read from this memory
---
> host_inst_rate 103834 # Simulator instruction rate (inst/s)
> host_op_rate 103834 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 3645751305 # Simulator tick rate (ticks/s)
> host_mem_usage 355004 # Number of bytes of host memory used
> host_seconds 510.24 # Real time elapsed on the host
> sim_insts 52979882 # Number of instructions simulated
> sim_ops 52979882 # Number of ops (including micro ops) simulated
> system.physmem.bytes_read::cpu.inst 963968 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 24878976 # Number of bytes read from this memory
17,23c17,23
< system.physmem.bytes_read::total 28496640 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 964544 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 964544 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 7516672 # Number of bytes written to this memory
< system.physmem.bytes_written::total 7516672 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 15071 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 388747 # Number of read requests responded to by this memory
---
> system.physmem.bytes_read::total 28495232 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 963968 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 963968 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 7515456 # Number of bytes written to this memory
> system.physmem.bytes_written::total 7515456 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 15062 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 388734 # Number of read requests responded to by this memory
25,29c25,29
< system.physmem.num_reads::total 445260 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 117448 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 117448 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 518517 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 13374820 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.num_reads::total 445238 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 117429 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 117429 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 518207 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 13374371 # Total read bandwidth from this memory (bytes/s)
31,38c31,38
< system.physmem.bw_read::total 15319147 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 518517 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 518517 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 4040792 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 4040792 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 4040792 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 518517 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 13374820 # Total bandwidth to/from this memory (bytes/s)
---
> system.physmem.bw_read::total 15318388 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 518207 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 518207 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 4040138 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 4040138 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 4040138 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 518207 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 13374371 # Total bandwidth to/from this memory (bytes/s)
40,50c40,50
< system.physmem.bw_total::total 19359939 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 445260 # Number of read requests accepted
< system.physmem.writeReqs 117448 # Number of write requests accepted
< system.physmem.readBursts 445260 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 117448 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 28493888 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 2752 # Total number of bytes read from write queue
< system.physmem.bytesWritten 7515904 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 28496640 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 7516672 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 43 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.bw_total::total 19358526 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 445238 # Number of read requests accepted
> system.physmem.writeReqs 117429 # Number of write requests accepted
> system.physmem.readBursts 445238 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 117429 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 28492032 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 3200 # Total number of bytes read from write queue
> system.physmem.bytesWritten 7514752 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 28495232 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 7515456 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 50 # Number of DRAM read bursts serviced by the write queue
52c52
< system.physmem.neitherReadNorWriteReqs 177 # Number of requests that are neither read nor write
---
> system.physmem.neitherReadNorWriteReqs 179 # Number of requests that are neither read nor write
55,58c55,58
< system.physmem.perBankRdBursts::2 28438 # Per bank write bursts
< system.physmem.perBankRdBursts::3 28034 # Per bank write bursts
< system.physmem.perBankRdBursts::4 27800 # Per bank write bursts
< system.physmem.perBankRdBursts::5 27233 # Per bank write bursts
---
> system.physmem.perBankRdBursts::2 28433 # Per bank write bursts
> system.physmem.perBankRdBursts::3 28029 # Per bank write bursts
> system.physmem.perBankRdBursts::4 27802 # Per bank write bursts
> system.physmem.perBankRdBursts::5 27222 # Per bank write bursts
60,71c60,71
< system.physmem.perBankRdBursts::7 27300 # Per bank write bursts
< system.physmem.perBankRdBursts::8 27656 # Per bank write bursts
< system.physmem.perBankRdBursts::9 27404 # Per bank write bursts
< system.physmem.perBankRdBursts::10 27929 # Per bank write bursts
< system.physmem.perBankRdBursts::11 27540 # Per bank write bursts
< system.physmem.perBankRdBursts::12 27555 # Per bank write bursts
< system.physmem.perBankRdBursts::13 28228 # Per bank write bursts
< system.physmem.perBankRdBursts::14 28334 # Per bank write bursts
< system.physmem.perBankRdBursts::15 28319 # Per bank write bursts
< system.physmem.perBankWrBursts::0 7929 # Per bank write bursts
< system.physmem.perBankWrBursts::1 7498 # Per bank write bursts
< system.physmem.perBankWrBursts::2 7947 # Per bank write bursts
---
> system.physmem.perBankRdBursts::7 27296 # Per bank write bursts
> system.physmem.perBankRdBursts::8 27665 # Per bank write bursts
> system.physmem.perBankRdBursts::9 27395 # Per bank write bursts
> system.physmem.perBankRdBursts::10 27922 # Per bank write bursts
> system.physmem.perBankRdBursts::11 27539 # Per bank write bursts
> system.physmem.perBankRdBursts::12 27561 # Per bank write bursts
> system.physmem.perBankRdBursts::13 28227 # Per bank write bursts
> system.physmem.perBankRdBursts::14 28327 # Per bank write bursts
> system.physmem.perBankRdBursts::15 28323 # Per bank write bursts
> system.physmem.perBankWrBursts::0 7932 # Per bank write bursts
> system.physmem.perBankWrBursts::1 7497 # Per bank write bursts
> system.physmem.perBankWrBursts::2 7944 # Per bank write bursts
73,84c73,84
< system.physmem.perBankWrBursts::4 7338 # Per bank write bursts
< system.physmem.perBankWrBursts::5 6689 # Per bank write bursts
< system.physmem.perBankWrBursts::6 6763 # Per bank write bursts
< system.physmem.perBankWrBursts::7 6689 # Per bank write bursts
< system.physmem.perBankWrBursts::8 7098 # Per bank write bursts
< system.physmem.perBankWrBursts::9 6803 # Per bank write bursts
< system.physmem.perBankWrBursts::10 7320 # Per bank write bursts
< system.physmem.perBankWrBursts::11 6984 # Per bank write bursts
< system.physmem.perBankWrBursts::12 7119 # Per bank write bursts
< system.physmem.perBankWrBursts::13 7873 # Per bank write bursts
< system.physmem.perBankWrBursts::14 8054 # Per bank write bursts
< system.physmem.perBankWrBursts::15 7815 # Per bank write bursts
---
> system.physmem.perBankWrBursts::4 7343 # Per bank write bursts
> system.physmem.perBankWrBursts::5 6680 # Per bank write bursts
> system.physmem.perBankWrBursts::6 6761 # Per bank write bursts
> system.physmem.perBankWrBursts::7 6683 # Per bank write bursts
> system.physmem.perBankWrBursts::8 7104 # Per bank write bursts
> system.physmem.perBankWrBursts::9 6801 # Per bank write bursts
> system.physmem.perBankWrBursts::10 7313 # Per bank write bursts
> system.physmem.perBankWrBursts::11 6981 # Per bank write bursts
> system.physmem.perBankWrBursts::12 7123 # Per bank write bursts
> system.physmem.perBankWrBursts::13 7875 # Per bank write bursts
> system.physmem.perBankWrBursts::14 8050 # Per bank write bursts
> system.physmem.perBankWrBursts::15 7814 # Per bank write bursts
86,87c86,87
< system.physmem.numWrRetry 10 # Number of times write queue was full causing retry
< system.physmem.totGap 1860192151000 # Total gap between requests
---
> system.physmem.numWrRetry 8 # Number of times write queue was full causing retry
> system.physmem.totGap 1860192344000 # Total gap between requests
94c94
< system.physmem.readPktSize::6 445260 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 445238 # Read request sizes (log2)
101,104c101,104
< system.physmem.writePktSize::6 117448 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 332300 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 66452 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 20080 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 117429 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 332275 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 66533 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 19911 # What read queue length does an incoming req see
106,123c106,123
< system.physmem.rdQLenPdf::4 2367 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 2323 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::6 1383 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::7 1349 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::8 1330 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::9 1436 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::10 1308 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::11 1260 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::12 1086 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::13 969 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::14 961 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::15 957 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::16 959 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::17 956 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::18 963 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::19 961 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::20 13 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::21 5 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::4 2385 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 2335 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::6 1391 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::7 1359 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::8 1343 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::9 1445 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::10 1317 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::11 1259 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::12 1090 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::13 974 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::14 964 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::15 961 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::16 961 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::17 958 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::18 957 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::19 955 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::20 12 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::21 4 # What read queue length does an incoming req see
134,294c134,297
< system.physmem.wrQLenPdf::0 4575 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::1 4599 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::2 4612 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::3 5298 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::4 6030 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::5 5377 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::6 5380 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::7 5481 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::8 5547 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::9 4866 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::10 4858 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::11 4841 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::12 5677 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::13 5771 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::14 5766 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::15 5851 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 5889 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 5000 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 5021 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 4940 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 5474 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 5844 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 342 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 195 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 52 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 31 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 28 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 25 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 20 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 18 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 16 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 24 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 43193 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 833.653601 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 238.014185 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 1939.409877 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::64-67 14703 34.04% 34.04% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-131 6277 14.53% 48.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::192-195 4438 10.27% 58.85% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-259 2692 6.23% 65.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::320-323 1642 3.80% 68.88% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-387 1371 3.17% 72.06% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::448-451 939 2.17% 74.23% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-515 792 1.83% 76.06% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::576-579 658 1.52% 77.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-643 515 1.19% 78.78% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::704-707 623 1.44% 80.22% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-771 600 1.39% 81.61% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::832-835 275 0.64% 82.25% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-899 275 0.64% 82.88% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::960-963 263 0.61% 83.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1027 360 0.83% 84.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1088-1091 192 0.44% 84.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1152-1155 168 0.39% 85.16% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1216-1219 100 0.23% 85.39% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1280-1283 208 0.48% 85.87% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1344-1347 111 0.26% 86.13% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1408-1411 353 0.82% 86.95% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1472-1475 185 0.43% 87.38% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1536-1539 668 1.55% 88.92% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1600-1603 85 0.20% 89.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1664-1667 28 0.06% 89.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1728-1731 47 0.11% 89.29% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1792-1795 186 0.43% 89.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1856-1859 41 0.09% 89.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1920-1923 74 0.17% 89.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1984-1987 86 0.20% 90.19% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2048-2051 80 0.19% 90.37% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2112-2115 97 0.22% 90.60% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2176-2179 73 0.17% 90.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2240-2243 19 0.04% 90.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2304-2307 108 0.25% 91.06% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2368-2371 28 0.06% 91.13% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2432-2435 15 0.03% 91.16% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2496-2499 1 0.00% 91.16% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2560-2563 16 0.04% 91.20% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2624-2627 2 0.00% 91.20% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2688-2691 13 0.03% 91.23% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2752-2755 24 0.06% 91.29% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2816-2819 101 0.23% 91.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2880-2883 13 0.03% 91.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2944-2947 66 0.15% 91.71% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3008-3011 82 0.19% 91.90% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3072-3075 39 0.09% 91.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3136-3139 82 0.19% 92.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3200-3203 66 0.15% 92.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3264-3267 13 0.03% 92.36% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3328-3331 95 0.22% 92.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3392-3395 22 0.05% 92.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3456-3459 10 0.02% 92.65% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3520-3523 4 0.01% 92.66% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3584-3587 12 0.03% 92.69% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3648-3651 3 0.01% 92.70% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3712-3715 11 0.03% 92.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3776-3779 24 0.06% 92.78% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3840-3843 91 0.21% 92.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3904-3907 11 0.03% 93.02% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3968-3971 66 0.15% 93.17% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4032-4035 81 0.19% 93.36% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4096-4099 39 0.09% 93.45% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4160-4163 79 0.18% 93.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4224-4227 68 0.16% 93.79% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4288-4291 12 0.03% 93.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4352-4355 94 0.22% 94.03% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4416-4419 22 0.05% 94.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4480-4483 12 0.03% 94.11% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4544-4547 4 0.01% 94.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4608-4611 11 0.03% 94.14% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4672-4675 4 0.01% 94.15% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4736-4739 12 0.03% 94.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4800-4803 21 0.05% 94.23% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4864-4867 92 0.21% 94.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4928-4931 13 0.03% 94.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4992-4995 67 0.16% 94.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5056-5059 81 0.19% 94.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5120-5123 35 0.08% 94.90% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5184-5187 79 0.18% 95.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5248-5251 68 0.16% 95.24% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5312-5315 12 0.03% 95.27% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5376-5379 99 0.23% 95.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5440-5443 22 0.05% 95.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5504-5507 11 0.03% 95.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5568-5571 1 0.00% 95.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5632-5635 12 0.03% 95.60% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5760-5763 11 0.03% 95.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5824-5827 21 0.05% 95.68% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5888-5891 92 0.21% 95.89% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5952-5955 14 0.03% 95.92% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6016-6019 64 0.15% 96.07% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6080-6083 83 0.19% 96.26% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6144-6147 39 0.09% 96.35% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6208-6211 81 0.19% 96.54% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6272-6275 67 0.16% 96.69% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6336-6339 13 0.03% 96.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6400-6403 94 0.22% 96.94% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6464-6467 21 0.05% 96.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6528-6531 8 0.02% 97.01% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6592-6595 1 0.00% 97.01% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6656-6659 12 0.03% 97.04% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6720-6723 3 0.01% 97.05% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6784-6787 10 0.02% 97.07% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6848-6851 24 0.06% 97.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6912-6915 89 0.21% 97.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6976-6979 13 0.03% 97.36% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7040-7043 66 0.15% 97.51% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7104-7107 81 0.19% 97.70% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7168-7171 309 0.72% 98.42% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7232-7235 2 0.00% 98.42% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7296-7299 1 0.00% 98.42% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7424-7427 16 0.04% 98.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7552-7555 1 0.00% 98.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7680-7683 4 0.01% 98.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7744-7747 1 0.00% 98.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7808-7811 3 0.01% 98.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7936-7939 18 0.04% 98.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8000-8003 3 0.01% 98.53% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8192-8195 331 0.77% 99.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8384-8387 2 0.00% 99.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8448-8451 5 0.01% 99.31% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8576-8579 2 0.00% 99.32% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8704-8707 2 0.00% 99.32% # Bytes accessed per row activation
---
> system.physmem.wrQLenPdf::0 4574 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::1 4622 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::2 4638 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::3 5300 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::4 6023 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::5 5386 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::6 5393 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::7 5463 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::8 5529 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::9 4863 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::10 4881 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::11 4845 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::12 5670 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::13 5759 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::14 5781 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::15 5838 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 5862 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 5005 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 5034 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 4942 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 5452 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 5842 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 354 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 192 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 49 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 28 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 22 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 19 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 17 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 14 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 14 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 18 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 43301 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 831.507817 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 237.255649 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 1940.687281 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::64-67 14819 34.22% 34.22% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-131 6274 14.49% 48.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::192-195 4433 10.24% 58.95% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-259 2614 6.04% 64.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::320-323 1636 3.78% 68.77% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-387 1435 3.31% 72.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::448-451 928 2.14% 74.22% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-515 854 1.97% 76.19% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::576-579 632 1.46% 77.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-643 524 1.21% 78.86% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::704-707 594 1.37% 80.24% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-771 623 1.44% 81.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::832-835 284 0.66% 82.33% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-899 262 0.61% 82.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::960-963 268 0.62% 83.55% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1027 398 0.92% 84.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1088-1091 204 0.47% 84.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1152-1155 163 0.38% 85.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1216-1219 93 0.21% 85.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1280-1283 193 0.45% 85.98% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1344-1347 100 0.23% 86.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1408-1411 353 0.82% 87.03% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1472-1475 186 0.43% 87.46% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1536-1539 655 1.51% 88.97% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1600-1603 89 0.21% 89.18% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1664-1667 28 0.06% 89.24% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1728-1731 40 0.09% 89.33% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1792-1795 175 0.40% 89.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1856-1859 41 0.09% 89.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1920-1923 79 0.18% 90.01% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1984-1987 86 0.20% 90.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2048-2051 82 0.19% 90.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2112-2115 104 0.24% 90.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2176-2179 73 0.17% 90.81% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2240-2243 16 0.04% 90.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2304-2307 102 0.24% 91.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2368-2371 26 0.06% 91.14% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2432-2435 14 0.03% 91.18% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2496-2499 2 0.00% 91.18% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2560-2563 17 0.04% 91.22% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2624-2627 4 0.01% 91.23% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2688-2691 13 0.03% 91.26% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2752-2755 25 0.06% 91.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2816-2819 100 0.23% 91.55% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2880-2883 15 0.03% 91.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2944-2947 67 0.15% 91.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3008-3011 82 0.19% 91.93% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3072-3075 42 0.10% 92.02% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3136-3139 83 0.19% 92.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3200-3203 68 0.16% 92.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3264-3267 12 0.03% 92.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3328-3331 94 0.22% 92.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3392-3395 22 0.05% 92.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3456-3459 9 0.02% 92.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3520-3523 5 0.01% 92.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3584-3587 12 0.03% 92.73% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3648-3651 4 0.01% 92.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3712-3715 11 0.03% 92.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3776-3779 22 0.05% 92.81% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3840-3843 92 0.21% 93.03% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3904-3907 13 0.03% 93.06% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3968-3971 66 0.15% 93.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4032-4035 81 0.19% 93.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4096-4099 40 0.09% 93.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4160-4163 80 0.18% 93.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4224-4227 68 0.16% 93.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4288-4291 12 0.03% 93.86% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4352-4355 95 0.22% 94.08% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4416-4419 21 0.05% 94.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4480-4483 10 0.02% 94.15% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4544-4547 1 0.00% 94.15% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4608-4611 11 0.03% 94.18% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4672-4675 4 0.01% 94.18% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4736-4739 13 0.03% 94.21% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4800-4803 21 0.05% 94.26% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4864-4867 92 0.21% 94.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4928-4931 14 0.03% 94.51% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4992-4995 68 0.16% 94.67% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5056-5059 81 0.19% 94.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5120-5123 35 0.08% 94.93% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5184-5187 79 0.18% 95.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5248-5251 65 0.15% 95.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5312-5315 12 0.03% 95.29% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5376-5379 98 0.23% 95.52% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5440-5443 22 0.05% 95.57% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5504-5507 10 0.02% 95.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5568-5571 1 0.00% 95.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5632-5635 12 0.03% 95.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5760-5763 11 0.03% 95.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5824-5827 21 0.05% 95.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5888-5891 92 0.21% 95.91% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5952-5955 13 0.03% 95.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6016-6019 64 0.15% 96.09% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6080-6083 81 0.19% 96.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6144-6147 41 0.09% 96.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6208-6211 82 0.19% 96.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6272-6275 69 0.16% 96.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6336-6339 14 0.03% 96.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6400-6403 94 0.22% 96.97% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6464-6467 21 0.05% 97.02% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6528-6531 8 0.02% 97.03% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6656-6659 12 0.03% 97.06% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6720-6723 2 0.00% 97.07% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6784-6787 10 0.02% 97.09% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6848-6851 22 0.05% 97.14% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6912-6915 89 0.21% 97.35% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6976-6979 14 0.03% 97.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7040-7043 66 0.15% 97.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7104-7107 80 0.18% 97.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7168-7171 307 0.71% 98.42% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7296-7299 1 0.00% 98.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7360-7363 1 0.00% 98.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7424-7427 17 0.04% 98.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7488-7491 2 0.00% 98.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7552-7555 1 0.00% 98.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7680-7683 5 0.01% 98.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7808-7811 1 0.00% 98.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7872-7875 1 0.00% 98.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7936-7939 16 0.04% 98.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8064-8067 1 0.00% 98.53% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8128-8131 2 0.00% 98.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8192-8195 330 0.76% 99.30% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8256-8259 1 0.00% 99.30% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8320-8323 2 0.00% 99.30% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8704-8707 3 0.01% 99.31% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8896-8899 1 0.00% 99.31% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8960-8963 2 0.00% 99.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9024-9027 1 0.00% 99.32% # Bytes accessed per row activation
296,300c299,300
< system.physmem.bytesPerActivate::9152-9155 1 0.00% 99.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9216-9219 4 0.01% 99.34% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9280-9283 1 0.00% 99.34% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9344-9347 1 0.00% 99.34% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9408-9411 1 0.00% 99.34% # Bytes accessed per row activation
---
> system.physmem.bytesPerActivate::9216-9219 4 0.01% 99.33% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9408-9411 2 0.00% 99.34% # Bytes accessed per row activation
302,338c302,338
< system.physmem.bytesPerActivate::9792-9795 2 0.00% 99.35% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::9984-9987 1 0.00% 99.35% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10304-10307 2 0.00% 99.36% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10880-10883 3 0.01% 99.36% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::10944-10947 1 0.00% 99.37% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11008-11011 3 0.01% 99.37% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11136-11139 2 0.00% 99.38% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11392-11395 1 0.00% 99.38% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11520-11523 1 0.00% 99.38% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11712-11715 2 0.00% 99.39% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11776-11779 1 0.00% 99.39% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11840-11843 3 0.01% 99.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::11904-11907 2 0.00% 99.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12032-12035 4 0.01% 99.41% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12416-12419 1 0.00% 99.41% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12544-12547 1 0.00% 99.41% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12608-12611 1 0.00% 99.42% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12672-12675 2 0.00% 99.42% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::12928-12931 2 0.00% 99.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13056-13059 2 0.00% 99.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13120-13123 2 0.00% 99.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13184-13187 2 0.00% 99.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13248-13251 1 0.00% 99.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13312-13315 1 0.00% 99.44% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13568-13571 1 0.00% 99.45% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13632-13635 1 0.00% 99.45% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::13696-13699 4 0.01% 99.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14144-14147 1 0.00% 99.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14208-14211 3 0.01% 99.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14272-14275 1 0.00% 99.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14528-14531 2 0.00% 99.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14592-14595 1 0.00% 99.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14656-14659 3 0.01% 99.48% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::14912-14915 1 0.00% 99.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15040-15043 1 0.00% 99.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15168-15171 2 0.00% 99.49% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15360-15363 37 0.09% 99.58% # Bytes accessed per row activation
---
> system.physmem.bytesPerActivate::9856-9859 1 0.00% 99.34% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::9984-9987 1 0.00% 99.34% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10048-10051 1 0.00% 99.35% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10112-10115 1 0.00% 99.35% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10240-10243 1 0.00% 99.35% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10880-10883 1 0.00% 99.35% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::10944-10947 1 0.00% 99.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11008-11011 1 0.00% 99.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11200-11203 1 0.00% 99.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11392-11395 1 0.00% 99.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11456-11459 1 0.00% 99.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11520-11523 1 0.00% 99.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11648-11651 2 0.00% 99.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11712-11715 1 0.00% 99.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::11776-11779 1 0.00% 99.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12032-12035 4 0.01% 99.39% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12288-12291 1 0.00% 99.39% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12480-12483 2 0.00% 99.39% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12544-12547 1 0.00% 99.39% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12672-12675 2 0.00% 99.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::12736-12739 2 0.00% 99.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13056-13059 2 0.00% 99.41% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13184-13187 2 0.00% 99.41% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13248-13251 2 0.00% 99.42% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13312-13315 4 0.01% 99.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13376-13379 1 0.00% 99.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13440-13443 1 0.00% 99.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13632-13635 1 0.00% 99.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13696-13699 7 0.02% 99.45% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::13888-13891 1 0.00% 99.45% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14208-14211 4 0.01% 99.46% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14336-14339 3 0.01% 99.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14400-14403 1 0.00% 99.47% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14656-14659 2 0.00% 99.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::14848-14851 1 0.00% 99.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15168-15171 1 0.00% 99.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15360-15363 40 0.09% 99.57% # Bytes accessed per row activation
340,341c340,343
< system.physmem.bytesPerActivate::15808-15811 1 0.00% 99.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::15872-15875 1 0.00% 99.59% # Bytes accessed per row activation
---
> system.physmem.bytesPerActivate::15488-15491 2 0.00% 99.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::15808-15811 2 0.00% 99.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16064-16067 1 0.00% 99.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16128-16131 1 0.00% 99.59% # Bytes accessed per row activation
343,351c345,354
< system.physmem.bytesPerActivate::16256-16259 1 0.00% 99.59% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::16384-16387 176 0.41% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 43193 # Bytes accessed per row activation
< system.physmem.totQLat 8380902250 # Total ticks spent queuing
< system.physmem.totMemAccLat 15783312250 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 2226085000 # Total ticks spent in databus transfers
< system.physmem.totBankLat 5176325000 # Total ticks spent accessing banks
< system.physmem.avgQLat 18824.31 # Average queueing delay per DRAM burst
< system.physmem.avgBankLat 11626.52 # Average bank access latency per DRAM burst
---
> system.physmem.bytesPerActivate::16256-16259 1 0.00% 99.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16320-16323 1 0.00% 99.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::16384-16387 174 0.40% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 43301 # Bytes accessed per row activation
> system.physmem.totQLat 8362787000 # Total ticks spent queuing
> system.physmem.totMemAccLat 15768695750 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 2225940000 # Total ticks spent in databus transfers
> system.physmem.totBankLat 5179968750 # Total ticks spent accessing banks
> system.physmem.avgQLat 18784.84 # Average queueing delay per DRAM burst
> system.physmem.avgBankLat 11635.46 # Average bank access latency per DRAM burst
353c356
< system.physmem.avgMemAccLat 35450.83 # Average memory access latency per DRAM burst
---
> system.physmem.avgMemAccLat 35420.31 # Average memory access latency per DRAM burst
363,373c366,376
< system.physmem.avgWrQLen 9.37 # Average write queue length when enqueuing
< system.physmem.readRowHits 424661 # Number of row buffer hits during reads
< system.physmem.writeRowHits 94799 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 95.38 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 80.72 # Row buffer hit rate for writes
< system.physmem.avgGap 3305785.86 # Average gap between requests
< system.physmem.pageHitRate 92.32 # Row buffer hit rate, read and write combined
< system.physmem.prechargeAllPercent 0.40 # Percentage of time for which DRAM has all the banks in precharge state
< system.membus.throughput 19402801 # Throughput (bytes/s)
< system.membus.trans_dist::ReadReq 295960 # Transaction distribution
< system.membus.trans_dist::ReadResp 295877 # Transaction distribution
---
> system.physmem.avgWrQLen 11.24 # Average write queue length when enqueuing
> system.physmem.readRowHits 424550 # Number of row buffer hits during reads
> system.physmem.writeRowHits 94755 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 95.36 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 80.69 # Row buffer hit rate for writes
> system.physmem.avgGap 3306027.09 # Average gap between requests
> system.physmem.pageHitRate 92.30 # Row buffer hit rate, read and write combined
> system.physmem.prechargeAllPercent 0.39 # Percentage of time for which DRAM has all the banks in precharge state
> system.membus.throughput 19401389 # Throughput (bytes/s)
> system.membus.trans_dist::ReadReq 295980 # Transaction distribution
> system.membus.trans_dist::ReadResp 295901 # Transaction distribution
376,381c379,385
< system.membus.trans_dist::Writeback 117448 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 180 # Transaction distribution
< system.membus.trans_dist::UpgradeResp 180 # Transaction distribution
< system.membus.trans_dist::ReadExReq 156869 # Transaction distribution
< system.membus.trans_dist::ReadExResp 156869 # Transaction distribution
< system.membus.trans_dist::BadAddressError 83 # Transaction distribution
---
> system.membus.trans_dist::Writeback 117429 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 181 # Transaction distribution
> system.membus.trans_dist::SCUpgradeReq 1 # Transaction distribution
> system.membus.trans_dist::UpgradeResp 182 # Transaction distribution
> system.membus.trans_dist::ReadExReq 156823 # Transaction distribution
> system.membus.trans_dist::ReadExResp 156823 # Transaction distribution
> system.membus.trans_dist::BadAddressError 79 # Transaction distribution
383,385c387,389
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884202 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 166 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917424 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884143 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 158 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917357 # Packet count per connected master and slave (bytes)
388c392
< system.membus.pkt_count::total 1042103 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count::total 1042036 # Packet count per connected master and slave (bytes)
390,391c394,395
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30704256 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 30748404 # Cumulative packet size per connected master and slave (bytes)
---
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30701632 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 30745780 # Cumulative packet size per connected master and slave (bytes)
394,395c398,399
< system.membus.tot_pkt_size::total 36057460 # Cumulative packet size per connected master and slave (bytes)
< system.membus.data_through_bus 36057460 # Total data (bytes)
---
> system.membus.tot_pkt_size::total 36054836 # Cumulative packet size per connected master and slave (bytes)
> system.membus.data_through_bus 36054836 # Total data (bytes)
397c401
< system.membus.reqLayer0.occupancy 29954500 # Layer occupancy (ticks)
---
> system.membus.reqLayer0.occupancy 29837500 # Layer occupancy (ticks)
399c403
< system.membus.reqLayer1.occupancy 1551414500 # Layer occupancy (ticks)
---
> system.membus.reqLayer1.occupancy 1551324500 # Layer occupancy (ticks)
401c405
< system.membus.reqLayer2.occupancy 106000 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 96500 # Layer occupancy (ticks)
403c407
< system.membus.respLayer1.occupancy 3763341794 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 3763216294 # Layer occupancy (ticks)
405c409
< system.membus.respLayer2.occupancy 376305243 # Layer occupancy (ticks)
---
> system.membus.respLayer2.occupancy 376313495 # Layer occupancy (ticks)
408c412
< system.iocache.tags.tagsinuse 1.261102 # Cycle average of tags in use
---
> system.iocache.tags.tagsinuse 1.261116 # Cycle average of tags in use
412,415c416,419
< system.iocache.tags.warmup_cycle 1710341438000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::tsunami.ide 1.261102 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::tsunami.ide 0.078819 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.078819 # Average percentage of cache occupancy
---
> system.iocache.tags.warmup_cycle 1710341603000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::tsunami.ide 1.261116 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::tsunami.ide 0.078820 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.078820 # Average percentage of cache occupancy
426,431c430,435
< system.iocache.WriteReq_miss_latency::tsunami.ide 12983817806 # number of WriteReq miss cycles
< system.iocache.WriteReq_miss_latency::total 12983817806 # number of WriteReq miss cycles
< system.iocache.demand_miss_latency::tsunami.ide 13004951689 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 13004951689 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::tsunami.ide 13004951689 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 13004951689 # number of overall miss cycles
---
> system.iocache.WriteReq_miss_latency::tsunami.ide 12974928560 # number of WriteReq miss cycles
> system.iocache.WriteReq_miss_latency::total 12974928560 # number of WriteReq miss cycles
> system.iocache.demand_miss_latency::tsunami.ide 12996062443 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 12996062443 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::tsunami.ide 12996062443 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 12996062443 # number of overall miss cycles
450,456c454,460
< system.iocache.WriteReq_avg_miss_latency::tsunami.ide 312471.549047 # average WriteReq miss latency
< system.iocache.WriteReq_avg_miss_latency::total 312471.549047 # average WriteReq miss latency
< system.iocache.demand_avg_miss_latency::tsunami.ide 311682.485057 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 311682.485057 # average overall miss latency
< system.iocache.overall_avg_miss_latency::tsunami.ide 311682.485057 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 311682.485057 # average overall miss latency
< system.iocache.blocked_cycles::no_mshrs 402476 # number of cycles access was blocked
---
> system.iocache.WriteReq_avg_miss_latency::tsunami.ide 312257.618406 # average WriteReq miss latency
> system.iocache.WriteReq_avg_miss_latency::total 312257.618406 # average WriteReq miss latency
> system.iocache.demand_avg_miss_latency::tsunami.ide 311469.441414 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 311469.441414 # average overall miss latency
> system.iocache.overall_avg_miss_latency::tsunami.ide 311469.441414 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 311469.441414 # average overall miss latency
> system.iocache.blocked_cycles::no_mshrs 401483 # number of cycles access was blocked
458c462
< system.iocache.blocked::no_mshrs 29170 # number of cycles access was blocked
---
> system.iocache.blocked::no_mshrs 29284 # number of cycles access was blocked
460c464
< system.iocache.avg_blocked_cycles::no_mshrs 13.797600 # average number of cycles each access was blocked
---
> system.iocache.avg_blocked_cycles::no_mshrs 13.709978 # average number of cycles each access was blocked
476,481c480,485
< system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 10821554320 # number of WriteReq MSHR miss cycles
< system.iocache.WriteReq_mshr_miss_latency::total 10821554320 # number of WriteReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::tsunami.ide 10833691203 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 10833691203 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::tsunami.ide 10833691203 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 10833691203 # number of overall MSHR miss cycles
---
> system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 10812648570 # number of WriteReq MSHR miss cycles
> system.iocache.WriteReq_mshr_miss_latency::total 10812648570 # number of WriteReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::tsunami.ide 10824785453 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 10824785453 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::tsunami.ide 10824785453 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 10824785453 # number of overall MSHR miss cycles
492,497c496,501
< system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 260434.018098 # average WriteReq mshr miss latency
< system.iocache.WriteReq_avg_mshr_miss_latency::total 260434.018098 # average WriteReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 259645.085752 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 259645.085752 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 259645.085752 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 259645.085752 # average overall mshr miss latency
---
> system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 260219.690268 # average WriteReq mshr miss latency
> system.iocache.WriteReq_avg_mshr_miss_latency::total 260219.690268 # average WriteReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 259431.646567 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 259431.646567 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 259431.646567 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 259431.646567 # average overall mshr miss latency
511,515c515,519
< system.cpu.branchPred.lookups 13864479 # Number of BP lookups
< system.cpu.branchPred.condPredicted 11634507 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 398117 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 9551974 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 5822395 # Number of BTB hits
---
> system.cpu.branchPred.lookups 13863448 # Number of BP lookups
> system.cpu.branchPred.condPredicted 11631259 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 399718 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 9400932 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 5821857 # Number of BTB hits
517,519c521,523
< system.cpu.branchPred.BTBHitPct 60.954887 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 906213 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 38605 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 61.928509 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 906521 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 39211 # Number of incorrect RAS predictions.
524,529c528,533
< system.cpu.dtb.read_hits 9930859 # DTB read hits
< system.cpu.dtb.read_misses 42001 # DTB read misses
< system.cpu.dtb.read_acv 541 # DTB read access violations
< system.cpu.dtb.read_accesses 942214 # DTB read accesses
< system.cpu.dtb.write_hits 6592411 # DTB write hits
< system.cpu.dtb.write_misses 10345 # DTB write misses
---
> system.cpu.dtb.read_hits 9926517 # DTB read hits
> system.cpu.dtb.read_misses 41406 # DTB read misses
> system.cpu.dtb.read_acv 531 # DTB read access violations
> system.cpu.dtb.read_accesses 940700 # DTB read accesses
> system.cpu.dtb.write_hits 6593963 # DTB write hits
> system.cpu.dtb.write_misses 10630 # DTB write misses
531,539c535,543
< system.cpu.dtb.write_accesses 337923 # DTB write accesses
< system.cpu.dtb.data_hits 16523270 # DTB hits
< system.cpu.dtb.data_misses 52346 # DTB misses
< system.cpu.dtb.data_acv 951 # DTB access violations
< system.cpu.dtb.data_accesses 1280137 # DTB accesses
< system.cpu.itb.fetch_hits 1308071 # ITB hits
< system.cpu.itb.fetch_misses 36703 # ITB misses
< system.cpu.itb.fetch_acv 1058 # ITB acv
< system.cpu.itb.fetch_accesses 1344774 # ITB accesses
---
> system.cpu.dtb.write_accesses 338096 # DTB write accesses
> system.cpu.dtb.data_hits 16520480 # DTB hits
> system.cpu.dtb.data_misses 52036 # DTB misses
> system.cpu.dtb.data_acv 941 # DTB access violations
> system.cpu.dtb.data_accesses 1278796 # DTB accesses
> system.cpu.itb.fetch_hits 1306353 # ITB hits
> system.cpu.itb.fetch_misses 36823 # ITB misses
> system.cpu.itb.fetch_acv 1069 # ITB acv
> system.cpu.itb.fetch_accesses 1343176 # ITB accesses
552c556
< system.cpu.numCycles 121927488 # number of cpu cycles simulated
---
> system.cpu.numCycles 121966998 # number of cpu cycles simulated
555,570c559,574
< system.cpu.fetch.icacheStallCycles 28039089 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 70847333 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 13864479 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 6728608 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 13268188 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 1998523 # Number of cycles fetch has spent squashing
< system.cpu.fetch.BlockedCycles 38187764 # Number of cycles fetch has spent blocked
< system.cpu.fetch.MiscStallCycles 33374 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 253703 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 358378 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 313 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 8556240 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 264321 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 81433386 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 0.870004 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 2.213508 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 28067964 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 70813073 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 13863448 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 6728378 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 13263425 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 1999195 # Number of cycles fetch has spent squashing
> system.cpu.fetch.BlockedCycles 38181411 # Number of cycles fetch has spent blocked
> system.cpu.fetch.MiscStallCycles 33091 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 255000 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 364206 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 297 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 8556045 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 264477 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 81457086 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 0.869330 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 2.212823 # Number of instructions fetched each cycle (Total)
572,580c576,584
< system.cpu.fetch.rateDist::0 68165198 83.71% 83.71% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 850053 1.04% 84.75% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 1699284 2.09% 86.84% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 821371 1.01% 87.85% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 2763942 3.39% 91.24% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 562061 0.69% 91.93% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 645266 0.79% 92.72% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 1012758 1.24% 93.97% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 4913453 6.03% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 68193661 83.72% 83.72% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 852857 1.05% 84.76% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 1696439 2.08% 86.85% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 825181 1.01% 87.86% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 2758325 3.39% 91.25% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 561473 0.69% 91.94% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 645881 0.79% 92.73% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 1010308 1.24% 93.97% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 4912961 6.03% 100.00% # Number of instructions fetched each cycle (Total)
584,628c588,632
< system.cpu.fetch.rateDist::total 81433386 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.113711 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.581061 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 29221081 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 37872240 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 12130703 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 959021 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 1250340 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 583021 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 42672 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 69509272 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 129850 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 1250340 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 30372674 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 14147971 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 20014852 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 11335195 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 4312352 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 65701425 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 7084 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 503729 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LSQFullEvents 1544223 # Number of times rename has blocked due to LSQ full
< system.cpu.rename.RenamedOperands 43873094 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 79768312 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 79589398 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 166462 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 38180112 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 5692974 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 1682864 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 240315 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 12255388 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 10448429 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 6906827 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 1318660 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 851527 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 58223534 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 2050984 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 56812947 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 113805 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 6931173 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 3605221 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 1390018 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 81433386 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.697662 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.359692 # Number of insts issued each cycle
---
> system.cpu.fetch.rateDist::total 81457086 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.113666 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.580592 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 29256938 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 37863691 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 12127839 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 959156 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 1249461 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 584263 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 42640 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 69481989 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 129319 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 1249461 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 30407522 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 14148846 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 20005990 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 11332374 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 4312891 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 65679549 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 7211 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 504797 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LSQFullEvents 1541440 # Number of times rename has blocked due to LSQ full
> system.cpu.rename.RenamedOperands 43855166 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 79746051 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 79567055 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 166544 # Number of floating rename lookups
> system.cpu.rename.CommittedMaps 38180329 # Number of HB maps that are committed
> system.cpu.rename.UndoneMaps 5674829 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 1682909 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 240455 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 12257327 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 10441163 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 6908790 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 1318239 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 851396 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 58211664 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 2050007 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 56814932 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 114609 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 6922962 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 3587498 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 1389025 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 81457086 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.697483 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.359485 # Number of insts issued each cycle
630,638c634,642
< system.cpu.iq.issued_per_cycle::0 56726750 69.66% 69.66% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 10882649 13.36% 83.02% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 5163201 6.34% 89.36% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 3388782 4.16% 93.53% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 2628492 3.23% 96.75% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 1462722 1.80% 98.55% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 751690 0.92% 99.47% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 332968 0.41% 99.88% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 96132 0.12% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 56746030 69.66% 69.66% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 10887232 13.37% 83.03% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 5162469 6.34% 89.37% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 3392471 4.16% 93.53% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 2625915 3.22% 96.76% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 1461124 1.79% 98.55% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 753330 0.92% 99.47% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 332031 0.41% 99.88% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 96484 0.12% 100.00% # Number of insts issued each cycle
642c646
< system.cpu.iq.issued_per_cycle::total 81433386 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 81457086 # Number of insts issued each cycle
644,674c648,678
< system.cpu.iq.fu_full::IntAlu 91250 11.56% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.56% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 372174 47.14% 58.70% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 326051 41.30% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 91940 11.62% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.62% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 373423 47.20% 58.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 325849 41.18% 100.00% # attempts to use FU when none available
678,679c682,683
< system.cpu.iq.FU_type_0::IntAlu 38733166 68.18% 68.19% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 61715 0.11% 68.30% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 38737583 68.18% 68.19% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 61738 0.11% 68.30% # Type of FU issued
681,708c685,712
< system.cpu.iq.FU_type_0::FloatAdd 25607 0.05% 68.34% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.34% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.34% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.34% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.35% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 10362094 18.24% 86.59% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 6670366 11.74% 98.33% # Type of FU issued
---
> system.cpu.iq.FU_type_0::FloatAdd 25607 0.05% 68.35% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.35% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.35% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.35% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.36% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 10357242 18.23% 86.58% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 6672763 11.74% 98.33% # Type of FU issued
711,723c715,727
< system.cpu.iq.FU_type_0::total 56812947 # Type of FU issued
< system.cpu.iq.rate 0.465957 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 789475 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.013896 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 195270080 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 66882864 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 55570085 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 692479 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 336490 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 327821 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 57233809 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 361327 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 596971 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 56814932 # Type of FU issued
> system.cpu.iq.rate 0.465822 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 791212 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.013926 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 195300199 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 66861892 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 55573336 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 692571 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 336551 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 327871 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 57237458 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 361400 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 598272 # Number of loads that had data forwarded from stores
725,728c729,732
< system.cpu.iew.lsq.thread0.squashedLoads 1356016 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 3236 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 14012 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 528856 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 1348718 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 3201 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 14139 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 530806 # Number of stores squashed
731,732c735,736
< system.cpu.iew.lsq.thread0.rescheduledLoads 17919 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 183461 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 17937 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 182742 # Number of times an access to memory failed due to the cache being blocked
734,750c738,754
< system.cpu.iew.iewSquashCycles 1250340 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 10233655 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 702274 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 63801966 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 688802 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 10448429 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 6906827 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1805093 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 512952 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 17454 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 14012 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 201109 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 411560 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 612669 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 56346471 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 10001011 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 466475 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 1249461 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 10237116 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 702035 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 63785040 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 690324 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 10441163 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 6908790 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1805677 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 512237 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 17569 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 14139 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 202047 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 411314 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 613361 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 56348369 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 9996094 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 466562 # Number of squashed instructions skipped in execute
752,760c756,764
< system.cpu.iew.exec_nop 3527448 # number of nop insts executed
< system.cpu.iew.exec_refs 16619020 # number of memory reference insts executed
< system.cpu.iew.exec_branches 8923746 # Number of branches executed
< system.cpu.iew.exec_stores 6618009 # Number of stores executed
< system.cpu.iew.exec_rate 0.462131 # Inst execution rate
< system.cpu.iew.wb_sent 56013491 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 55897906 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 27708487 # num instructions producing a value
< system.cpu.iew.wb_consumers 37528450 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 3523369 # number of nop insts executed
> system.cpu.iew.exec_refs 16615920 # number of memory reference insts executed
> system.cpu.iew.exec_branches 8927027 # Number of branches executed
> system.cpu.iew.exec_stores 6619826 # Number of stores executed
> system.cpu.iew.exec_rate 0.461997 # Inst execution rate
> system.cpu.iew.wb_sent 56016387 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 55901207 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 27709617 # num instructions producing a value
> system.cpu.iew.wb_consumers 37531222 # num instructions consuming a value
762,763c766,767
< system.cpu.iew.wb_rate 0.458452 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.738333 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 0.458331 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.738308 # average fanout of values written-back
765,770c769,774
< system.cpu.commit.commitSquashedInsts 7515002 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 660966 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 566897 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 80183046 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.700527 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.629598 # Number of insts commited each cycle
---
> system.cpu.commit.commitSquashedInsts 7496348 # The number of squashed insts skipped by commit
> system.cpu.commit.commitNonSpecStalls 660982 # The number of times commit has been forced to stall to communicate backwards
> system.cpu.commit.branchMispredicts 568504 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 80207625 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.700316 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.629380 # Number of insts commited each cycle
772,780c776,784
< system.cpu.commit.committed_per_cycle::0 59370328 74.04% 74.04% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 8654728 10.79% 84.84% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 4617014 5.76% 90.60% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 2519187 3.14% 93.74% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1509953 1.88% 95.62% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 613300 0.76% 96.39% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 523538 0.65% 97.04% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 523484 0.65% 97.69% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 1851514 2.31% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 59390670 74.05% 74.05% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 8659340 10.80% 84.84% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 4620197 5.76% 90.60% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 2517886 3.14% 93.74% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1507376 1.88% 95.62% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 612052 0.76% 96.38% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 525608 0.66% 97.04% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 522089 0.65% 97.69% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 1852407 2.31% 100.00% # Number of insts commited each cycle
784,786c788,790
< system.cpu.commit.committed_per_cycle::total 80183046 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 56170357 # Number of instructions committed
< system.cpu.commit.committedOps 56170357 # Number of ops (including micro ops) committed
---
> system.cpu.commit.committed_per_cycle::total 80207625 # Number of insts commited each cycle
> system.cpu.commit.committedInsts 56170683 # Number of instructions committed
> system.cpu.commit.committedOps 56170683 # Number of ops (including micro ops) committed
788,791c792,795
< system.cpu.commit.refs 15470384 # Number of memory references committed
< system.cpu.commit.loads 9092413 # Number of loads committed
< system.cpu.commit.membars 226354 # Number of memory barriers committed
< system.cpu.commit.branches 8439829 # Number of branches committed
---
> system.cpu.commit.refs 15470429 # Number of memory references committed
> system.cpu.commit.loads 9092445 # Number of loads committed
> system.cpu.commit.membars 226358 # Number of memory barriers committed
> system.cpu.commit.branches 8439899 # Number of branches committed
793,795c797,799
< system.cpu.commit.int_insts 52019973 # Number of committed integer instructions.
< system.cpu.commit.function_calls 740579 # Number of function calls committed.
< system.cpu.commit.bw_lim_events 1851514 # number cycles where commit BW limit reached
---
> system.cpu.commit.int_insts 52020266 # Number of committed integer instructions.
> system.cpu.commit.function_calls 740581 # Number of function calls committed.
> system.cpu.commit.bw_lim_events 1852407 # number cycles where commit BW limit reached
797,814c801,818
< system.cpu.rob.rob_reads 141767299 # The number of ROB reads
< system.cpu.rob.rob_writes 128622610 # The number of ROB writes
< system.cpu.timesIdled 1192878 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 40494102 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.quiesceCycles 3598461292 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.committedInsts 52979573 # Number of Instructions Simulated
< system.cpu.committedOps 52979573 # Number of Ops (including micro ops) Simulated
< system.cpu.committedInsts_total 52979573 # Number of Instructions Simulated
< system.cpu.cpi 2.301406 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 2.301406 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.434517 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.434517 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 73879526 # number of integer regfile reads
< system.cpu.int_regfile_writes 40317649 # number of integer regfile writes
< system.cpu.fp_regfile_reads 165968 # number of floating regfile reads
< system.cpu.fp_regfile_writes 167427 # number of floating regfile writes
< system.cpu.misc_regfile_reads 1984782 # number of misc regfile reads
< system.cpu.misc_regfile_writes 938976 # number of misc regfile writes
---
> system.cpu.rob.rob_reads 141772543 # The number of ROB reads
> system.cpu.rob.rob_writes 128585215 # The number of ROB writes
> system.cpu.timesIdled 1193212 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 40509912 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu.quiesceCycles 3598422122 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.committedInsts 52979882 # Number of Instructions Simulated
> system.cpu.committedOps 52979882 # Number of Ops (including micro ops) Simulated
> system.cpu.committedInsts_total 52979882 # Number of Instructions Simulated
> system.cpu.cpi 2.302138 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 2.302138 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.434379 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.434379 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 73881277 # number of integer regfile reads
> system.cpu.int_regfile_writes 40316653 # number of integer regfile writes
> system.cpu.fp_regfile_reads 166009 # number of floating regfile reads
> system.cpu.fp_regfile_writes 167434 # number of floating regfile writes
> system.cpu.misc_regfile_reads 1986207 # number of misc regfile reads
> system.cpu.misc_regfile_writes 938984 # number of misc regfile writes
906c910
< system.iobus.reqLayer29.occupancy 377740446 # Layer occupancy (ticks)
---
> system.iobus.reqLayer29.occupancy 377738948 # Layer occupancy (ticks)
912c916
< system.iobus.respLayer1.occupancy 42670757 # Layer occupancy (ticks)
---
> system.iobus.respLayer1.occupancy 42679505 # Layer occupancy (ticks)
914,916c918,920
< system.cpu.toL2Bus.throughput 111891693 # Throughput (bytes/s)
< system.cpu.toL2Bus.trans_dist::ReadReq 2116597 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 2116497 # Transaction distribution
---
> system.cpu.toL2Bus.throughput 111941811 # Throughput (bytes/s)
> system.cpu.toL2Bus.trans_dist::ReadReq 2118263 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 2118167 # Transaction distribution
919,920c923,924
< system.cpu.toL2Bus.trans_dist::Writeback 840887 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 63 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::Writeback 840743 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 64 # Transaction distribution
922,934c926,938
< system.cpu.toL2Bus.trans_dist::UpgradeResp 65 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 342605 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 301054 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::BadAddressError 83 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2016984 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3678218 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 5695202 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 64539584 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143593268 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size::total 208132852 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.data_through_bus 208122804 # Total data (bytes)
< system.cpu.toL2Bus.snoop_data_through_bus 17856 # Total snoop data (bytes)
< system.cpu.toL2Bus.reqLayer0.occupancy 2479701498 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.trans_dist::UpgradeResp 66 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 342536 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 300985 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::BadAddressError 79 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2020543 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3677710 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 5698253 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 64653440 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143572596 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size::total 208226036 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.data_through_bus 208215988 # Total data (bytes)
> system.cpu.toL2Bus.snoop_data_through_bus 17920 # Total snoop data (bytes)
> system.cpu.toL2Bus.reqLayer0.occupancy 2480284498 # Layer occupancy (ticks)
938c942
< system.cpu.toL2Bus.respLayer0.occupancy 1516139861 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1518802860 # Layer occupancy (ticks)
940c944
< system.cpu.toL2Bus.respLayer1.occupancy 2192873665 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 2192631666 # Layer occupancy (ticks)
942,946c946,950
< system.cpu.icache.tags.replacements 1007825 # number of replacements
< system.cpu.icache.tags.tagsinuse 509.660233 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 7491263 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1008333 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 7.429354 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.replacements 1009602 # number of replacements
> system.cpu.icache.tags.tagsinuse 509.660060 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 7489391 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1010110 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 7.414431 # Average number of references to valid blocks.
948c952
< system.cpu.icache.tags.occ_blocks::cpu.inst 509.660233 # Average occupied blocks per requestor
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 509.660060 # Average occupied blocks per requestor
951,987c955,991
< system.cpu.icache.ReadReq_hits::cpu.inst 7491264 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 7491264 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 7491264 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 7491264 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 7491264 # number of overall hits
< system.cpu.icache.overall_hits::total 7491264 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1064974 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1064974 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1064974 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1064974 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1064974 # number of overall misses
< system.cpu.icache.overall_misses::total 1064974 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 14872208186 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 14872208186 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 14872208186 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 14872208186 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 14872208186 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 14872208186 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 8556238 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 8556238 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 8556238 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 8556238 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 8556238 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 8556238 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.124468 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.124468 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.124468 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.124468 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.124468 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.124468 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13964.855655 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 13964.855655 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 13964.855655 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 13964.855655 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 13964.855655 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 13964.855655 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 5226 # number of cycles access was blocked
---
> system.cpu.icache.ReadReq_hits::cpu.inst 7489392 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 7489392 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 7489392 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 7489392 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 7489392 # number of overall hits
> system.cpu.icache.overall_hits::total 7489392 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1066652 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1066652 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1066652 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1066652 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1066652 # number of overall misses
> system.cpu.icache.overall_misses::total 1066652 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 14896343949 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 14896343949 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 14896343949 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 14896343949 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 14896343949 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 14896343949 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 8556044 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 8556044 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 8556044 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 8556044 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 8556044 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 8556044 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.124666 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.124666 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.124666 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.124666 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.124666 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.124666 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13965.514478 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13965.514478 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13965.514478 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13965.514478 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13965.514478 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13965.514478 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 4660 # number of cycles access was blocked
989c993
< system.cpu.icache.blocked::no_mshrs 214 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 199 # number of cycles access was blocked
991c995
< system.cpu.icache.avg_blocked_cycles::no_mshrs 24.420561 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 23.417085 # average number of cycles each access was blocked
995,1024c999,1028
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 56421 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 56421 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 56421 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 56421 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 56421 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 56421 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1008553 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1008553 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1008553 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1008553 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1008553 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1008553 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12184986133 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 12184986133 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12184986133 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 12184986133 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12184986133 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 12184986133 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.117873 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.117873 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.117873 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.117873 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.117873 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.117873 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12081.651765 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12081.651765 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12081.651765 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 12081.651765 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12081.651765 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 12081.651765 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 56319 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 56319 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 56319 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 56319 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 56319 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 56319 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1010333 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1010333 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1010333 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1010333 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1010333 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1010333 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12206065633 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 12206065633 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12206065633 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 12206065633 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12206065633 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 12206065633 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.118084 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.118084 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.118084 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.118084 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.118084 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.118084 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12081.230281 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12081.230281 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12081.230281 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 12081.230281 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12081.230281 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 12081.230281 # average overall mshr miss latency
1026,1030c1030,1034
< system.cpu.l2cache.tags.replacements 338320 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 65339.826573 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 2544675 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 403486 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 6.306724 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.replacements 338298 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65338.001327 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 2546240 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 403465 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 6.310932 # Average number of references to valid blocks.
1032,1088c1036,1096
< system.cpu.l2cache.tags.occ_blocks::writebacks 53856.157750 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 5301.221918 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 6182.446905 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.821780 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.080890 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.094337 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.997007 # Average percentage of cache occupancy
< system.cpu.l2cache.ReadReq_hits::cpu.inst 993358 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 827156 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 1820514 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 840887 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 840887 # number of Writeback hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 24 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 24 # number of UpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 2 # number of SCUpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::total 2 # number of SCUpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 185595 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 185595 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 993358 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 1012751 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2006109 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 993358 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 1012751 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2006109 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.inst 15073 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.data 273785 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 288858 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 39 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 39 # number of UpgradeReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 115458 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 115458 # number of ReadExReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 15073 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 389243 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 404316 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 15073 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 389243 # number of overall misses
< system.cpu.l2cache.overall_misses::total 404316 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1217060992 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17822778727 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 19039839719 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 308496 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 308496 # number of UpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9541842859 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 9541842859 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 1217060992 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 27364621586 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 28581682578 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 1217060992 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 27364621586 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 28581682578 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 1008431 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 1100941 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 2109372 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 840887 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 840887 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 63 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 63 # number of UpgradeReq accesses(hits+misses)
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 53847.908430 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 5309.513440 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 6180.579458 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.821654 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081017 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.094308 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.996979 # Average percentage of cache occupancy
> system.cpu.l2cache.ReadReq_hits::cpu.inst 995146 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 827013 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 1822159 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 840743 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 840743 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 1 # number of SCUpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::total 1 # number of SCUpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 185570 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 185570 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 995146 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 1012583 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2007729 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 995146 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 1012583 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2007729 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.inst 15064 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.data 273814 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 288878 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 38 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 38 # number of UpgradeReq misses
> system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 1 # number of SCUpgradeReq misses
> system.cpu.l2cache.SCUpgradeReq_misses::total 1 # number of SCUpgradeReq misses
> system.cpu.l2cache.ReadExReq_misses::cpu.data 115414 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 115414 # number of ReadExReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 15064 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 389228 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 404292 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 15064 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 389228 # number of overall misses
> system.cpu.l2cache.overall_misses::total 404292 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1218545993 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17819527728 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 19038073721 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 262498 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 262498 # number of UpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 22999 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::total 22999 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9547009857 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 9547009857 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 1218545993 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 27366537585 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 28585083578 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 1218545993 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 27366537585 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 28585083578 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 1010210 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 1100827 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 2111037 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 840743 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 840743 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 64 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 64 # number of UpgradeReq accesses(hits+misses)
1091,1124c1099,1136
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 301053 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 301053 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1008431 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 1401994 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2410425 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1008431 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 1401994 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2410425 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014947 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248683 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.136940 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.619048 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.619048 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383514 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.383514 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014947 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.277635 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.167736 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014947 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.277635 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.167736 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 80744.443177 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65097.718016 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 65914.185236 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 7910.153846 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 7910.153846 # average UpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82643.410236 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82643.410236 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 80744.443177 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70302.154659 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 70691.445745 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 80744.443177 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70302.154659 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 70691.445745 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 300984 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 300984 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1010210 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 1401811 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2412021 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1010210 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 1401811 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2412021 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014912 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248735 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.136842 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.593750 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.593750 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.500000 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.500000 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383456 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.383456 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014912 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.277661 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.167615 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014912 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.277661 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.167615 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 80891.263476 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65078.950412 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 65903.508474 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 6907.842105 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 6907.842105 # average UpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 22999 # average SCUpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 22999 # average SCUpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82719.686147 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82719.686147 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 80891.263476 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70309.786513 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 70704.054441 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 80891.263476 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70309.786513 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 70704.054441 # average overall miss latency
1133,1134c1145,1146
< system.cpu.l2cache.writebacks::writebacks 75936 # number of writebacks
< system.cpu.l2cache.writebacks::total 75936 # number of writebacks
---
> system.cpu.l2cache.writebacks::writebacks 75917 # number of writebacks
> system.cpu.l2cache.writebacks::total 75917 # number of writebacks
1141,1198c1153,1218
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15072 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273785 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 288857 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 39 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 39 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115458 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 115458 # number of ReadExReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 15072 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 389243 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 404315 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 15072 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 389243 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 404315 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1026861258 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14410483773 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15437345031 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 542534 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 542534 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8118910641 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8118910641 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1026861258 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22529394414 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 23556255672 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1026861258 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22529394414 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 23556255672 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1334047500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1334047500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1882613000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1882613000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3216660500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3216660500 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014946 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248683 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.136940 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.619048 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.619048 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383514 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383514 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014946 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.277635 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.167736 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014946 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.277635 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.167736 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 68130.391322 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 52634.307113 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53442.862839 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 13911.128205 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 13911.128205 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70319.169230 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70319.169230 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68130.391322 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57880.024596 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58262.136384 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68130.391322 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57880.024596 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58262.136384 # average overall mshr miss latency
---
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15063 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273814 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 288877 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 38 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 38 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 1 # number of SCUpgradeReq MSHR misses
> system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 1 # number of SCUpgradeReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115414 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 115414 # number of ReadExReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 15063 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 389228 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 404291 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 15063 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 389228 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 404291 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1028470757 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14406345772 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15434816529 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 532033 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 532033 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 10001 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 10001 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8124534143 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8124534143 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1028470757 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22530879915 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 23559350672 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1028470757 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22530879915 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 23559350672 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333940000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333940000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1882589500 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1882589500 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3216529500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3216529500 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014911 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248735 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.136841 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.593750 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.593750 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383456 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383456 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014911 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.277661 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.167615 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014911 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.277661 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.167615 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 68277.949744 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 52613.620092 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53430.409929 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 14000.868421 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14000.868421 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70394.702055 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70394.702055 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68277.949744 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57886.071698 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58273.250386 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68277.949744 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57886.071698 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58273.250386 # average overall mshr miss latency
1206,1210c1226,1230
< system.cpu.dcache.tags.replacements 1401398 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.994568 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 11815525 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 1401910 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 8.428162 # Average number of references to valid blocks.
---
> system.cpu.dcache.tags.replacements 1401219 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.994567 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 11810743 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 1401731 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 8.425827 # Average number of references to valid blocks.
1212c1232
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.994568 # Average occupied blocks per requestor
---
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.994567 # Average occupied blocks per requestor
1215,1232c1235,1252
< system.cpu.dcache.ReadReq_hits::cpu.data 7210216 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 7210216 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 4203313 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 4203313 # number of WriteReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 186240 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 186240 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 215515 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 215515 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 11413529 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 11413529 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 11413529 # number of overall hits
< system.cpu.dcache.overall_hits::total 11413529 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 1806580 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 1806580 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 1944438 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 1944438 # number of WriteReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 22731 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 22731 # number of LoadLockedReq misses
---
> system.cpu.dcache.ReadReq_hits::cpu.data 7205308 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 7205308 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 4203634 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 4203634 # number of WriteReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 186044 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 186044 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 215517 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 215517 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 11408942 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 11408942 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 11408942 # number of overall hits
> system.cpu.dcache.overall_hits::total 11408942 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 1806790 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 1806790 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 1944128 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 1944128 # number of WriteReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 22738 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 22738 # number of LoadLockedReq misses
1235,1268c1255,1288
< system.cpu.dcache.demand_misses::cpu.data 3751018 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 3751018 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 3751018 # number of overall misses
< system.cpu.dcache.overall_misses::total 3751018 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 40329752439 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 40329752439 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 77181819403 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 77181819403 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 321716499 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 321716499 # number of LoadLockedReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 26000 # number of StoreCondReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::total 26000 # number of StoreCondReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 117511571842 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 117511571842 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 117511571842 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 117511571842 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 9016796 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 9016796 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 6147751 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 6147751 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 208971 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 208971 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 215517 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 215517 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 15164547 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 15164547 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 15164547 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 15164547 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.200357 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.200357 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.316284 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.316284 # miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.108776 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.108776 # miss rate for LoadLockedReq accesses
---
> system.cpu.dcache.demand_misses::cpu.data 3750918 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 3750918 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 3750918 # number of overall misses
> system.cpu.dcache.overall_misses::total 3750918 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 40335866684 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 40335866684 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 77256495609 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 77256495609 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 322518001 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 322518001 # number of LoadLockedReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 39001 # number of StoreCondReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::total 39001 # number of StoreCondReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 117592362293 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 117592362293 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 117592362293 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 117592362293 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 9012098 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 9012098 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 6147762 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 6147762 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 208782 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 208782 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 215519 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 215519 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 15159860 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 15159860 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 15159860 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 15159860 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.200485 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.200485 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.316233 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.316233 # miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.108908 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.108908 # miss rate for LoadLockedReq accesses
1271,1287c1291,1307
< system.cpu.dcache.demand_miss_rate::cpu.data 0.247354 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.247354 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.247354 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.247354 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22323.812086 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 22323.812086 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39693.638678 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 39693.638678 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 14153.204830 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 14153.204830 # average LoadLockedReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 13000 # average StoreCondReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::total 13000 # average StoreCondReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 31327.914673 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 31327.914673 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 31327.914673 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 31327.914673 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 3032993 # number of cycles access was blocked
---
> system.cpu.dcache.demand_miss_rate::cpu.data 0.247424 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.247424 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.247424 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.247424 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22324.601467 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 22324.601467 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39738.379165 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 39738.379165 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 14184.097150 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 14184.097150 # average LoadLockedReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 19500.500000 # average StoreCondReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::total 19500.500000 # average StoreCondReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 31350.288727 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 31350.288727 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 31350.288727 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 31350.288727 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 3041849 # number of cycles access was blocked
1289c1309
< system.cpu.dcache.blocked::no_mshrs 98350 # number of cycles access was blocked
---
> system.cpu.dcache.blocked::no_mshrs 98391 # number of cycles access was blocked
1291c1311
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 30.838770 # average number of cycles each access was blocked
---
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 30.915927 # average number of cycles each access was blocked
1295,1312c1315,1332
< system.cpu.dcache.writebacks::writebacks 840887 # number of writebacks
< system.cpu.dcache.writebacks::total 840887 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 722519 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 722519 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1643978 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1643978 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5197 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 5197 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 2366497 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 2366497 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 2366497 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 2366497 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1084061 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1084061 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 300460 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 300460 # number of WriteReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17534 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 17534 # number of LoadLockedReq MSHR misses
---
> system.cpu.dcache.writebacks::writebacks 840743 # number of writebacks
> system.cpu.dcache.writebacks::total 840743 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 722826 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 722826 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1643736 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 1643736 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5220 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 5220 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 2366562 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 2366562 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 2366562 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 2366562 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1083964 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1083964 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 300392 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 300392 # number of WriteReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17518 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 17518 # number of LoadLockedReq MSHR misses
1315,1340c1335,1360
< system.cpu.dcache.demand_mshr_misses::cpu.data 1384521 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 1384521 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 1384521 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 1384521 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27189046254 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 27189046254 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11757002855 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 11757002855 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 200761751 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 200761751 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 22000 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 22000 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 38946049109 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 38946049109 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 38946049109 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 38946049109 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424137500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424137500 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1997802998 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1997802998 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3421940498 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 3421940498 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120227 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120227 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.048873 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.048873 # mshr miss rate for WriteReq accesses
---
> system.cpu.dcache.demand_mshr_misses::cpu.data 1384356 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 1384356 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 1384356 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 1384356 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27183263254 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 27183263254 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11761438359 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 11761438359 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 200916999 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 200916999 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 34999 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 34999 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 38944701613 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 38944701613 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 38944701613 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 38944701613 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424030000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424030000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1997779498 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1997779498 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3421809498 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 3421809498 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120279 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120279 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.048862 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.048862 # mshr miss rate for WriteReq accesses
1345,1360c1365,1380
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091300 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.091300 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091300 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.091300 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25080.734621 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25080.734621 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39130.010168 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39130.010168 # average WriteReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11449.854625 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11449.854625 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 11000 # average StoreCondReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 11000 # average StoreCondReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28129.619637 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 28129.619637 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28129.619637 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 28129.619637 # average overall mshr miss latency
---
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091317 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.091317 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091317 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.091317 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25077.643957 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25077.643957 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39153.633782 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39153.633782 # average WriteReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11469.174506 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11469.174506 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 17499.500000 # average StoreCondReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 17499.500000 # average StoreCondReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28131.999004 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 28131.999004 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28131.999004 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 28131.999004 # average overall mshr miss latency
1369c1389
< system.cpu.kern.inst.quiesce 6437 # number of quiesce instructions executed
---
> system.cpu.kern.inst.quiesce 6442 # number of quiesce instructions executed
1381,1385c1401,1405
< system.cpu.kern.ipl_ticks::0 1818037303500 97.73% 97.73% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::21 64303500 0.00% 97.74% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::22 561270000 0.03% 97.77% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::31 41533903500 2.23% 100.00% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::total 1860196780500 # number of cycles we spent at this ipl
---
> system.cpu.kern.ipl_ticks::0 1818029044000 97.73% 97.73% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::21 64103000 0.00% 97.74% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::22 561251500 0.03% 97.77% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::31 41542545500 2.23% 100.00% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::total 1860196944000 # number of cycles we spent at this ipl
1449,1451c1469,1471
< system.cpu.kern.mode_ticks::kernel 29638597000 1.59% 1.59% # number of ticks spent at the given mode
< system.cpu.kern.mode_ticks::user 2732860000 0.15% 1.74% # number of ticks spent at the given mode
< system.cpu.kern.mode_ticks::idle 1827825315500 98.26% 100.00% # number of ticks spent at the given mode
---
> system.cpu.kern.mode_ticks::kernel 29636227500 1.59% 1.59% # number of ticks spent at the given mode
> system.cpu.kern.mode_ticks::user 2736556500 0.15% 1.74% # number of ticks spent at the given mode
> system.cpu.kern.mode_ticks::idle 1827824152000 98.26% 100.00% # number of ticks spent at the given mode