3,5c3,5
< sim_seconds 1.859039 # Number of seconds simulated
< sim_ticks 1859038679000 # Number of ticks simulated
< final_tick 1859038679000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 1.859049 # Number of seconds simulated
> sim_ticks 1859049148500 # Number of ticks simulated
> final_tick 1859049148500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 164458 # Simulator instruction rate (inst/s)
< host_op_rate 164458 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 5776457310 # Simulator tick rate (ticks/s)
< host_mem_usage 314484 # Number of bytes of host memory used
< host_seconds 321.83 # Real time elapsed on the host
< sim_insts 52927600 # Number of instructions simulated
< sim_ops 52927600 # Number of ops (including micro ops) simulated
---
> host_inst_rate 168870 # Simulator instruction rate (inst/s)
> host_op_rate 168870 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 5931192571 # Simulator tick rate (ticks/s)
> host_mem_usage 320216 # Number of bytes of host memory used
> host_seconds 313.44 # Real time elapsed on the host
> sim_insts 52930035 # Number of instructions simulated
> sim_ops 52930035 # Number of ops (including micro ops) simulated
16,17c16,17
< system.physmem.bytes_read::cpu.inst 968256 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 24892608 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu.inst 967168 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 24875776 # Number of bytes read from this memory
19,26c19,25
< system.physmem.bytes_read::total 25861824 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 968256 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 968256 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 4860032 # Number of bytes written to this memory
< system.physmem.bytes_written::tsunami.ide 2659328 # Number of bytes written to this memory
< system.physmem.bytes_written::total 7519360 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 15129 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 388947 # Number of read requests responded to by this memory
---
> system.physmem.bytes_read::total 25843904 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 967168 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 967168 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 7516224 # Number of bytes written to this memory
> system.physmem.bytes_written::total 7516224 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 15112 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 388684 # Number of read requests responded to by this memory
28,33c27,31
< system.physmem.num_reads::total 404091 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 75938 # Number of write requests responded to by this memory
< system.physmem.num_writes::tsunami.ide 41552 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 117490 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 520837 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 13390043 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.num_reads::total 403811 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 117441 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 117441 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 520249 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 13380914 # Total read bandwidth from this memory (bytes/s)
35,89c33,86
< system.physmem.bw_read::total 13911396 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 520837 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 520837 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 2614272 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::tsunami.ide 1430486 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 4044757 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 2614272 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 520837 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 13390043 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::tsunami.ide 1431002 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 17956154 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 404091 # Number of read requests accepted
< system.physmem.writeReqs 117490 # Number of write requests accepted
< system.physmem.readBursts 404091 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 117490 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 25850368 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 11456 # Total number of bytes read from write queue
< system.physmem.bytesWritten 7517888 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 25861824 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 7519360 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 179 # Number of DRAM read bursts serviced by the write queue
< system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
< system.physmem.neitherReadNorWriteReqs 193 # Number of requests that are neither read nor write
< system.physmem.perBankRdBursts::0 25747 # Per bank write bursts
< system.physmem.perBankRdBursts::1 25572 # Per bank write bursts
< system.physmem.perBankRdBursts::2 25523 # Per bank write bursts
< system.physmem.perBankRdBursts::3 25355 # Per bank write bursts
< system.physmem.perBankRdBursts::4 25392 # Per bank write bursts
< system.physmem.perBankRdBursts::5 24811 # Per bank write bursts
< system.physmem.perBankRdBursts::6 25029 # Per bank write bursts
< system.physmem.perBankRdBursts::7 25134 # Per bank write bursts
< system.physmem.perBankRdBursts::8 24968 # Per bank write bursts
< system.physmem.perBankRdBursts::9 25052 # Per bank write bursts
< system.physmem.perBankRdBursts::10 25439 # Per bank write bursts
< system.physmem.perBankRdBursts::11 24779 # Per bank write bursts
< system.physmem.perBankRdBursts::12 24568 # Per bank write bursts
< system.physmem.perBankRdBursts::13 25250 # Per bank write bursts
< system.physmem.perBankRdBursts::14 25688 # Per bank write bursts
< system.physmem.perBankRdBursts::15 25605 # Per bank write bursts
< system.physmem.perBankWrBursts::0 8041 # Per bank write bursts
< system.physmem.perBankWrBursts::1 7603 # Per bank write bursts
< system.physmem.perBankWrBursts::2 7894 # Per bank write bursts
< system.physmem.perBankWrBursts::3 7385 # Per bank write bursts
< system.physmem.perBankWrBursts::4 7327 # Per bank write bursts
< system.physmem.perBankWrBursts::5 6730 # Per bank write bursts
< system.physmem.perBankWrBursts::6 6858 # Per bank write bursts
< system.physmem.perBankWrBursts::7 6765 # Per bank write bursts
< system.physmem.perBankWrBursts::8 7133 # Per bank write bursts
< system.physmem.perBankWrBursts::9 6722 # Per bank write bursts
< system.physmem.perBankWrBursts::10 7301 # Per bank write bursts
< system.physmem.perBankWrBursts::11 6871 # Per bank write bursts
< system.physmem.perBankWrBursts::12 7190 # Per bank write bursts
< system.physmem.perBankWrBursts::13 7853 # Per bank write bursts
< system.physmem.perBankWrBursts::14 7964 # Per bank write bursts
< system.physmem.perBankWrBursts::15 7830 # Per bank write bursts
---
> system.physmem.bw_read::total 13901679 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 520249 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 520249 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 4043047 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 4043047 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 4043047 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 520249 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 13380914 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::tsunami.ide 516 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 17944726 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 403811 # Number of read requests accepted
> system.physmem.writeReqs 158993 # Number of write requests accepted
> system.physmem.readBursts 403811 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 158993 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 25836928 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 6976 # Total number of bytes read from write queue
> system.physmem.bytesWritten 10037376 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 25843904 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 10175552 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 109 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 2130 # Number of DRAM write bursts merged with an existing one
> system.physmem.neitherReadNorWriteReqs 189 # Number of requests that are neither read nor write
> system.physmem.perBankRdBursts::0 25744 # Per bank write bursts
> system.physmem.perBankRdBursts::1 25560 # Per bank write bursts
> system.physmem.perBankRdBursts::2 25512 # Per bank write bursts
> system.physmem.perBankRdBursts::3 25342 # Per bank write bursts
> system.physmem.perBankRdBursts::4 25388 # Per bank write bursts
> system.physmem.perBankRdBursts::5 24802 # Per bank write bursts
> system.physmem.perBankRdBursts::6 25022 # Per bank write bursts
> system.physmem.perBankRdBursts::7 25128 # Per bank write bursts
> system.physmem.perBankRdBursts::8 24929 # Per bank write bursts
> system.physmem.perBankRdBursts::9 25033 # Per bank write bursts
> system.physmem.perBankRdBursts::10 25435 # Per bank write bursts
> system.physmem.perBankRdBursts::11 24778 # Per bank write bursts
> system.physmem.perBankRdBursts::12 24542 # Per bank write bursts
> system.physmem.perBankRdBursts::13 25239 # Per bank write bursts
> system.physmem.perBankRdBursts::14 25649 # Per bank write bursts
> system.physmem.perBankRdBursts::15 25599 # Per bank write bursts
> system.physmem.perBankWrBursts::0 10531 # Per bank write bursts
> system.physmem.perBankWrBursts::1 10049 # Per bank write bursts
> system.physmem.perBankWrBursts::2 10576 # Per bank write bursts
> system.physmem.perBankWrBursts::3 9740 # Per bank write bursts
> system.physmem.perBankWrBursts::4 9614 # Per bank write bursts
> system.physmem.perBankWrBursts::5 9115 # Per bank write bursts
> system.physmem.perBankWrBursts::6 9087 # Per bank write bursts
> system.physmem.perBankWrBursts::7 8933 # Per bank write bursts
> system.physmem.perBankWrBursts::8 9694 # Per bank write bursts
> system.physmem.perBankWrBursts::9 8895 # Per bank write bursts
> system.physmem.perBankWrBursts::10 9699 # Per bank write bursts
> system.physmem.perBankWrBursts::11 9449 # Per bank write bursts
> system.physmem.perBankWrBursts::12 10004 # Per bank write bursts
> system.physmem.perBankWrBursts::13 10709 # Per bank write bursts
> system.physmem.perBankWrBursts::14 10413 # Per bank write bursts
> system.physmem.perBankWrBursts::15 10326 # Per bank write bursts
91,92c88,89
< system.physmem.numWrRetry 9 # Number of times write queue was full causing retry
< system.physmem.totGap 1859033424000 # Total gap between requests
---
> system.physmem.numWrRetry 1 # Number of times write queue was full causing retry
> system.physmem.totGap 1859043836000 # Total gap between requests
99c96
< system.physmem.readPktSize::6 404091 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 403811 # Read request sizes (log2)
106,111c103,108
< system.physmem.writePktSize::6 117490 # Write request sizes (log2)
< system.physmem.rdQLenPdf::0 315071 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 37620 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 42963 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 8182 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 59 # What read queue length does an incoming req see
---
> system.physmem.writePktSize::6 158993 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 314947 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 37560 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 42912 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 8209 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 57 # What read queue length does an incoming req see
154,185c151,182
< system.physmem.wrQLenPdf::15 1544 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 2141 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 3054 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 4174 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 5440 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 6763 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 7142 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 8408 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 8810 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 9005 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 8758 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 8976 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 7859 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 7939 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 6211 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 6103 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 6088 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 5604 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 243 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 171 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 158 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 154 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 160 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 126 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 113 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 117 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 141 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 120 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 129 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 155 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 167 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 146 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::15 1967 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 3979 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 5517 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 7478 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 9204 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 10713 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 11173 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 12066 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 11628 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 11816 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 10845 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 10205 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 9101 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 9155 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 7171 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 6920 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 6788 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 6319 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 496 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 430 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 385 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 365 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 338 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 283 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 237 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 252 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 220 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 214 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 203 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 196 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 158 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 156 # What write queue length does an incoming req see
187,220c184,217
< system.physmem.wrQLenPdf::48 137 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 110 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 88 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 88 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 84 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 87 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 95 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 92 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 84 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 92 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 82 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 56 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 52 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 32 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 19 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 22 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 61280 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 544.521149 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 334.160448 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 418.029082 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 13483 22.00% 22.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 10372 16.93% 38.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 4758 7.76% 46.69% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 2785 4.54% 51.24% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 2293 3.74% 54.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 1673 2.73% 57.71% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 1477 2.41% 60.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1592 2.60% 62.72% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 22847 37.28% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 61280 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 5232 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 77.198394 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 2919.153555 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-8191 5229 99.94% 99.94% # Reads before turning the bus around for writes
---
> system.physmem.wrQLenPdf::48 127 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 121 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 107 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 104 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 82 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 61 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 46 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 27 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 21 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 11 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 6 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 6 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 4 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 4 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 3 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 4 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 63789 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 562.390130 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 348.747922 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 419.715872 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 13502 21.17% 21.17% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 10319 16.18% 37.34% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 4795 7.52% 44.86% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 2857 4.48% 49.34% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 2332 3.66% 53.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 1655 2.59% 55.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 1501 2.35% 57.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1587 2.49% 60.43% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 25241 39.57% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 63789 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 5661 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 71.309309 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 2806.420357 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-8191 5658 99.95% 99.95% # Reads before turning the bus around for writes
224,271c221,262
< system.physmem.rdPerTurnAround::total 5232 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 5232 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 22.451644 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 19.067800 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 21.155033 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-19 4469 85.42% 85.42% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20-23 138 2.64% 88.05% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24-27 12 0.23% 88.28% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::28-31 232 4.43% 92.72% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-35 44 0.84% 93.56% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::36-39 2 0.04% 93.60% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::40-43 5 0.10% 93.69% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::44-47 10 0.19% 93.88% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-51 17 0.32% 94.21% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::52-55 2 0.04% 94.25% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::56-59 1 0.02% 94.27% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::60-63 2 0.04% 94.30% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::64-67 7 0.13% 94.44% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::68-71 3 0.06% 94.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::72-75 4 0.08% 94.57% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::76-79 1 0.02% 94.59% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-83 28 0.54% 95.13% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::84-87 15 0.29% 95.41% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::92-95 15 0.29% 95.70% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::96-99 171 3.27% 98.97% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::100-103 6 0.11% 99.08% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::108-111 1 0.02% 99.10% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::116-119 2 0.04% 99.14% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::120-123 2 0.04% 99.18% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::124-127 1 0.02% 99.20% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-131 5 0.10% 99.29% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::132-135 1 0.02% 99.31% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::136-139 6 0.11% 99.43% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::140-143 4 0.08% 99.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::144-147 11 0.21% 99.71% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::148-151 1 0.02% 99.73% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::152-155 2 0.04% 99.77% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::156-159 1 0.02% 99.79% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::160-163 1 0.02% 99.81% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::172-175 1 0.02% 99.83% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::176-179 1 0.02% 99.85% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::184-187 1 0.02% 99.87% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::224-227 7 0.13% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 5232 # Writes before turning the bus around for reads
< system.physmem.totQLat 3681492750 # Total ticks spent queuing
< system.physmem.totMemAccLat 11254842750 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 2019560000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 9114.59 # Average queueing delay per DRAM burst
---
> system.physmem.rdPerTurnAround::total 5661 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 5661 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 27.704293 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 20.909682 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 34.456612 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-23 4621 81.63% 81.63% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24-31 191 3.37% 85.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-39 281 4.96% 89.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::40-47 54 0.95% 90.92% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-55 96 1.70% 92.62% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::56-63 48 0.85% 93.46% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::64-71 17 0.30% 93.76% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::72-79 14 0.25% 94.01% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-87 19 0.34% 94.35% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::88-95 5 0.09% 94.44% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::96-103 15 0.26% 94.70% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::104-111 4 0.07% 94.77% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::112-119 5 0.09% 94.86% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::120-127 2 0.04% 94.89% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-135 19 0.34% 95.23% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::136-143 42 0.74% 95.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::144-151 21 0.37% 96.34% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::152-159 11 0.19% 96.54% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::160-167 96 1.70% 98.23% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::168-175 35 0.62% 98.85% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::176-183 14 0.25% 99.10% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::184-191 13 0.23% 99.33% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::192-199 10 0.18% 99.51% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::200-207 5 0.09% 99.59% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::208-215 5 0.09% 99.68% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::216-223 2 0.04% 99.72% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::224-231 5 0.09% 99.81% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::232-239 6 0.11% 99.91% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::240-247 2 0.04% 99.95% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::256-263 1 0.02% 99.96% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::264-271 1 0.02% 99.98% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::288-295 1 0.02% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 5661 # Writes before turning the bus around for reads
> system.physmem.totQLat 3666880250 # Total ticks spent queuing
> system.physmem.totMemAccLat 11236292750 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 2018510000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 9083.14 # Average queueing delay per DRAM burst
273,277c264,268
< system.physmem.avgMemAccLat 27864.59 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 13.91 # Average DRAM read bandwidth in MiByte/s
< system.physmem.avgWrBW 4.04 # Average achieved write bandwidth in MiByte/s
< system.physmem.avgRdBWSys 13.91 # Average system read bandwidth in MiByte/s
< system.physmem.avgWrBWSys 4.04 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 27833.14 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 13.90 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 5.40 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 13.90 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 5.47 # Average system write bandwidth in MiByte/s
279c270
< system.physmem.busUtil 0.14 # Data bus utilization in percentage
---
> system.physmem.busUtil 0.15 # Data bus utilization in percentage
281c272
< system.physmem.busUtilWrite 0.03 # Data bus utilization in percentage for writes
---
> system.physmem.busUtilWrite 0.04 # Data bus utilization in percentage for writes
283,291c274,282
< system.physmem.avgWrQLen 24.45 # Average write queue length when enqueuing
< system.physmem.readRowHits 364830 # Number of row buffer hits during reads
< system.physmem.writeRowHits 95269 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 90.32 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 81.09 # Row buffer hit rate for writes
< system.physmem.avgGap 3564227.65 # Average gap between requests
< system.physmem.pageHitRate 88.24 # Row buffer hit rate, read and write combined
< system.physmem.memoryStateTime::IDLE 1761056207000 # Time in different power states
< system.physmem.memoryStateTime::REF 62077340000 # Time in different power states
---
> system.physmem.avgWrQLen 24.42 # Average write queue length when enqueuing
> system.physmem.readRowHits 364667 # Number of row buffer hits during reads
> system.physmem.writeRowHits 132080 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 90.33 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 84.20 # Row buffer hit rate for writes
> system.physmem.avgGap 3303181.63 # Average gap between requests
> system.physmem.pageHitRate 88.62 # Row buffer hit rate, read and write combined
> system.physmem.memoryStateTime::IDLE 1760890123500 # Time in different power states
> system.physmem.memoryStateTime::REF 62077600000 # Time in different power states
293c284
< system.physmem.memoryStateTime::ACT 35903990500 # Time in different power states
---
> system.physmem.memoryStateTime::ACT 36077600250 # Time in different power states
295,466c286,308
< system.physmem.actEnergy::0 230322960 # Energy for activate commands per rank (pJ)
< system.physmem.actEnergy::1 232953840 # Energy for activate commands per rank (pJ)
< system.physmem.preEnergy::0 125672250 # Energy for precharge commands per rank (pJ)
< system.physmem.preEnergy::1 127107750 # Energy for precharge commands per rank (pJ)
< system.physmem.readEnergy::0 1579991400 # Energy for read commands per rank (pJ)
< system.physmem.readEnergy::1 1570522200 # Energy for read commands per rank (pJ)
< system.physmem.writeEnergy::0 379747440 # Energy for write commands per rank (pJ)
< system.physmem.writeEnergy::1 381438720 # Energy for write commands per rank (pJ)
< system.physmem.refreshEnergy::0 121423277040 # Energy for refresh commands per rank (pJ)
< system.physmem.refreshEnergy::1 121423277040 # Energy for refresh commands per rank (pJ)
< system.physmem.actBackEnergy::0 55561357620 # Energy for active background per rank (pJ)
< system.physmem.actBackEnergy::1 55436078745 # Energy for active background per rank (pJ)
< system.physmem.preBackEnergy::0 1066684481250 # Energy for precharge background per rank (pJ)
< system.physmem.preBackEnergy::1 1066794375000 # Energy for precharge background per rank (pJ)
< system.physmem.totalEnergy::0 1245984849960 # Total energy per rank (pJ)
< system.physmem.totalEnergy::1 1245965753295 # Total energy per rank (pJ)
< system.physmem.averagePower::0 670.231146 # Core power per rank (mW)
< system.physmem.averagePower::1 670.220874 # Core power per rank (mW)
< system.membus.trans_dist::ReadReq 296046 # Transaction distribution
< system.membus.trans_dist::ReadResp 295957 # Transaction distribution
< system.membus.trans_dist::WriteReq 9597 # Transaction distribution
< system.membus.trans_dist::WriteResp 9597 # Transaction distribution
< system.membus.trans_dist::Writeback 75938 # Transaction distribution
< system.membus.trans_dist::WriteInvalidateReq 41552 # Transaction distribution
< system.membus.trans_dist::WriteInvalidateResp 41552 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 188 # Transaction distribution
< system.membus.trans_dist::SCUpgradeReq 5 # Transaction distribution
< system.membus.trans_dist::UpgradeResp 193 # Transaction distribution
< system.membus.trans_dist::ReadExReq 115222 # Transaction distribution
< system.membus.trans_dist::ReadExResp 115222 # Transaction distribution
< system.membus.trans_dist::BadAddressError 89 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33054 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884476 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 178 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917708 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 83292 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.iocache.mem_side::total 83292 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 1001000 # Packet count per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44140 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30720896 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.cpu.l2cache.mem_side::total 30765036 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2660288 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size_system.iocache.mem_side::total 2660288 # Cumulative packet size per connected master and slave (bytes)
< system.membus.pkt_size::total 33425324 # Cumulative packet size per connected master and slave (bytes)
< system.membus.snoops 158 # Total snoops (count)
< system.membus.snoop_fanout::samples 522030 # Request fanout histogram
< system.membus.snoop_fanout::mean 1 # Request fanout histogram
< system.membus.snoop_fanout::stdev 0 # Request fanout histogram
< system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
< system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
< system.membus.snoop_fanout::1 522030 100.00% 100.00% # Request fanout histogram
< system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
< system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
< system.membus.snoop_fanout::min_value 1 # Request fanout histogram
< system.membus.snoop_fanout::max_value 1 # Request fanout histogram
< system.membus.snoop_fanout::total 522030 # Request fanout histogram
< system.membus.reqLayer0.occupancy 31457000 # Layer occupancy (ticks)
< system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
< system.membus.reqLayer1.occupancy 1484421249 # Layer occupancy (ticks)
< system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
< system.membus.reqLayer2.occupancy 110500 # Layer occupancy (ticks)
< system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
< system.membus.respLayer1.occupancy 3754388311 # Layer occupancy (ticks)
< system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
< system.membus.respLayer2.occupancy 43151211 # Layer occupancy (ticks)
< system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
< system.iocache.tags.replacements 41685 # number of replacements
< system.iocache.tags.tagsinuse 1.260487 # Cycle average of tags in use
< system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
< system.iocache.tags.sampled_refs 41701 # Sample count of references to valid blocks.
< system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
< system.iocache.tags.warmup_cycle 1709355301000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::tsunami.ide 1.260487 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::tsunami.ide 0.078780 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.078780 # Average percentage of cache occupancy
< system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
< system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
< system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
< system.iocache.tags.tag_accesses 376213 # Number of tag accesses
< system.iocache.tags.data_accesses 376213 # Number of data accesses
< system.iocache.WriteInvalidateReq_hits::tsunami.ide 41552 # number of WriteInvalidateReq hits
< system.iocache.WriteInvalidateReq_hits::total 41552 # number of WriteInvalidateReq hits
< system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
< system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
< system.iocache.WriteInvalidateReq_misses::tsunami.ide 86 # number of WriteInvalidateReq misses
< system.iocache.WriteInvalidateReq_misses::total 86 # number of WriteInvalidateReq misses
< system.iocache.demand_misses::tsunami.ide 173 # number of demand (read+write) misses
< system.iocache.demand_misses::total 173 # number of demand (read+write) misses
< system.iocache.overall_misses::tsunami.ide 173 # number of overall misses
< system.iocache.overall_misses::total 173 # number of overall misses
< system.iocache.ReadReq_miss_latency::tsunami.ide 21133383 # number of ReadReq miss cycles
< system.iocache.ReadReq_miss_latency::total 21133383 # number of ReadReq miss cycles
< system.iocache.demand_miss_latency::tsunami.ide 21133383 # number of demand (read+write) miss cycles
< system.iocache.demand_miss_latency::total 21133383 # number of demand (read+write) miss cycles
< system.iocache.overall_miss_latency::tsunami.ide 21133383 # number of overall miss cycles
< system.iocache.overall_miss_latency::total 21133383 # number of overall miss cycles
< system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
< system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
< system.iocache.WriteInvalidateReq_accesses::tsunami.ide 41638 # number of WriteInvalidateReq accesses(hits+misses)
< system.iocache.WriteInvalidateReq_accesses::total 41638 # number of WriteInvalidateReq accesses(hits+misses)
< system.iocache.demand_accesses::tsunami.ide 173 # number of demand (read+write) accesses
< system.iocache.demand_accesses::total 173 # number of demand (read+write) accesses
< system.iocache.overall_accesses::tsunami.ide 173 # number of overall (read+write) accesses
< system.iocache.overall_accesses::total 173 # number of overall (read+write) accesses
< system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
< system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
< system.iocache.WriteInvalidateReq_miss_rate::tsunami.ide 0.002065 # miss rate for WriteInvalidateReq accesses
< system.iocache.WriteInvalidateReq_miss_rate::total 0.002065 # miss rate for WriteInvalidateReq accesses
< system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses
< system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
< system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
< system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
< system.iocache.ReadReq_avg_miss_latency::tsunami.ide 122158.283237 # average ReadReq miss latency
< system.iocache.ReadReq_avg_miss_latency::total 122158.283237 # average ReadReq miss latency
< system.iocache.demand_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
< system.iocache.demand_avg_miss_latency::total 122158.283237 # average overall miss latency
< system.iocache.overall_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
< system.iocache.overall_avg_miss_latency::total 122158.283237 # average overall miss latency
< system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
< system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
< system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
< system.iocache.blocked::no_targets 0 # number of cycles access was blocked
< system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
< system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
< system.iocache.fast_writes 41552 # number of fast writes performed
< system.iocache.cache_copies 0 # number of cache copies performed
< system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses
< system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses
< system.iocache.demand_mshr_misses::tsunami.ide 173 # number of demand (read+write) MSHR misses
< system.iocache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses
< system.iocache.overall_mshr_misses::tsunami.ide 173 # number of overall MSHR misses
< system.iocache.overall_mshr_misses::total 173 # number of overall MSHR misses
< system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12136383 # number of ReadReq MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_latency::total 12136383 # number of ReadReq MSHR miss cycles
< system.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide 2529714027 # number of WriteInvalidateReq MSHR miss cycles
< system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2529714027 # number of WriteInvalidateReq MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::tsunami.ide 12136383 # number of demand (read+write) MSHR miss cycles
< system.iocache.demand_mshr_miss_latency::total 12136383 # number of demand (read+write) MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::tsunami.ide 12136383 # number of overall MSHR miss cycles
< system.iocache.overall_mshr_miss_latency::total 12136383 # number of overall MSHR miss cycles
< system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
< system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
< system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses
< system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
< system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
< system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
< system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average ReadReq mshr miss latency
< system.iocache.ReadReq_avg_mshr_miss_latency::total 70152.502890 # average ReadReq mshr miss latency
< system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency
< system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
< system.iocache.demand_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
< system.iocache.overall_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
< system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
< system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
< system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
< system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD).
< system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes.
< system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes.
< system.disk0.dma_write_txs 395 # Number of DMA write transactions.
< system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
< system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
< system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD).
< system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes.
< system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes.
< system.disk2.dma_write_txs 1 # Number of DMA write transactions.
< system.cpu.branchPred.lookups 17804968 # Number of BP lookups
< system.cpu.branchPred.condPredicted 15499600 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 379466 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 11923628 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 5932721 # Number of BTB hits
---
> system.physmem.actEnergy::0 239795640 # Energy for activate commands per rank (pJ)
> system.physmem.actEnergy::1 242449200 # Energy for activate commands per rank (pJ)
> system.physmem.preEnergy::0 130840875 # Energy for precharge commands per rank (pJ)
> system.physmem.preEnergy::1 132288750 # Energy for precharge commands per rank (pJ)
> system.physmem.readEnergy::0 1579484400 # Energy for read commands per rank (pJ)
> system.physmem.readEnergy::1 1569391200 # Energy for read commands per rank (pJ)
> system.physmem.writeEnergy::0 503139600 # Energy for write commands per rank (pJ)
> system.physmem.writeEnergy::1 513144720 # Energy for write commands per rank (pJ)
> system.physmem.refreshEnergy::0 121423785600 # Energy for refresh commands per rank (pJ)
> system.physmem.refreshEnergy::1 121423785600 # Energy for refresh commands per rank (pJ)
> system.physmem.actBackEnergy::0 55719498420 # Energy for active background per rank (pJ)
> system.physmem.actBackEnergy::1 55486362150 # Energy for active background per rank (pJ)
> system.physmem.preBackEnergy::0 1066550433000 # Energy for precharge background per rank (pJ)
> system.physmem.preBackEnergy::1 1066754938500 # Energy for precharge background per rank (pJ)
> system.physmem.totalEnergy::0 1246146977535 # Total energy per rank (pJ)
> system.physmem.totalEnergy::1 1246122360120 # Total energy per rank (pJ)
> system.physmem.averagePower::0 670.315549 # Core power per rank (mW)
> system.physmem.averagePower::1 670.302307 # Core power per rank (mW)
> system.cpu.branchPred.lookups 17761302 # Number of BP lookups
> system.cpu.branchPred.condPredicted 15456576 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 379954 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 12009119 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 5937139 # Number of BTB hits
468,470c310,312
< system.cpu.branchPred.BTBHitPct 49.756005 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 914118 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 21281 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 49.438589 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 914399 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 21305 # Number of incorrect RAS predictions.
476,491c318,333
< system.cpu.dtb.read_hits 10302215 # DTB read hits
< system.cpu.dtb.read_misses 41309 # DTB read misses
< system.cpu.dtb.read_acv 513 # DTB read access violations
< system.cpu.dtb.read_accesses 965594 # DTB read accesses
< system.cpu.dtb.write_hits 6646492 # DTB write hits
< system.cpu.dtb.write_misses 9371 # DTB write misses
< system.cpu.dtb.write_acv 419 # DTB write access violations
< system.cpu.dtb.write_accesses 342338 # DTB write accesses
< system.cpu.dtb.data_hits 16948707 # DTB hits
< system.cpu.dtb.data_misses 50680 # DTB misses
< system.cpu.dtb.data_acv 932 # DTB access violations
< system.cpu.dtb.data_accesses 1307932 # DTB accesses
< system.cpu.itb.fetch_hits 1774610 # ITB hits
< system.cpu.itb.fetch_misses 34401 # ITB misses
< system.cpu.itb.fetch_acv 653 # ITB acv
< system.cpu.itb.fetch_accesses 1809011 # ITB accesses
---
> system.cpu.dtb.read_hits 10308188 # DTB read hits
> system.cpu.dtb.read_misses 41379 # DTB read misses
> system.cpu.dtb.read_acv 521 # DTB read access violations
> system.cpu.dtb.read_accesses 967155 # DTB read accesses
> system.cpu.dtb.write_hits 6646702 # DTB write hits
> system.cpu.dtb.write_misses 9325 # DTB write misses
> system.cpu.dtb.write_acv 410 # DTB write access violations
> system.cpu.dtb.write_accesses 342603 # DTB write accesses
> system.cpu.dtb.data_hits 16954890 # DTB hits
> system.cpu.dtb.data_misses 50704 # DTB misses
> system.cpu.dtb.data_acv 931 # DTB access violations
> system.cpu.dtb.data_accesses 1309758 # DTB accesses
> system.cpu.itb.fetch_hits 1770443 # ITB hits
> system.cpu.itb.fetch_misses 36092 # ITB misses
> system.cpu.itb.fetch_acv 664 # ITB acv
> system.cpu.itb.fetch_accesses 1806535 # ITB accesses
504c346
< system.cpu.numCycles 118301061 # number of cpu cycles simulated
---
> system.cpu.numCycles 118298016 # number of cpu cycles simulated
507,523c349,365
< system.cpu.fetch.icacheStallCycles 29562966 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 78094807 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 17804968 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 6846839 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 80553195 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 1252096 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 1416 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 27926 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 1649882 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 450417 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 232 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 9025532 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 274121 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 3 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 112872082 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 0.691888 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 2.011514 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 29541198 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 78055768 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 17761302 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 6851538 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 80476428 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 1253224 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 1384 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 28562 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 1737629 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 451562 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 217 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 9019799 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 273133 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 112863592 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 0.691594 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 2.010851 # Number of instructions fetched each cycle (Total)
525,533c367,375
< system.cpu.fetch.rateDist::0 98296528 87.09% 87.09% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 933530 0.83% 87.91% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 1975700 1.75% 89.66% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 908755 0.81% 90.47% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 2800334 2.48% 92.95% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 638924 0.57% 93.52% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 725896 0.64% 94.16% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 1007040 0.89% 95.05% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 5585375 4.95% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 98289284 87.09% 87.09% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 935566 0.83% 87.92% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 1976201 1.75% 89.67% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 911928 0.81% 90.47% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 2795335 2.48% 92.95% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 642698 0.57% 93.52% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 727750 0.64% 94.17% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 1007954 0.89% 95.06% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 5576876 4.94% 100.00% # Number of instructions fetched each cycle (Total)
537,582c379,424
< system.cpu.fetch.rateDist::total 112872082 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.150506 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.660136 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 24068860 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 76820836 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 9500551 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 1898196 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 583638 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 588301 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 42850 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 68299285 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 133126 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 583638 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 24994916 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 47249741 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 20742683 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 10385328 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 8915774 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 65865702 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 202022 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 2036806 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 141544 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 4770005 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 43944287 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 79812474 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 79631676 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 168345 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 38137411 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 5806868 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 1690855 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 241233 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 13548292 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 10425085 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 6927485 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 1490397 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 1054253 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 58626057 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 2139161 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 57592696 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 51229 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 7502337 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 3486338 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 1478017 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 112872082 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.510247 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.252928 # Number of insts issued each cycle
---
> system.cpu.fetch.rateDist::total 112863592 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.150140 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.659823 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 24058379 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 76821722 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 9496623 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 1902660 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 584207 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 588094 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 42817 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 68303161 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 133250 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 584207 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 24982800 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 47259981 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 20734687 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 10387203 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 8914712 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 65869472 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 202922 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 2041149 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 141248 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 4766165 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 43946104 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 79818079 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 79637315 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 168311 # Number of floating rename lookups
> system.cpu.rename.CommittedMaps 38139253 # Number of HB maps that are committed
> system.cpu.rename.UndoneMaps 5806843 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 1691151 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 241440 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 13536828 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 10424364 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 6928356 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 1483959 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 1059889 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 58630025 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 2138995 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 57603342 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 50950 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 7503583 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 3485287 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 1477804 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 112863592 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.510380 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.252962 # Number of insts issued each cycle
584,592c426,434
< system.cpu.iq.issued_per_cycle::0 89394835 79.20% 79.20% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 10016384 8.87% 88.07% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 4304507 3.81% 91.89% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 2950730 2.61% 94.50% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 3082787 2.73% 97.23% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 1592384 1.41% 98.64% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 1013037 0.90% 99.54% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 395526 0.35% 99.89% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 121892 0.11% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 89383207 79.20% 79.20% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 10013548 8.87% 88.07% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 4301377 3.81% 91.88% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 2962557 2.62% 94.50% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 3086274 2.73% 97.24% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 1586017 1.41% 98.64% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 1012124 0.90% 99.54% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 396460 0.35% 99.89% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 122028 0.11% 100.00% # Number of insts issued each cycle
596c438
< system.cpu.iq.issued_per_cycle::total 112872082 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 112863592 # Number of insts issued each cycle
598,628c440,470
< system.cpu.iq.fu_full::IntAlu 212963 18.82% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 545078 48.16% 66.97% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 373836 33.03% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 213045 18.77% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.77% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 547519 48.24% 67.01% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 374446 32.99% 100.00% # attempts to use FU when none available
632,635c474,477
< system.cpu.iq.FU_type_0::IntAlu 39097776 67.89% 67.90% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 61804 0.11% 68.01% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.01% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 38376 0.07% 68.07% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 39102059 67.88% 67.89% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 61815 0.11% 68.00% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.00% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 38377 0.07% 68.07% # Type of FU issued
639,663c481,505
< system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.08% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 10712581 18.60% 86.68% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 6722276 11.67% 98.35% # Type of FU issued
< system.cpu.iq.FU_type_0::IprAccess 948961 1.65% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 10718615 18.61% 86.68% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 6722522 11.67% 98.35% # Type of FU issued
> system.cpu.iq.FU_type_0::IprAccess 949032 1.65% 100.00% # Type of FU issued
665,677c507,519
< system.cpu.iq.FU_type_0::total 57592696 # Type of FU issued
< system.cpu.iq.rate 0.486832 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 1131877 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.019653 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 228528169 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 67952558 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 55916727 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 712410 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 334609 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 328997 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 58334880 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 382407 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 639606 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 57603342 # Type of FU issued
> system.cpu.iq.rate 0.486934 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 1135010 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.019704 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 228544022 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 67957775 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 55921178 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 712213 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 334464 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 328973 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 58348779 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 382287 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 639736 # Number of loads that had data forwarded from stores
679,680c521,522
< system.cpu.iew.lsq.thread0.squashedLoads 1340629 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 4088 # Number of memory responses ignored because the instruction is squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 1339690 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 4038 # Number of memory responses ignored because the instruction is squashed
682c524
< system.cpu.iew.lsq.thread0.squashedStores 553798 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedStores 554552 # Number of stores squashed
685,686c527,528
< system.cpu.iew.lsq.thread0.rescheduledLoads 18287 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 539247 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 18285 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 544771 # Number of times an access to memory failed due to the cache being blocked
688,697c530,539
< system.cpu.iew.iewSquashCycles 583638 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 44307486 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 616008 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 64468948 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 145079 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 10425085 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 6927485 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1890835 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 42893 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 369751 # Number of times the LSQ has become full, causing a stall
---
> system.cpu.iew.iewSquashCycles 584207 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 44318330 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 613096 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 64473181 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 145267 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 10424364 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 6928356 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1890724 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 42751 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 366947 # Number of times the LSQ has become full, causing a stall
699,704c541,546
< system.cpu.iew.predictedTakenIncorrect 190429 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 410127 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 600556 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 57009373 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 10371242 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 583322 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.predictedTakenIncorrect 190952 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 410451 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 601403 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 57018878 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 10377294 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 584463 # Number of squashed instructions skipped in execute
706,714c548,556
< system.cpu.iew.exec_nop 3703730 # number of nop insts executed
< system.cpu.iew.exec_refs 17042240 # number of memory reference insts executed
< system.cpu.iew.exec_branches 8981920 # Number of branches executed
< system.cpu.iew.exec_stores 6670998 # Number of stores executed
< system.cpu.iew.exec_rate 0.481901 # Inst execution rate
< system.cpu.iew.wb_sent 56380366 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 56245724 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 28936691 # num instructions producing a value
< system.cpu.iew.wb_consumers 40310167 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 3704161 # number of nop insts executed
> system.cpu.iew.exec_refs 17048455 # number of memory reference insts executed
> system.cpu.iew.exec_branches 8982580 # Number of branches executed
> system.cpu.iew.exec_stores 6671161 # Number of stores executed
> system.cpu.iew.exec_rate 0.481994 # Inst execution rate
> system.cpu.iew.wb_sent 56384919 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 56250151 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 28947314 # num instructions producing a value
> system.cpu.iew.wb_consumers 40326252 # num instructions consuming a value
716,717c558,559
< system.cpu.iew.wb_rate 0.475446 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.717851 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 0.475495 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.717828 # average fanout of values written-back
719,724c561,566
< system.cpu.commit.commitSquashedInsts 8239182 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 661144 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 548042 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 111437316 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.503568 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.455315 # Number of insts commited each cycle
---
> system.cpu.commit.commitSquashedInsts 8239076 # The number of squashed insts skipped by commit
> system.cpu.commit.commitNonSpecStalls 661191 # The number of times commit has been forced to stall to communicate backwards
> system.cpu.commit.branchMispredicts 548552 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 111427799 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.503633 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.455266 # Number of insts commited each cycle
726,734c568,576
< system.cpu.commit.committed_per_cycle::0 91810154 82.39% 82.39% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 7802563 7.00% 89.39% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 4132031 3.71% 93.10% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 2155493 1.93% 95.03% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1853584 1.66% 96.69% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 616181 0.55% 97.25% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 467348 0.42% 97.67% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 515869 0.46% 98.13% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 2084093 1.87% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 91796177 82.38% 82.38% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 7808087 7.01% 89.39% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 4129534 3.71% 93.10% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 2155296 1.93% 95.03% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1855711 1.67% 96.69% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 615462 0.55% 97.25% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 470761 0.42% 97.67% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 513166 0.46% 98.13% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 2083605 1.87% 100.00% # Number of insts commited each cycle
738,740c580,582
< system.cpu.commit.committed_per_cycle::total 111437316 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 56116260 # Number of instructions committed
< system.cpu.commit.committedOps 56116260 # Number of ops (including micro ops) committed
---
> system.cpu.commit.committed_per_cycle::total 111427799 # Number of insts commited each cycle
> system.cpu.commit.committedInsts 56118765 # Number of instructions committed
> system.cpu.commit.committedOps 56118765 # Number of ops (including micro ops) committed
742,745c584,587
< system.cpu.commit.refs 15458143 # Number of memory references committed
< system.cpu.commit.loads 9084456 # Number of loads committed
< system.cpu.commit.membars 226334 # Number of memory barriers committed
< system.cpu.commit.branches 8434463 # Number of branches committed
---
> system.cpu.commit.refs 15458478 # Number of memory references committed
> system.cpu.commit.loads 9084674 # Number of loads committed
> system.cpu.commit.membars 226351 # Number of memory barriers committed
> system.cpu.commit.branches 8434924 # Number of branches committed
747,751c589,593
< system.cpu.commit.int_insts 51967854 # Number of committed integer instructions.
< system.cpu.commit.function_calls 739911 # Number of function calls committed.
< system.cpu.commit.op_class_0::No_OpClass 3195933 5.70% 5.70% # Class of committed instruction
< system.cpu.commit.op_class_0::IntAlu 36178550 64.47% 70.17% # Class of committed instruction
< system.cpu.commit.op_class_0::IntMult 60663 0.11% 70.27% # Class of committed instruction
---
> system.cpu.commit.int_insts 51970227 # Number of committed integer instructions.
> system.cpu.commit.function_calls 739937 # Number of function calls committed.
> system.cpu.commit.op_class_0::No_OpClass 3196003 5.70% 5.70% # Class of committed instruction
> system.cpu.commit.op_class_0::IntAlu 36180557 64.47% 70.17% # Class of committed instruction
> system.cpu.commit.op_class_0::IntMult 60666 0.11% 70.27% # Class of committed instruction
779,781c621,623
< system.cpu.commit.op_class_0::MemRead 9310790 16.59% 86.94% # Class of committed instruction
< system.cpu.commit.op_class_0::MemWrite 6379639 11.37% 98.31% # Class of committed instruction
< system.cpu.commit.op_class_0::IprAccess 948960 1.69% 100.00% # Class of committed instruction
---
> system.cpu.commit.op_class_0::MemRead 9311025 16.59% 86.94% # Class of committed instruction
> system.cpu.commit.op_class_0::MemWrite 6379757 11.37% 98.31% # Class of committed instruction
> system.cpu.commit.op_class_0::IprAccess 949032 1.69% 100.00% # Class of committed instruction
783,784c625,626
< system.cpu.commit.op_class_0::total 56116260 # Class of committed instruction
< system.cpu.commit.bw_lim_events 2084093 # number cycles where commit BW limit reached
---
> system.cpu.commit.op_class_0::total 56118765 # Class of committed instruction
> system.cpu.commit.bw_lim_events 2083605 # number cycles where commit BW limit reached
786,833c628,1159
< system.cpu.rob.rob_reads 173459156 # The number of ROB reads
< system.cpu.rob.rob_writes 130141826 # The number of ROB writes
< system.cpu.timesIdled 576115 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 5428979 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.quiesceCycles 3599776298 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.committedInsts 52927600 # Number of Instructions Simulated
< system.cpu.committedOps 52927600 # Number of Ops (including micro ops) Simulated
< system.cpu.cpi 2.235149 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 2.235149 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.447398 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.447398 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 74648651 # number of integer regfile reads
< system.cpu.int_regfile_writes 40584029 # number of integer regfile writes
< system.cpu.fp_regfile_reads 166982 # number of floating regfile reads
< system.cpu.fp_regfile_writes 167600 # number of floating regfile writes
< system.cpu.misc_regfile_reads 2029015 # number of misc regfile reads
< system.cpu.misc_regfile_writes 939371 # number of misc regfile writes
< system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
< system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
< system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
< system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA
< system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU
< system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post
< system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR
< system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU
< system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post
< system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR
< system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU
< system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post
< system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR
< system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU
< system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post
< system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR
< system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU
< system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post
< system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR
< system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU
< system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post
< system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR
< system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU
< system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post
< system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR
< system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU
< system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post
< system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR
< system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
< system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
< system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
---
> system.cpu.rob.rob_reads 173452486 # The number of ROB reads
> system.cpu.rob.rob_writes 130147702 # The number of ROB writes
> system.cpu.timesIdled 575947 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 5434424 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu.quiesceCycles 3599800282 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.committedInsts 52930035 # Number of Instructions Simulated
> system.cpu.committedOps 52930035 # Number of Ops (including micro ops) Simulated
> system.cpu.cpi 2.234988 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 2.234988 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.447430 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.447430 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 74659793 # number of integer regfile reads
> system.cpu.int_regfile_writes 40587610 # number of integer regfile writes
> system.cpu.fp_regfile_reads 166949 # number of floating regfile reads
> system.cpu.fp_regfile_writes 167607 # number of floating regfile writes
> system.cpu.misc_regfile_reads 2029497 # number of misc regfile reads
> system.cpu.misc_regfile_writes 939434 # number of misc regfile writes
> system.cpu.dcache.tags.replacements 1404580 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.994645 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 11874772 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 1405092 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 8.451242 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 25219000 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.994645 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.999990 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.999990 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::0 413 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 97 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
> system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
> system.cpu.dcache.tags.tag_accesses 63937777 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 63937777 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 7284414 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 7284414 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 4188003 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 4188003 # number of WriteReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 186359 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 186359 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 215726 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 215726 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 11472417 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 11472417 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 11472417 # number of overall hits
> system.cpu.dcache.overall_hits::total 11472417 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 1780024 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 1780024 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 1955346 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 1955346 # number of WriteReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 23271 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 23271 # number of LoadLockedReq misses
> system.cpu.dcache.StoreCondReq_misses::cpu.data 28 # number of StoreCondReq misses
> system.cpu.dcache.StoreCondReq_misses::total 28 # number of StoreCondReq misses
> system.cpu.dcache.demand_misses::cpu.data 3735370 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 3735370 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 3735370 # number of overall misses
> system.cpu.dcache.overall_misses::total 3735370 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 39520730746 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 39520730746 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 78084026192 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 78084026192 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 364876749 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 364876749 # number of LoadLockedReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 441006 # number of StoreCondReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::total 441006 # number of StoreCondReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 117604756938 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 117604756938 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 117604756938 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 117604756938 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 9064438 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 9064438 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 6143349 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 6143349 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 209630 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 209630 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 215754 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 215754 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 15207787 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 15207787 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 15207787 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 15207787 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.196374 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.196374 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.318287 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.318287 # miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.111010 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.111010 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000130 # miss rate for StoreCondReq accesses
> system.cpu.dcache.StoreCondReq_miss_rate::total 0.000130 # miss rate for StoreCondReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.245622 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.245622 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.245622 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.245622 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22202.358365 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 22202.358365 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39933.610825 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 39933.610825 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15679.461519 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15679.461519 # average LoadLockedReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 15750.214286 # average StoreCondReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::total 15750.214286 # average StoreCondReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 31484.098480 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 31484.098480 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 31484.098480 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 31484.098480 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 3992388 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 1705 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 180260 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 24 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.147942 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 71.041667 # average number of cycles each access was blocked
> system.cpu.dcache.fast_writes 0 # number of fast writes performed
> system.cpu.dcache.cache_copies 0 # number of cache copies performed
> system.cpu.dcache.writebacks::writebacks 842675 # number of writebacks
> system.cpu.dcache.writebacks::total 842675 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 683874 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 683874 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1664228 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 1664228 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5276 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 5276 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 2348102 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 2348102 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 2348102 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 2348102 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1096150 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1096150 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 291118 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 291118 # number of WriteReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17995 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 17995 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 28 # number of StoreCondReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::total 28 # number of StoreCondReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 1387268 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 1387268 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 1387268 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 1387268 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27519652282 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 27519652282 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11779193020 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 11779193020 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 204738251 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 204738251 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 384994 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 384994 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 39298845302 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 39298845302 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 39298845302 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 39298845302 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1423580000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1423580000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1999637498 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1999637498 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3423217498 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 3423217498 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120929 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120929 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047388 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047388 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.085842 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.085842 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000130 # mshr miss rate for StoreCondReq accesses
> system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000130 # mshr miss rate for StoreCondReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.091221 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.091221 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25105.735786 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25105.735786 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40461.919290 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40461.919290 # average WriteReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11377.507697 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11377.507697 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 13749.785714 # average StoreCondReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 13749.785714 # average StoreCondReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28328.228794 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 28328.228794 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28328.228794 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 28328.228794 # average overall mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
> system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
> system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
> system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
> system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
> system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
> system.cpu.icache.tags.replacements 1035530 # number of replacements
> system.cpu.icache.tags.tagsinuse 509.402349 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 7932375 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1036038 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 7.656452 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 26422155250 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 509.402349 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.994926 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.994926 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_task_id_blocks::1024 508 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::0 72 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::1 137 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 299 # Occupied blocks per task id
> system.cpu.icache.tags.occ_task_id_percent::1024 0.992188 # Percentage of cache occupancy per task id
> system.cpu.icache.tags.tag_accesses 10056088 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 10056088 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 7932376 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 7932376 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 7932376 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 7932376 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 7932376 # number of overall hits
> system.cpu.icache.overall_hits::total 7932376 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1087421 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1087421 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1087421 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1087421 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1087421 # number of overall misses
> system.cpu.icache.overall_misses::total 1087421 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 15131971529 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 15131971529 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 15131971529 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 15131971529 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 15131971529 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 15131971529 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 9019797 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 9019797 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 9019797 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 9019797 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 9019797 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 9019797 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.120559 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.120559 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.120559 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.120559 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.120559 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.120559 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13915.467449 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13915.467449 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13915.467449 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13915.467449 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13915.467449 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13915.467449 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 5307 # number of cycles access was blocked
> system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.blocked::no_mshrs 203 # number of cycles access was blocked
> system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
> system.cpu.icache.avg_blocked_cycles::no_mshrs 26.142857 # average number of cycles each access was blocked
> system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
> system.cpu.icache.fast_writes 0 # number of fast writes performed
> system.cpu.icache.cache_copies 0 # number of cache copies performed
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 51130 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 51130 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 51130 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 51130 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 51130 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 51130 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1036291 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1036291 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1036291 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1036291 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1036291 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1036291 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12436978135 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 12436978135 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12436978135 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 12436978135 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12436978135 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 12436978135 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.114891 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.114891 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.114891 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.114891 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.114891 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.114891 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12001.434090 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12001.434090 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12001.434090 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 12001.434090 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12001.434090 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 12001.434090 # average overall mshr miss latency
> system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
> system.cpu.l2cache.tags.replacements 338304 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65336.722890 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 2576408 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 403470 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 6.385625 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 5538371750 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::writebacks 53740.358806 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 5341.050861 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 6255.313222 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.820013 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081498 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.095449 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.996959 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 65166 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 494 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3497 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3329 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2414 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55432 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994354 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 26978409 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 26978409 # Number of data accesses
> system.cpu.l2cache.ReadReq_hits::cpu.inst 1021005 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 829436 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 1850441 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 842675 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 842675 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 32 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 32 # number of UpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 22 # number of SCUpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::total 22 # number of SCUpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 186561 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 186561 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 1021005 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 1015997 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2037002 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 1021005 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 1015997 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2037002 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.inst 15114 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.data 273817 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 288931 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 47 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 47 # number of UpgradeReq misses
> system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 6 # number of SCUpgradeReq misses
> system.cpu.l2cache.SCUpgradeReq_misses::total 6 # number of SCUpgradeReq misses
> system.cpu.l2cache.ReadExReq_misses::cpu.data 115372 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 115372 # number of ReadExReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 15114 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 389189 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 404303 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 15114 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 389189 # number of overall misses
> system.cpu.l2cache.overall_misses::total 404303 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1159992750 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17995310250 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 19155303000 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 355494 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 355494 # number of UpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 92496 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::total 92496 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9679121611 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 9679121611 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 1159992750 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 27674431861 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 28834424611 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 1159992750 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 27674431861 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 28834424611 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 1036119 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 1103253 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 2139372 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 842675 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 842675 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 79 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 79 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 28 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu.l2cache.SCUpgradeReq_accesses::total 28 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 301933 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 301933 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1036119 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 1405186 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2441305 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1036119 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 1405186 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2441305 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014587 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248191 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.135054 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.594937 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.594937 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.214286 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.214286 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.382111 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.382111 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014587 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.276966 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.165609 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014587 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.276966 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.165609 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76749.553394 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65720.208205 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 66297.153992 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 7563.702128 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 7563.702128 # average UpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 15416 # average SCUpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 15416 # average SCUpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83894.893137 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83894.893137 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76749.553394 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71107.949765 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 71318.849009 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76749.553394 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71107.949765 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 71318.849009 # average overall miss latency
> system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
> system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
> system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
> system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
> system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
> system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
> system.cpu.l2cache.fast_writes 0 # number of fast writes performed
> system.cpu.l2cache.cache_copies 0 # number of cache copies performed
> system.cpu.l2cache.writebacks::writebacks 75929 # number of writebacks
> system.cpu.l2cache.writebacks::total 75929 # number of writebacks
> system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
> system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
> system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15113 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273817 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 288930 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 47 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 47 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 6 # number of SCUpgradeReq MSHR misses
> system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 6 # number of SCUpgradeReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115372 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 115372 # number of ReadExReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 15113 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 389189 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 404302 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 15113 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 389189 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 404302 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 969372000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14584664250 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15554036250 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 622542 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 622542 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 60006 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 60006 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8273073889 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8273073889 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 969372000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22857738139 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 23827110139 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 969372000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22857738139 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 23827110139 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333490000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333490000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1884459000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1884459000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3217949000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3217949000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014586 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248191 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.135054 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.594937 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.594937 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.214286 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.214286 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.382111 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.382111 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014586 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.276966 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.165609 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014586 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.276966 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.165609 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64141.599947 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 53264.275958 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53833.233828 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 13245.574468 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 13245.574468 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71707.813759 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71707.813759 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64141.599947 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58731.716824 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58933.940814 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64141.599947 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58731.716824 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58933.940814 # average overall mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
> system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
> system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
> system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
> system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
> system.cpu.toL2Bus.trans_dist::ReadReq 2146647 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 2146537 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteReq 9597 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteResp 9597 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 842675 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteInvalidateReq 41552 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeReq 79 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::SCUpgradeReq 28 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeResp 107 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 301933 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 301933 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::BadAddressError 93 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2072410 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3686471 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 5758881 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 66311616 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143911276 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 210222892 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 42053 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 3325984 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 1.012545 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.111300 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 3284259 98.75% 98.75% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 41725 1.25% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::total 3325984 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 2497867498 # Layer occupancy (ticks)
> system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
> system.cpu.toL2Bus.snoopLayer0.occupancy 234000 # Layer occupancy (ticks)
> system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
> system.cpu.toL2Bus.respLayer0.occupancy 1558461609 # Layer occupancy (ticks)
> system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
> system.cpu.toL2Bus.respLayer1.occupancy 2189866891 # Layer occupancy (ticks)
> system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
> system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
> system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
> system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD).
> system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes.
> system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes.
> system.disk0.dma_write_txs 395 # Number of DMA write transactions.
> system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
> system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
> system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD).
> system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes.
> system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes.
> system.disk2.dma_write_txs 1 # Number of DMA write transactions.
836,838c1162,1164
< system.iobus.trans_dist::WriteReq 51063 # Transaction distribution
< system.iobus.trans_dist::WriteResp 51149 # Transaction distribution
< system.iobus.trans_dist::WriteInvalidateReq 86 # Transaction distribution
---
> system.iobus.trans_dist::WriteReq 51149 # Transaction distribution
> system.iobus.trans_dist::WriteResp 9597 # Transaction distribution
> system.iobus.trans_dist::WriteInvalidateResp 41552 # Transaction distribution
893c1219
< system.iobus.reqLayer29.occupancy 374547621 # Layer occupancy (ticks)
---
> system.iobus.reqLayer29.occupancy 406221775 # Layer occupancy (ticks)
899c1225
< system.iobus.respLayer1.occupancy 42014789 # Layer occupancy (ticks)
---
> system.iobus.respLayer1.occupancy 42010536 # Layer occupancy (ticks)
901,1403c1227,1402
< system.cpu.toL2Bus.trans_dist::ReadReq 2147499 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 2147393 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteReq 9597 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteResp 9597 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 842679 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteInvalidateReq 41561 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeReq 81 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::SCUpgradeReq 26 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeResp 107 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 301934 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 301934 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::BadAddressError 89 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2074254 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3686339 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 5760593 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 66370688 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143907436 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_size::total 210278124 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.snoops 42060 # Total snoops (count)
< system.cpu.toL2Bus.snoop_fanout::samples 3326850 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::mean 1.012545 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::stdev 0.111298 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::1 3285116 98.75% 98.75% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::2 41734 1.25% 100.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
< system.cpu.toL2Bus.snoop_fanout::total 3326850 # Request fanout histogram
< system.cpu.toL2Bus.reqLayer0.occupancy 2498300996 # Layer occupancy (ticks)
< system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
< system.cpu.toL2Bus.snoopLayer0.occupancy 234000 # Layer occupancy (ticks)
< system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
< system.cpu.toL2Bus.respLayer0.occupancy 1559854344 # Layer occupancy (ticks)
< system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
< system.cpu.toL2Bus.respLayer1.occupancy 2189806641 # Layer occupancy (ticks)
< system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
< system.cpu.icache.tags.replacements 1036451 # number of replacements
< system.cpu.icache.tags.tagsinuse 509.402237 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 7937240 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1036959 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 7.654343 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 26422155250 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 509.402237 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.994926 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.994926 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_task_id_blocks::1024 508 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::0 71 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::1 138 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 299 # Occupied blocks per task id
< system.cpu.icache.tags.occ_task_id_percent::1024 0.992188 # Percentage of cache occupancy per task id
< system.cpu.icache.tags.tag_accesses 10062742 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 10062742 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 7937241 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 7937241 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 7937241 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 7937241 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 7937241 # number of overall hits
< system.cpu.icache.overall_hits::total 7937241 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1088289 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1088289 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1088289 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1088289 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1088289 # number of overall misses
< system.cpu.icache.overall_misses::total 1088289 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 15130440508 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 15130440508 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 15130440508 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 15130440508 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 15130440508 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 15130440508 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 9025530 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 9025530 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 9025530 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 9025530 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 9025530 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 9025530 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.120579 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.120579 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.120579 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.120579 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.120579 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.120579 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13902.961904 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 13902.961904 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 13902.961904 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 13902.961904 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 4627 # number of cycles access was blocked
< system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
< system.cpu.icache.blocked::no_mshrs 203 # number of cycles access was blocked
< system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
< system.cpu.icache.avg_blocked_cycles::no_mshrs 22.793103 # average number of cycles each access was blocked
< system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
< system.cpu.icache.fast_writes 0 # number of fast writes performed
< system.cpu.icache.cache_copies 0 # number of cache copies performed
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 51077 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 51077 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 51077 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 51077 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 51077 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 51077 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1037212 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1037212 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1037212 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1037212 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1037212 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1037212 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12445124401 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 12445124401 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12445124401 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 12445124401 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12445124401 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 12445124401 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.114920 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.114920 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.114920 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11998.631332 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11998.631332 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
< system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
< system.cpu.l2cache.tags.replacements 338311 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 65336.723406 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 2577279 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 403479 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 6.387641 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 5538371750 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 53740.150485 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 5341.296148 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 6255.276773 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.820010 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081502 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.095448 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.996959 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 65168 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 497 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3500 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3328 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2421 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55422 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994385 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 26985288 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 26985288 # Number of data accesses
< system.cpu.l2cache.ReadReq_hits::cpu.inst 1021912 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 829370 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 1851282 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 842679 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 842679 # number of Writeback hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 33 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 33 # number of UpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 21 # number of SCUpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::total 21 # number of SCUpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 186572 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 186572 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 1021912 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 1015942 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2037854 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 1021912 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 1015942 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2037854 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.inst 15130 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.data 273814 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 288944 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 48 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 48 # number of UpgradeReq misses
< system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 5 # number of SCUpgradeReq misses
< system.cpu.l2cache.SCUpgradeReq_misses::total 5 # number of SCUpgradeReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 115362 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 115362 # number of ReadExReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 15130 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 389176 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 404306 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 15130 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 389176 # number of overall misses
< system.cpu.l2cache.overall_misses::total 404306 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1158124750 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17992143250 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 19150268000 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 194993 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 194993 # number of UpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 69497 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::total 69497 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9692879611 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 9692879611 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 1158124750 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 27685022861 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 28843147611 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 1158124750 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 27685022861 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 28843147611 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 1037042 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 1103184 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 2140226 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 842679 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 842679 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 81 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 81 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 26 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu.l2cache.SCUpgradeReq_accesses::total 26 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 301934 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 301934 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1037042 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 1405118 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2442160 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1037042 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 1405118 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2442160 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014590 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248203 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.135006 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.592593 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.592593 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.192308 # miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.192308 # miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.382077 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.382077 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014590 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.276970 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.165553 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014590 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.276970 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.165553 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76544.927297 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65709.362012 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 66276.745667 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 4062.354167 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 4062.354167 # average UpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 13899.400000 # average SCUpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 13899.400000 # average SCUpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 84021.424828 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 84021.424828 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 71339.895057 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 71339.895057 # average overall miss latency
< system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
< system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
< system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
< system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
< system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
< system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
< system.cpu.l2cache.fast_writes 0 # number of fast writes performed
< system.cpu.l2cache.cache_copies 0 # number of cache copies performed
< system.cpu.l2cache.writebacks::writebacks 75938 # number of writebacks
< system.cpu.l2cache.writebacks::total 75938 # number of writebacks
< system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
< system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
< system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15129 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273814 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 288943 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 48 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 48 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 5 # number of SCUpgradeReq MSHR misses
< system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 5 # number of SCUpgradeReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115362 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 115362 # number of ReadExReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 15129 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 389176 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 404305 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 15129 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 389176 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 404305 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 967311000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14580972250 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15548283250 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 493045 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 493045 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 50005 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 50005 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8286916389 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8286916389 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 967311000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22867888639 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 23835199639 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 967311000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22867888639 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 23835199639 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333507000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333507000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1884436000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1884436000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3217943000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3217943000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248203 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.135006 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.592593 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.592593 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.192308 # mshr miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.192308 # mshr miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.382077 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.382077 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.165552 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.165552 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63937.537180 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 53251.375934 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53810.901285 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10271.770833 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10271.770833 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71834.021506 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71834.021506 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
< system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
< system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
< system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
< system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
< system.cpu.dcache.tags.replacements 1404516 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.994651 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 11877087 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 1405028 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 8.453274 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 25219000 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.994651 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.999990 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.999990 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::0 415 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 95 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
< system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
< system.cpu.dcache.tags.tag_accesses 63934725 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 63934725 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 7287009 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 7287009 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 4187789 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 4187789 # number of WriteReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 186297 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 186297 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 215715 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 215715 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 11474798 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 11474798 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 11474798 # number of overall hits
< system.cpu.dcache.overall_hits::total 11474798 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 1776849 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 1776849 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 1955456 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 1955456 # number of WriteReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 23283 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 23283 # number of LoadLockedReq misses
< system.cpu.dcache.StoreCondReq_misses::cpu.data 26 # number of StoreCondReq misses
< system.cpu.dcache.StoreCondReq_misses::total 26 # number of StoreCondReq misses
< system.cpu.dcache.demand_misses::cpu.data 3732305 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 3732305 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 3732305 # number of overall misses
< system.cpu.dcache.overall_misses::total 3732305 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 39503001495 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 39503001495 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 78159072008 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 78159072008 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 364867750 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 364867750 # number of LoadLockedReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 402005 # number of StoreCondReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::total 402005 # number of StoreCondReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 117662073503 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 117662073503 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 117662073503 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 117662073503 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 9063858 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 9063858 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 6143245 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 6143245 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 209580 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 209580 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 215741 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 215741 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 15207103 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 15207103 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 15207103 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 15207103 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.196037 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.196037 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.318310 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.318310 # miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.111094 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.111094 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000121 # miss rate for StoreCondReq accesses
< system.cpu.dcache.StoreCondReq_miss_rate::total 0.000121 # miss rate for StoreCondReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.245432 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.245432 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.245432 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.245432 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22232.053199 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 22232.053199 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39969.742100 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 39969.742100 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15670.993858 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15670.993858 # average LoadLockedReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 15461.730769 # average StoreCondReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::total 15461.730769 # average StoreCondReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 31525.310365 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 31525.310365 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 3999248 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 1376 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 180044 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 22 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.212615 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 62.545455 # average number of cycles each access was blocked
< system.cpu.dcache.fast_writes 0 # number of fast writes performed
< system.cpu.dcache.cache_copies 0 # number of cache copies performed
< system.cpu.dcache.writebacks::writebacks 842679 # number of writebacks
< system.cpu.dcache.writebacks::total 842679 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 680758 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 680758 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1664340 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1664340 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5292 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 5292 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 2345098 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 2345098 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 2345098 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 2345098 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1096091 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1096091 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 291116 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 291116 # number of WriteReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17991 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 17991 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 26 # number of StoreCondReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::total 26 # number of StoreCondReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 1387207 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 1387207 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 1387207 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 1387207 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27515724784 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 27515724784 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11792803134 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 11792803134 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 204517750 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 204517750 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 349995 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 349995 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 39308527918 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 39308527918 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 39308527918 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 39308527918 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1423597000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1423597000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1999614498 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1999614498 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3423211498 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 3423211498 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120930 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120930 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047388 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047388 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.085843 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.085843 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000121 # mshr miss rate for StoreCondReq accesses
< system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000121 # mshr miss rate for StoreCondReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.091221 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.091221 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25103.503983 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25103.503983 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40508.948783 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40508.948783 # average WriteReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11367.781113 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11367.781113 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 13461.346154 # average StoreCondReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 13461.346154 # average StoreCondReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
< system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
< system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
< system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
< system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
< system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---
> system.iocache.tags.replacements 41685 # number of replacements
> system.iocache.tags.tagsinuse 1.260575 # Cycle average of tags in use
> system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
> system.iocache.tags.sampled_refs 41701 # Sample count of references to valid blocks.
> system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
> system.iocache.tags.warmup_cycle 1709355371000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::tsunami.ide 1.260575 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::tsunami.ide 0.078786 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.078786 # Average percentage of cache occupancy
> system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
> system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
> system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
> system.iocache.tags.tag_accesses 375525 # Number of tag accesses
> system.iocache.tags.data_accesses 375525 # Number of data accesses
> system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
> system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
> system.iocache.WriteInvalidateReq_misses::tsunami.ide 41552 # number of WriteInvalidateReq misses
> system.iocache.WriteInvalidateReq_misses::total 41552 # number of WriteInvalidateReq misses
> system.iocache.demand_misses::tsunami.ide 173 # number of demand (read+write) misses
> system.iocache.demand_misses::total 173 # number of demand (read+write) misses
> system.iocache.overall_misses::tsunami.ide 173 # number of overall misses
> system.iocache.overall_misses::total 173 # number of overall misses
> system.iocache.ReadReq_miss_latency::tsunami.ide 21133383 # number of ReadReq miss cycles
> system.iocache.ReadReq_miss_latency::total 21133383 # number of ReadReq miss cycles
> system.iocache.WriteInvalidateReq_miss_latency::tsunami.ide 13648838856 # number of WriteInvalidateReq miss cycles
> system.iocache.WriteInvalidateReq_miss_latency::total 13648838856 # number of WriteInvalidateReq miss cycles
> system.iocache.demand_miss_latency::tsunami.ide 21133383 # number of demand (read+write) miss cycles
> system.iocache.demand_miss_latency::total 21133383 # number of demand (read+write) miss cycles
> system.iocache.overall_miss_latency::tsunami.ide 21133383 # number of overall miss cycles
> system.iocache.overall_miss_latency::total 21133383 # number of overall miss cycles
> system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
> system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
> system.iocache.WriteInvalidateReq_accesses::tsunami.ide 41552 # number of WriteInvalidateReq accesses(hits+misses)
> system.iocache.WriteInvalidateReq_accesses::total 41552 # number of WriteInvalidateReq accesses(hits+misses)
> system.iocache.demand_accesses::tsunami.ide 173 # number of demand (read+write) accesses
> system.iocache.demand_accesses::total 173 # number of demand (read+write) accesses
> system.iocache.overall_accesses::tsunami.ide 173 # number of overall (read+write) accesses
> system.iocache.overall_accesses::total 173 # number of overall (read+write) accesses
> system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
> system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
> system.iocache.WriteInvalidateReq_miss_rate::tsunami.ide 1 # miss rate for WriteInvalidateReq accesses
> system.iocache.WriteInvalidateReq_miss_rate::total 1 # miss rate for WriteInvalidateReq accesses
> system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses
> system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
> system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
> system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
> system.iocache.ReadReq_avg_miss_latency::tsunami.ide 122158.283237 # average ReadReq miss latency
> system.iocache.ReadReq_avg_miss_latency::total 122158.283237 # average ReadReq miss latency
> system.iocache.WriteInvalidateReq_avg_miss_latency::tsunami.ide 328476.098768 # average WriteInvalidateReq miss latency
> system.iocache.WriteInvalidateReq_avg_miss_latency::total 328476.098768 # average WriteInvalidateReq miss latency
> system.iocache.demand_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
> system.iocache.demand_avg_miss_latency::total 122158.283237 # average overall miss latency
> system.iocache.overall_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
> system.iocache.overall_avg_miss_latency::total 122158.283237 # average overall miss latency
> system.iocache.blocked_cycles::no_mshrs 206574 # number of cycles access was blocked
> system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
> system.iocache.blocked::no_mshrs 23538 # number of cycles access was blocked
> system.iocache.blocked::no_targets 0 # number of cycles access was blocked
> system.iocache.avg_blocked_cycles::no_mshrs 8.776192 # average number of cycles each access was blocked
> system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
> system.iocache.fast_writes 0 # number of fast writes performed
> system.iocache.cache_copies 0 # number of cache copies performed
> system.iocache.writebacks::writebacks 41512 # number of writebacks
> system.iocache.writebacks::total 41512 # number of writebacks
> system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses
> system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses
> system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 41552 # number of WriteInvalidateReq MSHR misses
> system.iocache.WriteInvalidateReq_mshr_misses::total 41552 # number of WriteInvalidateReq MSHR misses
> system.iocache.demand_mshr_misses::tsunami.ide 173 # number of demand (read+write) MSHR misses
> system.iocache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses
> system.iocache.overall_mshr_misses::tsunami.ide 173 # number of overall MSHR misses
> system.iocache.overall_mshr_misses::total 173 # number of overall MSHR misses
> system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12136383 # number of ReadReq MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_latency::total 12136383 # number of ReadReq MSHR miss cycles
> system.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide 11488062928 # number of WriteInvalidateReq MSHR miss cycles
> system.iocache.WriteInvalidateReq_mshr_miss_latency::total 11488062928 # number of WriteInvalidateReq MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::tsunami.ide 12136383 # number of demand (read+write) MSHR miss cycles
> system.iocache.demand_mshr_miss_latency::total 12136383 # number of demand (read+write) MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::tsunami.ide 12136383 # number of overall MSHR miss cycles
> system.iocache.overall_mshr_miss_latency::total 12136383 # number of overall MSHR miss cycles
> system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
> system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
> system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteInvalidateReq accesses
> system.iocache.WriteInvalidateReq_mshr_miss_rate::total 1 # mshr miss rate for WriteInvalidateReq accesses
> system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses
> system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
> system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
> system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
> system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average ReadReq mshr miss latency
> system.iocache.ReadReq_avg_mshr_miss_latency::total 70152.502890 # average ReadReq mshr miss latency
> system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 276474.367732 # average WriteInvalidateReq mshr miss latency
> system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 276474.367732 # average WriteInvalidateReq mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
> system.iocache.demand_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
> system.iocache.overall_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
> system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
> system.membus.trans_dist::ReadReq 296033 # Transaction distribution
> system.membus.trans_dist::ReadResp 295940 # Transaction distribution
> system.membus.trans_dist::WriteReq 9597 # Transaction distribution
> system.membus.trans_dist::WriteResp 9597 # Transaction distribution
> system.membus.trans_dist::Writeback 117441 # Transaction distribution
> system.membus.trans_dist::WriteInvalidateReq 41552 # Transaction distribution
> system.membus.trans_dist::WriteInvalidateResp 41552 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 186 # Transaction distribution
> system.membus.trans_dist::SCUpgradeReq 6 # Transaction distribution
> system.membus.trans_dist::UpgradeResp 192 # Transaction distribution
> system.membus.trans_dist::ReadExReq 115233 # Transaction distribution
> system.membus.trans_dist::ReadExResp 115233 # Transaction distribution
> system.membus.trans_dist::BadAddressError 93 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33054 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884176 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 186 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917416 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124804 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.iocache.mem_side::total 124804 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 1042220 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44140 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30702400 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 30746540 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 5317056 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.iocache.mem_side::total 5317056 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 36063596 # Cumulative packet size per connected master and slave (bytes)
> system.membus.snoops 435 # Total snoops (count)
> system.membus.snoop_fanout::samples 563522 # Request fanout histogram
> system.membus.snoop_fanout::mean 1 # Request fanout histogram
> system.membus.snoop_fanout::stdev 0 # Request fanout histogram
> system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
> system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
> system.membus.snoop_fanout::1 563522 100.00% 100.00% # Request fanout histogram
> system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
> system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
> system.membus.snoop_fanout::min_value 1 # Request fanout histogram
> system.membus.snoop_fanout::max_value 1 # Request fanout histogram
> system.membus.snoop_fanout::total 563522 # Request fanout histogram
> system.membus.reqLayer0.occupancy 31470000 # Layer occupancy (ticks)
> system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
> system.membus.reqLayer1.occupancy 1857946999 # Layer occupancy (ticks)
> system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
> system.membus.reqLayer2.occupancy 115000 # Layer occupancy (ticks)
> system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
> system.membus.respLayer1.occupancy 3754266813 # Layer occupancy (ticks)
> system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
> system.membus.respLayer2.occupancy 43145464 # Layer occupancy (ticks)
> system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
> system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
> system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
> system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
> system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA
> system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU
> system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post
> system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR
> system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU
> system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post
> system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR
> system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU
> system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post
> system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR
> system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU
> system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post
> system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR
> system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU
> system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post
> system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR
> system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU
> system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post
> system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR
> system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU
> system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post
> system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR
> system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU
> system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post
> system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR
> system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
> system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
> system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
1405,1407c1404,1406
< system.cpu.kern.inst.quiesce 6442 # number of quiesce instructions executed
< system.cpu.kern.inst.hwrei 210986 # number of hwrei instructions executed
< system.cpu.kern.ipl_count::0 74656 40.97% 40.97% # number of times we switched to this ipl
---
> system.cpu.kern.inst.quiesce 6441 # number of quiesce instructions executed
> system.cpu.kern.inst.hwrei 211003 # number of hwrei instructions executed
> system.cpu.kern.ipl_count::0 74662 40.97% 40.97% # number of times we switched to this ipl
1410,1412c1409,1411
< system.cpu.kern.ipl_count::31 105550 57.93% 100.00% # number of times we switched to this ipl
< system.cpu.kern.ipl_count::total 182216 # number of times we switched to this ipl
< system.cpu.kern.ipl_good::0 73289 49.32% 49.32% # number of times we switched to this ipl from a different ipl
---
> system.cpu.kern.ipl_count::31 105561 57.93% 100.00% # number of times we switched to this ipl
> system.cpu.kern.ipl_count::total 182233 # number of times we switched to this ipl
> system.cpu.kern.ipl_good::0 73295 49.32% 49.32% # number of times we switched to this ipl from a different ipl
1415,1422c1414,1421
< system.cpu.kern.ipl_good::31 73289 49.32% 100.00% # number of times we switched to this ipl from a different ipl
< system.cpu.kern.ipl_good::total 148588 # number of times we switched to this ipl from a different ipl
< system.cpu.kern.ipl_ticks::0 1817327743500 97.76% 97.76% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::21 61881000 0.00% 97.76% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::22 521765000 0.03% 97.79% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::31 41126450000 2.21% 100.00% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::total 1859037839500 # number of cycles we spent at this ipl
< system.cpu.kern.ipl_used::0 0.981689 # fraction of swpipl calls that actually changed the ipl
---
> system.cpu.kern.ipl_good::31 73295 49.32% 100.00% # number of times we switched to this ipl from a different ipl
> system.cpu.kern.ipl_good::total 148600 # number of times we switched to this ipl from a different ipl
> system.cpu.kern.ipl_ticks::0 1817339213500 97.76% 97.76% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::21 61863500 0.00% 97.76% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::22 521835500 0.03% 97.79% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::31 41125418500 2.21% 100.00% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::total 1859048331000 # number of cycles we spent at this ipl
> system.cpu.kern.ipl_used::0 0.981691 # fraction of swpipl calls that actually changed the ipl
1425,1426c1424,1425
< system.cpu.kern.ipl_used::31 0.694353 # fraction of swpipl calls that actually changed the ipl
< system.cpu.kern.ipl_used::total 0.815450 # fraction of swpipl calls that actually changed the ipl
---
> system.cpu.kern.ipl_used::31 0.694338 # fraction of swpipl calls that actually changed the ipl
> system.cpu.kern.ipl_used::total 0.815440 # fraction of swpipl calls that actually changed the ipl
1465c1464
< system.cpu.kern.callpal::swpipl 175101 91.22% 93.43% # number of callpals executed
---
> system.cpu.kern.callpal::swpipl 175118 91.22% 93.44% # number of callpals executed
1474,1479c1473,1478
< system.cpu.kern.callpal::total 191946 # number of callpals executed
< system.cpu.kern.mode_switch::kernel 5851 # number of protection mode switches
< system.cpu.kern.mode_switch::user 1740 # number of protection mode switches
< system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
< system.cpu.kern.mode_good::kernel 1910
< system.cpu.kern.mode_good::user 1740
---
> system.cpu.kern.callpal::total 191963 # number of callpals executed
> system.cpu.kern.mode_switch::kernel 5853 # number of protection mode switches
> system.cpu.kern.mode_switch::user 1741 # number of protection mode switches
> system.cpu.kern.mode_switch::idle 2095 # number of protection mode switches
> system.cpu.kern.mode_good::kernel 1911
> system.cpu.kern.mode_good::user 1741
1481c1480
< system.cpu.kern.mode_switch_good::kernel 0.326440 # fraction of useful protection mode switches
---
> system.cpu.kern.mode_switch_good::kernel 0.326499 # fraction of useful protection mode switches
1483,1487c1482,1486
< system.cpu.kern.mode_switch_good::idle 0.081068 # fraction of useful protection mode switches
< system.cpu.kern.mode_switch_good::total 0.394302 # fraction of useful protection mode switches
< system.cpu.kern.mode_ticks::kernel 29097785000 1.57% 1.57% # number of ticks spent at the given mode
< system.cpu.kern.mode_ticks::user 2655967500 0.14% 1.71% # number of ticks spent at the given mode
< system.cpu.kern.mode_ticks::idle 1827284079000 98.29% 100.00% # number of ticks spent at the given mode
---
> system.cpu.kern.mode_switch_good::idle 0.081146 # fraction of useful protection mode switches
> system.cpu.kern.mode_switch_good::total 0.394468 # fraction of useful protection mode switches
> system.cpu.kern.mode_ticks::kernel 29096339500 1.57% 1.57% # number of ticks spent at the given mode
> system.cpu.kern.mode_ticks::user 2660038000 0.14% 1.71% # number of ticks spent at the given mode
> system.cpu.kern.mode_ticks::idle 1827291945500 98.29% 100.00% # number of ticks spent at the given mode