3,5c3,5
< sim_seconds 1.860009 # Number of seconds simulated
< sim_ticks 1860008936000 # Number of ticks simulated
< final_tick 1860008936000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 1.859039 # Number of seconds simulated
> sim_ticks 1859038679000 # Number of ticks simulated
> final_tick 1859038679000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 106543 # Simulator instruction rate (inst/s)
< host_op_rate 106543 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 3740252336 # Simulator tick rate (ticks/s)
< host_mem_usage 320492 # Number of bytes of host memory used
< host_seconds 497.30 # Real time elapsed on the host
< sim_insts 52983264 # Number of instructions simulated
< sim_ops 52983264 # Number of ops (including micro ops) simulated
---
> host_inst_rate 164972 # Simulator instruction rate (inst/s)
> host_op_rate 164972 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 5794497034 # Simulator tick rate (ticks/s)
> host_mem_usage 371088 # Number of bytes of host memory used
> host_seconds 320.83 # Real time elapsed on the host
> sim_insts 52927600 # Number of instructions simulated
> sim_ops 52927600 # Number of ops (including micro ops) simulated
16,17c16,17
< system.physmem.bytes_read::cpu.inst 968512 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 24900352 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu.inst 968256 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 24892608 # Number of bytes read from this memory
19,22c19,22
< system.physmem.bytes_read::total 25869824 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 968512 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 968512 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 4866048 # Number of bytes written to this memory
---
> system.physmem.bytes_read::total 25861824 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 968256 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 968256 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 4860032 # Number of bytes written to this memory
24,26c24,26
< system.physmem.bytes_written::total 7525376 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 15133 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 389068 # Number of read requests responded to by this memory
---
> system.physmem.bytes_written::total 7519360 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 15129 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 388947 # Number of read requests responded to by this memory
28,29c28,29
< system.physmem.num_reads::total 404216 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 76032 # Number of write requests responded to by this memory
---
> system.physmem.num_reads::total 404091 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 75938 # Number of write requests responded to by this memory
31,33c31,33
< system.physmem.num_writes::total 117584 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 520703 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 13387222 # Total read bandwidth from this memory (bytes/s)
---
> system.physmem.num_writes::total 117490 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 520837 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 13390043 # Total read bandwidth from this memory (bytes/s)
35,55c35,55
< system.physmem.bw_read::total 13908441 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 520703 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 520703 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 2616142 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::tsunami.ide 1429739 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 4045882 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 2616142 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 520703 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 13387222 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::tsunami.ide 1430255 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 17954322 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 404216 # Number of read requests accepted
< system.physmem.writeReqs 117584 # Number of write requests accepted
< system.physmem.readBursts 404216 # Number of DRAM read bursts, including those serviced by the write queue
< system.physmem.writeBursts 117584 # Number of DRAM write bursts, including those merged in the write queue
< system.physmem.bytesReadDRAM 25858752 # Total number of bytes read from DRAM
< system.physmem.bytesReadWrQ 11072 # Total number of bytes read from write queue
< system.physmem.bytesWritten 7523328 # Total number of bytes written to DRAM
< system.physmem.bytesReadSys 25869824 # Total read bytes from the system interface side
< system.physmem.bytesWrittenSys 7525376 # Total written bytes from the system interface side
< system.physmem.servicedByWrQ 173 # Number of DRAM read bursts serviced by the write queue
---
> system.physmem.bw_read::total 13911396 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 520837 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 520837 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 2614272 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::tsunami.ide 1430486 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 4044757 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 2614272 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 520837 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 13390043 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::tsunami.ide 1431002 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 17956154 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 404091 # Number of read requests accepted
> system.physmem.writeReqs 117490 # Number of write requests accepted
> system.physmem.readBursts 404091 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 117490 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 25850368 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 11456 # Total number of bytes read from write queue
> system.physmem.bytesWritten 7517888 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 25861824 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 7519360 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 179 # Number of DRAM read bursts serviced by the write queue
57,89c57,89
< system.physmem.neitherReadNorWriteReqs 213 # Number of requests that are neither read nor write
< system.physmem.perBankRdBursts::0 25622 # Per bank write bursts
< system.physmem.perBankRdBursts::1 25451 # Per bank write bursts
< system.physmem.perBankRdBursts::2 25608 # Per bank write bursts
< system.physmem.perBankRdBursts::3 25528 # Per bank write bursts
< system.physmem.perBankRdBursts::4 25399 # Per bank write bursts
< system.physmem.perBankRdBursts::5 24757 # Per bank write bursts
< system.physmem.perBankRdBursts::6 24940 # Per bank write bursts
< system.physmem.perBankRdBursts::7 25074 # Per bank write bursts
< system.physmem.perBankRdBursts::8 24966 # Per bank write bursts
< system.physmem.perBankRdBursts::9 25053 # Per bank write bursts
< system.physmem.perBankRdBursts::10 25586 # Per bank write bursts
< system.physmem.perBankRdBursts::11 24884 # Per bank write bursts
< system.physmem.perBankRdBursts::12 24485 # Per bank write bursts
< system.physmem.perBankRdBursts::13 25285 # Per bank write bursts
< system.physmem.perBankRdBursts::14 25789 # Per bank write bursts
< system.physmem.perBankRdBursts::15 25616 # Per bank write bursts
< system.physmem.perBankWrBursts::0 7925 # Per bank write bursts
< system.physmem.perBankWrBursts::1 7509 # Per bank write bursts
< system.physmem.perBankWrBursts::2 7974 # Per bank write bursts
< system.physmem.perBankWrBursts::3 7525 # Per bank write bursts
< system.physmem.perBankWrBursts::4 7335 # Per bank write bursts
< system.physmem.perBankWrBursts::5 6682 # Per bank write bursts
< system.physmem.perBankWrBursts::6 6769 # Per bank write bursts
< system.physmem.perBankWrBursts::7 6701 # Per bank write bursts
< system.physmem.perBankWrBursts::8 7135 # Per bank write bursts
< system.physmem.perBankWrBursts::9 6719 # Per bank write bursts
< system.physmem.perBankWrBursts::10 7431 # Per bank write bursts
< system.physmem.perBankWrBursts::11 6970 # Per bank write bursts
< system.physmem.perBankWrBursts::12 7113 # Per bank write bursts
< system.physmem.perBankWrBursts::13 7882 # Per bank write bursts
< system.physmem.perBankWrBursts::14 8065 # Per bank write bursts
< system.physmem.perBankWrBursts::15 7817 # Per bank write bursts
---
> system.physmem.neitherReadNorWriteReqs 193 # Number of requests that are neither read nor write
> system.physmem.perBankRdBursts::0 25747 # Per bank write bursts
> system.physmem.perBankRdBursts::1 25572 # Per bank write bursts
> system.physmem.perBankRdBursts::2 25523 # Per bank write bursts
> system.physmem.perBankRdBursts::3 25355 # Per bank write bursts
> system.physmem.perBankRdBursts::4 25392 # Per bank write bursts
> system.physmem.perBankRdBursts::5 24811 # Per bank write bursts
> system.physmem.perBankRdBursts::6 25029 # Per bank write bursts
> system.physmem.perBankRdBursts::7 25134 # Per bank write bursts
> system.physmem.perBankRdBursts::8 24968 # Per bank write bursts
> system.physmem.perBankRdBursts::9 25052 # Per bank write bursts
> system.physmem.perBankRdBursts::10 25439 # Per bank write bursts
> system.physmem.perBankRdBursts::11 24779 # Per bank write bursts
> system.physmem.perBankRdBursts::12 24568 # Per bank write bursts
> system.physmem.perBankRdBursts::13 25250 # Per bank write bursts
> system.physmem.perBankRdBursts::14 25688 # Per bank write bursts
> system.physmem.perBankRdBursts::15 25605 # Per bank write bursts
> system.physmem.perBankWrBursts::0 8041 # Per bank write bursts
> system.physmem.perBankWrBursts::1 7603 # Per bank write bursts
> system.physmem.perBankWrBursts::2 7894 # Per bank write bursts
> system.physmem.perBankWrBursts::3 7385 # Per bank write bursts
> system.physmem.perBankWrBursts::4 7327 # Per bank write bursts
> system.physmem.perBankWrBursts::5 6730 # Per bank write bursts
> system.physmem.perBankWrBursts::6 6858 # Per bank write bursts
> system.physmem.perBankWrBursts::7 6765 # Per bank write bursts
> system.physmem.perBankWrBursts::8 7133 # Per bank write bursts
> system.physmem.perBankWrBursts::9 6722 # Per bank write bursts
> system.physmem.perBankWrBursts::10 7301 # Per bank write bursts
> system.physmem.perBankWrBursts::11 6871 # Per bank write bursts
> system.physmem.perBankWrBursts::12 7190 # Per bank write bursts
> system.physmem.perBankWrBursts::13 7853 # Per bank write bursts
> system.physmem.perBankWrBursts::14 7964 # Per bank write bursts
> system.physmem.perBankWrBursts::15 7830 # Per bank write bursts
92c92
< system.physmem.totGap 1860003602000 # Total gap between requests
---
> system.physmem.totGap 1859033424000 # Total gap between requests
99c99
< system.physmem.readPktSize::6 404216 # Read request sizes (log2)
---
> system.physmem.readPktSize::6 404091 # Read request sizes (log2)
106c106
< system.physmem.writePktSize::6 117584 # Write request sizes (log2)
---
> system.physmem.writePktSize::6 117490 # Write request sizes (log2)
108,112c108,112
< system.physmem.rdQLenPdf::1 37801 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 42911 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 8183 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 61 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::5 7 # What read queue length does an incoming req see
---
> system.physmem.rdQLenPdf::1 37620 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 42963 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 8182 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 59 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::5 8 # What read queue length does an incoming req see
154,220c154,220
< system.physmem.wrQLenPdf::15 1589 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 2253 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 3103 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 4140 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 5361 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 6916 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 7275 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 8550 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 8896 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 9031 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 8802 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::26 9048 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::27 7865 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::28 7965 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::29 6202 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::30 6074 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::31 5926 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::32 5563 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::33 182 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::34 134 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::35 133 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::36 139 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::37 134 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::38 133 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::39 119 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::40 123 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::41 116 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::42 103 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::43 117 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::44 132 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::45 136 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::46 139 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::47 133 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::48 136 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::49 117 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::50 93 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::51 78 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::52 71 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::53 66 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::54 71 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::55 71 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::56 64 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::57 71 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::58 51 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::59 47 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::60 43 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::61 28 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::62 14 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::63 16 # What write queue length does an incoming req see
< system.physmem.bytesPerActivate::samples 61090 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 546.434703 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 336.353089 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 417.871718 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::0-127 13232 21.66% 21.66% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-255 10443 17.09% 38.75% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-383 4742 7.76% 46.52% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-511 2710 4.44% 50.95% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-639 2446 4.00% 54.96% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-767 1597 2.61% 57.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-895 1401 2.29% 59.86% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-1023 1610 2.64% 62.50% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1151 22909 37.50% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 61090 # Bytes accessed per row activation
< system.physmem.rdPerTurnAround::samples 5256 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::mean 76.868151 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::stdev 2912.510758 # Reads before turning the bus around for writes
< system.physmem.rdPerTurnAround::0-8191 5253 99.94% 99.94% # Reads before turning the bus around for writes
---
> system.physmem.wrQLenPdf::15 1544 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 2141 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 3054 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 4174 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 5440 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 6763 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 7142 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 8408 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 8810 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 9005 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 8758 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::26 8976 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::27 7859 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::28 7939 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::29 6211 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::30 6103 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::31 6088 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::32 5604 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::33 243 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::34 171 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::35 158 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::36 154 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::37 160 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::38 126 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::39 113 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::40 117 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::41 141 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::42 120 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::43 129 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::44 155 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::45 167 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::46 146 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::47 136 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::48 137 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::49 110 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::50 88 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::51 88 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::52 84 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::53 87 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::54 95 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::55 92 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::56 84 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::57 92 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::58 82 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::59 56 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::60 52 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::61 32 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::62 19 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::63 22 # What write queue length does an incoming req see
> system.physmem.bytesPerActivate::samples 61280 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 544.521149 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 334.160448 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 418.029082 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::0-127 13483 22.00% 22.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-255 10372 16.93% 38.93% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-383 4758 7.76% 46.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-511 2785 4.54% 51.24% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-639 2293 3.74% 54.98% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-767 1673 2.73% 57.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-895 1477 2.41% 60.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-1023 1592 2.60% 62.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1151 22847 37.28% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 61280 # Bytes accessed per row activation
> system.physmem.rdPerTurnAround::samples 5232 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::mean 77.198394 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::stdev 2919.153555 # Reads before turning the bus around for writes
> system.physmem.rdPerTurnAround::0-8191 5229 99.94% 99.94% # Reads before turning the bus around for writes
224,266c224,271
< system.physmem.rdPerTurnAround::total 5256 # Reads before turning the bus around for writes
< system.physmem.wrPerTurnAround::samples 5256 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::mean 22.365297 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::gmean 19.103318 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::stdev 20.103778 # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::16-19 4494 85.50% 85.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::20-23 124 2.36% 87.86% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::24-27 9 0.17% 88.03% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::28-31 232 4.41% 92.45% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::32-35 40 0.76% 93.21% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::36-39 6 0.11% 93.32% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::40-43 12 0.23% 93.55% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::44-47 3 0.06% 93.61% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::48-51 27 0.51% 94.12% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::52-55 3 0.06% 94.18% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::56-59 1 0.02% 94.20% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::60-63 1 0.02% 94.22% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::64-67 15 0.29% 94.50% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::68-71 5 0.10% 94.60% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::72-75 3 0.06% 94.65% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::80-83 31 0.59% 95.24% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::84-87 8 0.15% 95.40% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::88-91 4 0.08% 95.47% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::92-95 5 0.10% 95.57% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::96-99 188 3.58% 99.14% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::108-111 2 0.04% 99.18% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::112-115 5 0.10% 99.28% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::124-127 3 0.06% 99.33% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::128-131 11 0.21% 99.54% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::132-135 3 0.06% 99.60% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::136-139 1 0.02% 99.62% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::140-143 7 0.13% 99.75% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::144-147 5 0.10% 99.85% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::148-151 1 0.02% 99.87% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::152-155 1 0.02% 99.89% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::160-163 2 0.04% 99.92% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::164-167 2 0.04% 99.96% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::224-227 2 0.04% 100.00% # Writes before turning the bus around for reads
< system.physmem.wrPerTurnAround::total 5256 # Writes before turning the bus around for reads
< system.physmem.totQLat 3626109250 # Total ticks spent queuing
< system.physmem.totMemAccLat 11201915500 # Total ticks spent from burst creation until serviced by the DRAM
< system.physmem.totBusLat 2020215000 # Total ticks spent in databus transfers
< system.physmem.avgQLat 8974.56 # Average queueing delay per DRAM burst
---
> system.physmem.rdPerTurnAround::total 5232 # Reads before turning the bus around for writes
> system.physmem.wrPerTurnAround::samples 5232 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::mean 22.451644 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::gmean 19.067800 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::stdev 21.155033 # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::16-19 4469 85.42% 85.42% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::20-23 138 2.64% 88.05% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::24-27 12 0.23% 88.28% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::28-31 232 4.43% 92.72% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::32-35 44 0.84% 93.56% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::36-39 2 0.04% 93.60% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::40-43 5 0.10% 93.69% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::44-47 10 0.19% 93.88% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::48-51 17 0.32% 94.21% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::52-55 2 0.04% 94.25% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::56-59 1 0.02% 94.27% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::60-63 2 0.04% 94.30% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::64-67 7 0.13% 94.44% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::68-71 3 0.06% 94.50% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::72-75 4 0.08% 94.57% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::76-79 1 0.02% 94.59% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::80-83 28 0.54% 95.13% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::84-87 15 0.29% 95.41% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::92-95 15 0.29% 95.70% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::96-99 171 3.27% 98.97% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::100-103 6 0.11% 99.08% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::108-111 1 0.02% 99.10% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::116-119 2 0.04% 99.14% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::120-123 2 0.04% 99.18% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::124-127 1 0.02% 99.20% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::128-131 5 0.10% 99.29% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::132-135 1 0.02% 99.31% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::136-139 6 0.11% 99.43% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::140-143 4 0.08% 99.50% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::144-147 11 0.21% 99.71% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::148-151 1 0.02% 99.73% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::152-155 2 0.04% 99.77% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::156-159 1 0.02% 99.79% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::160-163 1 0.02% 99.81% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::172-175 1 0.02% 99.83% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::176-179 1 0.02% 99.85% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::184-187 1 0.02% 99.87% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::224-227 7 0.13% 100.00% # Writes before turning the bus around for reads
> system.physmem.wrPerTurnAround::total 5232 # Writes before turning the bus around for reads
> system.physmem.totQLat 3681492750 # Total ticks spent queuing
> system.physmem.totMemAccLat 11254842750 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 2019560000 # Total ticks spent in databus transfers
> system.physmem.avgQLat 9114.59 # Average queueing delay per DRAM burst
268,269c273,274
< system.physmem.avgMemAccLat 27724.56 # Average memory access latency per DRAM burst
< system.physmem.avgRdBW 13.90 # Average DRAM read bandwidth in MiByte/s
---
> system.physmem.avgMemAccLat 27864.59 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 13.91 # Average DRAM read bandwidth in MiByte/s
272c277
< system.physmem.avgWrBWSys 4.05 # Average system write bandwidth in MiByte/s
---
> system.physmem.avgWrBWSys 4.04 # Average system write bandwidth in MiByte/s
277,286c282,291
< system.physmem.avgRdQLen 1.48 # Average read queue length when enqueuing
< system.physmem.avgWrQLen 24.10 # Average write queue length when enqueuing
< system.physmem.readRowHits 364992 # Number of row buffer hits during reads
< system.physmem.writeRowHits 95512 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 90.33 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 81.23 # Row buffer hit rate for writes
< system.physmem.avgGap 3564591.03 # Average gap between requests
< system.physmem.pageHitRate 88.28 # Row buffer hit rate, read and write combined
< system.physmem.memoryStateTime::IDLE 1761923491250 # Time in different power states
< system.physmem.memoryStateTime::REF 62109580000 # Time in different power states
---
> system.physmem.avgRdQLen 1.92 # Average read queue length when enqueuing
> system.physmem.avgWrQLen 24.45 # Average write queue length when enqueuing
> system.physmem.readRowHits 364830 # Number of row buffer hits during reads
> system.physmem.writeRowHits 95269 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 90.32 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 81.09 # Row buffer hit rate for writes
> system.physmem.avgGap 3564227.65 # Average gap between requests
> system.physmem.pageHitRate 88.24 # Row buffer hit rate, read and write combined
> system.physmem.memoryStateTime::IDLE 1761056207000 # Time in different power states
> system.physmem.memoryStateTime::REF 62077340000 # Time in different power states
288c293
< system.physmem.memoryStateTime::ACT 35970256750 # Time in different power states
---
> system.physmem.memoryStateTime::ACT 35903990500 # Time in different power states
290,295c295,299
< system.membus.throughput 17983494 # Throughput (bytes/s)
< system.membus.trans_dist::ReadReq 296097 # Transaction distribution
< system.membus.trans_dist::ReadResp 296008 # Transaction distribution
< system.membus.trans_dist::WriteReq 9598 # Transaction distribution
< system.membus.trans_dist::WriteResp 9598 # Transaction distribution
< system.membus.trans_dist::Writeback 76032 # Transaction distribution
---
> system.membus.trans_dist::ReadReq 296046 # Transaction distribution
> system.membus.trans_dist::ReadResp 295957 # Transaction distribution
> system.membus.trans_dist::WriteReq 9597 # Transaction distribution
> system.membus.trans_dist::WriteResp 9597 # Transaction distribution
> system.membus.trans_dist::Writeback 75938 # Transaction distribution
298,302c302,306
< system.membus.trans_dist::UpgradeReq 207 # Transaction distribution
< system.membus.trans_dist::SCUpgradeReq 6 # Transaction distribution
< system.membus.trans_dist::UpgradeResp 213 # Transaction distribution
< system.membus.trans_dist::ReadExReq 115296 # Transaction distribution
< system.membus.trans_dist::ReadExResp 115296 # Transaction distribution
---
> system.membus.trans_dist::UpgradeReq 188 # Transaction distribution
> system.membus.trans_dist::SCUpgradeReq 5 # Transaction distribution
> system.membus.trans_dist::UpgradeResp 193 # Transaction distribution
> system.membus.trans_dist::ReadExReq 115222 # Transaction distribution
> system.membus.trans_dist::ReadExResp 115222 # Transaction distribution
304,305c308,309
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33056 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884860 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33054 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884476 # Packet count per connected master and slave (bytes)
307c311
< system.membus.pkt_count_system.cpu.l2cache.mem_side::total 918094 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917708 # Packet count per connected master and slave (bytes)
310,319c314,333
< system.membus.pkt_count::total 1001386 # Packet count per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44148 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30734912 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 30779060 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 2660288 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.iocache.mem_side::total 2660288 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size::total 33439348 # Cumulative packet size per connected master and slave (bytes)
< system.membus.data_through_bus 33439348 # Total data (bytes)
< system.membus.snoop_data_through_bus 10112 # Total snoop data (bytes)
< system.membus.reqLayer0.occupancy 29284000 # Layer occupancy (ticks)
---
> system.membus.pkt_count::total 1001000 # Packet count per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44140 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30720896 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.cpu.l2cache.mem_side::total 30765036 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2660288 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size_system.iocache.mem_side::total 2660288 # Cumulative packet size per connected master and slave (bytes)
> system.membus.pkt_size::total 33425324 # Cumulative packet size per connected master and slave (bytes)
> system.membus.snoops 158 # Total snoops (count)
> system.membus.snoop_fanout::samples 522030 # Request fanout histogram
> system.membus.snoop_fanout::mean 1 # Request fanout histogram
> system.membus.snoop_fanout::stdev 0 # Request fanout histogram
> system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
> system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
> system.membus.snoop_fanout::1 522030 100.00% 100.00% # Request fanout histogram
> system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
> system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
> system.membus.snoop_fanout::min_value 1 # Request fanout histogram
> system.membus.snoop_fanout::max_value 1 # Request fanout histogram
> system.membus.snoop_fanout::total 522030 # Request fanout histogram
> system.membus.reqLayer0.occupancy 31457000 # Layer occupancy (ticks)
321c335
< system.membus.reqLayer1.occupancy 1484965250 # Layer occupancy (ticks)
---
> system.membus.reqLayer1.occupancy 1484421249 # Layer occupancy (ticks)
323c337
< system.membus.reqLayer2.occupancy 112000 # Layer occupancy (ticks)
---
> system.membus.reqLayer2.occupancy 110500 # Layer occupancy (ticks)
325c339
< system.membus.respLayer1.occupancy 3755505039 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 3754388311 # Layer occupancy (ticks)
330c344
< system.iocache.tags.tagsinuse 1.268186 # Cycle average of tags in use
---
> system.iocache.tags.tagsinuse 1.260487 # Cycle average of tags in use
334,337c348,351
< system.iocache.tags.warmup_cycle 1709354954000 # Cycle when the warmup percentage was hit.
< system.iocache.tags.occ_blocks::tsunami.ide 1.268186 # Average occupied blocks per requestor
< system.iocache.tags.occ_percent::tsunami.ide 0.079262 # Average percentage of cache occupancy
< system.iocache.tags.occ_percent::total 0.079262 # Average percentage of cache occupancy
---
> system.iocache.tags.warmup_cycle 1709355301000 # Cycle when the warmup percentage was hit.
> system.iocache.tags.occ_blocks::tsunami.ide 1.260487 # Average occupied blocks per requestor
> system.iocache.tags.occ_percent::tsunami.ide 0.078780 # Average percentage of cache occupancy
> system.iocache.tags.occ_percent::total 0.078780 # Average percentage of cache occupancy
341,342c355,356
< system.iocache.tags.tag_accesses 376037 # Number of tag accesses
< system.iocache.tags.data_accesses 376037 # Number of data accesses
---
> system.iocache.tags.tag_accesses 376213 # Number of tag accesses
> system.iocache.tags.data_accesses 376213 # Number of data accesses
347,348c361,362
< system.iocache.WriteInvalidateReq_misses::tsunami.ide 64 # number of WriteInvalidateReq misses
< system.iocache.WriteInvalidateReq_misses::total 64 # number of WriteInvalidateReq misses
---
> system.iocache.WriteInvalidateReq_misses::tsunami.ide 86 # number of WriteInvalidateReq misses
> system.iocache.WriteInvalidateReq_misses::total 86 # number of WriteInvalidateReq misses
361,362c375,376
< system.iocache.WriteInvalidateReq_accesses::tsunami.ide 41616 # number of WriteInvalidateReq accesses(hits+misses)
< system.iocache.WriteInvalidateReq_accesses::total 41616 # number of WriteInvalidateReq accesses(hits+misses)
---
> system.iocache.WriteInvalidateReq_accesses::tsunami.ide 41638 # number of WriteInvalidateReq accesses(hits+misses)
> system.iocache.WriteInvalidateReq_accesses::total 41638 # number of WriteInvalidateReq accesses(hits+misses)
369,370c383,384
< system.iocache.WriteInvalidateReq_miss_rate::tsunami.ide 0.001538 # miss rate for WriteInvalidateReq accesses
< system.iocache.WriteInvalidateReq_miss_rate::total 0.001538 # miss rate for WriteInvalidateReq accesses
---
> system.iocache.WriteInvalidateReq_miss_rate::tsunami.ide 0.002065 # miss rate for WriteInvalidateReq accesses
> system.iocache.WriteInvalidateReq_miss_rate::total 0.002065 # miss rate for WriteInvalidateReq accesses
399,400c413,414
< system.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide 2528134047 # number of WriteInvalidateReq MSHR miss cycles
< system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2528134047 # number of WriteInvalidateReq MSHR miss cycles
---
> system.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide 2529714027 # number of WriteInvalidateReq MSHR miss cycles
> system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2529714027 # number of WriteInvalidateReq MSHR miss cycles
407,408c421,422
< system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 0.998462 # mshr miss rate for WriteInvalidateReq accesses
< system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.998462 # mshr miss rate for WriteInvalidateReq accesses
---
> system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 0.997935 # mshr miss rate for WriteInvalidateReq accesses
> system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.997935 # mshr miss rate for WriteInvalidateReq accesses
415,416c429,430
< system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60842.656118 # average WriteInvalidateReq mshr miss latency
< system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60842.656118 # average WriteInvalidateReq mshr miss latency
---
> system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60880.680280 # average WriteInvalidateReq mshr miss latency
> system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60880.680280 # average WriteInvalidateReq mshr miss latency
434,438c448,452
< system.cpu.branchPred.lookups 17833670 # Number of BP lookups
< system.cpu.branchPred.condPredicted 15506350 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 381114 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 12104225 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 5926115 # Number of BTB hits
---
> system.cpu.branchPred.lookups 17804968 # Number of BP lookups
> system.cpu.branchPred.condPredicted 15499600 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 379466 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 11923628 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 5932721 # Number of BTB hits
440,442c454,456
< system.cpu.branchPred.BTBHitPct 48.959062 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 921355 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 21398 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 49.756005 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 914118 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 21281 # Number of incorrect RAS predictions.
448,463c462,477
< system.cpu.dtb.read_hits 10317598 # DTB read hits
< system.cpu.dtb.read_misses 42841 # DTB read misses
< system.cpu.dtb.read_acv 498 # DTB read access violations
< system.cpu.dtb.read_accesses 968680 # DTB read accesses
< system.cpu.dtb.write_hits 6661505 # DTB write hits
< system.cpu.dtb.write_misses 9470 # DTB write misses
< system.cpu.dtb.write_acv 409 # DTB write access violations
< system.cpu.dtb.write_accesses 342844 # DTB write accesses
< system.cpu.dtb.data_hits 16979103 # DTB hits
< system.cpu.dtb.data_misses 52311 # DTB misses
< system.cpu.dtb.data_acv 907 # DTB access violations
< system.cpu.dtb.data_accesses 1311524 # DTB accesses
< system.cpu.itb.fetch_hits 1772041 # ITB hits
< system.cpu.itb.fetch_misses 34420 # ITB misses
< system.cpu.itb.fetch_acv 658 # ITB acv
< system.cpu.itb.fetch_accesses 1806461 # ITB accesses
---
> system.cpu.dtb.read_hits 10302215 # DTB read hits
> system.cpu.dtb.read_misses 41309 # DTB read misses
> system.cpu.dtb.read_acv 513 # DTB read access violations
> system.cpu.dtb.read_accesses 965594 # DTB read accesses
> system.cpu.dtb.write_hits 6646492 # DTB write hits
> system.cpu.dtb.write_misses 9371 # DTB write misses
> system.cpu.dtb.write_acv 419 # DTB write access violations
> system.cpu.dtb.write_accesses 342338 # DTB write accesses
> system.cpu.dtb.data_hits 16948707 # DTB hits
> system.cpu.dtb.data_misses 50680 # DTB misses
> system.cpu.dtb.data_acv 932 # DTB access violations
> system.cpu.dtb.data_accesses 1307932 # DTB accesses
> system.cpu.itb.fetch_hits 1774610 # ITB hits
> system.cpu.itb.fetch_misses 34401 # ITB misses
> system.cpu.itb.fetch_acv 653 # ITB acv
> system.cpu.itb.fetch_accesses 1809011 # ITB accesses
476c490
< system.cpu.numCycles 118354133 # number of cpu cycles simulated
---
> system.cpu.numCycles 118301061 # number of cpu cycles simulated
479,495c493,509
< system.cpu.fetch.icacheStallCycles 29610053 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 78304025 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 17833670 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 6847470 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 80574615 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 1256858 # Number of cycles fetch has spent squashing
< system.cpu.fetch.TlbCycles 1099 # Number of cycles fetch has spent waiting for tlb
< system.cpu.fetch.MiscStallCycles 26263 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 1650622 # Number of stall cycles due to pending traps
< system.cpu.fetch.PendingQuiesceStallCycles 440507 # Number of stall cycles due to pending quiesce instructions
< system.cpu.fetch.IcacheWaitRetryStallCycles 235 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 9057340 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 272482 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed
< system.cpu.fetch.rateDist::samples 112931823 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 0.693374 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 2.013486 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 29562966 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 78094807 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 17804968 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 6846839 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 80553195 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 1252096 # Number of cycles fetch has spent squashing
> system.cpu.fetch.TlbCycles 1416 # Number of cycles fetch has spent waiting for tlb
> system.cpu.fetch.MiscStallCycles 27926 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 1649882 # Number of stall cycles due to pending traps
> system.cpu.fetch.PendingQuiesceStallCycles 450417 # Number of stall cycles due to pending quiesce instructions
> system.cpu.fetch.IcacheWaitRetryStallCycles 232 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 9025532 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 274121 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.ItlbSquashes 3 # Number of outstanding ITLB misses that were squashed
> system.cpu.fetch.rateDist::samples 112872082 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 0.691888 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 2.011514 # Number of instructions fetched each cycle (Total)
497,505c511,519
< system.cpu.fetch.rateDist::0 98319716 87.06% 87.06% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 938849 0.83% 87.89% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 1975725 1.75% 89.64% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 910849 0.81% 90.45% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 2798510 2.48% 92.93% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 647409 0.57% 93.50% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 732146 0.65% 94.15% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 1011734 0.90% 95.04% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 5596885 4.96% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 98296528 87.09% 87.09% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 933530 0.83% 87.91% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 1975700 1.75% 89.66% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 908755 0.81% 90.47% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 2800334 2.48% 92.95% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 638924 0.57% 93.52% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 725896 0.64% 94.16% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 1007040 0.89% 95.05% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 5585375 4.95% 100.00% # Number of instructions fetched each cycle (Total)
509,554c523,568
< system.cpu.fetch.rateDist::total 112931823 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.150681 # Number of branch fetches per cycle
< system.cpu.fetch.rate 0.661608 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 24101711 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 76820135 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 9519710 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 1904377 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 585889 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 591731 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 42945 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 68430953 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 130896 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 585889 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 25024532 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 47243324 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 20763433 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 10413926 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 8900717 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 65988448 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 204336 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 2037147 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LQFullEvents 141186 # Number of times rename has blocked due to LQ full
< system.cpu.rename.SQFullEvents 4759131 # Number of times rename has blocked due to SQ full
< system.cpu.rename.RenamedOperands 44017538 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 79991288 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 79809724 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 169111 # Number of floating rename lookups
< system.cpu.rename.CommittedMaps 38182266 # Number of HB maps that are committed
< system.cpu.rename.UndoneMaps 5835264 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 1692739 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 242112 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 13540611 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 10451547 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 6960595 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 1482211 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 1061862 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 58727790 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 2141622 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 57666213 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 56106 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 7541795 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 3548748 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 1480432 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 112931823 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 0.510629 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.253101 # Number of insts issued each cycle
---
> system.cpu.fetch.rateDist::total 112872082 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.150506 # Number of branch fetches per cycle
> system.cpu.fetch.rate 0.660136 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 24068860 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 76820836 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 9500551 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 1898196 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 583638 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 588301 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 42850 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 68299285 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 133126 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 583638 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 24994916 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 47249741 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 20742683 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 10385328 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 8915774 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 65865702 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 202022 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 2036806 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LQFullEvents 141544 # Number of times rename has blocked due to LQ full
> system.cpu.rename.SQFullEvents 4770005 # Number of times rename has blocked due to SQ full
> system.cpu.rename.RenamedOperands 43944287 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 79812474 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 79631676 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 168345 # Number of floating rename lookups
> system.cpu.rename.CommittedMaps 38137411 # Number of HB maps that are committed
> system.cpu.rename.UndoneMaps 5806868 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 1690855 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 241233 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 13548292 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 10425085 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 6927485 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 1490397 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 1054253 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 58626057 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 2139161 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 57592696 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 51229 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 7502337 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 3486338 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 1478017 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 112872082 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 0.510247 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.252928 # Number of insts issued each cycle
556,564c570,578
< system.cpu.iq.issued_per_cycle::0 89418441 79.18% 79.18% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 10028401 8.88% 88.06% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 4312192 3.82% 91.88% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 2973812 2.63% 94.51% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 3078524 2.73% 97.24% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 1589541 1.41% 98.64% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 1010242 0.89% 99.54% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 396621 0.35% 99.89% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 124049 0.11% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 89394835 79.20% 79.20% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 10016384 8.87% 88.07% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 4304507 3.81% 91.89% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 2950730 2.61% 94.50% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 3082787 2.73% 97.23% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 1592384 1.41% 98.64% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 1013037 0.90% 99.54% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 395526 0.35% 99.89% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 121892 0.11% 100.00% # Number of insts issued each cycle
568c582
< system.cpu.iq.issued_per_cycle::total 112931823 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 112872082 # Number of insts issued each cycle
570,600c584,614
< system.cpu.iq.fu_full::IntAlu 207021 18.24% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.24% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 552834 48.70% 66.94% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 375297 33.06% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 212963 18.82% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 545078 48.16% 66.97% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 373836 33.03% 100.00% # attempts to use FU when none available
604,635c618,649
< system.cpu.iq.FU_type_0::IntAlu 39135351 67.87% 67.88% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 61883 0.11% 67.99% # Type of FU issued
< system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.99% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatAdd 38374 0.07% 68.05% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.05% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.05% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.05% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.06% # Type of FU issued
< system.cpu.iq.FU_type_0::MemRead 10730394 18.61% 86.67% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 6740242 11.69% 98.35% # Type of FU issued
< system.cpu.iq.FU_type_0::IprAccess 949047 1.65% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 39097776 67.89% 67.90% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 61804 0.11% 68.01% # Type of FU issued
> system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.01% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatAdd 38376 0.07% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.07% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.08% # Type of FU issued
> system.cpu.iq.FU_type_0::MemRead 10712581 18.60% 86.68% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 6722276 11.67% 98.35% # Type of FU issued
> system.cpu.iq.FU_type_0::IprAccess 948961 1.65% 100.00% # Type of FU issued
637,649c651,663
< system.cpu.iq.FU_type_0::total 57666213 # Type of FU issued
< system.cpu.iq.rate 0.487234 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 1135152 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.019685 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 228740415 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 68094123 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 55977641 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 715091 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 336647 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 329707 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 58410087 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 383992 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 639401 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 57592696 # Type of FU issued
> system.cpu.iq.rate 0.486832 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 1131877 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.019653 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 228528169 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 67952558 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 55916727 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 712410 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 334609 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 328997 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 58334880 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 382407 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 639606 # Number of loads that had data forwarded from stores
651,654c665,668
< system.cpu.iew.lsq.thread0.squashedLoads 1358213 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 3975 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 20004 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 581979 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 1340629 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 4088 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 20047 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 553798 # Number of stores squashed
657,658c671,672
< system.cpu.iew.lsq.thread0.rescheduledLoads 18257 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 542602 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 18287 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 539247 # Number of times an access to memory failed due to the cache being blocked
660,676c674,690
< system.cpu.iew.iewSquashCycles 585889 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 44309531 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 608680 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 64580146 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 145680 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 10451547 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 6960595 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 1891521 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 42330 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 362520 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 20004 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 191994 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 411566 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 603560 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 57078103 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 10388088 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 588109 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 583638 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 44307486 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 616008 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 64468948 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 145079 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 10425085 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 6927485 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 1890835 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 42893 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 369751 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 20047 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 190429 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 410127 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 600556 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 57009373 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 10371242 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 583322 # Number of squashed instructions skipped in execute
678,686c692,700
< system.cpu.iew.exec_nop 3710734 # number of nop insts executed
< system.cpu.iew.exec_refs 17074164 # number of memory reference insts executed
< system.cpu.iew.exec_branches 8987700 # Number of branches executed
< system.cpu.iew.exec_stores 6686076 # Number of stores executed
< system.cpu.iew.exec_rate 0.482265 # Inst execution rate
< system.cpu.iew.wb_sent 56446206 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 56307348 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 28961590 # num instructions producing a value
< system.cpu.iew.wb_consumers 40346871 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 3703730 # number of nop insts executed
> system.cpu.iew.exec_refs 17042240 # number of memory reference insts executed
> system.cpu.iew.exec_branches 8981920 # Number of branches executed
> system.cpu.iew.exec_stores 6670998 # Number of stores executed
> system.cpu.iew.exec_rate 0.481901 # Inst execution rate
> system.cpu.iew.wb_sent 56380366 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 56245724 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 28936691 # num instructions producing a value
> system.cpu.iew.wb_consumers 40310167 # num instructions consuming a value
688,689c702,703
< system.cpu.iew.wb_rate 0.475753 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.717815 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 0.475446 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.717851 # average fanout of values written-back
691,696c705,710
< system.cpu.commit.commitSquashedInsts 8290413 # The number of squashed insts skipped by commit
< system.cpu.commit.commitNonSpecStalls 661190 # The number of times commit has been forced to stall to communicate backwards
< system.cpu.commit.branchMispredicts 549582 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 111493844 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 0.503831 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 1.456125 # Number of insts commited each cycle
---
> system.cpu.commit.commitSquashedInsts 8239182 # The number of squashed insts skipped by commit
> system.cpu.commit.commitNonSpecStalls 661144 # The number of times commit has been forced to stall to communicate backwards
> system.cpu.commit.branchMispredicts 548042 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 111437316 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 0.503568 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 1.455315 # Number of insts commited each cycle
698,706c712,720
< system.cpu.commit.committed_per_cycle::0 91848046 82.38% 82.38% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 7822356 7.02% 89.40% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 4123652 3.70% 93.09% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 2157766 1.94% 95.03% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1851713 1.66% 96.69% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 614180 0.55% 97.24% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 473259 0.42% 97.67% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 509141 0.46% 98.12% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 2093731 1.88% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 91810154 82.39% 82.39% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 7802563 7.00% 89.39% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 4132031 3.71% 93.10% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 2155493 1.93% 95.03% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1853584 1.66% 96.69% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 616181 0.55% 97.25% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 467348 0.42% 97.67% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 515869 0.46% 98.13% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 2084093 1.87% 100.00% # Number of insts commited each cycle
710,712c724,726
< system.cpu.commit.committed_per_cycle::total 111493844 # Number of insts commited each cycle
< system.cpu.commit.committedInsts 56174099 # Number of instructions committed
< system.cpu.commit.committedOps 56174099 # Number of ops (including micro ops) committed
---
> system.cpu.commit.committed_per_cycle::total 111437316 # Number of insts commited each cycle
> system.cpu.commit.committedInsts 56116260 # Number of instructions committed
> system.cpu.commit.committedOps 56116260 # Number of ops (including micro ops) committed
714,728c728,742
< system.cpu.commit.refs 15471950 # Number of memory references committed
< system.cpu.commit.loads 9093334 # Number of loads committed
< system.cpu.commit.membars 226345 # Number of memory barriers committed
< system.cpu.commit.branches 8441019 # Number of branches committed
< system.cpu.commit.fp_insts 324451 # Number of committed floating point instructions.
< system.cpu.commit.int_insts 52023449 # Number of committed integer instructions.
< system.cpu.commit.function_calls 740634 # Number of function calls committed.
< system.cpu.commit.op_class_0::No_OpClass 3198108 5.69% 5.69% # Class of committed instruction
< system.cpu.commit.op_class_0::IntAlu 36220301 64.48% 70.17% # Class of committed instruction
< system.cpu.commit.op_class_0::IntMult 60671 0.11% 70.28% # Class of committed instruction
< system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.28% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatAdd 38087 0.07% 70.35% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.35% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.35% # Class of committed instruction
< system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.35% # Class of committed instruction
---
> system.cpu.commit.refs 15458143 # Number of memory references committed
> system.cpu.commit.loads 9084456 # Number of loads committed
> system.cpu.commit.membars 226334 # Number of memory barriers committed
> system.cpu.commit.branches 8434463 # Number of branches committed
> system.cpu.commit.fp_insts 324518 # Number of committed floating point instructions.
> system.cpu.commit.int_insts 51967854 # Number of committed integer instructions.
> system.cpu.commit.function_calls 739911 # Number of function calls committed.
> system.cpu.commit.op_class_0::No_OpClass 3195933 5.70% 5.70% # Class of committed instruction
> system.cpu.commit.op_class_0::IntAlu 36178550 64.47% 70.17% # Class of committed instruction
> system.cpu.commit.op_class_0::IntMult 60663 0.11% 70.27% # Class of committed instruction
> system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.27% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatAdd 38089 0.07% 70.34% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.34% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.34% # Class of committed instruction
> system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.34% # Class of committed instruction
751,753c765,767
< system.cpu.commit.op_class_0::MemRead 9319679 16.59% 86.94% # Class of committed instruction
< system.cpu.commit.op_class_0::MemWrite 6384570 11.37% 98.31% # Class of committed instruction
< system.cpu.commit.op_class_0::IprAccess 949047 1.69% 100.00% # Class of committed instruction
---
> system.cpu.commit.op_class_0::MemRead 9310790 16.59% 86.94% # Class of committed instruction
> system.cpu.commit.op_class_0::MemWrite 6379639 11.37% 98.31% # Class of committed instruction
> system.cpu.commit.op_class_0::IprAccess 948960 1.69% 100.00% # Class of committed instruction
755,756c769,770
< system.cpu.commit.op_class_0::total 56174099 # Class of committed instruction
< system.cpu.commit.bw_lim_events 2093731 # number cycles where commit BW limit reached
---
> system.cpu.commit.op_class_0::total 56116260 # Class of committed instruction
> system.cpu.commit.bw_lim_events 2084093 # number cycles where commit BW limit reached
758,774c772,788
< system.cpu.rob.rob_reads 173614429 # The number of ROB reads
< system.cpu.rob.rob_writes 130369620 # The number of ROB writes
< system.cpu.timesIdled 576556 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 5422310 # Total number of cycles that the CPU has spent unscheduled due to idling
< system.cpu.quiesceCycles 3601657297 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
< system.cpu.committedInsts 52983264 # Number of Instructions Simulated
< system.cpu.committedOps 52983264 # Number of Ops (including micro ops) Simulated
< system.cpu.cpi 2.233802 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 2.233802 # CPI: Total CPI of All Threads
< system.cpu.ipc 0.447667 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 0.447667 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 74755796 # number of integer regfile reads
< system.cpu.int_regfile_writes 40630218 # number of integer regfile writes
< system.cpu.fp_regfile_reads 167440 # number of floating regfile reads
< system.cpu.fp_regfile_writes 167913 # number of floating regfile writes
< system.cpu.misc_regfile_reads 2030226 # number of misc regfile reads
< system.cpu.misc_regfile_writes 939431 # number of misc regfile writes
---
> system.cpu.rob.rob_reads 173459156 # The number of ROB reads
> system.cpu.rob.rob_writes 130141826 # The number of ROB writes
> system.cpu.timesIdled 576115 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 5428979 # Total number of cycles that the CPU has spent unscheduled due to idling
> system.cpu.quiesceCycles 3599776298 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
> system.cpu.committedInsts 52927600 # Number of Instructions Simulated
> system.cpu.committedOps 52927600 # Number of Ops (including micro ops) Simulated
> system.cpu.cpi 2.235149 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 2.235149 # CPI: Total CPI of All Threads
> system.cpu.ipc 0.447398 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 0.447398 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 74648651 # number of integer regfile reads
> system.cpu.int_regfile_writes 40584029 # number of integer regfile writes
> system.cpu.fp_regfile_reads 166982 # number of floating regfile reads
> system.cpu.fp_regfile_writes 167600 # number of floating regfile writes
> system.cpu.misc_regfile_reads 2029015 # number of misc regfile reads
> system.cpu.misc_regfile_writes 939371 # number of misc regfile writes
806d819
< system.iobus.throughput 1454701 # Throughput (bytes/s)
809,812c822,825
< system.iobus.trans_dist::WriteReq 51086 # Transaction distribution
< system.iobus.trans_dist::WriteResp 51150 # Transaction distribution
< system.iobus.trans_dist::WriteInvalidateReq 64 # Transaction distribution
< system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 5052 # Packet count per connected master and slave (bytes)
---
> system.iobus.trans_dist::WriteReq 51063 # Transaction distribution
> system.iobus.trans_dist::WriteResp 51149 # Transaction distribution
> system.iobus.trans_dist::WriteInvalidateReq 86 # Transaction distribution
> system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 5050 # Packet count per connected master and slave (bytes)
824c837
< system.iobus.pkt_count_system.bridge.master::total 33056 # Packet count per connected master and slave (bytes)
---
> system.iobus.pkt_count_system.bridge.master::total 33054 # Packet count per connected master and slave (bytes)
827,845c840,857
< system.iobus.pkt_count::total 116506 # Packet count per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.cchip.pio 20208 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pchip.pio 1888 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.uart.pio 9060 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.backdoor.pio 7596 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.bridge.master::total 44148 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661608 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size_system.tsunami.ide.dma::total 2661608 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.tot_pkt_size::total 2705756 # Cumulative packet size per connected master and slave (bytes)
< system.iobus.data_through_bus 2705756 # Total data (bytes)
< system.iobus.reqLayer0.occupancy 4663000 # Layer occupancy (ticks)
---
> system.iobus.pkt_count::total 116504 # Packet count per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio 20200 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio 1888 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio 9060 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio 7596 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.bridge.master::total 44140 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661608 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size_system.tsunami.ide.dma::total 2661608 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.pkt_size::total 2705748 # Cumulative packet size per connected master and slave (bytes)
> system.iobus.reqLayer0.occupancy 4661000 # Layer occupancy (ticks)
867c879
< system.iobus.reqLayer29.occupancy 374510641 # Layer occupancy (ticks)
---
> system.iobus.reqLayer29.occupancy 374547621 # Layer occupancy (ticks)
871c883
< system.iobus.respLayer0.occupancy 23458000 # Layer occupancy (ticks)
---
> system.iobus.respLayer0.occupancy 23457000 # Layer occupancy (ticks)
875,880c887,891
< system.cpu.toL2Bus.throughput 114654995 # Throughput (bytes/s)
< system.cpu.toL2Bus.trans_dist::ReadReq 2149538 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 2149432 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteReq 9598 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::WriteResp 9598 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 845214 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::ReadReq 2147499 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 2147393 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteReq 9597 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::WriteResp 9597 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 842679 # Transaction distribution
882,886c893,897
< system.cpu.toL2Bus.trans_dist::UpgradeReq 94 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::SCUpgradeReq 28 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::UpgradeResp 122 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExReq 302210 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 302210 # Transaction distribution
---
> system.cpu.toL2Bus.trans_dist::UpgradeReq 81 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::SCUpgradeReq 26 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::UpgradeResp 107 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExReq 301934 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 301934 # Transaction distribution
888,896c899,917
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2074480 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3693292 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 5767772 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 66377344 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 144210036 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size::total 210587380 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.data_through_bus 210577396 # Total data (bytes)
< system.cpu.toL2Bus.snoop_data_through_bus 2681920 # Total snoop data (bytes)
< system.cpu.toL2Bus.reqLayer0.occupancy 2503268997 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2074254 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3686339 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 5760593 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 66370688 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143907436 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_size::total 210278124 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.snoops 42060 # Total snoops (count)
> system.cpu.toL2Bus.snoop_fanout::samples 3326850 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::mean 1.012545 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::stdev 0.111298 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::1 3285116 98.75% 98.75% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::2 41734 1.25% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
> system.cpu.toL2Bus.snoop_fanout::total 3326850 # Request fanout histogram
> system.cpu.toL2Bus.reqLayer0.occupancy 2498300996 # Layer occupancy (ticks)
900c921
< system.cpu.toL2Bus.respLayer0.occupancy 1560084006 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 1559854344 # Layer occupancy (ticks)
902c923
< system.cpu.toL2Bus.respLayer1.occupancy 2193039668 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 2189806641 # Layer occupancy (ticks)
904,910c925,931
< system.cpu.icache.tags.replacements 1036559 # number of replacements
< system.cpu.icache.tags.tagsinuse 509.401978 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 7968978 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 1037067 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 7.684150 # Average number of references to valid blocks.
< system.cpu.icache.tags.warmup_cycle 26427286250 # Cycle when the warmup percentage was hit.
< system.cpu.icache.tags.occ_blocks::cpu.inst 509.401978 # Average occupied blocks per requestor
---
> system.cpu.icache.tags.replacements 1036451 # number of replacements
> system.cpu.icache.tags.tagsinuse 509.402237 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 7937240 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 1036959 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 7.654343 # Average number of references to valid blocks.
> system.cpu.icache.tags.warmup_cycle 26422155250 # Cycle when the warmup percentage was hit.
> system.cpu.icache.tags.occ_blocks::cpu.inst 509.402237 # Average occupied blocks per requestor
915,916c936,937
< system.cpu.icache.tags.age_task_id_blocks_1024::1 136 # Occupied blocks per task id
< system.cpu.icache.tags.age_task_id_blocks_1024::2 301 # Occupied blocks per task id
---
> system.cpu.icache.tags.age_task_id_blocks_1024::1 138 # Occupied blocks per task id
> system.cpu.icache.tags.age_task_id_blocks_1024::2 299 # Occupied blocks per task id
918,956c939,977
< system.cpu.icache.tags.tag_accesses 10094673 # Number of tag accesses
< system.cpu.icache.tags.data_accesses 10094673 # Number of data accesses
< system.cpu.icache.ReadReq_hits::cpu.inst 7968979 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 7968979 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 7968979 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 7968979 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 7968979 # number of overall hits
< system.cpu.icache.overall_hits::total 7968979 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 1088360 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 1088360 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 1088360 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 1088360 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 1088360 # number of overall misses
< system.cpu.icache.overall_misses::total 1088360 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 15140469933 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 15140469933 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 15140469933 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 15140469933 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 15140469933 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 15140469933 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 9057339 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 9057339 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 9057339 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 9057339 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 9057339 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 9057339 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.120163 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.120163 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.120163 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.120163 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.120163 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.120163 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13911.270106 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 13911.270106 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 13911.270106 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 13911.270106 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 13911.270106 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 13911.270106 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 4471 # number of cycles access was blocked
---
> system.cpu.icache.tags.tag_accesses 10062742 # Number of tag accesses
> system.cpu.icache.tags.data_accesses 10062742 # Number of data accesses
> system.cpu.icache.ReadReq_hits::cpu.inst 7937241 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 7937241 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 7937241 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 7937241 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 7937241 # number of overall hits
> system.cpu.icache.overall_hits::total 7937241 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 1088289 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 1088289 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 1088289 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 1088289 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 1088289 # number of overall misses
> system.cpu.icache.overall_misses::total 1088289 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 15130440508 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 15130440508 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 15130440508 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 15130440508 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 15130440508 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 15130440508 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 9025530 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 9025530 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 9025530 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 9025530 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 9025530 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 9025530 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.120579 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.120579 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.120579 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.120579 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.120579 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.120579 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13902.961904 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 13902.961904 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 13902.961904 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 13902.961904 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 4627 # number of cycles access was blocked
958c979
< system.cpu.icache.blocked::no_mshrs 200 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 203 # number of cycles access was blocked
960c981
< system.cpu.icache.avg_blocked_cycles::no_mshrs 22.355000 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 22.793103 # average number of cycles each access was blocked
964,993c985,1014
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 51026 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 51026 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 51026 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 51026 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 51026 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 51026 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1037334 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 1037334 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 1037334 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 1037334 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 1037334 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 1037334 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12446794989 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 12446794989 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12446794989 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 12446794989 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12446794989 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 12446794989 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.114530 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.114530 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.114530 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.114530 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.114530 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.114530 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11998.830646 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11998.830646 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11998.830646 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 11998.830646 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11998.830646 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 11998.830646 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 51077 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 51077 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 51077 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 51077 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 51077 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 51077 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1037212 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 1037212 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 1037212 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 1037212 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 1037212 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 1037212 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12445124401 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 12445124401 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12445124401 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 12445124401 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12445124401 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 12445124401 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.114920 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.114920 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.114920 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11998.631332 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11998.631332 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
995,1110c1016,1131
< system.cpu.l2cache.tags.replacements 338424 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 65337.415563 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 2581710 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 403590 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 6.396863 # Average number of references to valid blocks.
< system.cpu.l2cache.tags.warmup_cycle 5538438750 # Cycle when the warmup percentage was hit.
< system.cpu.l2cache.tags.occ_blocks::writebacks 53805.196085 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 5357.724352 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 6174.495125 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.821002 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081752 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.094215 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.996970 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_task_id_blocks::1024 65166 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::0 493 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3497 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3323 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2420 # Occupied blocks per task id
< system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55433 # Occupied blocks per task id
< system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994354 # Percentage of cache occupancy per task id
< system.cpu.l2cache.tags.tag_accesses 27024459 # Number of tag accesses
< system.cpu.l2cache.tags.data_accesses 27024459 # Number of data accesses
< system.cpu.l2cache.ReadReq_hits::cpu.inst 1022012 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 831240 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 1853252 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 845214 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 845214 # number of Writeback hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 22 # number of SCUpgradeReq hits
< system.cpu.l2cache.SCUpgradeReq_hits::total 22 # number of SCUpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 186775 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 186775 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 1022012 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 1018015 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 2040027 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 1022012 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 1018015 # number of overall hits
< system.cpu.l2cache.overall_hits::total 2040027 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.inst 15134 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.data 273861 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 288995 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 68 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 68 # number of UpgradeReq misses
< system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 6 # number of SCUpgradeReq misses
< system.cpu.l2cache.SCUpgradeReq_misses::total 6 # number of SCUpgradeReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 115435 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 115435 # number of ReadExReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 15134 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 389296 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 404430 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 15134 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 389296 # number of overall misses
< system.cpu.l2cache.overall_misses::total 404430 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1158853750 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17990415250 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 19149269000 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 271990 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 271990 # number of UpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 46998 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.SCUpgradeReq_miss_latency::total 46998 # number of SCUpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9647831862 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 9647831862 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 1158853750 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 27638247112 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 28797100862 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 1158853750 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 27638247112 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 28797100862 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 1037146 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 1105101 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 2142247 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 845214 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 845214 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::cpu.data 94 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.UpgradeReq_accesses::total 94 # number of UpgradeReq accesses(hits+misses)
< system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 28 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu.l2cache.SCUpgradeReq_accesses::total 28 # number of SCUpgradeReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 302210 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 302210 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 1037146 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 1407311 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 2444457 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 1037146 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 1407311 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 2444457 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014592 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.247815 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.134903 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.723404 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.723404 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.214286 # miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.214286 # miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.381969 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.381969 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014592 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.276624 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.165448 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014592 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.276624 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.165448 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76572.865733 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65691.775207 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 66261.592761 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 3999.852941 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 3999.852941 # average UpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 7833 # average SCUpgradeReq miss latency
< system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 7833 # average SCUpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83578.047057 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83578.047057 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76572.865733 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70995.456188 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 71204.166016 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76572.865733 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70995.456188 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 71204.166016 # average overall miss latency
---
> system.cpu.l2cache.tags.replacements 338311 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 65336.723406 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 2577279 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 403479 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 6.387641 # Average number of references to valid blocks.
> system.cpu.l2cache.tags.warmup_cycle 5538371750 # Cycle when the warmup percentage was hit.
> system.cpu.l2cache.tags.occ_blocks::writebacks 53740.150485 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 5341.296148 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 6255.276773 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.820010 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081502 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.095448 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.996959 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_task_id_blocks::1024 65168 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::0 497 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3500 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3328 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2421 # Occupied blocks per task id
> system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55422 # Occupied blocks per task id
> system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994385 # Percentage of cache occupancy per task id
> system.cpu.l2cache.tags.tag_accesses 26985288 # Number of tag accesses
> system.cpu.l2cache.tags.data_accesses 26985288 # Number of data accesses
> system.cpu.l2cache.ReadReq_hits::cpu.inst 1021912 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 829370 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 1851282 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 842679 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 842679 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 33 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 33 # number of UpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 21 # number of SCUpgradeReq hits
> system.cpu.l2cache.SCUpgradeReq_hits::total 21 # number of SCUpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 186572 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 186572 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 1021912 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 1015942 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 2037854 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 1021912 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 1015942 # number of overall hits
> system.cpu.l2cache.overall_hits::total 2037854 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.inst 15130 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.data 273814 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 288944 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 48 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 48 # number of UpgradeReq misses
> system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 5 # number of SCUpgradeReq misses
> system.cpu.l2cache.SCUpgradeReq_misses::total 5 # number of SCUpgradeReq misses
> system.cpu.l2cache.ReadExReq_misses::cpu.data 115362 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 115362 # number of ReadExReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 15130 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 389176 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 404306 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 15130 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 389176 # number of overall misses
> system.cpu.l2cache.overall_misses::total 404306 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1158124750 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17992143250 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 19150268000 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 194993 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 194993 # number of UpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 69497 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.SCUpgradeReq_miss_latency::total 69497 # number of SCUpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9692879611 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 9692879611 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 1158124750 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 27685022861 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 28843147611 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 1158124750 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 27685022861 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 28843147611 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 1037042 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 1103184 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 2140226 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 842679 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 842679 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::cpu.data 81 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.UpgradeReq_accesses::total 81 # number of UpgradeReq accesses(hits+misses)
> system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 26 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu.l2cache.SCUpgradeReq_accesses::total 26 # number of SCUpgradeReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 301934 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 301934 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 1037042 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 1405118 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 2442160 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 1037042 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 1405118 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 2442160 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014590 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248203 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.135006 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.592593 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.592593 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.192308 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.192308 # miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.382077 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.382077 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014590 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.276970 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.165553 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014590 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.276970 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.165553 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76544.927297 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65709.362012 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 66276.745667 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 4062.354167 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 4062.354167 # average UpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 13899.400000 # average SCUpgradeReq miss latency
> system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 13899.400000 # average SCUpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 84021.424828 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 84021.424828 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 71339.895057 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 71339.895057 # average overall miss latency
1119,1120c1140,1141
< system.cpu.l2cache.writebacks::writebacks 76032 # number of writebacks
< system.cpu.l2cache.writebacks::total 76032 # number of writebacks
---
> system.cpu.l2cache.writebacks::writebacks 75938 # number of writebacks
> system.cpu.l2cache.writebacks::total 75938 # number of writebacks
1127,1182c1148,1203
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15133 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273861 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 288994 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 68 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 68 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 6 # number of SCUpgradeReq MSHR misses
< system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 6 # number of SCUpgradeReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115435 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 115435 # number of ReadExReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 15133 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 389296 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 404429 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 15133 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 389296 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 404429 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 967955000 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14578847250 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15546802250 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 698067 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 698067 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 60006 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 60006 # number of SCUpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8240977138 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8240977138 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 967955000 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22819824388 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 23787779388 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 967955000 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22819824388 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 23787779388 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333197000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333197000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1882784000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1882784000 # number of WriteReq MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3215981000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3215981000 # number of overall MSHR uncacheable cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014591 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.247815 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.134902 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.723404 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.723404 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.214286 # mshr miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.214286 # mshr miss rate for SCUpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.381969 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.381969 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014591 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.276624 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.165447 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014591 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.276624 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.165447 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63963.193022 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 53234.477527 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53796.280373 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10265.691176 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10265.691176 # average UpgradeReq mshr miss latency
---
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15129 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273814 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 288943 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 48 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 48 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 5 # number of SCUpgradeReq MSHR misses
> system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 5 # number of SCUpgradeReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115362 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 115362 # number of ReadExReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 15129 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 389176 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 404305 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 15129 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 389176 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 404305 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 967311000 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14580972250 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15548283250 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 493045 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 493045 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 50005 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 50005 # number of SCUpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8286916389 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8286916389 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 967311000 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22867888639 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 23835199639 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 967311000 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22867888639 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 23835199639 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333507000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333507000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1884436000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1884436000 # number of WriteReq MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3217943000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3217943000 # number of overall MSHR uncacheable cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248203 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.135006 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.592593 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.592593 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.192308 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.192308 # mshr miss rate for SCUpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.382077 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.382077 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.165552 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.165552 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63937.537180 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 53251.375934 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53810.901285 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10271.770833 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10271.770833 # average UpgradeReq mshr miss latency
1185,1192c1206,1213
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71390.627955 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71390.627955 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63963.193022 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58618.183562 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58818.184126 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63963.193022 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58618.183562 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58818.184126 # average overall mshr miss latency
---
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71834.021506 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71834.021506 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
1200,1204c1221,1225
< system.cpu.dcache.tags.replacements 1406709 # number of replacements
< system.cpu.dcache.tags.tagsinuse 511.994656 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 11889160 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 1407221 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 8.448680 # Average number of references to valid blocks.
---
> system.cpu.dcache.tags.replacements 1404516 # number of replacements
> system.cpu.dcache.tags.tagsinuse 511.994651 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 11877087 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 1405028 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 8.453274 # Average number of references to valid blocks.
1206c1227
< system.cpu.dcache.tags.occ_blocks::cpu.data 511.994656 # Average occupied blocks per requestor
---
> system.cpu.dcache.tags.occ_blocks::cpu.data 511.994651 # Average occupied blocks per requestor
1211,1212c1232,1233
< system.cpu.dcache.tags.age_task_id_blocks_1024::1 94 # Occupied blocks per task id
< system.cpu.dcache.tags.age_task_id_blocks_1024::2 3 # Occupied blocks per task id
---
> system.cpu.dcache.tags.age_task_id_blocks_1024::1 95 # Occupied blocks per task id
> system.cpu.dcache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
1214,1293c1235,1314
< system.cpu.dcache.tags.tag_accesses 64006618 # Number of tag accesses
< system.cpu.dcache.tags.data_accesses 64006618 # Number of data accesses
< system.cpu.dcache.ReadReq_hits::cpu.data 7294645 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 7294645 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 4192085 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 4192085 # number of WriteReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 186406 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 186406 # number of LoadLockedReq hits
< system.cpu.dcache.StoreCondReq_hits::cpu.data 215722 # number of StoreCondReq hits
< system.cpu.dcache.StoreCondReq_hits::total 215722 # number of StoreCondReq hits
< system.cpu.dcache.demand_hits::cpu.data 11486730 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 11486730 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 11486730 # number of overall hits
< system.cpu.dcache.overall_hits::total 11486730 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 1781450 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 1781450 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 1956078 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 1956078 # number of WriteReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 23435 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 23435 # number of LoadLockedReq misses
< system.cpu.dcache.StoreCondReq_misses::cpu.data 28 # number of StoreCondReq misses
< system.cpu.dcache.StoreCondReq_misses::total 28 # number of StoreCondReq misses
< system.cpu.dcache.demand_misses::cpu.data 3737528 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 3737528 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 3737528 # number of overall misses
< system.cpu.dcache.overall_misses::total 3737528 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 39460898751 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 39460898751 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 77926098572 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 77926098572 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 366682499 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 366682499 # number of LoadLockedReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 440006 # number of StoreCondReq miss cycles
< system.cpu.dcache.StoreCondReq_miss_latency::total 440006 # number of StoreCondReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 117386997323 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 117386997323 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 117386997323 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 117386997323 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 9076095 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 9076095 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::cpu.data 6148163 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.WriteReq_accesses::total 6148163 # number of WriteReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 209841 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 209841 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::cpu.data 215750 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.StoreCondReq_accesses::total 215750 # number of StoreCondReq accesses(hits+misses)
< system.cpu.dcache.demand_accesses::cpu.data 15224258 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 15224258 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 15224258 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 15224258 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.196279 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.196279 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.318156 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.318156 # miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.111680 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.111680 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000130 # miss rate for StoreCondReq accesses
< system.cpu.dcache.StoreCondReq_miss_rate::total 0.000130 # miss rate for StoreCondReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.245498 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.245498 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.245498 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.245498 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22150.999888 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 22150.999888 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39837.930068 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 39837.930068 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15646.788948 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15646.788948 # average LoadLockedReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 15714.500000 # average StoreCondReq miss latency
< system.cpu.dcache.StoreCondReq_avg_miss_latency::total 15714.500000 # average StoreCondReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 31407.656966 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 31407.656966 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 31407.656966 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 31407.656966 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 3974317 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 2076 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 180350 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 21 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.036690 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 98.857143 # average number of cycles each access was blocked
---
> system.cpu.dcache.tags.tag_accesses 63934725 # Number of tag accesses
> system.cpu.dcache.tags.data_accesses 63934725 # Number of data accesses
> system.cpu.dcache.ReadReq_hits::cpu.data 7287009 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 7287009 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 4187789 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 4187789 # number of WriteReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 186297 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 186297 # number of LoadLockedReq hits
> system.cpu.dcache.StoreCondReq_hits::cpu.data 215715 # number of StoreCondReq hits
> system.cpu.dcache.StoreCondReq_hits::total 215715 # number of StoreCondReq hits
> system.cpu.dcache.demand_hits::cpu.data 11474798 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 11474798 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 11474798 # number of overall hits
> system.cpu.dcache.overall_hits::total 11474798 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 1776849 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 1776849 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 1955456 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 1955456 # number of WriteReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 23283 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 23283 # number of LoadLockedReq misses
> system.cpu.dcache.StoreCondReq_misses::cpu.data 26 # number of StoreCondReq misses
> system.cpu.dcache.StoreCondReq_misses::total 26 # number of StoreCondReq misses
> system.cpu.dcache.demand_misses::cpu.data 3732305 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 3732305 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 3732305 # number of overall misses
> system.cpu.dcache.overall_misses::total 3732305 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 39503001495 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 39503001495 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 78159072008 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 78159072008 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 364867750 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 364867750 # number of LoadLockedReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 402005 # number of StoreCondReq miss cycles
> system.cpu.dcache.StoreCondReq_miss_latency::total 402005 # number of StoreCondReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 117662073503 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 117662073503 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 117662073503 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 117662073503 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 9063858 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 9063858 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::cpu.data 6143245 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.WriteReq_accesses::total 6143245 # number of WriteReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 209580 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 209580 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::cpu.data 215741 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.StoreCondReq_accesses::total 215741 # number of StoreCondReq accesses(hits+misses)
> system.cpu.dcache.demand_accesses::cpu.data 15207103 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 15207103 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 15207103 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 15207103 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.196037 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.196037 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.318310 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.318310 # miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.111094 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.111094 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000121 # miss rate for StoreCondReq accesses
> system.cpu.dcache.StoreCondReq_miss_rate::total 0.000121 # miss rate for StoreCondReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.245432 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.245432 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.245432 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.245432 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22232.053199 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 22232.053199 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39969.742100 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 39969.742100 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15670.993858 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15670.993858 # average LoadLockedReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 15461.730769 # average StoreCondReq miss latency
> system.cpu.dcache.StoreCondReq_avg_miss_latency::total 15461.730769 # average StoreCondReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 31525.310365 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 31525.310365 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 3999248 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 1376 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 180044 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 22 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.212615 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 62.545455 # average number of cycles each access was blocked
1296,1361c1317,1382
< system.cpu.dcache.writebacks::writebacks 845214 # number of writebacks
< system.cpu.dcache.writebacks::total 845214 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 683673 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 683673 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1664672 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1664672 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5215 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 5215 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 2348345 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 2348345 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 2348345 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 2348345 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1097777 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 1097777 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 291406 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 291406 # number of WriteReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 18220 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.LoadLockedReq_mshr_misses::total 18220 # number of LoadLockedReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 28 # number of StoreCondReq MSHR misses
< system.cpu.dcache.StoreCondReq_mshr_misses::total 28 # number of StoreCondReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 1389183 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 1389183 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 1389183 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 1389183 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27531600277 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 27531600277 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11750999106 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 11750999106 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 207629251 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 207629251 # number of LoadLockedReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 383994 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 383994 # number of StoreCondReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 39282599383 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 39282599383 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 39282599383 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 39282599383 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1423287000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1423287000 # number of ReadReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1997974498 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1997974498 # number of WriteReq MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3421261498 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.overall_mshr_uncacheable_latency::total 3421261498 # number of overall MSHR uncacheable cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120953 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120953 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047397 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047397 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.086828 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.086828 # mshr miss rate for LoadLockedReq accesses
< system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000130 # mshr miss rate for StoreCondReq accesses
< system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000130 # mshr miss rate for StoreCondReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091248 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.091248 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091248 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.091248 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25079.410734 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25079.410734 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40325.178981 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40325.178981 # average WriteReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11395.677881 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11395.677881 # average LoadLockedReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 13714.071429 # average StoreCondReq mshr miss latency
< system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 13714.071429 # average StoreCondReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28277.483516 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 28277.483516 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28277.483516 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 28277.483516 # average overall mshr miss latency
---
> system.cpu.dcache.writebacks::writebacks 842679 # number of writebacks
> system.cpu.dcache.writebacks::total 842679 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 680758 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 680758 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1664340 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 1664340 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5292 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 5292 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 2345098 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 2345098 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 2345098 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 2345098 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1096091 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 1096091 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 291116 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 291116 # number of WriteReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17991 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.LoadLockedReq_mshr_misses::total 17991 # number of LoadLockedReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 26 # number of StoreCondReq MSHR misses
> system.cpu.dcache.StoreCondReq_mshr_misses::total 26 # number of StoreCondReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 1387207 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 1387207 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 1387207 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 1387207 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27515724784 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 27515724784 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11792803134 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 11792803134 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 204517750 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 204517750 # number of LoadLockedReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 349995 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 349995 # number of StoreCondReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 39308527918 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 39308527918 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 39308527918 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 39308527918 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1423597000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1423597000 # number of ReadReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1999614498 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1999614498 # number of WriteReq MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3423211498 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.overall_mshr_uncacheable_latency::total 3423211498 # number of overall MSHR uncacheable cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120930 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120930 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047388 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047388 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.085843 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.085843 # mshr miss rate for LoadLockedReq accesses
> system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000121 # mshr miss rate for StoreCondReq accesses
> system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000121 # mshr miss rate for StoreCondReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.091221 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.091221 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25103.503983 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25103.503983 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40508.948783 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40508.948783 # average WriteReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11367.781113 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11367.781113 # average LoadLockedReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 13461.346154 # average StoreCondReq mshr miss latency
> system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 13461.346154 # average StoreCondReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
1370,1372c1391,1393
< system.cpu.kern.inst.quiesce 6443 # number of quiesce instructions executed
< system.cpu.kern.inst.hwrei 211008 # number of hwrei instructions executed
< system.cpu.kern.ipl_count::0 74663 40.97% 40.97% # number of times we switched to this ipl
---
> system.cpu.kern.inst.quiesce 6442 # number of quiesce instructions executed
> system.cpu.kern.inst.hwrei 210986 # number of hwrei instructions executed
> system.cpu.kern.ipl_count::0 74656 40.97% 40.97% # number of times we switched to this ipl
1374,1377c1395,1398
< system.cpu.kern.ipl_count::22 1880 1.03% 42.07% # number of times we switched to this ipl
< system.cpu.kern.ipl_count::31 105564 57.93% 100.00% # number of times we switched to this ipl
< system.cpu.kern.ipl_count::total 182238 # number of times we switched to this ipl
< system.cpu.kern.ipl_good::0 73296 49.32% 49.32% # number of times we switched to this ipl from a different ipl
---
> system.cpu.kern.ipl_count::22 1879 1.03% 42.07% # number of times we switched to this ipl
> system.cpu.kern.ipl_count::31 105550 57.93% 100.00% # number of times we switched to this ipl
> system.cpu.kern.ipl_count::total 182216 # number of times we switched to this ipl
> system.cpu.kern.ipl_good::0 73289 49.32% 49.32% # number of times we switched to this ipl from a different ipl
1379,1387c1400,1408
< system.cpu.kern.ipl_good::22 1880 1.27% 50.68% # number of times we switched to this ipl from a different ipl
< system.cpu.kern.ipl_good::31 73296 49.32% 100.00% # number of times we switched to this ipl from a different ipl
< system.cpu.kern.ipl_good::total 148603 # number of times we switched to this ipl from a different ipl
< system.cpu.kern.ipl_ticks::0 1818262027500 97.76% 97.76% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::21 61927000 0.00% 97.76% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::22 526143500 0.03% 97.79% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::31 41157993000 2.21% 100.00% # number of cycles we spent at this ipl
< system.cpu.kern.ipl_ticks::total 1860008091000 # number of cycles we spent at this ipl
< system.cpu.kern.ipl_used::0 0.981691 # fraction of swpipl calls that actually changed the ipl
---
> system.cpu.kern.ipl_good::22 1879 1.26% 50.68% # number of times we switched to this ipl from a different ipl
> system.cpu.kern.ipl_good::31 73289 49.32% 100.00% # number of times we switched to this ipl from a different ipl
> system.cpu.kern.ipl_good::total 148588 # number of times we switched to this ipl from a different ipl
> system.cpu.kern.ipl_ticks::0 1817327743500 97.76% 97.76% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::21 61881000 0.00% 97.76% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::22 521765000 0.03% 97.79% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::31 41126450000 2.21% 100.00% # number of cycles we spent at this ipl
> system.cpu.kern.ipl_ticks::total 1859037839500 # number of cycles we spent at this ipl
> system.cpu.kern.ipl_used::0 0.981689 # fraction of swpipl calls that actually changed the ipl
1390,1391c1411,1412
< system.cpu.kern.ipl_used::31 0.694328 # fraction of swpipl calls that actually changed the ipl
< system.cpu.kern.ipl_used::total 0.815434 # fraction of swpipl calls that actually changed the ipl
---
> system.cpu.kern.ipl_used::31 0.694353 # fraction of swpipl calls that actually changed the ipl
> system.cpu.kern.ipl_used::total 0.815450 # fraction of swpipl calls that actually changed the ipl
1427c1448
< system.cpu.kern.callpal::swpctx 4177 2.18% 2.18% # number of callpals executed
---
> system.cpu.kern.callpal::swpctx 4178 2.18% 2.18% # number of callpals executed
1430,1431c1451,1452
< system.cpu.kern.callpal::swpipl 175121 91.22% 93.43% # number of callpals executed
< system.cpu.kern.callpal::rdps 6784 3.53% 96.97% # number of callpals executed
---
> system.cpu.kern.callpal::swpipl 175101 91.22% 93.43% # number of callpals executed
> system.cpu.kern.callpal::rdps 6783 3.53% 96.97% # number of callpals executed
1436c1457
< system.cpu.kern.callpal::rti 5105 2.66% 99.64% # number of callpals executed
---
> system.cpu.kern.callpal::rti 5104 2.66% 99.64% # number of callpals executed
1439,1440c1460,1461
< system.cpu.kern.callpal::total 191967 # number of callpals executed
< system.cpu.kern.mode_switch::kernel 5850 # number of protection mode switches
---
> system.cpu.kern.callpal::total 191946 # number of callpals executed
> system.cpu.kern.mode_switch::kernel 5851 # number of protection mode switches
1442c1463
< system.cpu.kern.mode_switch::idle 2098 # number of protection mode switches
---
> system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
1446c1467
< system.cpu.kern.mode_switch_good::kernel 0.326496 # fraction of useful protection mode switches
---
> system.cpu.kern.mode_switch_good::kernel 0.326440 # fraction of useful protection mode switches
1448c1469
< system.cpu.kern.mode_switch_good::idle 0.081030 # fraction of useful protection mode switches
---
> system.cpu.kern.mode_switch_good::idle 0.081068 # fraction of useful protection mode switches
1450,1453c1471,1474
< system.cpu.kern.mode_ticks::kernel 29080060000 1.56% 1.56% # number of ticks spent at the given mode
< system.cpu.kern.mode_ticks::user 2655672500 0.14% 1.71% # number of ticks spent at the given mode
< system.cpu.kern.mode_ticks::idle 1828272350500 98.29% 100.00% # number of ticks spent at the given mode
< system.cpu.kern.swap_context 4178 # number of times the context was actually changed
---
> system.cpu.kern.mode_ticks::kernel 29097785000 1.57% 1.57% # number of ticks spent at the given mode
> system.cpu.kern.mode_ticks::user 2655967500 0.14% 1.71% # number of ticks spent at the given mode
> system.cpu.kern.mode_ticks::idle 1827284079000 98.29% 100.00% # number of ticks spent at the given mode
> system.cpu.kern.swap_context 4179 # number of times the context was actually changed