stats.txt (10433:821cbe4a183b) stats.txt (10513:ca4438b6e39a)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 1.859039 # Number of seconds simulated
4sim_ticks 1859038679000 # Number of ticks simulated
5final_tick 1859038679000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 1.859039 # Number of seconds simulated
4sim_ticks 1859038679000 # Number of ticks simulated
5final_tick 1859038679000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 145866 # Simulator instruction rate (inst/s)
8host_op_rate 145866 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 5123409698 # Simulator tick rate (ticks/s)
10host_mem_usage 320704 # Number of bytes of host memory used
11host_seconds 362.85 # Real time elapsed on the host
7host_inst_rate 164458 # Simulator instruction rate (inst/s)
8host_op_rate 164458 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 5776457310 # Simulator tick rate (ticks/s)
10host_mem_usage 314484 # Number of bytes of host memory used
11host_seconds 321.83 # Real time elapsed on the host
12sim_insts 52927600 # Number of instructions simulated
13sim_ops 52927600 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 968256 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 24892608 # Number of bytes read from this memory
18system.physmem.bytes_read::tsunami.ide 960 # Number of bytes read from this memory
19system.physmem.bytes_read::total 25861824 # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst 968256 # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total 968256 # Number of instructions bytes read from this memory
22system.physmem.bytes_written::writebacks 4860032 # Number of bytes written to this memory
23system.physmem.bytes_written::tsunami.ide 2659328 # Number of bytes written to this memory
24system.physmem.bytes_written::total 7519360 # Number of bytes written to this memory
25system.physmem.num_reads::cpu.inst 15129 # Number of read requests responded to by this memory
26system.physmem.num_reads::cpu.data 388947 # Number of read requests responded to by this memory
27system.physmem.num_reads::tsunami.ide 15 # Number of read requests responded to by this memory
28system.physmem.num_reads::total 404091 # Number of read requests responded to by this memory
29system.physmem.num_writes::writebacks 75938 # Number of write requests responded to by this memory
30system.physmem.num_writes::tsunami.ide 41552 # Number of write requests responded to by this memory
31system.physmem.num_writes::total 117490 # Number of write requests responded to by this memory
32system.physmem.bw_read::cpu.inst 520837 # Total read bandwidth from this memory (bytes/s)
33system.physmem.bw_read::cpu.data 13390043 # Total read bandwidth from this memory (bytes/s)
34system.physmem.bw_read::tsunami.ide 516 # Total read bandwidth from this memory (bytes/s)
35system.physmem.bw_read::total 13911396 # Total read bandwidth from this memory (bytes/s)
36system.physmem.bw_inst_read::cpu.inst 520837 # Instruction read bandwidth from this memory (bytes/s)
37system.physmem.bw_inst_read::total 520837 # Instruction read bandwidth from this memory (bytes/s)
38system.physmem.bw_write::writebacks 2614272 # Write bandwidth from this memory (bytes/s)
39system.physmem.bw_write::tsunami.ide 1430486 # Write bandwidth from this memory (bytes/s)
40system.physmem.bw_write::total 4044757 # Write bandwidth from this memory (bytes/s)
41system.physmem.bw_total::writebacks 2614272 # Total bandwidth to/from this memory (bytes/s)
42system.physmem.bw_total::cpu.inst 520837 # Total bandwidth to/from this memory (bytes/s)
43system.physmem.bw_total::cpu.data 13390043 # Total bandwidth to/from this memory (bytes/s)
44system.physmem.bw_total::tsunami.ide 1431002 # Total bandwidth to/from this memory (bytes/s)
45system.physmem.bw_total::total 17956154 # Total bandwidth to/from this memory (bytes/s)
46system.physmem.readReqs 404091 # Number of read requests accepted
47system.physmem.writeReqs 117490 # Number of write requests accepted
48system.physmem.readBursts 404091 # Number of DRAM read bursts, including those serviced by the write queue
49system.physmem.writeBursts 117490 # Number of DRAM write bursts, including those merged in the write queue
50system.physmem.bytesReadDRAM 25850368 # Total number of bytes read from DRAM
51system.physmem.bytesReadWrQ 11456 # Total number of bytes read from write queue
52system.physmem.bytesWritten 7517888 # Total number of bytes written to DRAM
53system.physmem.bytesReadSys 25861824 # Total read bytes from the system interface side
54system.physmem.bytesWrittenSys 7519360 # Total written bytes from the system interface side
55system.physmem.servicedByWrQ 179 # Number of DRAM read bursts serviced by the write queue
56system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
57system.physmem.neitherReadNorWriteReqs 193 # Number of requests that are neither read nor write
58system.physmem.perBankRdBursts::0 25747 # Per bank write bursts
59system.physmem.perBankRdBursts::1 25572 # Per bank write bursts
60system.physmem.perBankRdBursts::2 25523 # Per bank write bursts
61system.physmem.perBankRdBursts::3 25355 # Per bank write bursts
62system.physmem.perBankRdBursts::4 25392 # Per bank write bursts
63system.physmem.perBankRdBursts::5 24811 # Per bank write bursts
64system.physmem.perBankRdBursts::6 25029 # Per bank write bursts
65system.physmem.perBankRdBursts::7 25134 # Per bank write bursts
66system.physmem.perBankRdBursts::8 24968 # Per bank write bursts
67system.physmem.perBankRdBursts::9 25052 # Per bank write bursts
68system.physmem.perBankRdBursts::10 25439 # Per bank write bursts
69system.physmem.perBankRdBursts::11 24779 # Per bank write bursts
70system.physmem.perBankRdBursts::12 24568 # Per bank write bursts
71system.physmem.perBankRdBursts::13 25250 # Per bank write bursts
72system.physmem.perBankRdBursts::14 25688 # Per bank write bursts
73system.physmem.perBankRdBursts::15 25605 # Per bank write bursts
74system.physmem.perBankWrBursts::0 8041 # Per bank write bursts
75system.physmem.perBankWrBursts::1 7603 # Per bank write bursts
76system.physmem.perBankWrBursts::2 7894 # Per bank write bursts
77system.physmem.perBankWrBursts::3 7385 # Per bank write bursts
78system.physmem.perBankWrBursts::4 7327 # Per bank write bursts
79system.physmem.perBankWrBursts::5 6730 # Per bank write bursts
80system.physmem.perBankWrBursts::6 6858 # Per bank write bursts
81system.physmem.perBankWrBursts::7 6765 # Per bank write bursts
82system.physmem.perBankWrBursts::8 7133 # Per bank write bursts
83system.physmem.perBankWrBursts::9 6722 # Per bank write bursts
84system.physmem.perBankWrBursts::10 7301 # Per bank write bursts
85system.physmem.perBankWrBursts::11 6871 # Per bank write bursts
86system.physmem.perBankWrBursts::12 7190 # Per bank write bursts
87system.physmem.perBankWrBursts::13 7853 # Per bank write bursts
88system.physmem.perBankWrBursts::14 7964 # Per bank write bursts
89system.physmem.perBankWrBursts::15 7830 # Per bank write bursts
90system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
91system.physmem.numWrRetry 9 # Number of times write queue was full causing retry
92system.physmem.totGap 1859033424000 # Total gap between requests
93system.physmem.readPktSize::0 0 # Read request sizes (log2)
94system.physmem.readPktSize::1 0 # Read request sizes (log2)
95system.physmem.readPktSize::2 0 # Read request sizes (log2)
96system.physmem.readPktSize::3 0 # Read request sizes (log2)
97system.physmem.readPktSize::4 0 # Read request sizes (log2)
98system.physmem.readPktSize::5 0 # Read request sizes (log2)
99system.physmem.readPktSize::6 404091 # Read request sizes (log2)
100system.physmem.writePktSize::0 0 # Write request sizes (log2)
101system.physmem.writePktSize::1 0 # Write request sizes (log2)
102system.physmem.writePktSize::2 0 # Write request sizes (log2)
103system.physmem.writePktSize::3 0 # Write request sizes (log2)
104system.physmem.writePktSize::4 0 # Write request sizes (log2)
105system.physmem.writePktSize::5 0 # Write request sizes (log2)
106system.physmem.writePktSize::6 117490 # Write request sizes (log2)
107system.physmem.rdQLenPdf::0 315071 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::1 37620 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::2 42963 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::3 8182 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::4 59 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::5 8 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::7 1 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::9 1 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::10 1 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::11 1 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::13 1 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::14 1 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
139system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::15 1544 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::16 2141 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::17 3054 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::18 4174 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::19 5440 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::20 6763 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::21 7142 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::22 8408 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::23 8810 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::24 9005 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::25 8758 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::26 8976 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::27 7859 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::28 7939 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::29 6211 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::30 6103 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::31 6088 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::32 5604 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::33 243 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::34 171 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::35 158 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::36 154 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::37 160 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::38 126 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::39 113 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::40 117 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::41 141 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::42 120 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::43 129 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::44 155 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::45 167 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::46 146 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::47 136 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::48 137 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::49 110 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::50 88 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::51 88 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::52 84 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::53 87 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::54 95 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::55 92 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::56 84 # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::57 92 # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::58 82 # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::59 56 # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::60 52 # What write queue length does an incoming req see
200system.physmem.wrQLenPdf::61 32 # What write queue length does an incoming req see
201system.physmem.wrQLenPdf::62 19 # What write queue length does an incoming req see
202system.physmem.wrQLenPdf::63 22 # What write queue length does an incoming req see
203system.physmem.bytesPerActivate::samples 61280 # Bytes accessed per row activation
204system.physmem.bytesPerActivate::mean 544.521149 # Bytes accessed per row activation
205system.physmem.bytesPerActivate::gmean 334.160448 # Bytes accessed per row activation
206system.physmem.bytesPerActivate::stdev 418.029082 # Bytes accessed per row activation
207system.physmem.bytesPerActivate::0-127 13483 22.00% 22.00% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::128-255 10372 16.93% 38.93% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::256-383 4758 7.76% 46.69% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::384-511 2785 4.54% 51.24% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::512-639 2293 3.74% 54.98% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::640-767 1673 2.73% 57.71% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::768-895 1477 2.41% 60.12% # Bytes accessed per row activation
214system.physmem.bytesPerActivate::896-1023 1592 2.60% 62.72% # Bytes accessed per row activation
215system.physmem.bytesPerActivate::1024-1151 22847 37.28% 100.00% # Bytes accessed per row activation
216system.physmem.bytesPerActivate::total 61280 # Bytes accessed per row activation
217system.physmem.rdPerTurnAround::samples 5232 # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::mean 77.198394 # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::stdev 2919.153555 # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::0-8191 5229 99.94% 99.94% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::40960-49151 1 0.02% 99.96% # Reads before turning the bus around for writes
222system.physmem.rdPerTurnAround::57344-65535 1 0.02% 99.98% # Reads before turning the bus around for writes
223system.physmem.rdPerTurnAround::196608-204799 1 0.02% 100.00% # Reads before turning the bus around for writes
224system.physmem.rdPerTurnAround::total 5232 # Reads before turning the bus around for writes
225system.physmem.wrPerTurnAround::samples 5232 # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::mean 22.451644 # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::gmean 19.067800 # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::stdev 21.155033 # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::16-19 4469 85.42% 85.42% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::20-23 138 2.64% 88.05% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::24-27 12 0.23% 88.28% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::28-31 232 4.43% 92.72% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::32-35 44 0.84% 93.56% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::36-39 2 0.04% 93.60% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::40-43 5 0.10% 93.69% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::44-47 10 0.19% 93.88% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::48-51 17 0.32% 94.21% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::52-55 2 0.04% 94.25% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::56-59 1 0.02% 94.27% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::60-63 2 0.04% 94.30% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::64-67 7 0.13% 94.44% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::68-71 3 0.06% 94.50% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::72-75 4 0.08% 94.57% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::76-79 1 0.02% 94.59% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::80-83 28 0.54% 95.13% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::84-87 15 0.29% 95.41% # Writes before turning the bus around for reads
247system.physmem.wrPerTurnAround::92-95 15 0.29% 95.70% # Writes before turning the bus around for reads
248system.physmem.wrPerTurnAround::96-99 171 3.27% 98.97% # Writes before turning the bus around for reads
249system.physmem.wrPerTurnAround::100-103 6 0.11% 99.08% # Writes before turning the bus around for reads
250system.physmem.wrPerTurnAround::108-111 1 0.02% 99.10% # Writes before turning the bus around for reads
251system.physmem.wrPerTurnAround::116-119 2 0.04% 99.14% # Writes before turning the bus around for reads
252system.physmem.wrPerTurnAround::120-123 2 0.04% 99.18% # Writes before turning the bus around for reads
253system.physmem.wrPerTurnAround::124-127 1 0.02% 99.20% # Writes before turning the bus around for reads
254system.physmem.wrPerTurnAround::128-131 5 0.10% 99.29% # Writes before turning the bus around for reads
255system.physmem.wrPerTurnAround::132-135 1 0.02% 99.31% # Writes before turning the bus around for reads
256system.physmem.wrPerTurnAround::136-139 6 0.11% 99.43% # Writes before turning the bus around for reads
257system.physmem.wrPerTurnAround::140-143 4 0.08% 99.50% # Writes before turning the bus around for reads
258system.physmem.wrPerTurnAround::144-147 11 0.21% 99.71% # Writes before turning the bus around for reads
259system.physmem.wrPerTurnAround::148-151 1 0.02% 99.73% # Writes before turning the bus around for reads
260system.physmem.wrPerTurnAround::152-155 2 0.04% 99.77% # Writes before turning the bus around for reads
261system.physmem.wrPerTurnAround::156-159 1 0.02% 99.79% # Writes before turning the bus around for reads
262system.physmem.wrPerTurnAround::160-163 1 0.02% 99.81% # Writes before turning the bus around for reads
263system.physmem.wrPerTurnAround::172-175 1 0.02% 99.83% # Writes before turning the bus around for reads
264system.physmem.wrPerTurnAround::176-179 1 0.02% 99.85% # Writes before turning the bus around for reads
265system.physmem.wrPerTurnAround::184-187 1 0.02% 99.87% # Writes before turning the bus around for reads
266system.physmem.wrPerTurnAround::224-227 7 0.13% 100.00% # Writes before turning the bus around for reads
267system.physmem.wrPerTurnAround::total 5232 # Writes before turning the bus around for reads
268system.physmem.totQLat 3681492750 # Total ticks spent queuing
269system.physmem.totMemAccLat 11254842750 # Total ticks spent from burst creation until serviced by the DRAM
270system.physmem.totBusLat 2019560000 # Total ticks spent in databus transfers
271system.physmem.avgQLat 9114.59 # Average queueing delay per DRAM burst
272system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
273system.physmem.avgMemAccLat 27864.59 # Average memory access latency per DRAM burst
274system.physmem.avgRdBW 13.91 # Average DRAM read bandwidth in MiByte/s
275system.physmem.avgWrBW 4.04 # Average achieved write bandwidth in MiByte/s
276system.physmem.avgRdBWSys 13.91 # Average system read bandwidth in MiByte/s
277system.physmem.avgWrBWSys 4.04 # Average system write bandwidth in MiByte/s
278system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
279system.physmem.busUtil 0.14 # Data bus utilization in percentage
280system.physmem.busUtilRead 0.11 # Data bus utilization in percentage for reads
281system.physmem.busUtilWrite 0.03 # Data bus utilization in percentage for writes
282system.physmem.avgRdQLen 1.92 # Average read queue length when enqueuing
283system.physmem.avgWrQLen 24.45 # Average write queue length when enqueuing
284system.physmem.readRowHits 364830 # Number of row buffer hits during reads
285system.physmem.writeRowHits 95269 # Number of row buffer hits during writes
286system.physmem.readRowHitRate 90.32 # Row buffer hit rate for reads
287system.physmem.writeRowHitRate 81.09 # Row buffer hit rate for writes
288system.physmem.avgGap 3564227.65 # Average gap between requests
289system.physmem.pageHitRate 88.24 # Row buffer hit rate, read and write combined
290system.physmem.memoryStateTime::IDLE 1761056207000 # Time in different power states
291system.physmem.memoryStateTime::REF 62077340000 # Time in different power states
292system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
293system.physmem.memoryStateTime::ACT 35903990500 # Time in different power states
294system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
295system.physmem.actEnergy::0 230322960 # Energy for activate commands per rank (pJ)
296system.physmem.actEnergy::1 232953840 # Energy for activate commands per rank (pJ)
297system.physmem.preEnergy::0 125672250 # Energy for precharge commands per rank (pJ)
298system.physmem.preEnergy::1 127107750 # Energy for precharge commands per rank (pJ)
299system.physmem.readEnergy::0 1579991400 # Energy for read commands per rank (pJ)
300system.physmem.readEnergy::1 1570522200 # Energy for read commands per rank (pJ)
301system.physmem.writeEnergy::0 379747440 # Energy for write commands per rank (pJ)
302system.physmem.writeEnergy::1 381438720 # Energy for write commands per rank (pJ)
303system.physmem.refreshEnergy::0 121423277040 # Energy for refresh commands per rank (pJ)
304system.physmem.refreshEnergy::1 121423277040 # Energy for refresh commands per rank (pJ)
305system.physmem.actBackEnergy::0 55561357620 # Energy for active background per rank (pJ)
306system.physmem.actBackEnergy::1 55436078745 # Energy for active background per rank (pJ)
307system.physmem.preBackEnergy::0 1066684481250 # Energy for precharge background per rank (pJ)
308system.physmem.preBackEnergy::1 1066794375000 # Energy for precharge background per rank (pJ)
309system.physmem.totalEnergy::0 1245984849960 # Total energy per rank (pJ)
310system.physmem.totalEnergy::1 1245965753295 # Total energy per rank (pJ)
311system.physmem.averagePower::0 670.231146 # Core power per rank (mW)
312system.physmem.averagePower::1 670.220874 # Core power per rank (mW)
313system.membus.trans_dist::ReadReq 296046 # Transaction distribution
314system.membus.trans_dist::ReadResp 295957 # Transaction distribution
315system.membus.trans_dist::WriteReq 9597 # Transaction distribution
316system.membus.trans_dist::WriteResp 9597 # Transaction distribution
317system.membus.trans_dist::Writeback 75938 # Transaction distribution
318system.membus.trans_dist::WriteInvalidateReq 41552 # Transaction distribution
319system.membus.trans_dist::WriteInvalidateResp 41552 # Transaction distribution
320system.membus.trans_dist::UpgradeReq 188 # Transaction distribution
321system.membus.trans_dist::SCUpgradeReq 5 # Transaction distribution
322system.membus.trans_dist::UpgradeResp 193 # Transaction distribution
323system.membus.trans_dist::ReadExReq 115222 # Transaction distribution
324system.membus.trans_dist::ReadExResp 115222 # Transaction distribution
325system.membus.trans_dist::BadAddressError 89 # Transaction distribution
326system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33054 # Packet count per connected master and slave (bytes)
327system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884476 # Packet count per connected master and slave (bytes)
328system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 178 # Packet count per connected master and slave (bytes)
329system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917708 # Packet count per connected master and slave (bytes)
330system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 83292 # Packet count per connected master and slave (bytes)
331system.membus.pkt_count_system.iocache.mem_side::total 83292 # Packet count per connected master and slave (bytes)
332system.membus.pkt_count::total 1001000 # Packet count per connected master and slave (bytes)
333system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44140 # Cumulative packet size per connected master and slave (bytes)
334system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30720896 # Cumulative packet size per connected master and slave (bytes)
335system.membus.pkt_size_system.cpu.l2cache.mem_side::total 30765036 # Cumulative packet size per connected master and slave (bytes)
336system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2660288 # Cumulative packet size per connected master and slave (bytes)
337system.membus.pkt_size_system.iocache.mem_side::total 2660288 # Cumulative packet size per connected master and slave (bytes)
338system.membus.pkt_size::total 33425324 # Cumulative packet size per connected master and slave (bytes)
339system.membus.snoops 158 # Total snoops (count)
340system.membus.snoop_fanout::samples 522030 # Request fanout histogram
341system.membus.snoop_fanout::mean 1 # Request fanout histogram
342system.membus.snoop_fanout::stdev 0 # Request fanout histogram
343system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
344system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
345system.membus.snoop_fanout::1 522030 100.00% 100.00% # Request fanout histogram
346system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
347system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
348system.membus.snoop_fanout::min_value 1 # Request fanout histogram
349system.membus.snoop_fanout::max_value 1 # Request fanout histogram
350system.membus.snoop_fanout::total 522030 # Request fanout histogram
351system.membus.reqLayer0.occupancy 31457000 # Layer occupancy (ticks)
352system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
353system.membus.reqLayer1.occupancy 1484421249 # Layer occupancy (ticks)
354system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
355system.membus.reqLayer2.occupancy 110500 # Layer occupancy (ticks)
356system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
357system.membus.respLayer1.occupancy 3754388311 # Layer occupancy (ticks)
358system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
359system.membus.respLayer2.occupancy 43151211 # Layer occupancy (ticks)
360system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
361system.iocache.tags.replacements 41685 # number of replacements
362system.iocache.tags.tagsinuse 1.260487 # Cycle average of tags in use
363system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
364system.iocache.tags.sampled_refs 41701 # Sample count of references to valid blocks.
365system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
366system.iocache.tags.warmup_cycle 1709355301000 # Cycle when the warmup percentage was hit.
367system.iocache.tags.occ_blocks::tsunami.ide 1.260487 # Average occupied blocks per requestor
368system.iocache.tags.occ_percent::tsunami.ide 0.078780 # Average percentage of cache occupancy
369system.iocache.tags.occ_percent::total 0.078780 # Average percentage of cache occupancy
370system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
371system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
372system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
373system.iocache.tags.tag_accesses 376213 # Number of tag accesses
374system.iocache.tags.data_accesses 376213 # Number of data accesses
375system.iocache.WriteInvalidateReq_hits::tsunami.ide 41552 # number of WriteInvalidateReq hits
376system.iocache.WriteInvalidateReq_hits::total 41552 # number of WriteInvalidateReq hits
377system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
378system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
379system.iocache.WriteInvalidateReq_misses::tsunami.ide 86 # number of WriteInvalidateReq misses
380system.iocache.WriteInvalidateReq_misses::total 86 # number of WriteInvalidateReq misses
381system.iocache.demand_misses::tsunami.ide 173 # number of demand (read+write) misses
382system.iocache.demand_misses::total 173 # number of demand (read+write) misses
383system.iocache.overall_misses::tsunami.ide 173 # number of overall misses
384system.iocache.overall_misses::total 173 # number of overall misses
385system.iocache.ReadReq_miss_latency::tsunami.ide 21133383 # number of ReadReq miss cycles
386system.iocache.ReadReq_miss_latency::total 21133383 # number of ReadReq miss cycles
387system.iocache.demand_miss_latency::tsunami.ide 21133383 # number of demand (read+write) miss cycles
388system.iocache.demand_miss_latency::total 21133383 # number of demand (read+write) miss cycles
389system.iocache.overall_miss_latency::tsunami.ide 21133383 # number of overall miss cycles
390system.iocache.overall_miss_latency::total 21133383 # number of overall miss cycles
391system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
392system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
393system.iocache.WriteInvalidateReq_accesses::tsunami.ide 41638 # number of WriteInvalidateReq accesses(hits+misses)
394system.iocache.WriteInvalidateReq_accesses::total 41638 # number of WriteInvalidateReq accesses(hits+misses)
395system.iocache.demand_accesses::tsunami.ide 173 # number of demand (read+write) accesses
396system.iocache.demand_accesses::total 173 # number of demand (read+write) accesses
397system.iocache.overall_accesses::tsunami.ide 173 # number of overall (read+write) accesses
398system.iocache.overall_accesses::total 173 # number of overall (read+write) accesses
399system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
400system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
401system.iocache.WriteInvalidateReq_miss_rate::tsunami.ide 0.002065 # miss rate for WriteInvalidateReq accesses
402system.iocache.WriteInvalidateReq_miss_rate::total 0.002065 # miss rate for WriteInvalidateReq accesses
403system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses
404system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
405system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
406system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
407system.iocache.ReadReq_avg_miss_latency::tsunami.ide 122158.283237 # average ReadReq miss latency
408system.iocache.ReadReq_avg_miss_latency::total 122158.283237 # average ReadReq miss latency
409system.iocache.demand_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
410system.iocache.demand_avg_miss_latency::total 122158.283237 # average overall miss latency
411system.iocache.overall_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
412system.iocache.overall_avg_miss_latency::total 122158.283237 # average overall miss latency
413system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
414system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
415system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
416system.iocache.blocked::no_targets 0 # number of cycles access was blocked
417system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
418system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
419system.iocache.fast_writes 41552 # number of fast writes performed
420system.iocache.cache_copies 0 # number of cache copies performed
421system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses
422system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses
12sim_insts 52927600 # Number of instructions simulated
13sim_ops 52927600 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 968256 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 24892608 # Number of bytes read from this memory
18system.physmem.bytes_read::tsunami.ide 960 # Number of bytes read from this memory
19system.physmem.bytes_read::total 25861824 # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst 968256 # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total 968256 # Number of instructions bytes read from this memory
22system.physmem.bytes_written::writebacks 4860032 # Number of bytes written to this memory
23system.physmem.bytes_written::tsunami.ide 2659328 # Number of bytes written to this memory
24system.physmem.bytes_written::total 7519360 # Number of bytes written to this memory
25system.physmem.num_reads::cpu.inst 15129 # Number of read requests responded to by this memory
26system.physmem.num_reads::cpu.data 388947 # Number of read requests responded to by this memory
27system.physmem.num_reads::tsunami.ide 15 # Number of read requests responded to by this memory
28system.physmem.num_reads::total 404091 # Number of read requests responded to by this memory
29system.physmem.num_writes::writebacks 75938 # Number of write requests responded to by this memory
30system.physmem.num_writes::tsunami.ide 41552 # Number of write requests responded to by this memory
31system.physmem.num_writes::total 117490 # Number of write requests responded to by this memory
32system.physmem.bw_read::cpu.inst 520837 # Total read bandwidth from this memory (bytes/s)
33system.physmem.bw_read::cpu.data 13390043 # Total read bandwidth from this memory (bytes/s)
34system.physmem.bw_read::tsunami.ide 516 # Total read bandwidth from this memory (bytes/s)
35system.physmem.bw_read::total 13911396 # Total read bandwidth from this memory (bytes/s)
36system.physmem.bw_inst_read::cpu.inst 520837 # Instruction read bandwidth from this memory (bytes/s)
37system.physmem.bw_inst_read::total 520837 # Instruction read bandwidth from this memory (bytes/s)
38system.physmem.bw_write::writebacks 2614272 # Write bandwidth from this memory (bytes/s)
39system.physmem.bw_write::tsunami.ide 1430486 # Write bandwidth from this memory (bytes/s)
40system.physmem.bw_write::total 4044757 # Write bandwidth from this memory (bytes/s)
41system.physmem.bw_total::writebacks 2614272 # Total bandwidth to/from this memory (bytes/s)
42system.physmem.bw_total::cpu.inst 520837 # Total bandwidth to/from this memory (bytes/s)
43system.physmem.bw_total::cpu.data 13390043 # Total bandwidth to/from this memory (bytes/s)
44system.physmem.bw_total::tsunami.ide 1431002 # Total bandwidth to/from this memory (bytes/s)
45system.physmem.bw_total::total 17956154 # Total bandwidth to/from this memory (bytes/s)
46system.physmem.readReqs 404091 # Number of read requests accepted
47system.physmem.writeReqs 117490 # Number of write requests accepted
48system.physmem.readBursts 404091 # Number of DRAM read bursts, including those serviced by the write queue
49system.physmem.writeBursts 117490 # Number of DRAM write bursts, including those merged in the write queue
50system.physmem.bytesReadDRAM 25850368 # Total number of bytes read from DRAM
51system.physmem.bytesReadWrQ 11456 # Total number of bytes read from write queue
52system.physmem.bytesWritten 7517888 # Total number of bytes written to DRAM
53system.physmem.bytesReadSys 25861824 # Total read bytes from the system interface side
54system.physmem.bytesWrittenSys 7519360 # Total written bytes from the system interface side
55system.physmem.servicedByWrQ 179 # Number of DRAM read bursts serviced by the write queue
56system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
57system.physmem.neitherReadNorWriteReqs 193 # Number of requests that are neither read nor write
58system.physmem.perBankRdBursts::0 25747 # Per bank write bursts
59system.physmem.perBankRdBursts::1 25572 # Per bank write bursts
60system.physmem.perBankRdBursts::2 25523 # Per bank write bursts
61system.physmem.perBankRdBursts::3 25355 # Per bank write bursts
62system.physmem.perBankRdBursts::4 25392 # Per bank write bursts
63system.physmem.perBankRdBursts::5 24811 # Per bank write bursts
64system.physmem.perBankRdBursts::6 25029 # Per bank write bursts
65system.physmem.perBankRdBursts::7 25134 # Per bank write bursts
66system.physmem.perBankRdBursts::8 24968 # Per bank write bursts
67system.physmem.perBankRdBursts::9 25052 # Per bank write bursts
68system.physmem.perBankRdBursts::10 25439 # Per bank write bursts
69system.physmem.perBankRdBursts::11 24779 # Per bank write bursts
70system.physmem.perBankRdBursts::12 24568 # Per bank write bursts
71system.physmem.perBankRdBursts::13 25250 # Per bank write bursts
72system.physmem.perBankRdBursts::14 25688 # Per bank write bursts
73system.physmem.perBankRdBursts::15 25605 # Per bank write bursts
74system.physmem.perBankWrBursts::0 8041 # Per bank write bursts
75system.physmem.perBankWrBursts::1 7603 # Per bank write bursts
76system.physmem.perBankWrBursts::2 7894 # Per bank write bursts
77system.physmem.perBankWrBursts::3 7385 # Per bank write bursts
78system.physmem.perBankWrBursts::4 7327 # Per bank write bursts
79system.physmem.perBankWrBursts::5 6730 # Per bank write bursts
80system.physmem.perBankWrBursts::6 6858 # Per bank write bursts
81system.physmem.perBankWrBursts::7 6765 # Per bank write bursts
82system.physmem.perBankWrBursts::8 7133 # Per bank write bursts
83system.physmem.perBankWrBursts::9 6722 # Per bank write bursts
84system.physmem.perBankWrBursts::10 7301 # Per bank write bursts
85system.physmem.perBankWrBursts::11 6871 # Per bank write bursts
86system.physmem.perBankWrBursts::12 7190 # Per bank write bursts
87system.physmem.perBankWrBursts::13 7853 # Per bank write bursts
88system.physmem.perBankWrBursts::14 7964 # Per bank write bursts
89system.physmem.perBankWrBursts::15 7830 # Per bank write bursts
90system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
91system.physmem.numWrRetry 9 # Number of times write queue was full causing retry
92system.physmem.totGap 1859033424000 # Total gap between requests
93system.physmem.readPktSize::0 0 # Read request sizes (log2)
94system.physmem.readPktSize::1 0 # Read request sizes (log2)
95system.physmem.readPktSize::2 0 # Read request sizes (log2)
96system.physmem.readPktSize::3 0 # Read request sizes (log2)
97system.physmem.readPktSize::4 0 # Read request sizes (log2)
98system.physmem.readPktSize::5 0 # Read request sizes (log2)
99system.physmem.readPktSize::6 404091 # Read request sizes (log2)
100system.physmem.writePktSize::0 0 # Write request sizes (log2)
101system.physmem.writePktSize::1 0 # Write request sizes (log2)
102system.physmem.writePktSize::2 0 # Write request sizes (log2)
103system.physmem.writePktSize::3 0 # Write request sizes (log2)
104system.physmem.writePktSize::4 0 # Write request sizes (log2)
105system.physmem.writePktSize::5 0 # Write request sizes (log2)
106system.physmem.writePktSize::6 117490 # Write request sizes (log2)
107system.physmem.rdQLenPdf::0 315071 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::1 37620 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::2 42963 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::3 8182 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::4 59 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::5 8 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::7 1 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::9 1 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::10 1 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::11 1 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::13 1 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::14 1 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
139system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::15 1544 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::16 2141 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::17 3054 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::18 4174 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::19 5440 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::20 6763 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::21 7142 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::22 8408 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::23 8810 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::24 9005 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::25 8758 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::26 8976 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::27 7859 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::28 7939 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::29 6211 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::30 6103 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::31 6088 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::32 5604 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::33 243 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::34 171 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::35 158 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::36 154 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::37 160 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::38 126 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::39 113 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::40 117 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::41 141 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::42 120 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::43 129 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::44 155 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::45 167 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::46 146 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::47 136 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::48 137 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::49 110 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::50 88 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::51 88 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::52 84 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::53 87 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::54 95 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::55 92 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::56 84 # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::57 92 # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::58 82 # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::59 56 # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::60 52 # What write queue length does an incoming req see
200system.physmem.wrQLenPdf::61 32 # What write queue length does an incoming req see
201system.physmem.wrQLenPdf::62 19 # What write queue length does an incoming req see
202system.physmem.wrQLenPdf::63 22 # What write queue length does an incoming req see
203system.physmem.bytesPerActivate::samples 61280 # Bytes accessed per row activation
204system.physmem.bytesPerActivate::mean 544.521149 # Bytes accessed per row activation
205system.physmem.bytesPerActivate::gmean 334.160448 # Bytes accessed per row activation
206system.physmem.bytesPerActivate::stdev 418.029082 # Bytes accessed per row activation
207system.physmem.bytesPerActivate::0-127 13483 22.00% 22.00% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::128-255 10372 16.93% 38.93% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::256-383 4758 7.76% 46.69% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::384-511 2785 4.54% 51.24% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::512-639 2293 3.74% 54.98% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::640-767 1673 2.73% 57.71% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::768-895 1477 2.41% 60.12% # Bytes accessed per row activation
214system.physmem.bytesPerActivate::896-1023 1592 2.60% 62.72% # Bytes accessed per row activation
215system.physmem.bytesPerActivate::1024-1151 22847 37.28% 100.00% # Bytes accessed per row activation
216system.physmem.bytesPerActivate::total 61280 # Bytes accessed per row activation
217system.physmem.rdPerTurnAround::samples 5232 # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::mean 77.198394 # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::stdev 2919.153555 # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::0-8191 5229 99.94% 99.94% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::40960-49151 1 0.02% 99.96% # Reads before turning the bus around for writes
222system.physmem.rdPerTurnAround::57344-65535 1 0.02% 99.98% # Reads before turning the bus around for writes
223system.physmem.rdPerTurnAround::196608-204799 1 0.02% 100.00% # Reads before turning the bus around for writes
224system.physmem.rdPerTurnAround::total 5232 # Reads before turning the bus around for writes
225system.physmem.wrPerTurnAround::samples 5232 # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::mean 22.451644 # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::gmean 19.067800 # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::stdev 21.155033 # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::16-19 4469 85.42% 85.42% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::20-23 138 2.64% 88.05% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::24-27 12 0.23% 88.28% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::28-31 232 4.43% 92.72% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::32-35 44 0.84% 93.56% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::36-39 2 0.04% 93.60% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::40-43 5 0.10% 93.69% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::44-47 10 0.19% 93.88% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::48-51 17 0.32% 94.21% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::52-55 2 0.04% 94.25% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::56-59 1 0.02% 94.27% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::60-63 2 0.04% 94.30% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::64-67 7 0.13% 94.44% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::68-71 3 0.06% 94.50% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::72-75 4 0.08% 94.57% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::76-79 1 0.02% 94.59% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::80-83 28 0.54% 95.13% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::84-87 15 0.29% 95.41% # Writes before turning the bus around for reads
247system.physmem.wrPerTurnAround::92-95 15 0.29% 95.70% # Writes before turning the bus around for reads
248system.physmem.wrPerTurnAround::96-99 171 3.27% 98.97% # Writes before turning the bus around for reads
249system.physmem.wrPerTurnAround::100-103 6 0.11% 99.08% # Writes before turning the bus around for reads
250system.physmem.wrPerTurnAround::108-111 1 0.02% 99.10% # Writes before turning the bus around for reads
251system.physmem.wrPerTurnAround::116-119 2 0.04% 99.14% # Writes before turning the bus around for reads
252system.physmem.wrPerTurnAround::120-123 2 0.04% 99.18% # Writes before turning the bus around for reads
253system.physmem.wrPerTurnAround::124-127 1 0.02% 99.20% # Writes before turning the bus around for reads
254system.physmem.wrPerTurnAround::128-131 5 0.10% 99.29% # Writes before turning the bus around for reads
255system.physmem.wrPerTurnAround::132-135 1 0.02% 99.31% # Writes before turning the bus around for reads
256system.physmem.wrPerTurnAround::136-139 6 0.11% 99.43% # Writes before turning the bus around for reads
257system.physmem.wrPerTurnAround::140-143 4 0.08% 99.50% # Writes before turning the bus around for reads
258system.physmem.wrPerTurnAround::144-147 11 0.21% 99.71% # Writes before turning the bus around for reads
259system.physmem.wrPerTurnAround::148-151 1 0.02% 99.73% # Writes before turning the bus around for reads
260system.physmem.wrPerTurnAround::152-155 2 0.04% 99.77% # Writes before turning the bus around for reads
261system.physmem.wrPerTurnAround::156-159 1 0.02% 99.79% # Writes before turning the bus around for reads
262system.physmem.wrPerTurnAround::160-163 1 0.02% 99.81% # Writes before turning the bus around for reads
263system.physmem.wrPerTurnAround::172-175 1 0.02% 99.83% # Writes before turning the bus around for reads
264system.physmem.wrPerTurnAround::176-179 1 0.02% 99.85% # Writes before turning the bus around for reads
265system.physmem.wrPerTurnAround::184-187 1 0.02% 99.87% # Writes before turning the bus around for reads
266system.physmem.wrPerTurnAround::224-227 7 0.13% 100.00% # Writes before turning the bus around for reads
267system.physmem.wrPerTurnAround::total 5232 # Writes before turning the bus around for reads
268system.physmem.totQLat 3681492750 # Total ticks spent queuing
269system.physmem.totMemAccLat 11254842750 # Total ticks spent from burst creation until serviced by the DRAM
270system.physmem.totBusLat 2019560000 # Total ticks spent in databus transfers
271system.physmem.avgQLat 9114.59 # Average queueing delay per DRAM burst
272system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
273system.physmem.avgMemAccLat 27864.59 # Average memory access latency per DRAM burst
274system.physmem.avgRdBW 13.91 # Average DRAM read bandwidth in MiByte/s
275system.physmem.avgWrBW 4.04 # Average achieved write bandwidth in MiByte/s
276system.physmem.avgRdBWSys 13.91 # Average system read bandwidth in MiByte/s
277system.physmem.avgWrBWSys 4.04 # Average system write bandwidth in MiByte/s
278system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
279system.physmem.busUtil 0.14 # Data bus utilization in percentage
280system.physmem.busUtilRead 0.11 # Data bus utilization in percentage for reads
281system.physmem.busUtilWrite 0.03 # Data bus utilization in percentage for writes
282system.physmem.avgRdQLen 1.92 # Average read queue length when enqueuing
283system.physmem.avgWrQLen 24.45 # Average write queue length when enqueuing
284system.physmem.readRowHits 364830 # Number of row buffer hits during reads
285system.physmem.writeRowHits 95269 # Number of row buffer hits during writes
286system.physmem.readRowHitRate 90.32 # Row buffer hit rate for reads
287system.physmem.writeRowHitRate 81.09 # Row buffer hit rate for writes
288system.physmem.avgGap 3564227.65 # Average gap between requests
289system.physmem.pageHitRate 88.24 # Row buffer hit rate, read and write combined
290system.physmem.memoryStateTime::IDLE 1761056207000 # Time in different power states
291system.physmem.memoryStateTime::REF 62077340000 # Time in different power states
292system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
293system.physmem.memoryStateTime::ACT 35903990500 # Time in different power states
294system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
295system.physmem.actEnergy::0 230322960 # Energy for activate commands per rank (pJ)
296system.physmem.actEnergy::1 232953840 # Energy for activate commands per rank (pJ)
297system.physmem.preEnergy::0 125672250 # Energy for precharge commands per rank (pJ)
298system.physmem.preEnergy::1 127107750 # Energy for precharge commands per rank (pJ)
299system.physmem.readEnergy::0 1579991400 # Energy for read commands per rank (pJ)
300system.physmem.readEnergy::1 1570522200 # Energy for read commands per rank (pJ)
301system.physmem.writeEnergy::0 379747440 # Energy for write commands per rank (pJ)
302system.physmem.writeEnergy::1 381438720 # Energy for write commands per rank (pJ)
303system.physmem.refreshEnergy::0 121423277040 # Energy for refresh commands per rank (pJ)
304system.physmem.refreshEnergy::1 121423277040 # Energy for refresh commands per rank (pJ)
305system.physmem.actBackEnergy::0 55561357620 # Energy for active background per rank (pJ)
306system.physmem.actBackEnergy::1 55436078745 # Energy for active background per rank (pJ)
307system.physmem.preBackEnergy::0 1066684481250 # Energy for precharge background per rank (pJ)
308system.physmem.preBackEnergy::1 1066794375000 # Energy for precharge background per rank (pJ)
309system.physmem.totalEnergy::0 1245984849960 # Total energy per rank (pJ)
310system.physmem.totalEnergy::1 1245965753295 # Total energy per rank (pJ)
311system.physmem.averagePower::0 670.231146 # Core power per rank (mW)
312system.physmem.averagePower::1 670.220874 # Core power per rank (mW)
313system.membus.trans_dist::ReadReq 296046 # Transaction distribution
314system.membus.trans_dist::ReadResp 295957 # Transaction distribution
315system.membus.trans_dist::WriteReq 9597 # Transaction distribution
316system.membus.trans_dist::WriteResp 9597 # Transaction distribution
317system.membus.trans_dist::Writeback 75938 # Transaction distribution
318system.membus.trans_dist::WriteInvalidateReq 41552 # Transaction distribution
319system.membus.trans_dist::WriteInvalidateResp 41552 # Transaction distribution
320system.membus.trans_dist::UpgradeReq 188 # Transaction distribution
321system.membus.trans_dist::SCUpgradeReq 5 # Transaction distribution
322system.membus.trans_dist::UpgradeResp 193 # Transaction distribution
323system.membus.trans_dist::ReadExReq 115222 # Transaction distribution
324system.membus.trans_dist::ReadExResp 115222 # Transaction distribution
325system.membus.trans_dist::BadAddressError 89 # Transaction distribution
326system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33054 # Packet count per connected master and slave (bytes)
327system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884476 # Packet count per connected master and slave (bytes)
328system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 178 # Packet count per connected master and slave (bytes)
329system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917708 # Packet count per connected master and slave (bytes)
330system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 83292 # Packet count per connected master and slave (bytes)
331system.membus.pkt_count_system.iocache.mem_side::total 83292 # Packet count per connected master and slave (bytes)
332system.membus.pkt_count::total 1001000 # Packet count per connected master and slave (bytes)
333system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44140 # Cumulative packet size per connected master and slave (bytes)
334system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30720896 # Cumulative packet size per connected master and slave (bytes)
335system.membus.pkt_size_system.cpu.l2cache.mem_side::total 30765036 # Cumulative packet size per connected master and slave (bytes)
336system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2660288 # Cumulative packet size per connected master and slave (bytes)
337system.membus.pkt_size_system.iocache.mem_side::total 2660288 # Cumulative packet size per connected master and slave (bytes)
338system.membus.pkt_size::total 33425324 # Cumulative packet size per connected master and slave (bytes)
339system.membus.snoops 158 # Total snoops (count)
340system.membus.snoop_fanout::samples 522030 # Request fanout histogram
341system.membus.snoop_fanout::mean 1 # Request fanout histogram
342system.membus.snoop_fanout::stdev 0 # Request fanout histogram
343system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
344system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
345system.membus.snoop_fanout::1 522030 100.00% 100.00% # Request fanout histogram
346system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
347system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
348system.membus.snoop_fanout::min_value 1 # Request fanout histogram
349system.membus.snoop_fanout::max_value 1 # Request fanout histogram
350system.membus.snoop_fanout::total 522030 # Request fanout histogram
351system.membus.reqLayer0.occupancy 31457000 # Layer occupancy (ticks)
352system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
353system.membus.reqLayer1.occupancy 1484421249 # Layer occupancy (ticks)
354system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
355system.membus.reqLayer2.occupancy 110500 # Layer occupancy (ticks)
356system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
357system.membus.respLayer1.occupancy 3754388311 # Layer occupancy (ticks)
358system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
359system.membus.respLayer2.occupancy 43151211 # Layer occupancy (ticks)
360system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
361system.iocache.tags.replacements 41685 # number of replacements
362system.iocache.tags.tagsinuse 1.260487 # Cycle average of tags in use
363system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
364system.iocache.tags.sampled_refs 41701 # Sample count of references to valid blocks.
365system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
366system.iocache.tags.warmup_cycle 1709355301000 # Cycle when the warmup percentage was hit.
367system.iocache.tags.occ_blocks::tsunami.ide 1.260487 # Average occupied blocks per requestor
368system.iocache.tags.occ_percent::tsunami.ide 0.078780 # Average percentage of cache occupancy
369system.iocache.tags.occ_percent::total 0.078780 # Average percentage of cache occupancy
370system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
371system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
372system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
373system.iocache.tags.tag_accesses 376213 # Number of tag accesses
374system.iocache.tags.data_accesses 376213 # Number of data accesses
375system.iocache.WriteInvalidateReq_hits::tsunami.ide 41552 # number of WriteInvalidateReq hits
376system.iocache.WriteInvalidateReq_hits::total 41552 # number of WriteInvalidateReq hits
377system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
378system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
379system.iocache.WriteInvalidateReq_misses::tsunami.ide 86 # number of WriteInvalidateReq misses
380system.iocache.WriteInvalidateReq_misses::total 86 # number of WriteInvalidateReq misses
381system.iocache.demand_misses::tsunami.ide 173 # number of demand (read+write) misses
382system.iocache.demand_misses::total 173 # number of demand (read+write) misses
383system.iocache.overall_misses::tsunami.ide 173 # number of overall misses
384system.iocache.overall_misses::total 173 # number of overall misses
385system.iocache.ReadReq_miss_latency::tsunami.ide 21133383 # number of ReadReq miss cycles
386system.iocache.ReadReq_miss_latency::total 21133383 # number of ReadReq miss cycles
387system.iocache.demand_miss_latency::tsunami.ide 21133383 # number of demand (read+write) miss cycles
388system.iocache.demand_miss_latency::total 21133383 # number of demand (read+write) miss cycles
389system.iocache.overall_miss_latency::tsunami.ide 21133383 # number of overall miss cycles
390system.iocache.overall_miss_latency::total 21133383 # number of overall miss cycles
391system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
392system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
393system.iocache.WriteInvalidateReq_accesses::tsunami.ide 41638 # number of WriteInvalidateReq accesses(hits+misses)
394system.iocache.WriteInvalidateReq_accesses::total 41638 # number of WriteInvalidateReq accesses(hits+misses)
395system.iocache.demand_accesses::tsunami.ide 173 # number of demand (read+write) accesses
396system.iocache.demand_accesses::total 173 # number of demand (read+write) accesses
397system.iocache.overall_accesses::tsunami.ide 173 # number of overall (read+write) accesses
398system.iocache.overall_accesses::total 173 # number of overall (read+write) accesses
399system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
400system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
401system.iocache.WriteInvalidateReq_miss_rate::tsunami.ide 0.002065 # miss rate for WriteInvalidateReq accesses
402system.iocache.WriteInvalidateReq_miss_rate::total 0.002065 # miss rate for WriteInvalidateReq accesses
403system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses
404system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
405system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
406system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
407system.iocache.ReadReq_avg_miss_latency::tsunami.ide 122158.283237 # average ReadReq miss latency
408system.iocache.ReadReq_avg_miss_latency::total 122158.283237 # average ReadReq miss latency
409system.iocache.demand_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
410system.iocache.demand_avg_miss_latency::total 122158.283237 # average overall miss latency
411system.iocache.overall_avg_miss_latency::tsunami.ide 122158.283237 # average overall miss latency
412system.iocache.overall_avg_miss_latency::total 122158.283237 # average overall miss latency
413system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
414system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
415system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
416system.iocache.blocked::no_targets 0 # number of cycles access was blocked
417system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
418system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
419system.iocache.fast_writes 41552 # number of fast writes performed
420system.iocache.cache_copies 0 # number of cache copies performed
421system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses
422system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses
423system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 41552 # number of WriteInvalidateReq MSHR misses
424system.iocache.WriteInvalidateReq_mshr_misses::total 41552 # number of WriteInvalidateReq MSHR misses
425system.iocache.demand_mshr_misses::tsunami.ide 173 # number of demand (read+write) MSHR misses
426system.iocache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses
427system.iocache.overall_mshr_misses::tsunami.ide 173 # number of overall MSHR misses
428system.iocache.overall_mshr_misses::total 173 # number of overall MSHR misses
429system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12136383 # number of ReadReq MSHR miss cycles
430system.iocache.ReadReq_mshr_miss_latency::total 12136383 # number of ReadReq MSHR miss cycles
431system.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide 2529714027 # number of WriteInvalidateReq MSHR miss cycles
432system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2529714027 # number of WriteInvalidateReq MSHR miss cycles
433system.iocache.demand_mshr_miss_latency::tsunami.ide 12136383 # number of demand (read+write) MSHR miss cycles
434system.iocache.demand_mshr_miss_latency::total 12136383 # number of demand (read+write) MSHR miss cycles
435system.iocache.overall_mshr_miss_latency::tsunami.ide 12136383 # number of overall MSHR miss cycles
436system.iocache.overall_mshr_miss_latency::total 12136383 # number of overall MSHR miss cycles
437system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
438system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
423system.iocache.demand_mshr_misses::tsunami.ide 173 # number of demand (read+write) MSHR misses
424system.iocache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses
425system.iocache.overall_mshr_misses::tsunami.ide 173 # number of overall MSHR misses
426system.iocache.overall_mshr_misses::total 173 # number of overall MSHR misses
427system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12136383 # number of ReadReq MSHR miss cycles
428system.iocache.ReadReq_mshr_miss_latency::total 12136383 # number of ReadReq MSHR miss cycles
429system.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide 2529714027 # number of WriteInvalidateReq MSHR miss cycles
430system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2529714027 # number of WriteInvalidateReq MSHR miss cycles
431system.iocache.demand_mshr_miss_latency::tsunami.ide 12136383 # number of demand (read+write) MSHR miss cycles
432system.iocache.demand_mshr_miss_latency::total 12136383 # number of demand (read+write) MSHR miss cycles
433system.iocache.overall_mshr_miss_latency::tsunami.ide 12136383 # number of overall MSHR miss cycles
434system.iocache.overall_mshr_miss_latency::total 12136383 # number of overall MSHR miss cycles
435system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
436system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
439system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 0.997935 # mshr miss rate for WriteInvalidateReq accesses
440system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.997935 # mshr miss rate for WriteInvalidateReq accesses
441system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses
442system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
443system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
444system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
445system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average ReadReq mshr miss latency
446system.iocache.ReadReq_avg_mshr_miss_latency::total 70152.502890 # average ReadReq mshr miss latency
437system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses
438system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
439system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
440system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
441system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average ReadReq mshr miss latency
442system.iocache.ReadReq_avg_mshr_miss_latency::total 70152.502890 # average ReadReq mshr miss latency
447system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60880.680280 # average WriteInvalidateReq mshr miss latency
448system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60880.680280 # average WriteInvalidateReq mshr miss latency
443system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency
444system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency
449system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
450system.iocache.demand_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
451system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
452system.iocache.overall_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
453system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
454system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
455system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
456system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD).
457system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes.
458system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes.
459system.disk0.dma_write_txs 395 # Number of DMA write transactions.
460system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
461system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
462system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD).
463system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes.
464system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes.
465system.disk2.dma_write_txs 1 # Number of DMA write transactions.
466system.cpu.branchPred.lookups 17804968 # Number of BP lookups
467system.cpu.branchPred.condPredicted 15499600 # Number of conditional branches predicted
468system.cpu.branchPred.condIncorrect 379466 # Number of conditional branches incorrect
469system.cpu.branchPred.BTBLookups 11923628 # Number of BTB lookups
470system.cpu.branchPred.BTBHits 5932721 # Number of BTB hits
471system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
472system.cpu.branchPred.BTBHitPct 49.756005 # BTB Hit Percentage
473system.cpu.branchPred.usedRAS 914118 # Number of times the RAS was used to get a target.
474system.cpu.branchPred.RASInCorrect 21281 # Number of incorrect RAS predictions.
475system.cpu_clk_domain.clock 500 # Clock period in ticks
476system.cpu.dtb.fetch_hits 0 # ITB hits
477system.cpu.dtb.fetch_misses 0 # ITB misses
478system.cpu.dtb.fetch_acv 0 # ITB acv
479system.cpu.dtb.fetch_accesses 0 # ITB accesses
480system.cpu.dtb.read_hits 10302215 # DTB read hits
481system.cpu.dtb.read_misses 41309 # DTB read misses
482system.cpu.dtb.read_acv 513 # DTB read access violations
483system.cpu.dtb.read_accesses 965594 # DTB read accesses
484system.cpu.dtb.write_hits 6646492 # DTB write hits
485system.cpu.dtb.write_misses 9371 # DTB write misses
486system.cpu.dtb.write_acv 419 # DTB write access violations
487system.cpu.dtb.write_accesses 342338 # DTB write accesses
488system.cpu.dtb.data_hits 16948707 # DTB hits
489system.cpu.dtb.data_misses 50680 # DTB misses
490system.cpu.dtb.data_acv 932 # DTB access violations
491system.cpu.dtb.data_accesses 1307932 # DTB accesses
492system.cpu.itb.fetch_hits 1774610 # ITB hits
493system.cpu.itb.fetch_misses 34401 # ITB misses
494system.cpu.itb.fetch_acv 653 # ITB acv
495system.cpu.itb.fetch_accesses 1809011 # ITB accesses
496system.cpu.itb.read_hits 0 # DTB read hits
497system.cpu.itb.read_misses 0 # DTB read misses
498system.cpu.itb.read_acv 0 # DTB read access violations
499system.cpu.itb.read_accesses 0 # DTB read accesses
500system.cpu.itb.write_hits 0 # DTB write hits
501system.cpu.itb.write_misses 0 # DTB write misses
502system.cpu.itb.write_acv 0 # DTB write access violations
503system.cpu.itb.write_accesses 0 # DTB write accesses
504system.cpu.itb.data_hits 0 # DTB hits
505system.cpu.itb.data_misses 0 # DTB misses
506system.cpu.itb.data_acv 0 # DTB access violations
507system.cpu.itb.data_accesses 0 # DTB accesses
508system.cpu.numCycles 118301061 # number of cpu cycles simulated
509system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
510system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
511system.cpu.fetch.icacheStallCycles 29562966 # Number of cycles fetch is stalled on an Icache miss
512system.cpu.fetch.Insts 78094807 # Number of instructions fetch has processed
513system.cpu.fetch.Branches 17804968 # Number of branches that fetch encountered
514system.cpu.fetch.predictedBranches 6846839 # Number of branches that fetch has predicted taken
515system.cpu.fetch.Cycles 80553195 # Number of cycles fetch has run and was not squashing or blocked
516system.cpu.fetch.SquashCycles 1252096 # Number of cycles fetch has spent squashing
517system.cpu.fetch.TlbCycles 1416 # Number of cycles fetch has spent waiting for tlb
518system.cpu.fetch.MiscStallCycles 27926 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
519system.cpu.fetch.PendingTrapStallCycles 1649882 # Number of stall cycles due to pending traps
520system.cpu.fetch.PendingQuiesceStallCycles 450417 # Number of stall cycles due to pending quiesce instructions
521system.cpu.fetch.IcacheWaitRetryStallCycles 232 # Number of stall cycles due to full MSHR
522system.cpu.fetch.CacheLines 9025532 # Number of cache lines fetched
523system.cpu.fetch.IcacheSquashes 274121 # Number of outstanding Icache misses that were squashed
524system.cpu.fetch.ItlbSquashes 3 # Number of outstanding ITLB misses that were squashed
525system.cpu.fetch.rateDist::samples 112872082 # Number of instructions fetched each cycle (Total)
526system.cpu.fetch.rateDist::mean 0.691888 # Number of instructions fetched each cycle (Total)
527system.cpu.fetch.rateDist::stdev 2.011514 # Number of instructions fetched each cycle (Total)
528system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
529system.cpu.fetch.rateDist::0 98296528 87.09% 87.09% # Number of instructions fetched each cycle (Total)
530system.cpu.fetch.rateDist::1 933530 0.83% 87.91% # Number of instructions fetched each cycle (Total)
531system.cpu.fetch.rateDist::2 1975700 1.75% 89.66% # Number of instructions fetched each cycle (Total)
532system.cpu.fetch.rateDist::3 908755 0.81% 90.47% # Number of instructions fetched each cycle (Total)
533system.cpu.fetch.rateDist::4 2800334 2.48% 92.95% # Number of instructions fetched each cycle (Total)
534system.cpu.fetch.rateDist::5 638924 0.57% 93.52% # Number of instructions fetched each cycle (Total)
535system.cpu.fetch.rateDist::6 725896 0.64% 94.16% # Number of instructions fetched each cycle (Total)
536system.cpu.fetch.rateDist::7 1007040 0.89% 95.05% # Number of instructions fetched each cycle (Total)
537system.cpu.fetch.rateDist::8 5585375 4.95% 100.00% # Number of instructions fetched each cycle (Total)
538system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
539system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
540system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
541system.cpu.fetch.rateDist::total 112872082 # Number of instructions fetched each cycle (Total)
542system.cpu.fetch.branchRate 0.150506 # Number of branch fetches per cycle
543system.cpu.fetch.rate 0.660136 # Number of inst fetches per cycle
544system.cpu.decode.IdleCycles 24068860 # Number of cycles decode is idle
545system.cpu.decode.BlockedCycles 76820836 # Number of cycles decode is blocked
546system.cpu.decode.RunCycles 9500551 # Number of cycles decode is running
547system.cpu.decode.UnblockCycles 1898196 # Number of cycles decode is unblocking
548system.cpu.decode.SquashCycles 583638 # Number of cycles decode is squashing
549system.cpu.decode.BranchResolved 588301 # Number of times decode resolved a branch
550system.cpu.decode.BranchMispred 42850 # Number of times decode detected a branch misprediction
551system.cpu.decode.DecodedInsts 68299285 # Number of instructions handled by decode
552system.cpu.decode.SquashedInsts 133126 # Number of squashed instructions handled by decode
553system.cpu.rename.SquashCycles 583638 # Number of cycles rename is squashing
554system.cpu.rename.IdleCycles 24994916 # Number of cycles rename is idle
555system.cpu.rename.BlockCycles 47249741 # Number of cycles rename is blocking
556system.cpu.rename.serializeStallCycles 20742683 # count of cycles rename stalled for serializing inst
557system.cpu.rename.RunCycles 10385328 # Number of cycles rename is running
558system.cpu.rename.UnblockCycles 8915774 # Number of cycles rename is unblocking
559system.cpu.rename.RenamedInsts 65865702 # Number of instructions processed by rename
560system.cpu.rename.ROBFullEvents 202022 # Number of times rename has blocked due to ROB full
561system.cpu.rename.IQFullEvents 2036806 # Number of times rename has blocked due to IQ full
562system.cpu.rename.LQFullEvents 141544 # Number of times rename has blocked due to LQ full
563system.cpu.rename.SQFullEvents 4770005 # Number of times rename has blocked due to SQ full
564system.cpu.rename.RenamedOperands 43944287 # Number of destination operands rename has renamed
565system.cpu.rename.RenameLookups 79812474 # Number of register rename lookups that rename has made
566system.cpu.rename.int_rename_lookups 79631676 # Number of integer rename lookups
567system.cpu.rename.fp_rename_lookups 168345 # Number of floating rename lookups
568system.cpu.rename.CommittedMaps 38137411 # Number of HB maps that are committed
569system.cpu.rename.UndoneMaps 5806868 # Number of HB maps that are undone due to squashing
570system.cpu.rename.serializingInsts 1690855 # count of serializing insts renamed
571system.cpu.rename.tempSerializingInsts 241233 # count of temporary serializing insts renamed
572system.cpu.rename.skidInsts 13548292 # count of insts added to the skid buffer
573system.cpu.memDep0.insertedLoads 10425085 # Number of loads inserted to the mem dependence unit.
574system.cpu.memDep0.insertedStores 6927485 # Number of stores inserted to the mem dependence unit.
575system.cpu.memDep0.conflictingLoads 1490397 # Number of conflicting loads.
576system.cpu.memDep0.conflictingStores 1054253 # Number of conflicting stores.
577system.cpu.iq.iqInstsAdded 58626057 # Number of instructions added to the IQ (excludes non-spec)
578system.cpu.iq.iqNonSpecInstsAdded 2139161 # Number of non-speculative instructions added to the IQ
579system.cpu.iq.iqInstsIssued 57592696 # Number of instructions issued
580system.cpu.iq.iqSquashedInstsIssued 51229 # Number of squashed instructions issued
581system.cpu.iq.iqSquashedInstsExamined 7502337 # Number of squashed instructions iterated over during squash; mainly for profiling
582system.cpu.iq.iqSquashedOperandsExamined 3486338 # Number of squashed operands that are examined and possibly removed from graph
583system.cpu.iq.iqSquashedNonSpecRemoved 1478017 # Number of squashed non-spec instructions that were removed
584system.cpu.iq.issued_per_cycle::samples 112872082 # Number of insts issued each cycle
585system.cpu.iq.issued_per_cycle::mean 0.510247 # Number of insts issued each cycle
586system.cpu.iq.issued_per_cycle::stdev 1.252928 # Number of insts issued each cycle
587system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
588system.cpu.iq.issued_per_cycle::0 89394835 79.20% 79.20% # Number of insts issued each cycle
589system.cpu.iq.issued_per_cycle::1 10016384 8.87% 88.07% # Number of insts issued each cycle
590system.cpu.iq.issued_per_cycle::2 4304507 3.81% 91.89% # Number of insts issued each cycle
591system.cpu.iq.issued_per_cycle::3 2950730 2.61% 94.50% # Number of insts issued each cycle
592system.cpu.iq.issued_per_cycle::4 3082787 2.73% 97.23% # Number of insts issued each cycle
593system.cpu.iq.issued_per_cycle::5 1592384 1.41% 98.64% # Number of insts issued each cycle
594system.cpu.iq.issued_per_cycle::6 1013037 0.90% 99.54% # Number of insts issued each cycle
595system.cpu.iq.issued_per_cycle::7 395526 0.35% 99.89% # Number of insts issued each cycle
596system.cpu.iq.issued_per_cycle::8 121892 0.11% 100.00% # Number of insts issued each cycle
597system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
598system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
599system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
600system.cpu.iq.issued_per_cycle::total 112872082 # Number of insts issued each cycle
601system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
602system.cpu.iq.fu_full::IntAlu 212963 18.82% 18.82% # attempts to use FU when none available
603system.cpu.iq.fu_full::IntMult 0 0.00% 18.82% # attempts to use FU when none available
604system.cpu.iq.fu_full::IntDiv 0 0.00% 18.82% # attempts to use FU when none available
605system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.82% # attempts to use FU when none available
606system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.82% # attempts to use FU when none available
607system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.82% # attempts to use FU when none available
608system.cpu.iq.fu_full::FloatMult 0 0.00% 18.82% # attempts to use FU when none available
609system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.82% # attempts to use FU when none available
610system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
611system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.82% # attempts to use FU when none available
612system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.82% # attempts to use FU when none available
613system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.82% # attempts to use FU when none available
614system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.82% # attempts to use FU when none available
615system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.82% # attempts to use FU when none available
616system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.82% # attempts to use FU when none available
617system.cpu.iq.fu_full::SimdMult 0 0.00% 18.82% # attempts to use FU when none available
618system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.82% # attempts to use FU when none available
619system.cpu.iq.fu_full::SimdShift 0 0.00% 18.82% # attempts to use FU when none available
620system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.82% # attempts to use FU when none available
621system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.82% # attempts to use FU when none available
622system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.82% # attempts to use FU when none available
623system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.82% # attempts to use FU when none available
624system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.82% # attempts to use FU when none available
625system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.82% # attempts to use FU when none available
626system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.82% # attempts to use FU when none available
627system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.82% # attempts to use FU when none available
628system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.82% # attempts to use FU when none available
629system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.82% # attempts to use FU when none available
630system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
631system.cpu.iq.fu_full::MemRead 545078 48.16% 66.97% # attempts to use FU when none available
632system.cpu.iq.fu_full::MemWrite 373836 33.03% 100.00% # attempts to use FU when none available
633system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
634system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
635system.cpu.iq.FU_type_0::No_OpClass 7286 0.01% 0.01% # Type of FU issued
636system.cpu.iq.FU_type_0::IntAlu 39097776 67.89% 67.90% # Type of FU issued
637system.cpu.iq.FU_type_0::IntMult 61804 0.11% 68.01% # Type of FU issued
638system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.01% # Type of FU issued
639system.cpu.iq.FU_type_0::FloatAdd 38376 0.07% 68.07% # Type of FU issued
640system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.07% # Type of FU issued
641system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.07% # Type of FU issued
642system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.07% # Type of FU issued
643system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.08% # Type of FU issued
644system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.08% # Type of FU issued
645system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.08% # Type of FU issued
646system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.08% # Type of FU issued
647system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.08% # Type of FU issued
648system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.08% # Type of FU issued
649system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.08% # Type of FU issued
650system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.08% # Type of FU issued
651system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.08% # Type of FU issued
652system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.08% # Type of FU issued
653system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.08% # Type of FU issued
654system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.08% # Type of FU issued
655system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.08% # Type of FU issued
656system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.08% # Type of FU issued
657system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.08% # Type of FU issued
658system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.08% # Type of FU issued
659system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.08% # Type of FU issued
660system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.08% # Type of FU issued
661system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.08% # Type of FU issued
662system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.08% # Type of FU issued
663system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.08% # Type of FU issued
664system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.08% # Type of FU issued
665system.cpu.iq.FU_type_0::MemRead 10712581 18.60% 86.68% # Type of FU issued
666system.cpu.iq.FU_type_0::MemWrite 6722276 11.67% 98.35% # Type of FU issued
667system.cpu.iq.FU_type_0::IprAccess 948961 1.65% 100.00% # Type of FU issued
668system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
669system.cpu.iq.FU_type_0::total 57592696 # Type of FU issued
670system.cpu.iq.rate 0.486832 # Inst issue rate
671system.cpu.iq.fu_busy_cnt 1131877 # FU busy when requested
672system.cpu.iq.fu_busy_rate 0.019653 # FU busy rate (busy events/executed inst)
673system.cpu.iq.int_inst_queue_reads 228528169 # Number of integer instruction queue reads
674system.cpu.iq.int_inst_queue_writes 67952558 # Number of integer instruction queue writes
675system.cpu.iq.int_inst_queue_wakeup_accesses 55916727 # Number of integer instruction queue wakeup accesses
676system.cpu.iq.fp_inst_queue_reads 712410 # Number of floating instruction queue reads
677system.cpu.iq.fp_inst_queue_writes 334609 # Number of floating instruction queue writes
678system.cpu.iq.fp_inst_queue_wakeup_accesses 328997 # Number of floating instruction queue wakeup accesses
679system.cpu.iq.int_alu_accesses 58334880 # Number of integer alu accesses
680system.cpu.iq.fp_alu_accesses 382407 # Number of floating point alu accesses
681system.cpu.iew.lsq.thread0.forwLoads 639606 # Number of loads that had data forwarded from stores
682system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
683system.cpu.iew.lsq.thread0.squashedLoads 1340629 # Number of loads squashed
684system.cpu.iew.lsq.thread0.ignoredResponses 4088 # Number of memory responses ignored because the instruction is squashed
685system.cpu.iew.lsq.thread0.memOrderViolation 20047 # Number of memory ordering violations
686system.cpu.iew.lsq.thread0.squashedStores 553798 # Number of stores squashed
687system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
688system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
689system.cpu.iew.lsq.thread0.rescheduledLoads 18287 # Number of loads that were rescheduled
690system.cpu.iew.lsq.thread0.cacheBlocked 539247 # Number of times an access to memory failed due to the cache being blocked
691system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
692system.cpu.iew.iewSquashCycles 583638 # Number of cycles IEW is squashing
693system.cpu.iew.iewBlockCycles 44307486 # Number of cycles IEW is blocking
694system.cpu.iew.iewUnblockCycles 616008 # Number of cycles IEW is unblocking
695system.cpu.iew.iewDispatchedInsts 64468948 # Number of instructions dispatched to IQ
696system.cpu.iew.iewDispSquashedInsts 145079 # Number of squashed instructions skipped by dispatch
697system.cpu.iew.iewDispLoadInsts 10425085 # Number of dispatched load instructions
698system.cpu.iew.iewDispStoreInsts 6927485 # Number of dispatched store instructions
699system.cpu.iew.iewDispNonSpecInsts 1890835 # Number of dispatched non-speculative instructions
700system.cpu.iew.iewIQFullEvents 42893 # Number of times the IQ has become full, causing a stall
701system.cpu.iew.iewLSQFullEvents 369751 # Number of times the LSQ has become full, causing a stall
702system.cpu.iew.memOrderViolationEvents 20047 # Number of memory order violations
703system.cpu.iew.predictedTakenIncorrect 190429 # Number of branches that were predicted taken incorrectly
704system.cpu.iew.predictedNotTakenIncorrect 410127 # Number of branches that were predicted not taken incorrectly
705system.cpu.iew.branchMispredicts 600556 # Number of branch mispredicts detected at execute
706system.cpu.iew.iewExecutedInsts 57009373 # Number of executed instructions
707system.cpu.iew.iewExecLoadInsts 10371242 # Number of load instructions executed
708system.cpu.iew.iewExecSquashedInsts 583322 # Number of squashed instructions skipped in execute
709system.cpu.iew.exec_swp 0 # number of swp insts executed
710system.cpu.iew.exec_nop 3703730 # number of nop insts executed
711system.cpu.iew.exec_refs 17042240 # number of memory reference insts executed
712system.cpu.iew.exec_branches 8981920 # Number of branches executed
713system.cpu.iew.exec_stores 6670998 # Number of stores executed
714system.cpu.iew.exec_rate 0.481901 # Inst execution rate
715system.cpu.iew.wb_sent 56380366 # cumulative count of insts sent to commit
716system.cpu.iew.wb_count 56245724 # cumulative count of insts written-back
717system.cpu.iew.wb_producers 28936691 # num instructions producing a value
718system.cpu.iew.wb_consumers 40310167 # num instructions consuming a value
719system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
720system.cpu.iew.wb_rate 0.475446 # insts written-back per cycle
721system.cpu.iew.wb_fanout 0.717851 # average fanout of values written-back
722system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
723system.cpu.commit.commitSquashedInsts 8239182 # The number of squashed insts skipped by commit
724system.cpu.commit.commitNonSpecStalls 661144 # The number of times commit has been forced to stall to communicate backwards
725system.cpu.commit.branchMispredicts 548042 # The number of times a branch was mispredicted
726system.cpu.commit.committed_per_cycle::samples 111437316 # Number of insts commited each cycle
727system.cpu.commit.committed_per_cycle::mean 0.503568 # Number of insts commited each cycle
728system.cpu.commit.committed_per_cycle::stdev 1.455315 # Number of insts commited each cycle
729system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
730system.cpu.commit.committed_per_cycle::0 91810154 82.39% 82.39% # Number of insts commited each cycle
731system.cpu.commit.committed_per_cycle::1 7802563 7.00% 89.39% # Number of insts commited each cycle
732system.cpu.commit.committed_per_cycle::2 4132031 3.71% 93.10% # Number of insts commited each cycle
733system.cpu.commit.committed_per_cycle::3 2155493 1.93% 95.03% # Number of insts commited each cycle
734system.cpu.commit.committed_per_cycle::4 1853584 1.66% 96.69% # Number of insts commited each cycle
735system.cpu.commit.committed_per_cycle::5 616181 0.55% 97.25% # Number of insts commited each cycle
736system.cpu.commit.committed_per_cycle::6 467348 0.42% 97.67% # Number of insts commited each cycle
737system.cpu.commit.committed_per_cycle::7 515869 0.46% 98.13% # Number of insts commited each cycle
738system.cpu.commit.committed_per_cycle::8 2084093 1.87% 100.00% # Number of insts commited each cycle
739system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
740system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
741system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
742system.cpu.commit.committed_per_cycle::total 111437316 # Number of insts commited each cycle
743system.cpu.commit.committedInsts 56116260 # Number of instructions committed
744system.cpu.commit.committedOps 56116260 # Number of ops (including micro ops) committed
745system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
746system.cpu.commit.refs 15458143 # Number of memory references committed
747system.cpu.commit.loads 9084456 # Number of loads committed
748system.cpu.commit.membars 226334 # Number of memory barriers committed
749system.cpu.commit.branches 8434463 # Number of branches committed
750system.cpu.commit.fp_insts 324518 # Number of committed floating point instructions.
751system.cpu.commit.int_insts 51967854 # Number of committed integer instructions.
752system.cpu.commit.function_calls 739911 # Number of function calls committed.
753system.cpu.commit.op_class_0::No_OpClass 3195933 5.70% 5.70% # Class of committed instruction
754system.cpu.commit.op_class_0::IntAlu 36178550 64.47% 70.17% # Class of committed instruction
755system.cpu.commit.op_class_0::IntMult 60663 0.11% 70.27% # Class of committed instruction
756system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.27% # Class of committed instruction
757system.cpu.commit.op_class_0::FloatAdd 38089 0.07% 70.34% # Class of committed instruction
758system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.34% # Class of committed instruction
759system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.34% # Class of committed instruction
760system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.34% # Class of committed instruction
761system.cpu.commit.op_class_0::FloatDiv 3636 0.01% 70.35% # Class of committed instruction
762system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 70.35% # Class of committed instruction
763system.cpu.commit.op_class_0::SimdAdd 0 0.00% 70.35% # Class of committed instruction
764system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 70.35% # Class of committed instruction
765system.cpu.commit.op_class_0::SimdAlu 0 0.00% 70.35% # Class of committed instruction
766system.cpu.commit.op_class_0::SimdCmp 0 0.00% 70.35% # Class of committed instruction
767system.cpu.commit.op_class_0::SimdCvt 0 0.00% 70.35% # Class of committed instruction
768system.cpu.commit.op_class_0::SimdMisc 0 0.00% 70.35% # Class of committed instruction
769system.cpu.commit.op_class_0::SimdMult 0 0.00% 70.35% # Class of committed instruction
770system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 70.35% # Class of committed instruction
771system.cpu.commit.op_class_0::SimdShift 0 0.00% 70.35% # Class of committed instruction
772system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 70.35% # Class of committed instruction
773system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 70.35% # Class of committed instruction
774system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 70.35% # Class of committed instruction
775system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 70.35% # Class of committed instruction
776system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 70.35% # Class of committed instruction
777system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 70.35% # Class of committed instruction
778system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 70.35% # Class of committed instruction
779system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 70.35% # Class of committed instruction
780system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 70.35% # Class of committed instruction
781system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 70.35% # Class of committed instruction
782system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 70.35% # Class of committed instruction
783system.cpu.commit.op_class_0::MemRead 9310790 16.59% 86.94% # Class of committed instruction
784system.cpu.commit.op_class_0::MemWrite 6379639 11.37% 98.31% # Class of committed instruction
785system.cpu.commit.op_class_0::IprAccess 948960 1.69% 100.00% # Class of committed instruction
786system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
787system.cpu.commit.op_class_0::total 56116260 # Class of committed instruction
788system.cpu.commit.bw_lim_events 2084093 # number cycles where commit BW limit reached
789system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
790system.cpu.rob.rob_reads 173459156 # The number of ROB reads
791system.cpu.rob.rob_writes 130141826 # The number of ROB writes
792system.cpu.timesIdled 576115 # Number of times that the entire CPU went into an idle state and unscheduled itself
793system.cpu.idleCycles 5428979 # Total number of cycles that the CPU has spent unscheduled due to idling
794system.cpu.quiesceCycles 3599776298 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
795system.cpu.committedInsts 52927600 # Number of Instructions Simulated
796system.cpu.committedOps 52927600 # Number of Ops (including micro ops) Simulated
797system.cpu.cpi 2.235149 # CPI: Cycles Per Instruction
798system.cpu.cpi_total 2.235149 # CPI: Total CPI of All Threads
799system.cpu.ipc 0.447398 # IPC: Instructions Per Cycle
800system.cpu.ipc_total 0.447398 # IPC: Total IPC of All Threads
801system.cpu.int_regfile_reads 74648651 # number of integer regfile reads
802system.cpu.int_regfile_writes 40584029 # number of integer regfile writes
803system.cpu.fp_regfile_reads 166982 # number of floating regfile reads
804system.cpu.fp_regfile_writes 167600 # number of floating regfile writes
805system.cpu.misc_regfile_reads 2029015 # number of misc regfile reads
806system.cpu.misc_regfile_writes 939371 # number of misc regfile writes
807system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
808system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
809system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
810system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA
811system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU
812system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post
813system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR
814system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU
815system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post
816system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR
817system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU
818system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post
819system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR
820system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU
821system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post
822system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR
823system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU
824system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post
825system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR
826system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU
827system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post
828system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR
829system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU
830system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post
831system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR
832system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU
833system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post
834system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR
835system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
836system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
837system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
838system.iobus.trans_dist::ReadReq 7103 # Transaction distribution
839system.iobus.trans_dist::ReadResp 7103 # Transaction distribution
840system.iobus.trans_dist::WriteReq 51063 # Transaction distribution
841system.iobus.trans_dist::WriteResp 51149 # Transaction distribution
842system.iobus.trans_dist::WriteInvalidateReq 86 # Transaction distribution
843system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 5050 # Packet count per connected master and slave (bytes)
844system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 472 # Packet count per connected master and slave (bytes)
845system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes)
846system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes)
847system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio 180 # Packet count per connected master and slave (bytes)
848system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio 18120 # Packet count per connected master and slave (bytes)
849system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio 1904 # Packet count per connected master and slave (bytes)
850system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio 6672 # Packet count per connected master and slave (bytes)
851system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf 294 # Packet count per connected master and slave (bytes)
852system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes)
853system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf 180 # Packet count per connected master and slave (bytes)
854system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio 60 # Packet count per connected master and slave (bytes)
855system.iobus.pkt_count_system.bridge.master::total 33054 # Packet count per connected master and slave (bytes)
856system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83450 # Packet count per connected master and slave (bytes)
857system.iobus.pkt_count_system.tsunami.ide.dma::total 83450 # Packet count per connected master and slave (bytes)
858system.iobus.pkt_count::total 116504 # Packet count per connected master and slave (bytes)
859system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio 20200 # Cumulative packet size per connected master and slave (bytes)
860system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio 1888 # Cumulative packet size per connected master and slave (bytes)
861system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
862system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
863system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes)
864system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio 9060 # Cumulative packet size per connected master and slave (bytes)
865system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio 7596 # Cumulative packet size per connected master and slave (bytes)
866system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes)
867system.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes)
868system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
869system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes)
870system.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes)
871system.iobus.pkt_size_system.bridge.master::total 44140 # Cumulative packet size per connected master and slave (bytes)
872system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661608 # Cumulative packet size per connected master and slave (bytes)
873system.iobus.pkt_size_system.tsunami.ide.dma::total 2661608 # Cumulative packet size per connected master and slave (bytes)
874system.iobus.pkt_size::total 2705748 # Cumulative packet size per connected master and slave (bytes)
875system.iobus.reqLayer0.occupancy 4661000 # Layer occupancy (ticks)
876system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
877system.iobus.reqLayer1.occupancy 353000 # Layer occupancy (ticks)
878system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
879system.iobus.reqLayer2.occupancy 9000 # Layer occupancy (ticks)
880system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
881system.iobus.reqLayer6.occupancy 9000 # Layer occupancy (ticks)
882system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
883system.iobus.reqLayer22.occupancy 155000 # Layer occupancy (ticks)
884system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%)
885system.iobus.reqLayer23.occupancy 13484000 # Layer occupancy (ticks)
886system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%)
887system.iobus.reqLayer24.occupancy 1887000 # Layer occupancy (ticks)
888system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%)
889system.iobus.reqLayer25.occupancy 5166000 # Layer occupancy (ticks)
890system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%)
891system.iobus.reqLayer26.occupancy 184000 # Layer occupancy (ticks)
892system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%)
893system.iobus.reqLayer27.occupancy 76000 # Layer occupancy (ticks)
894system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%)
895system.iobus.reqLayer28.occupancy 110000 # Layer occupancy (ticks)
896system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%)
897system.iobus.reqLayer29.occupancy 374547621 # Layer occupancy (ticks)
898system.iobus.reqLayer29.utilization 0.0 # Layer utilization (%)
899system.iobus.reqLayer30.occupancy 30000 # Layer occupancy (ticks)
900system.iobus.reqLayer30.utilization 0.0 # Layer utilization (%)
901system.iobus.respLayer0.occupancy 23457000 # Layer occupancy (ticks)
902system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
903system.iobus.respLayer1.occupancy 42014789 # Layer occupancy (ticks)
904system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
905system.cpu.toL2Bus.trans_dist::ReadReq 2147499 # Transaction distribution
906system.cpu.toL2Bus.trans_dist::ReadResp 2147393 # Transaction distribution
907system.cpu.toL2Bus.trans_dist::WriteReq 9597 # Transaction distribution
908system.cpu.toL2Bus.trans_dist::WriteResp 9597 # Transaction distribution
909system.cpu.toL2Bus.trans_dist::Writeback 842679 # Transaction distribution
910system.cpu.toL2Bus.trans_dist::WriteInvalidateReq 41561 # Transaction distribution
911system.cpu.toL2Bus.trans_dist::UpgradeReq 81 # Transaction distribution
912system.cpu.toL2Bus.trans_dist::SCUpgradeReq 26 # Transaction distribution
913system.cpu.toL2Bus.trans_dist::UpgradeResp 107 # Transaction distribution
914system.cpu.toL2Bus.trans_dist::ReadExReq 301934 # Transaction distribution
915system.cpu.toL2Bus.trans_dist::ReadExResp 301934 # Transaction distribution
916system.cpu.toL2Bus.trans_dist::BadAddressError 89 # Transaction distribution
917system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2074254 # Packet count per connected master and slave (bytes)
918system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3686339 # Packet count per connected master and slave (bytes)
919system.cpu.toL2Bus.pkt_count::total 5760593 # Packet count per connected master and slave (bytes)
920system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 66370688 # Cumulative packet size per connected master and slave (bytes)
921system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143907436 # Cumulative packet size per connected master and slave (bytes)
922system.cpu.toL2Bus.pkt_size::total 210278124 # Cumulative packet size per connected master and slave (bytes)
923system.cpu.toL2Bus.snoops 42060 # Total snoops (count)
924system.cpu.toL2Bus.snoop_fanout::samples 3326850 # Request fanout histogram
925system.cpu.toL2Bus.snoop_fanout::mean 1.012545 # Request fanout histogram
926system.cpu.toL2Bus.snoop_fanout::stdev 0.111298 # Request fanout histogram
927system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
928system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
929system.cpu.toL2Bus.snoop_fanout::1 3285116 98.75% 98.75% # Request fanout histogram
930system.cpu.toL2Bus.snoop_fanout::2 41734 1.25% 100.00% # Request fanout histogram
931system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
932system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
933system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
934system.cpu.toL2Bus.snoop_fanout::total 3326850 # Request fanout histogram
935system.cpu.toL2Bus.reqLayer0.occupancy 2498300996 # Layer occupancy (ticks)
936system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
937system.cpu.toL2Bus.snoopLayer0.occupancy 234000 # Layer occupancy (ticks)
938system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
939system.cpu.toL2Bus.respLayer0.occupancy 1559854344 # Layer occupancy (ticks)
940system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
941system.cpu.toL2Bus.respLayer1.occupancy 2189806641 # Layer occupancy (ticks)
942system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
943system.cpu.icache.tags.replacements 1036451 # number of replacements
944system.cpu.icache.tags.tagsinuse 509.402237 # Cycle average of tags in use
945system.cpu.icache.tags.total_refs 7937240 # Total number of references to valid blocks.
946system.cpu.icache.tags.sampled_refs 1036959 # Sample count of references to valid blocks.
947system.cpu.icache.tags.avg_refs 7.654343 # Average number of references to valid blocks.
948system.cpu.icache.tags.warmup_cycle 26422155250 # Cycle when the warmup percentage was hit.
949system.cpu.icache.tags.occ_blocks::cpu.inst 509.402237 # Average occupied blocks per requestor
950system.cpu.icache.tags.occ_percent::cpu.inst 0.994926 # Average percentage of cache occupancy
951system.cpu.icache.tags.occ_percent::total 0.994926 # Average percentage of cache occupancy
952system.cpu.icache.tags.occ_task_id_blocks::1024 508 # Occupied blocks per task id
953system.cpu.icache.tags.age_task_id_blocks_1024::0 71 # Occupied blocks per task id
954system.cpu.icache.tags.age_task_id_blocks_1024::1 138 # Occupied blocks per task id
955system.cpu.icache.tags.age_task_id_blocks_1024::2 299 # Occupied blocks per task id
956system.cpu.icache.tags.occ_task_id_percent::1024 0.992188 # Percentage of cache occupancy per task id
957system.cpu.icache.tags.tag_accesses 10062742 # Number of tag accesses
958system.cpu.icache.tags.data_accesses 10062742 # Number of data accesses
959system.cpu.icache.ReadReq_hits::cpu.inst 7937241 # number of ReadReq hits
960system.cpu.icache.ReadReq_hits::total 7937241 # number of ReadReq hits
961system.cpu.icache.demand_hits::cpu.inst 7937241 # number of demand (read+write) hits
962system.cpu.icache.demand_hits::total 7937241 # number of demand (read+write) hits
963system.cpu.icache.overall_hits::cpu.inst 7937241 # number of overall hits
964system.cpu.icache.overall_hits::total 7937241 # number of overall hits
965system.cpu.icache.ReadReq_misses::cpu.inst 1088289 # number of ReadReq misses
966system.cpu.icache.ReadReq_misses::total 1088289 # number of ReadReq misses
967system.cpu.icache.demand_misses::cpu.inst 1088289 # number of demand (read+write) misses
968system.cpu.icache.demand_misses::total 1088289 # number of demand (read+write) misses
969system.cpu.icache.overall_misses::cpu.inst 1088289 # number of overall misses
970system.cpu.icache.overall_misses::total 1088289 # number of overall misses
971system.cpu.icache.ReadReq_miss_latency::cpu.inst 15130440508 # number of ReadReq miss cycles
972system.cpu.icache.ReadReq_miss_latency::total 15130440508 # number of ReadReq miss cycles
973system.cpu.icache.demand_miss_latency::cpu.inst 15130440508 # number of demand (read+write) miss cycles
974system.cpu.icache.demand_miss_latency::total 15130440508 # number of demand (read+write) miss cycles
975system.cpu.icache.overall_miss_latency::cpu.inst 15130440508 # number of overall miss cycles
976system.cpu.icache.overall_miss_latency::total 15130440508 # number of overall miss cycles
977system.cpu.icache.ReadReq_accesses::cpu.inst 9025530 # number of ReadReq accesses(hits+misses)
978system.cpu.icache.ReadReq_accesses::total 9025530 # number of ReadReq accesses(hits+misses)
979system.cpu.icache.demand_accesses::cpu.inst 9025530 # number of demand (read+write) accesses
980system.cpu.icache.demand_accesses::total 9025530 # number of demand (read+write) accesses
981system.cpu.icache.overall_accesses::cpu.inst 9025530 # number of overall (read+write) accesses
982system.cpu.icache.overall_accesses::total 9025530 # number of overall (read+write) accesses
983system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.120579 # miss rate for ReadReq accesses
984system.cpu.icache.ReadReq_miss_rate::total 0.120579 # miss rate for ReadReq accesses
985system.cpu.icache.demand_miss_rate::cpu.inst 0.120579 # miss rate for demand accesses
986system.cpu.icache.demand_miss_rate::total 0.120579 # miss rate for demand accesses
987system.cpu.icache.overall_miss_rate::cpu.inst 0.120579 # miss rate for overall accesses
988system.cpu.icache.overall_miss_rate::total 0.120579 # miss rate for overall accesses
989system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13902.961904 # average ReadReq miss latency
990system.cpu.icache.ReadReq_avg_miss_latency::total 13902.961904 # average ReadReq miss latency
991system.cpu.icache.demand_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
992system.cpu.icache.demand_avg_miss_latency::total 13902.961904 # average overall miss latency
993system.cpu.icache.overall_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
994system.cpu.icache.overall_avg_miss_latency::total 13902.961904 # average overall miss latency
995system.cpu.icache.blocked_cycles::no_mshrs 4627 # number of cycles access was blocked
996system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
997system.cpu.icache.blocked::no_mshrs 203 # number of cycles access was blocked
998system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
999system.cpu.icache.avg_blocked_cycles::no_mshrs 22.793103 # average number of cycles each access was blocked
1000system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1001system.cpu.icache.fast_writes 0 # number of fast writes performed
1002system.cpu.icache.cache_copies 0 # number of cache copies performed
1003system.cpu.icache.ReadReq_mshr_hits::cpu.inst 51077 # number of ReadReq MSHR hits
1004system.cpu.icache.ReadReq_mshr_hits::total 51077 # number of ReadReq MSHR hits
1005system.cpu.icache.demand_mshr_hits::cpu.inst 51077 # number of demand (read+write) MSHR hits
1006system.cpu.icache.demand_mshr_hits::total 51077 # number of demand (read+write) MSHR hits
1007system.cpu.icache.overall_mshr_hits::cpu.inst 51077 # number of overall MSHR hits
1008system.cpu.icache.overall_mshr_hits::total 51077 # number of overall MSHR hits
1009system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1037212 # number of ReadReq MSHR misses
1010system.cpu.icache.ReadReq_mshr_misses::total 1037212 # number of ReadReq MSHR misses
1011system.cpu.icache.demand_mshr_misses::cpu.inst 1037212 # number of demand (read+write) MSHR misses
1012system.cpu.icache.demand_mshr_misses::total 1037212 # number of demand (read+write) MSHR misses
1013system.cpu.icache.overall_mshr_misses::cpu.inst 1037212 # number of overall MSHR misses
1014system.cpu.icache.overall_mshr_misses::total 1037212 # number of overall MSHR misses
1015system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12445124401 # number of ReadReq MSHR miss cycles
1016system.cpu.icache.ReadReq_mshr_miss_latency::total 12445124401 # number of ReadReq MSHR miss cycles
1017system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12445124401 # number of demand (read+write) MSHR miss cycles
1018system.cpu.icache.demand_mshr_miss_latency::total 12445124401 # number of demand (read+write) MSHR miss cycles
1019system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12445124401 # number of overall MSHR miss cycles
1020system.cpu.icache.overall_mshr_miss_latency::total 12445124401 # number of overall MSHR miss cycles
1021system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for ReadReq accesses
1022system.cpu.icache.ReadReq_mshr_miss_rate::total 0.114920 # mshr miss rate for ReadReq accesses
1023system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for demand accesses
1024system.cpu.icache.demand_mshr_miss_rate::total 0.114920 # mshr miss rate for demand accesses
1025system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for overall accesses
1026system.cpu.icache.overall_mshr_miss_rate::total 0.114920 # mshr miss rate for overall accesses
1027system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11998.631332 # average ReadReq mshr miss latency
1028system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11998.631332 # average ReadReq mshr miss latency
1029system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
1030system.cpu.icache.demand_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
1031system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
1032system.cpu.icache.overall_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
1033system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
1034system.cpu.l2cache.tags.replacements 338311 # number of replacements
1035system.cpu.l2cache.tags.tagsinuse 65336.723406 # Cycle average of tags in use
1036system.cpu.l2cache.tags.total_refs 2577279 # Total number of references to valid blocks.
1037system.cpu.l2cache.tags.sampled_refs 403479 # Sample count of references to valid blocks.
1038system.cpu.l2cache.tags.avg_refs 6.387641 # Average number of references to valid blocks.
1039system.cpu.l2cache.tags.warmup_cycle 5538371750 # Cycle when the warmup percentage was hit.
1040system.cpu.l2cache.tags.occ_blocks::writebacks 53740.150485 # Average occupied blocks per requestor
1041system.cpu.l2cache.tags.occ_blocks::cpu.inst 5341.296148 # Average occupied blocks per requestor
1042system.cpu.l2cache.tags.occ_blocks::cpu.data 6255.276773 # Average occupied blocks per requestor
1043system.cpu.l2cache.tags.occ_percent::writebacks 0.820010 # Average percentage of cache occupancy
1044system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081502 # Average percentage of cache occupancy
1045system.cpu.l2cache.tags.occ_percent::cpu.data 0.095448 # Average percentage of cache occupancy
1046system.cpu.l2cache.tags.occ_percent::total 0.996959 # Average percentage of cache occupancy
1047system.cpu.l2cache.tags.occ_task_id_blocks::1024 65168 # Occupied blocks per task id
1048system.cpu.l2cache.tags.age_task_id_blocks_1024::0 497 # Occupied blocks per task id
1049system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3500 # Occupied blocks per task id
1050system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3328 # Occupied blocks per task id
1051system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2421 # Occupied blocks per task id
1052system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55422 # Occupied blocks per task id
1053system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994385 # Percentage of cache occupancy per task id
1054system.cpu.l2cache.tags.tag_accesses 26985288 # Number of tag accesses
1055system.cpu.l2cache.tags.data_accesses 26985288 # Number of data accesses
1056system.cpu.l2cache.ReadReq_hits::cpu.inst 1021912 # number of ReadReq hits
1057system.cpu.l2cache.ReadReq_hits::cpu.data 829370 # number of ReadReq hits
1058system.cpu.l2cache.ReadReq_hits::total 1851282 # number of ReadReq hits
1059system.cpu.l2cache.Writeback_hits::writebacks 842679 # number of Writeback hits
1060system.cpu.l2cache.Writeback_hits::total 842679 # number of Writeback hits
1061system.cpu.l2cache.UpgradeReq_hits::cpu.data 33 # number of UpgradeReq hits
1062system.cpu.l2cache.UpgradeReq_hits::total 33 # number of UpgradeReq hits
1063system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 21 # number of SCUpgradeReq hits
1064system.cpu.l2cache.SCUpgradeReq_hits::total 21 # number of SCUpgradeReq hits
1065system.cpu.l2cache.ReadExReq_hits::cpu.data 186572 # number of ReadExReq hits
1066system.cpu.l2cache.ReadExReq_hits::total 186572 # number of ReadExReq hits
1067system.cpu.l2cache.demand_hits::cpu.inst 1021912 # number of demand (read+write) hits
1068system.cpu.l2cache.demand_hits::cpu.data 1015942 # number of demand (read+write) hits
1069system.cpu.l2cache.demand_hits::total 2037854 # number of demand (read+write) hits
1070system.cpu.l2cache.overall_hits::cpu.inst 1021912 # number of overall hits
1071system.cpu.l2cache.overall_hits::cpu.data 1015942 # number of overall hits
1072system.cpu.l2cache.overall_hits::total 2037854 # number of overall hits
1073system.cpu.l2cache.ReadReq_misses::cpu.inst 15130 # number of ReadReq misses
1074system.cpu.l2cache.ReadReq_misses::cpu.data 273814 # number of ReadReq misses
1075system.cpu.l2cache.ReadReq_misses::total 288944 # number of ReadReq misses
1076system.cpu.l2cache.UpgradeReq_misses::cpu.data 48 # number of UpgradeReq misses
1077system.cpu.l2cache.UpgradeReq_misses::total 48 # number of UpgradeReq misses
1078system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 5 # number of SCUpgradeReq misses
1079system.cpu.l2cache.SCUpgradeReq_misses::total 5 # number of SCUpgradeReq misses
1080system.cpu.l2cache.ReadExReq_misses::cpu.data 115362 # number of ReadExReq misses
1081system.cpu.l2cache.ReadExReq_misses::total 115362 # number of ReadExReq misses
1082system.cpu.l2cache.demand_misses::cpu.inst 15130 # number of demand (read+write) misses
1083system.cpu.l2cache.demand_misses::cpu.data 389176 # number of demand (read+write) misses
1084system.cpu.l2cache.demand_misses::total 404306 # number of demand (read+write) misses
1085system.cpu.l2cache.overall_misses::cpu.inst 15130 # number of overall misses
1086system.cpu.l2cache.overall_misses::cpu.data 389176 # number of overall misses
1087system.cpu.l2cache.overall_misses::total 404306 # number of overall misses
1088system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1158124750 # number of ReadReq miss cycles
1089system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17992143250 # number of ReadReq miss cycles
1090system.cpu.l2cache.ReadReq_miss_latency::total 19150268000 # number of ReadReq miss cycles
1091system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 194993 # number of UpgradeReq miss cycles
1092system.cpu.l2cache.UpgradeReq_miss_latency::total 194993 # number of UpgradeReq miss cycles
1093system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 69497 # number of SCUpgradeReq miss cycles
1094system.cpu.l2cache.SCUpgradeReq_miss_latency::total 69497 # number of SCUpgradeReq miss cycles
1095system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9692879611 # number of ReadExReq miss cycles
1096system.cpu.l2cache.ReadExReq_miss_latency::total 9692879611 # number of ReadExReq miss cycles
1097system.cpu.l2cache.demand_miss_latency::cpu.inst 1158124750 # number of demand (read+write) miss cycles
1098system.cpu.l2cache.demand_miss_latency::cpu.data 27685022861 # number of demand (read+write) miss cycles
1099system.cpu.l2cache.demand_miss_latency::total 28843147611 # number of demand (read+write) miss cycles
1100system.cpu.l2cache.overall_miss_latency::cpu.inst 1158124750 # number of overall miss cycles
1101system.cpu.l2cache.overall_miss_latency::cpu.data 27685022861 # number of overall miss cycles
1102system.cpu.l2cache.overall_miss_latency::total 28843147611 # number of overall miss cycles
1103system.cpu.l2cache.ReadReq_accesses::cpu.inst 1037042 # number of ReadReq accesses(hits+misses)
1104system.cpu.l2cache.ReadReq_accesses::cpu.data 1103184 # number of ReadReq accesses(hits+misses)
1105system.cpu.l2cache.ReadReq_accesses::total 2140226 # number of ReadReq accesses(hits+misses)
1106system.cpu.l2cache.Writeback_accesses::writebacks 842679 # number of Writeback accesses(hits+misses)
1107system.cpu.l2cache.Writeback_accesses::total 842679 # number of Writeback accesses(hits+misses)
1108system.cpu.l2cache.UpgradeReq_accesses::cpu.data 81 # number of UpgradeReq accesses(hits+misses)
1109system.cpu.l2cache.UpgradeReq_accesses::total 81 # number of UpgradeReq accesses(hits+misses)
1110system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 26 # number of SCUpgradeReq accesses(hits+misses)
1111system.cpu.l2cache.SCUpgradeReq_accesses::total 26 # number of SCUpgradeReq accesses(hits+misses)
1112system.cpu.l2cache.ReadExReq_accesses::cpu.data 301934 # number of ReadExReq accesses(hits+misses)
1113system.cpu.l2cache.ReadExReq_accesses::total 301934 # number of ReadExReq accesses(hits+misses)
1114system.cpu.l2cache.demand_accesses::cpu.inst 1037042 # number of demand (read+write) accesses
1115system.cpu.l2cache.demand_accesses::cpu.data 1405118 # number of demand (read+write) accesses
1116system.cpu.l2cache.demand_accesses::total 2442160 # number of demand (read+write) accesses
1117system.cpu.l2cache.overall_accesses::cpu.inst 1037042 # number of overall (read+write) accesses
1118system.cpu.l2cache.overall_accesses::cpu.data 1405118 # number of overall (read+write) accesses
1119system.cpu.l2cache.overall_accesses::total 2442160 # number of overall (read+write) accesses
1120system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014590 # miss rate for ReadReq accesses
1121system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248203 # miss rate for ReadReq accesses
1122system.cpu.l2cache.ReadReq_miss_rate::total 0.135006 # miss rate for ReadReq accesses
1123system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.592593 # miss rate for UpgradeReq accesses
1124system.cpu.l2cache.UpgradeReq_miss_rate::total 0.592593 # miss rate for UpgradeReq accesses
1125system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.192308 # miss rate for SCUpgradeReq accesses
1126system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.192308 # miss rate for SCUpgradeReq accesses
1127system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.382077 # miss rate for ReadExReq accesses
1128system.cpu.l2cache.ReadExReq_miss_rate::total 0.382077 # miss rate for ReadExReq accesses
1129system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014590 # miss rate for demand accesses
1130system.cpu.l2cache.demand_miss_rate::cpu.data 0.276970 # miss rate for demand accesses
1131system.cpu.l2cache.demand_miss_rate::total 0.165553 # miss rate for demand accesses
1132system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014590 # miss rate for overall accesses
1133system.cpu.l2cache.overall_miss_rate::cpu.data 0.276970 # miss rate for overall accesses
1134system.cpu.l2cache.overall_miss_rate::total 0.165553 # miss rate for overall accesses
1135system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76544.927297 # average ReadReq miss latency
1136system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65709.362012 # average ReadReq miss latency
1137system.cpu.l2cache.ReadReq_avg_miss_latency::total 66276.745667 # average ReadReq miss latency
1138system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 4062.354167 # average UpgradeReq miss latency
1139system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 4062.354167 # average UpgradeReq miss latency
1140system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 13899.400000 # average SCUpgradeReq miss latency
1141system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 13899.400000 # average SCUpgradeReq miss latency
1142system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 84021.424828 # average ReadExReq miss latency
1143system.cpu.l2cache.ReadExReq_avg_miss_latency::total 84021.424828 # average ReadExReq miss latency
1144system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
1145system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
1146system.cpu.l2cache.demand_avg_miss_latency::total 71339.895057 # average overall miss latency
1147system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
1148system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
1149system.cpu.l2cache.overall_avg_miss_latency::total 71339.895057 # average overall miss latency
1150system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1151system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1152system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
1153system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1154system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1155system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1156system.cpu.l2cache.fast_writes 0 # number of fast writes performed
1157system.cpu.l2cache.cache_copies 0 # number of cache copies performed
1158system.cpu.l2cache.writebacks::writebacks 75938 # number of writebacks
1159system.cpu.l2cache.writebacks::total 75938 # number of writebacks
1160system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
1161system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
1162system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
1163system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
1164system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
1165system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits
1166system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15129 # number of ReadReq MSHR misses
1167system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273814 # number of ReadReq MSHR misses
1168system.cpu.l2cache.ReadReq_mshr_misses::total 288943 # number of ReadReq MSHR misses
1169system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 48 # number of UpgradeReq MSHR misses
1170system.cpu.l2cache.UpgradeReq_mshr_misses::total 48 # number of UpgradeReq MSHR misses
1171system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 5 # number of SCUpgradeReq MSHR misses
1172system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 5 # number of SCUpgradeReq MSHR misses
1173system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115362 # number of ReadExReq MSHR misses
1174system.cpu.l2cache.ReadExReq_mshr_misses::total 115362 # number of ReadExReq MSHR misses
1175system.cpu.l2cache.demand_mshr_misses::cpu.inst 15129 # number of demand (read+write) MSHR misses
1176system.cpu.l2cache.demand_mshr_misses::cpu.data 389176 # number of demand (read+write) MSHR misses
1177system.cpu.l2cache.demand_mshr_misses::total 404305 # number of demand (read+write) MSHR misses
1178system.cpu.l2cache.overall_mshr_misses::cpu.inst 15129 # number of overall MSHR misses
1179system.cpu.l2cache.overall_mshr_misses::cpu.data 389176 # number of overall MSHR misses
1180system.cpu.l2cache.overall_mshr_misses::total 404305 # number of overall MSHR misses
1181system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 967311000 # number of ReadReq MSHR miss cycles
1182system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14580972250 # number of ReadReq MSHR miss cycles
1183system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15548283250 # number of ReadReq MSHR miss cycles
1184system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 493045 # number of UpgradeReq MSHR miss cycles
1185system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 493045 # number of UpgradeReq MSHR miss cycles
1186system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 50005 # number of SCUpgradeReq MSHR miss cycles
1187system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 50005 # number of SCUpgradeReq MSHR miss cycles
1188system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8286916389 # number of ReadExReq MSHR miss cycles
1189system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8286916389 # number of ReadExReq MSHR miss cycles
1190system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 967311000 # number of demand (read+write) MSHR miss cycles
1191system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22867888639 # number of demand (read+write) MSHR miss cycles
1192system.cpu.l2cache.demand_mshr_miss_latency::total 23835199639 # number of demand (read+write) MSHR miss cycles
1193system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 967311000 # number of overall MSHR miss cycles
1194system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22867888639 # number of overall MSHR miss cycles
1195system.cpu.l2cache.overall_mshr_miss_latency::total 23835199639 # number of overall MSHR miss cycles
1196system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333507000 # number of ReadReq MSHR uncacheable cycles
1197system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333507000 # number of ReadReq MSHR uncacheable cycles
1198system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1884436000 # number of WriteReq MSHR uncacheable cycles
1199system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1884436000 # number of WriteReq MSHR uncacheable cycles
1200system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3217943000 # number of overall MSHR uncacheable cycles
1201system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3217943000 # number of overall MSHR uncacheable cycles
1202system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for ReadReq accesses
1203system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248203 # mshr miss rate for ReadReq accesses
1204system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.135006 # mshr miss rate for ReadReq accesses
1205system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.592593 # mshr miss rate for UpgradeReq accesses
1206system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.592593 # mshr miss rate for UpgradeReq accesses
1207system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.192308 # mshr miss rate for SCUpgradeReq accesses
1208system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.192308 # mshr miss rate for SCUpgradeReq accesses
1209system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.382077 # mshr miss rate for ReadExReq accesses
1210system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.382077 # mshr miss rate for ReadExReq accesses
1211system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for demand accesses
1212system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for demand accesses
1213system.cpu.l2cache.demand_mshr_miss_rate::total 0.165552 # mshr miss rate for demand accesses
1214system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for overall accesses
1215system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for overall accesses
1216system.cpu.l2cache.overall_mshr_miss_rate::total 0.165552 # mshr miss rate for overall accesses
1217system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63937.537180 # average ReadReq mshr miss latency
1218system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 53251.375934 # average ReadReq mshr miss latency
1219system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53810.901285 # average ReadReq mshr miss latency
1220system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10271.770833 # average UpgradeReq mshr miss latency
1221system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10271.770833 # average UpgradeReq mshr miss latency
1222system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
1223system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
1224system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71834.021506 # average ReadExReq mshr miss latency
1225system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71834.021506 # average ReadExReq mshr miss latency
1226system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
1227system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
1228system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
1229system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
1230system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
1231system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
1232system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
1233system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1234system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
1235system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
1236system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
1237system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1238system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
1239system.cpu.dcache.tags.replacements 1404516 # number of replacements
1240system.cpu.dcache.tags.tagsinuse 511.994651 # Cycle average of tags in use
1241system.cpu.dcache.tags.total_refs 11877087 # Total number of references to valid blocks.
1242system.cpu.dcache.tags.sampled_refs 1405028 # Sample count of references to valid blocks.
1243system.cpu.dcache.tags.avg_refs 8.453274 # Average number of references to valid blocks.
1244system.cpu.dcache.tags.warmup_cycle 25219000 # Cycle when the warmup percentage was hit.
1245system.cpu.dcache.tags.occ_blocks::cpu.data 511.994651 # Average occupied blocks per requestor
1246system.cpu.dcache.tags.occ_percent::cpu.data 0.999990 # Average percentage of cache occupancy
1247system.cpu.dcache.tags.occ_percent::total 0.999990 # Average percentage of cache occupancy
1248system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
1249system.cpu.dcache.tags.age_task_id_blocks_1024::0 415 # Occupied blocks per task id
1250system.cpu.dcache.tags.age_task_id_blocks_1024::1 95 # Occupied blocks per task id
1251system.cpu.dcache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
1252system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
1253system.cpu.dcache.tags.tag_accesses 63934725 # Number of tag accesses
1254system.cpu.dcache.tags.data_accesses 63934725 # Number of data accesses
1255system.cpu.dcache.ReadReq_hits::cpu.data 7287009 # number of ReadReq hits
1256system.cpu.dcache.ReadReq_hits::total 7287009 # number of ReadReq hits
1257system.cpu.dcache.WriteReq_hits::cpu.data 4187789 # number of WriteReq hits
1258system.cpu.dcache.WriteReq_hits::total 4187789 # number of WriteReq hits
1259system.cpu.dcache.LoadLockedReq_hits::cpu.data 186297 # number of LoadLockedReq hits
1260system.cpu.dcache.LoadLockedReq_hits::total 186297 # number of LoadLockedReq hits
1261system.cpu.dcache.StoreCondReq_hits::cpu.data 215715 # number of StoreCondReq hits
1262system.cpu.dcache.StoreCondReq_hits::total 215715 # number of StoreCondReq hits
1263system.cpu.dcache.demand_hits::cpu.data 11474798 # number of demand (read+write) hits
1264system.cpu.dcache.demand_hits::total 11474798 # number of demand (read+write) hits
1265system.cpu.dcache.overall_hits::cpu.data 11474798 # number of overall hits
1266system.cpu.dcache.overall_hits::total 11474798 # number of overall hits
1267system.cpu.dcache.ReadReq_misses::cpu.data 1776849 # number of ReadReq misses
1268system.cpu.dcache.ReadReq_misses::total 1776849 # number of ReadReq misses
1269system.cpu.dcache.WriteReq_misses::cpu.data 1955456 # number of WriteReq misses
1270system.cpu.dcache.WriteReq_misses::total 1955456 # number of WriteReq misses
1271system.cpu.dcache.LoadLockedReq_misses::cpu.data 23283 # number of LoadLockedReq misses
1272system.cpu.dcache.LoadLockedReq_misses::total 23283 # number of LoadLockedReq misses
1273system.cpu.dcache.StoreCondReq_misses::cpu.data 26 # number of StoreCondReq misses
1274system.cpu.dcache.StoreCondReq_misses::total 26 # number of StoreCondReq misses
1275system.cpu.dcache.demand_misses::cpu.data 3732305 # number of demand (read+write) misses
1276system.cpu.dcache.demand_misses::total 3732305 # number of demand (read+write) misses
1277system.cpu.dcache.overall_misses::cpu.data 3732305 # number of overall misses
1278system.cpu.dcache.overall_misses::total 3732305 # number of overall misses
1279system.cpu.dcache.ReadReq_miss_latency::cpu.data 39503001495 # number of ReadReq miss cycles
1280system.cpu.dcache.ReadReq_miss_latency::total 39503001495 # number of ReadReq miss cycles
1281system.cpu.dcache.WriteReq_miss_latency::cpu.data 78159072008 # number of WriteReq miss cycles
1282system.cpu.dcache.WriteReq_miss_latency::total 78159072008 # number of WriteReq miss cycles
1283system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 364867750 # number of LoadLockedReq miss cycles
1284system.cpu.dcache.LoadLockedReq_miss_latency::total 364867750 # number of LoadLockedReq miss cycles
1285system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 402005 # number of StoreCondReq miss cycles
1286system.cpu.dcache.StoreCondReq_miss_latency::total 402005 # number of StoreCondReq miss cycles
1287system.cpu.dcache.demand_miss_latency::cpu.data 117662073503 # number of demand (read+write) miss cycles
1288system.cpu.dcache.demand_miss_latency::total 117662073503 # number of demand (read+write) miss cycles
1289system.cpu.dcache.overall_miss_latency::cpu.data 117662073503 # number of overall miss cycles
1290system.cpu.dcache.overall_miss_latency::total 117662073503 # number of overall miss cycles
1291system.cpu.dcache.ReadReq_accesses::cpu.data 9063858 # number of ReadReq accesses(hits+misses)
1292system.cpu.dcache.ReadReq_accesses::total 9063858 # number of ReadReq accesses(hits+misses)
1293system.cpu.dcache.WriteReq_accesses::cpu.data 6143245 # number of WriteReq accesses(hits+misses)
1294system.cpu.dcache.WriteReq_accesses::total 6143245 # number of WriteReq accesses(hits+misses)
1295system.cpu.dcache.LoadLockedReq_accesses::cpu.data 209580 # number of LoadLockedReq accesses(hits+misses)
1296system.cpu.dcache.LoadLockedReq_accesses::total 209580 # number of LoadLockedReq accesses(hits+misses)
1297system.cpu.dcache.StoreCondReq_accesses::cpu.data 215741 # number of StoreCondReq accesses(hits+misses)
1298system.cpu.dcache.StoreCondReq_accesses::total 215741 # number of StoreCondReq accesses(hits+misses)
1299system.cpu.dcache.demand_accesses::cpu.data 15207103 # number of demand (read+write) accesses
1300system.cpu.dcache.demand_accesses::total 15207103 # number of demand (read+write) accesses
1301system.cpu.dcache.overall_accesses::cpu.data 15207103 # number of overall (read+write) accesses
1302system.cpu.dcache.overall_accesses::total 15207103 # number of overall (read+write) accesses
1303system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.196037 # miss rate for ReadReq accesses
1304system.cpu.dcache.ReadReq_miss_rate::total 0.196037 # miss rate for ReadReq accesses
1305system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.318310 # miss rate for WriteReq accesses
1306system.cpu.dcache.WriteReq_miss_rate::total 0.318310 # miss rate for WriteReq accesses
1307system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.111094 # miss rate for LoadLockedReq accesses
1308system.cpu.dcache.LoadLockedReq_miss_rate::total 0.111094 # miss rate for LoadLockedReq accesses
1309system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000121 # miss rate for StoreCondReq accesses
1310system.cpu.dcache.StoreCondReq_miss_rate::total 0.000121 # miss rate for StoreCondReq accesses
1311system.cpu.dcache.demand_miss_rate::cpu.data 0.245432 # miss rate for demand accesses
1312system.cpu.dcache.demand_miss_rate::total 0.245432 # miss rate for demand accesses
1313system.cpu.dcache.overall_miss_rate::cpu.data 0.245432 # miss rate for overall accesses
1314system.cpu.dcache.overall_miss_rate::total 0.245432 # miss rate for overall accesses
1315system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22232.053199 # average ReadReq miss latency
1316system.cpu.dcache.ReadReq_avg_miss_latency::total 22232.053199 # average ReadReq miss latency
1317system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39969.742100 # average WriteReq miss latency
1318system.cpu.dcache.WriteReq_avg_miss_latency::total 39969.742100 # average WriteReq miss latency
1319system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15670.993858 # average LoadLockedReq miss latency
1320system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15670.993858 # average LoadLockedReq miss latency
1321system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 15461.730769 # average StoreCondReq miss latency
1322system.cpu.dcache.StoreCondReq_avg_miss_latency::total 15461.730769 # average StoreCondReq miss latency
1323system.cpu.dcache.demand_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
1324system.cpu.dcache.demand_avg_miss_latency::total 31525.310365 # average overall miss latency
1325system.cpu.dcache.overall_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
1326system.cpu.dcache.overall_avg_miss_latency::total 31525.310365 # average overall miss latency
1327system.cpu.dcache.blocked_cycles::no_mshrs 3999248 # number of cycles access was blocked
1328system.cpu.dcache.blocked_cycles::no_targets 1376 # number of cycles access was blocked
1329system.cpu.dcache.blocked::no_mshrs 180044 # number of cycles access was blocked
1330system.cpu.dcache.blocked::no_targets 22 # number of cycles access was blocked
1331system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.212615 # average number of cycles each access was blocked
1332system.cpu.dcache.avg_blocked_cycles::no_targets 62.545455 # average number of cycles each access was blocked
1333system.cpu.dcache.fast_writes 0 # number of fast writes performed
1334system.cpu.dcache.cache_copies 0 # number of cache copies performed
1335system.cpu.dcache.writebacks::writebacks 842679 # number of writebacks
1336system.cpu.dcache.writebacks::total 842679 # number of writebacks
1337system.cpu.dcache.ReadReq_mshr_hits::cpu.data 680758 # number of ReadReq MSHR hits
1338system.cpu.dcache.ReadReq_mshr_hits::total 680758 # number of ReadReq MSHR hits
1339system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1664340 # number of WriteReq MSHR hits
1340system.cpu.dcache.WriteReq_mshr_hits::total 1664340 # number of WriteReq MSHR hits
1341system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5292 # number of LoadLockedReq MSHR hits
1342system.cpu.dcache.LoadLockedReq_mshr_hits::total 5292 # number of LoadLockedReq MSHR hits
1343system.cpu.dcache.demand_mshr_hits::cpu.data 2345098 # number of demand (read+write) MSHR hits
1344system.cpu.dcache.demand_mshr_hits::total 2345098 # number of demand (read+write) MSHR hits
1345system.cpu.dcache.overall_mshr_hits::cpu.data 2345098 # number of overall MSHR hits
1346system.cpu.dcache.overall_mshr_hits::total 2345098 # number of overall MSHR hits
1347system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1096091 # number of ReadReq MSHR misses
1348system.cpu.dcache.ReadReq_mshr_misses::total 1096091 # number of ReadReq MSHR misses
1349system.cpu.dcache.WriteReq_mshr_misses::cpu.data 291116 # number of WriteReq MSHR misses
1350system.cpu.dcache.WriteReq_mshr_misses::total 291116 # number of WriteReq MSHR misses
1351system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17991 # number of LoadLockedReq MSHR misses
1352system.cpu.dcache.LoadLockedReq_mshr_misses::total 17991 # number of LoadLockedReq MSHR misses
1353system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 26 # number of StoreCondReq MSHR misses
1354system.cpu.dcache.StoreCondReq_mshr_misses::total 26 # number of StoreCondReq MSHR misses
1355system.cpu.dcache.demand_mshr_misses::cpu.data 1387207 # number of demand (read+write) MSHR misses
1356system.cpu.dcache.demand_mshr_misses::total 1387207 # number of demand (read+write) MSHR misses
1357system.cpu.dcache.overall_mshr_misses::cpu.data 1387207 # number of overall MSHR misses
1358system.cpu.dcache.overall_mshr_misses::total 1387207 # number of overall MSHR misses
1359system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27515724784 # number of ReadReq MSHR miss cycles
1360system.cpu.dcache.ReadReq_mshr_miss_latency::total 27515724784 # number of ReadReq MSHR miss cycles
1361system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11792803134 # number of WriteReq MSHR miss cycles
1362system.cpu.dcache.WriteReq_mshr_miss_latency::total 11792803134 # number of WriteReq MSHR miss cycles
1363system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 204517750 # number of LoadLockedReq MSHR miss cycles
1364system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 204517750 # number of LoadLockedReq MSHR miss cycles
1365system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 349995 # number of StoreCondReq MSHR miss cycles
1366system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 349995 # number of StoreCondReq MSHR miss cycles
1367system.cpu.dcache.demand_mshr_miss_latency::cpu.data 39308527918 # number of demand (read+write) MSHR miss cycles
1368system.cpu.dcache.demand_mshr_miss_latency::total 39308527918 # number of demand (read+write) MSHR miss cycles
1369system.cpu.dcache.overall_mshr_miss_latency::cpu.data 39308527918 # number of overall MSHR miss cycles
1370system.cpu.dcache.overall_mshr_miss_latency::total 39308527918 # number of overall MSHR miss cycles
1371system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1423597000 # number of ReadReq MSHR uncacheable cycles
1372system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1423597000 # number of ReadReq MSHR uncacheable cycles
1373system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1999614498 # number of WriteReq MSHR uncacheable cycles
1374system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1999614498 # number of WriteReq MSHR uncacheable cycles
1375system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3423211498 # number of overall MSHR uncacheable cycles
1376system.cpu.dcache.overall_mshr_uncacheable_latency::total 3423211498 # number of overall MSHR uncacheable cycles
1377system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120930 # mshr miss rate for ReadReq accesses
1378system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120930 # mshr miss rate for ReadReq accesses
1379system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047388 # mshr miss rate for WriteReq accesses
1380system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047388 # mshr miss rate for WriteReq accesses
1381system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.085843 # mshr miss rate for LoadLockedReq accesses
1382system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.085843 # mshr miss rate for LoadLockedReq accesses
1383system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000121 # mshr miss rate for StoreCondReq accesses
1384system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000121 # mshr miss rate for StoreCondReq accesses
1385system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for demand accesses
1386system.cpu.dcache.demand_mshr_miss_rate::total 0.091221 # mshr miss rate for demand accesses
1387system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for overall accesses
1388system.cpu.dcache.overall_mshr_miss_rate::total 0.091221 # mshr miss rate for overall accesses
1389system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25103.503983 # average ReadReq mshr miss latency
1390system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25103.503983 # average ReadReq mshr miss latency
1391system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40508.948783 # average WriteReq mshr miss latency
1392system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40508.948783 # average WriteReq mshr miss latency
1393system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11367.781113 # average LoadLockedReq mshr miss latency
1394system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11367.781113 # average LoadLockedReq mshr miss latency
1395system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 13461.346154 # average StoreCondReq mshr miss latency
1396system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 13461.346154 # average StoreCondReq mshr miss latency
1397system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
1398system.cpu.dcache.demand_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
1399system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
1400system.cpu.dcache.overall_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
1401system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
1402system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1403system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
1404system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
1405system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
1406system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1407system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
1408system.cpu.kern.inst.arm 0 # number of arm instructions executed
1409system.cpu.kern.inst.quiesce 6442 # number of quiesce instructions executed
1410system.cpu.kern.inst.hwrei 210986 # number of hwrei instructions executed
1411system.cpu.kern.ipl_count::0 74656 40.97% 40.97% # number of times we switched to this ipl
1412system.cpu.kern.ipl_count::21 131 0.07% 41.04% # number of times we switched to this ipl
1413system.cpu.kern.ipl_count::22 1879 1.03% 42.07% # number of times we switched to this ipl
1414system.cpu.kern.ipl_count::31 105550 57.93% 100.00% # number of times we switched to this ipl
1415system.cpu.kern.ipl_count::total 182216 # number of times we switched to this ipl
1416system.cpu.kern.ipl_good::0 73289 49.32% 49.32% # number of times we switched to this ipl from a different ipl
1417system.cpu.kern.ipl_good::21 131 0.09% 49.41% # number of times we switched to this ipl from a different ipl
1418system.cpu.kern.ipl_good::22 1879 1.26% 50.68% # number of times we switched to this ipl from a different ipl
1419system.cpu.kern.ipl_good::31 73289 49.32% 100.00% # number of times we switched to this ipl from a different ipl
1420system.cpu.kern.ipl_good::total 148588 # number of times we switched to this ipl from a different ipl
1421system.cpu.kern.ipl_ticks::0 1817327743500 97.76% 97.76% # number of cycles we spent at this ipl
1422system.cpu.kern.ipl_ticks::21 61881000 0.00% 97.76% # number of cycles we spent at this ipl
1423system.cpu.kern.ipl_ticks::22 521765000 0.03% 97.79% # number of cycles we spent at this ipl
1424system.cpu.kern.ipl_ticks::31 41126450000 2.21% 100.00% # number of cycles we spent at this ipl
1425system.cpu.kern.ipl_ticks::total 1859037839500 # number of cycles we spent at this ipl
1426system.cpu.kern.ipl_used::0 0.981689 # fraction of swpipl calls that actually changed the ipl
1427system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
1428system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
1429system.cpu.kern.ipl_used::31 0.694353 # fraction of swpipl calls that actually changed the ipl
1430system.cpu.kern.ipl_used::total 0.815450 # fraction of swpipl calls that actually changed the ipl
1431system.cpu.kern.syscall::2 8 2.45% 2.45% # number of syscalls executed
1432system.cpu.kern.syscall::3 30 9.20% 11.66% # number of syscalls executed
1433system.cpu.kern.syscall::4 4 1.23% 12.88% # number of syscalls executed
1434system.cpu.kern.syscall::6 42 12.88% 25.77% # number of syscalls executed
1435system.cpu.kern.syscall::12 1 0.31% 26.07% # number of syscalls executed
1436system.cpu.kern.syscall::15 1 0.31% 26.38% # number of syscalls executed
1437system.cpu.kern.syscall::17 15 4.60% 30.98% # number of syscalls executed
1438system.cpu.kern.syscall::19 10 3.07% 34.05% # number of syscalls executed
1439system.cpu.kern.syscall::20 6 1.84% 35.89% # number of syscalls executed
1440system.cpu.kern.syscall::23 4 1.23% 37.12% # number of syscalls executed
1441system.cpu.kern.syscall::24 6 1.84% 38.96% # number of syscalls executed
1442system.cpu.kern.syscall::33 11 3.37% 42.33% # number of syscalls executed
1443system.cpu.kern.syscall::41 2 0.61% 42.94% # number of syscalls executed
1444system.cpu.kern.syscall::45 54 16.56% 59.51% # number of syscalls executed
1445system.cpu.kern.syscall::47 6 1.84% 61.35% # number of syscalls executed
1446system.cpu.kern.syscall::48 10 3.07% 64.42% # number of syscalls executed
1447system.cpu.kern.syscall::54 10 3.07% 67.48% # number of syscalls executed
1448system.cpu.kern.syscall::58 1 0.31% 67.79% # number of syscalls executed
1449system.cpu.kern.syscall::59 7 2.15% 69.94% # number of syscalls executed
1450system.cpu.kern.syscall::71 54 16.56% 86.50% # number of syscalls executed
1451system.cpu.kern.syscall::73 3 0.92% 87.42% # number of syscalls executed
1452system.cpu.kern.syscall::74 16 4.91% 92.33% # number of syscalls executed
1453system.cpu.kern.syscall::87 1 0.31% 92.64% # number of syscalls executed
1454system.cpu.kern.syscall::90 3 0.92% 93.56% # number of syscalls executed
1455system.cpu.kern.syscall::92 9 2.76% 96.32% # number of syscalls executed
1456system.cpu.kern.syscall::97 2 0.61% 96.93% # number of syscalls executed
1457system.cpu.kern.syscall::98 2 0.61% 97.55% # number of syscalls executed
1458system.cpu.kern.syscall::132 4 1.23% 98.77% # number of syscalls executed
1459system.cpu.kern.syscall::144 2 0.61% 99.39% # number of syscalls executed
1460system.cpu.kern.syscall::147 2 0.61% 100.00% # number of syscalls executed
1461system.cpu.kern.syscall::total 326 # number of syscalls executed
1462system.cpu.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
1463system.cpu.kern.callpal::wrmces 1 0.00% 0.00% # number of callpals executed
1464system.cpu.kern.callpal::wrfen 1 0.00% 0.00% # number of callpals executed
1465system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # number of callpals executed
1466system.cpu.kern.callpal::swpctx 4178 2.18% 2.18% # number of callpals executed
1467system.cpu.kern.callpal::tbi 54 0.03% 2.21% # number of callpals executed
1468system.cpu.kern.callpal::wrent 7 0.00% 2.21% # number of callpals executed
1469system.cpu.kern.callpal::swpipl 175101 91.22% 93.43% # number of callpals executed
1470system.cpu.kern.callpal::rdps 6783 3.53% 96.97% # number of callpals executed
1471system.cpu.kern.callpal::wrkgp 1 0.00% 96.97% # number of callpals executed
1472system.cpu.kern.callpal::wrusp 7 0.00% 96.97% # number of callpals executed
1473system.cpu.kern.callpal::rdusp 9 0.00% 96.98% # number of callpals executed
1474system.cpu.kern.callpal::whami 2 0.00% 96.98% # number of callpals executed
1475system.cpu.kern.callpal::rti 5104 2.66% 99.64% # number of callpals executed
1476system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed
1477system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed
1478system.cpu.kern.callpal::total 191946 # number of callpals executed
1479system.cpu.kern.mode_switch::kernel 5851 # number of protection mode switches
1480system.cpu.kern.mode_switch::user 1740 # number of protection mode switches
1481system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
1482system.cpu.kern.mode_good::kernel 1910
1483system.cpu.kern.mode_good::user 1740
1484system.cpu.kern.mode_good::idle 170
1485system.cpu.kern.mode_switch_good::kernel 0.326440 # fraction of useful protection mode switches
1486system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
1487system.cpu.kern.mode_switch_good::idle 0.081068 # fraction of useful protection mode switches
1488system.cpu.kern.mode_switch_good::total 0.394302 # fraction of useful protection mode switches
1489system.cpu.kern.mode_ticks::kernel 29097785000 1.57% 1.57% # number of ticks spent at the given mode
1490system.cpu.kern.mode_ticks::user 2655967500 0.14% 1.71% # number of ticks spent at the given mode
1491system.cpu.kern.mode_ticks::idle 1827284079000 98.29% 100.00% # number of ticks spent at the given mode
1492system.cpu.kern.swap_context 4179 # number of times the context was actually changed
1493
1494---------- End Simulation Statistics ----------
445system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
446system.iocache.demand_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
447system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency
448system.iocache.overall_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency
449system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
450system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
451system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
452system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD).
453system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes.
454system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes.
455system.disk0.dma_write_txs 395 # Number of DMA write transactions.
456system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
457system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
458system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD).
459system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes.
460system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes.
461system.disk2.dma_write_txs 1 # Number of DMA write transactions.
462system.cpu.branchPred.lookups 17804968 # Number of BP lookups
463system.cpu.branchPred.condPredicted 15499600 # Number of conditional branches predicted
464system.cpu.branchPred.condIncorrect 379466 # Number of conditional branches incorrect
465system.cpu.branchPred.BTBLookups 11923628 # Number of BTB lookups
466system.cpu.branchPred.BTBHits 5932721 # Number of BTB hits
467system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
468system.cpu.branchPred.BTBHitPct 49.756005 # BTB Hit Percentage
469system.cpu.branchPred.usedRAS 914118 # Number of times the RAS was used to get a target.
470system.cpu.branchPred.RASInCorrect 21281 # Number of incorrect RAS predictions.
471system.cpu_clk_domain.clock 500 # Clock period in ticks
472system.cpu.dtb.fetch_hits 0 # ITB hits
473system.cpu.dtb.fetch_misses 0 # ITB misses
474system.cpu.dtb.fetch_acv 0 # ITB acv
475system.cpu.dtb.fetch_accesses 0 # ITB accesses
476system.cpu.dtb.read_hits 10302215 # DTB read hits
477system.cpu.dtb.read_misses 41309 # DTB read misses
478system.cpu.dtb.read_acv 513 # DTB read access violations
479system.cpu.dtb.read_accesses 965594 # DTB read accesses
480system.cpu.dtb.write_hits 6646492 # DTB write hits
481system.cpu.dtb.write_misses 9371 # DTB write misses
482system.cpu.dtb.write_acv 419 # DTB write access violations
483system.cpu.dtb.write_accesses 342338 # DTB write accesses
484system.cpu.dtb.data_hits 16948707 # DTB hits
485system.cpu.dtb.data_misses 50680 # DTB misses
486system.cpu.dtb.data_acv 932 # DTB access violations
487system.cpu.dtb.data_accesses 1307932 # DTB accesses
488system.cpu.itb.fetch_hits 1774610 # ITB hits
489system.cpu.itb.fetch_misses 34401 # ITB misses
490system.cpu.itb.fetch_acv 653 # ITB acv
491system.cpu.itb.fetch_accesses 1809011 # ITB accesses
492system.cpu.itb.read_hits 0 # DTB read hits
493system.cpu.itb.read_misses 0 # DTB read misses
494system.cpu.itb.read_acv 0 # DTB read access violations
495system.cpu.itb.read_accesses 0 # DTB read accesses
496system.cpu.itb.write_hits 0 # DTB write hits
497system.cpu.itb.write_misses 0 # DTB write misses
498system.cpu.itb.write_acv 0 # DTB write access violations
499system.cpu.itb.write_accesses 0 # DTB write accesses
500system.cpu.itb.data_hits 0 # DTB hits
501system.cpu.itb.data_misses 0 # DTB misses
502system.cpu.itb.data_acv 0 # DTB access violations
503system.cpu.itb.data_accesses 0 # DTB accesses
504system.cpu.numCycles 118301061 # number of cpu cycles simulated
505system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
506system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
507system.cpu.fetch.icacheStallCycles 29562966 # Number of cycles fetch is stalled on an Icache miss
508system.cpu.fetch.Insts 78094807 # Number of instructions fetch has processed
509system.cpu.fetch.Branches 17804968 # Number of branches that fetch encountered
510system.cpu.fetch.predictedBranches 6846839 # Number of branches that fetch has predicted taken
511system.cpu.fetch.Cycles 80553195 # Number of cycles fetch has run and was not squashing or blocked
512system.cpu.fetch.SquashCycles 1252096 # Number of cycles fetch has spent squashing
513system.cpu.fetch.TlbCycles 1416 # Number of cycles fetch has spent waiting for tlb
514system.cpu.fetch.MiscStallCycles 27926 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
515system.cpu.fetch.PendingTrapStallCycles 1649882 # Number of stall cycles due to pending traps
516system.cpu.fetch.PendingQuiesceStallCycles 450417 # Number of stall cycles due to pending quiesce instructions
517system.cpu.fetch.IcacheWaitRetryStallCycles 232 # Number of stall cycles due to full MSHR
518system.cpu.fetch.CacheLines 9025532 # Number of cache lines fetched
519system.cpu.fetch.IcacheSquashes 274121 # Number of outstanding Icache misses that were squashed
520system.cpu.fetch.ItlbSquashes 3 # Number of outstanding ITLB misses that were squashed
521system.cpu.fetch.rateDist::samples 112872082 # Number of instructions fetched each cycle (Total)
522system.cpu.fetch.rateDist::mean 0.691888 # Number of instructions fetched each cycle (Total)
523system.cpu.fetch.rateDist::stdev 2.011514 # Number of instructions fetched each cycle (Total)
524system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
525system.cpu.fetch.rateDist::0 98296528 87.09% 87.09% # Number of instructions fetched each cycle (Total)
526system.cpu.fetch.rateDist::1 933530 0.83% 87.91% # Number of instructions fetched each cycle (Total)
527system.cpu.fetch.rateDist::2 1975700 1.75% 89.66% # Number of instructions fetched each cycle (Total)
528system.cpu.fetch.rateDist::3 908755 0.81% 90.47% # Number of instructions fetched each cycle (Total)
529system.cpu.fetch.rateDist::4 2800334 2.48% 92.95% # Number of instructions fetched each cycle (Total)
530system.cpu.fetch.rateDist::5 638924 0.57% 93.52% # Number of instructions fetched each cycle (Total)
531system.cpu.fetch.rateDist::6 725896 0.64% 94.16% # Number of instructions fetched each cycle (Total)
532system.cpu.fetch.rateDist::7 1007040 0.89% 95.05% # Number of instructions fetched each cycle (Total)
533system.cpu.fetch.rateDist::8 5585375 4.95% 100.00% # Number of instructions fetched each cycle (Total)
534system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
535system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
536system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
537system.cpu.fetch.rateDist::total 112872082 # Number of instructions fetched each cycle (Total)
538system.cpu.fetch.branchRate 0.150506 # Number of branch fetches per cycle
539system.cpu.fetch.rate 0.660136 # Number of inst fetches per cycle
540system.cpu.decode.IdleCycles 24068860 # Number of cycles decode is idle
541system.cpu.decode.BlockedCycles 76820836 # Number of cycles decode is blocked
542system.cpu.decode.RunCycles 9500551 # Number of cycles decode is running
543system.cpu.decode.UnblockCycles 1898196 # Number of cycles decode is unblocking
544system.cpu.decode.SquashCycles 583638 # Number of cycles decode is squashing
545system.cpu.decode.BranchResolved 588301 # Number of times decode resolved a branch
546system.cpu.decode.BranchMispred 42850 # Number of times decode detected a branch misprediction
547system.cpu.decode.DecodedInsts 68299285 # Number of instructions handled by decode
548system.cpu.decode.SquashedInsts 133126 # Number of squashed instructions handled by decode
549system.cpu.rename.SquashCycles 583638 # Number of cycles rename is squashing
550system.cpu.rename.IdleCycles 24994916 # Number of cycles rename is idle
551system.cpu.rename.BlockCycles 47249741 # Number of cycles rename is blocking
552system.cpu.rename.serializeStallCycles 20742683 # count of cycles rename stalled for serializing inst
553system.cpu.rename.RunCycles 10385328 # Number of cycles rename is running
554system.cpu.rename.UnblockCycles 8915774 # Number of cycles rename is unblocking
555system.cpu.rename.RenamedInsts 65865702 # Number of instructions processed by rename
556system.cpu.rename.ROBFullEvents 202022 # Number of times rename has blocked due to ROB full
557system.cpu.rename.IQFullEvents 2036806 # Number of times rename has blocked due to IQ full
558system.cpu.rename.LQFullEvents 141544 # Number of times rename has blocked due to LQ full
559system.cpu.rename.SQFullEvents 4770005 # Number of times rename has blocked due to SQ full
560system.cpu.rename.RenamedOperands 43944287 # Number of destination operands rename has renamed
561system.cpu.rename.RenameLookups 79812474 # Number of register rename lookups that rename has made
562system.cpu.rename.int_rename_lookups 79631676 # Number of integer rename lookups
563system.cpu.rename.fp_rename_lookups 168345 # Number of floating rename lookups
564system.cpu.rename.CommittedMaps 38137411 # Number of HB maps that are committed
565system.cpu.rename.UndoneMaps 5806868 # Number of HB maps that are undone due to squashing
566system.cpu.rename.serializingInsts 1690855 # count of serializing insts renamed
567system.cpu.rename.tempSerializingInsts 241233 # count of temporary serializing insts renamed
568system.cpu.rename.skidInsts 13548292 # count of insts added to the skid buffer
569system.cpu.memDep0.insertedLoads 10425085 # Number of loads inserted to the mem dependence unit.
570system.cpu.memDep0.insertedStores 6927485 # Number of stores inserted to the mem dependence unit.
571system.cpu.memDep0.conflictingLoads 1490397 # Number of conflicting loads.
572system.cpu.memDep0.conflictingStores 1054253 # Number of conflicting stores.
573system.cpu.iq.iqInstsAdded 58626057 # Number of instructions added to the IQ (excludes non-spec)
574system.cpu.iq.iqNonSpecInstsAdded 2139161 # Number of non-speculative instructions added to the IQ
575system.cpu.iq.iqInstsIssued 57592696 # Number of instructions issued
576system.cpu.iq.iqSquashedInstsIssued 51229 # Number of squashed instructions issued
577system.cpu.iq.iqSquashedInstsExamined 7502337 # Number of squashed instructions iterated over during squash; mainly for profiling
578system.cpu.iq.iqSquashedOperandsExamined 3486338 # Number of squashed operands that are examined and possibly removed from graph
579system.cpu.iq.iqSquashedNonSpecRemoved 1478017 # Number of squashed non-spec instructions that were removed
580system.cpu.iq.issued_per_cycle::samples 112872082 # Number of insts issued each cycle
581system.cpu.iq.issued_per_cycle::mean 0.510247 # Number of insts issued each cycle
582system.cpu.iq.issued_per_cycle::stdev 1.252928 # Number of insts issued each cycle
583system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
584system.cpu.iq.issued_per_cycle::0 89394835 79.20% 79.20% # Number of insts issued each cycle
585system.cpu.iq.issued_per_cycle::1 10016384 8.87% 88.07% # Number of insts issued each cycle
586system.cpu.iq.issued_per_cycle::2 4304507 3.81% 91.89% # Number of insts issued each cycle
587system.cpu.iq.issued_per_cycle::3 2950730 2.61% 94.50% # Number of insts issued each cycle
588system.cpu.iq.issued_per_cycle::4 3082787 2.73% 97.23% # Number of insts issued each cycle
589system.cpu.iq.issued_per_cycle::5 1592384 1.41% 98.64% # Number of insts issued each cycle
590system.cpu.iq.issued_per_cycle::6 1013037 0.90% 99.54% # Number of insts issued each cycle
591system.cpu.iq.issued_per_cycle::7 395526 0.35% 99.89% # Number of insts issued each cycle
592system.cpu.iq.issued_per_cycle::8 121892 0.11% 100.00% # Number of insts issued each cycle
593system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
594system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
595system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
596system.cpu.iq.issued_per_cycle::total 112872082 # Number of insts issued each cycle
597system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
598system.cpu.iq.fu_full::IntAlu 212963 18.82% 18.82% # attempts to use FU when none available
599system.cpu.iq.fu_full::IntMult 0 0.00% 18.82% # attempts to use FU when none available
600system.cpu.iq.fu_full::IntDiv 0 0.00% 18.82% # attempts to use FU when none available
601system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.82% # attempts to use FU when none available
602system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.82% # attempts to use FU when none available
603system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.82% # attempts to use FU when none available
604system.cpu.iq.fu_full::FloatMult 0 0.00% 18.82% # attempts to use FU when none available
605system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.82% # attempts to use FU when none available
606system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
607system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.82% # attempts to use FU when none available
608system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.82% # attempts to use FU when none available
609system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.82% # attempts to use FU when none available
610system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.82% # attempts to use FU when none available
611system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.82% # attempts to use FU when none available
612system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.82% # attempts to use FU when none available
613system.cpu.iq.fu_full::SimdMult 0 0.00% 18.82% # attempts to use FU when none available
614system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.82% # attempts to use FU when none available
615system.cpu.iq.fu_full::SimdShift 0 0.00% 18.82% # attempts to use FU when none available
616system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.82% # attempts to use FU when none available
617system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.82% # attempts to use FU when none available
618system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.82% # attempts to use FU when none available
619system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.82% # attempts to use FU when none available
620system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.82% # attempts to use FU when none available
621system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.82% # attempts to use FU when none available
622system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.82% # attempts to use FU when none available
623system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.82% # attempts to use FU when none available
624system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.82% # attempts to use FU when none available
625system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.82% # attempts to use FU when none available
626system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.82% # attempts to use FU when none available
627system.cpu.iq.fu_full::MemRead 545078 48.16% 66.97% # attempts to use FU when none available
628system.cpu.iq.fu_full::MemWrite 373836 33.03% 100.00% # attempts to use FU when none available
629system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
630system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
631system.cpu.iq.FU_type_0::No_OpClass 7286 0.01% 0.01% # Type of FU issued
632system.cpu.iq.FU_type_0::IntAlu 39097776 67.89% 67.90% # Type of FU issued
633system.cpu.iq.FU_type_0::IntMult 61804 0.11% 68.01% # Type of FU issued
634system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.01% # Type of FU issued
635system.cpu.iq.FU_type_0::FloatAdd 38376 0.07% 68.07% # Type of FU issued
636system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.07% # Type of FU issued
637system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.07% # Type of FU issued
638system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.07% # Type of FU issued
639system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.08% # Type of FU issued
640system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.08% # Type of FU issued
641system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.08% # Type of FU issued
642system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.08% # Type of FU issued
643system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.08% # Type of FU issued
644system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.08% # Type of FU issued
645system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.08% # Type of FU issued
646system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.08% # Type of FU issued
647system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.08% # Type of FU issued
648system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.08% # Type of FU issued
649system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.08% # Type of FU issued
650system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.08% # Type of FU issued
651system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.08% # Type of FU issued
652system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.08% # Type of FU issued
653system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.08% # Type of FU issued
654system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.08% # Type of FU issued
655system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.08% # Type of FU issued
656system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.08% # Type of FU issued
657system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.08% # Type of FU issued
658system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.08% # Type of FU issued
659system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.08% # Type of FU issued
660system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.08% # Type of FU issued
661system.cpu.iq.FU_type_0::MemRead 10712581 18.60% 86.68% # Type of FU issued
662system.cpu.iq.FU_type_0::MemWrite 6722276 11.67% 98.35% # Type of FU issued
663system.cpu.iq.FU_type_0::IprAccess 948961 1.65% 100.00% # Type of FU issued
664system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
665system.cpu.iq.FU_type_0::total 57592696 # Type of FU issued
666system.cpu.iq.rate 0.486832 # Inst issue rate
667system.cpu.iq.fu_busy_cnt 1131877 # FU busy when requested
668system.cpu.iq.fu_busy_rate 0.019653 # FU busy rate (busy events/executed inst)
669system.cpu.iq.int_inst_queue_reads 228528169 # Number of integer instruction queue reads
670system.cpu.iq.int_inst_queue_writes 67952558 # Number of integer instruction queue writes
671system.cpu.iq.int_inst_queue_wakeup_accesses 55916727 # Number of integer instruction queue wakeup accesses
672system.cpu.iq.fp_inst_queue_reads 712410 # Number of floating instruction queue reads
673system.cpu.iq.fp_inst_queue_writes 334609 # Number of floating instruction queue writes
674system.cpu.iq.fp_inst_queue_wakeup_accesses 328997 # Number of floating instruction queue wakeup accesses
675system.cpu.iq.int_alu_accesses 58334880 # Number of integer alu accesses
676system.cpu.iq.fp_alu_accesses 382407 # Number of floating point alu accesses
677system.cpu.iew.lsq.thread0.forwLoads 639606 # Number of loads that had data forwarded from stores
678system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
679system.cpu.iew.lsq.thread0.squashedLoads 1340629 # Number of loads squashed
680system.cpu.iew.lsq.thread0.ignoredResponses 4088 # Number of memory responses ignored because the instruction is squashed
681system.cpu.iew.lsq.thread0.memOrderViolation 20047 # Number of memory ordering violations
682system.cpu.iew.lsq.thread0.squashedStores 553798 # Number of stores squashed
683system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
684system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
685system.cpu.iew.lsq.thread0.rescheduledLoads 18287 # Number of loads that were rescheduled
686system.cpu.iew.lsq.thread0.cacheBlocked 539247 # Number of times an access to memory failed due to the cache being blocked
687system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
688system.cpu.iew.iewSquashCycles 583638 # Number of cycles IEW is squashing
689system.cpu.iew.iewBlockCycles 44307486 # Number of cycles IEW is blocking
690system.cpu.iew.iewUnblockCycles 616008 # Number of cycles IEW is unblocking
691system.cpu.iew.iewDispatchedInsts 64468948 # Number of instructions dispatched to IQ
692system.cpu.iew.iewDispSquashedInsts 145079 # Number of squashed instructions skipped by dispatch
693system.cpu.iew.iewDispLoadInsts 10425085 # Number of dispatched load instructions
694system.cpu.iew.iewDispStoreInsts 6927485 # Number of dispatched store instructions
695system.cpu.iew.iewDispNonSpecInsts 1890835 # Number of dispatched non-speculative instructions
696system.cpu.iew.iewIQFullEvents 42893 # Number of times the IQ has become full, causing a stall
697system.cpu.iew.iewLSQFullEvents 369751 # Number of times the LSQ has become full, causing a stall
698system.cpu.iew.memOrderViolationEvents 20047 # Number of memory order violations
699system.cpu.iew.predictedTakenIncorrect 190429 # Number of branches that were predicted taken incorrectly
700system.cpu.iew.predictedNotTakenIncorrect 410127 # Number of branches that were predicted not taken incorrectly
701system.cpu.iew.branchMispredicts 600556 # Number of branch mispredicts detected at execute
702system.cpu.iew.iewExecutedInsts 57009373 # Number of executed instructions
703system.cpu.iew.iewExecLoadInsts 10371242 # Number of load instructions executed
704system.cpu.iew.iewExecSquashedInsts 583322 # Number of squashed instructions skipped in execute
705system.cpu.iew.exec_swp 0 # number of swp insts executed
706system.cpu.iew.exec_nop 3703730 # number of nop insts executed
707system.cpu.iew.exec_refs 17042240 # number of memory reference insts executed
708system.cpu.iew.exec_branches 8981920 # Number of branches executed
709system.cpu.iew.exec_stores 6670998 # Number of stores executed
710system.cpu.iew.exec_rate 0.481901 # Inst execution rate
711system.cpu.iew.wb_sent 56380366 # cumulative count of insts sent to commit
712system.cpu.iew.wb_count 56245724 # cumulative count of insts written-back
713system.cpu.iew.wb_producers 28936691 # num instructions producing a value
714system.cpu.iew.wb_consumers 40310167 # num instructions consuming a value
715system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
716system.cpu.iew.wb_rate 0.475446 # insts written-back per cycle
717system.cpu.iew.wb_fanout 0.717851 # average fanout of values written-back
718system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
719system.cpu.commit.commitSquashedInsts 8239182 # The number of squashed insts skipped by commit
720system.cpu.commit.commitNonSpecStalls 661144 # The number of times commit has been forced to stall to communicate backwards
721system.cpu.commit.branchMispredicts 548042 # The number of times a branch was mispredicted
722system.cpu.commit.committed_per_cycle::samples 111437316 # Number of insts commited each cycle
723system.cpu.commit.committed_per_cycle::mean 0.503568 # Number of insts commited each cycle
724system.cpu.commit.committed_per_cycle::stdev 1.455315 # Number of insts commited each cycle
725system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
726system.cpu.commit.committed_per_cycle::0 91810154 82.39% 82.39% # Number of insts commited each cycle
727system.cpu.commit.committed_per_cycle::1 7802563 7.00% 89.39% # Number of insts commited each cycle
728system.cpu.commit.committed_per_cycle::2 4132031 3.71% 93.10% # Number of insts commited each cycle
729system.cpu.commit.committed_per_cycle::3 2155493 1.93% 95.03% # Number of insts commited each cycle
730system.cpu.commit.committed_per_cycle::4 1853584 1.66% 96.69% # Number of insts commited each cycle
731system.cpu.commit.committed_per_cycle::5 616181 0.55% 97.25% # Number of insts commited each cycle
732system.cpu.commit.committed_per_cycle::6 467348 0.42% 97.67% # Number of insts commited each cycle
733system.cpu.commit.committed_per_cycle::7 515869 0.46% 98.13% # Number of insts commited each cycle
734system.cpu.commit.committed_per_cycle::8 2084093 1.87% 100.00% # Number of insts commited each cycle
735system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
736system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
737system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
738system.cpu.commit.committed_per_cycle::total 111437316 # Number of insts commited each cycle
739system.cpu.commit.committedInsts 56116260 # Number of instructions committed
740system.cpu.commit.committedOps 56116260 # Number of ops (including micro ops) committed
741system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
742system.cpu.commit.refs 15458143 # Number of memory references committed
743system.cpu.commit.loads 9084456 # Number of loads committed
744system.cpu.commit.membars 226334 # Number of memory barriers committed
745system.cpu.commit.branches 8434463 # Number of branches committed
746system.cpu.commit.fp_insts 324518 # Number of committed floating point instructions.
747system.cpu.commit.int_insts 51967854 # Number of committed integer instructions.
748system.cpu.commit.function_calls 739911 # Number of function calls committed.
749system.cpu.commit.op_class_0::No_OpClass 3195933 5.70% 5.70% # Class of committed instruction
750system.cpu.commit.op_class_0::IntAlu 36178550 64.47% 70.17% # Class of committed instruction
751system.cpu.commit.op_class_0::IntMult 60663 0.11% 70.27% # Class of committed instruction
752system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.27% # Class of committed instruction
753system.cpu.commit.op_class_0::FloatAdd 38089 0.07% 70.34% # Class of committed instruction
754system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.34% # Class of committed instruction
755system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.34% # Class of committed instruction
756system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.34% # Class of committed instruction
757system.cpu.commit.op_class_0::FloatDiv 3636 0.01% 70.35% # Class of committed instruction
758system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 70.35% # Class of committed instruction
759system.cpu.commit.op_class_0::SimdAdd 0 0.00% 70.35% # Class of committed instruction
760system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 70.35% # Class of committed instruction
761system.cpu.commit.op_class_0::SimdAlu 0 0.00% 70.35% # Class of committed instruction
762system.cpu.commit.op_class_0::SimdCmp 0 0.00% 70.35% # Class of committed instruction
763system.cpu.commit.op_class_0::SimdCvt 0 0.00% 70.35% # Class of committed instruction
764system.cpu.commit.op_class_0::SimdMisc 0 0.00% 70.35% # Class of committed instruction
765system.cpu.commit.op_class_0::SimdMult 0 0.00% 70.35% # Class of committed instruction
766system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 70.35% # Class of committed instruction
767system.cpu.commit.op_class_0::SimdShift 0 0.00% 70.35% # Class of committed instruction
768system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 70.35% # Class of committed instruction
769system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 70.35% # Class of committed instruction
770system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 70.35% # Class of committed instruction
771system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 70.35% # Class of committed instruction
772system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 70.35% # Class of committed instruction
773system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 70.35% # Class of committed instruction
774system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 70.35% # Class of committed instruction
775system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 70.35% # Class of committed instruction
776system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 70.35% # Class of committed instruction
777system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 70.35% # Class of committed instruction
778system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 70.35% # Class of committed instruction
779system.cpu.commit.op_class_0::MemRead 9310790 16.59% 86.94% # Class of committed instruction
780system.cpu.commit.op_class_0::MemWrite 6379639 11.37% 98.31% # Class of committed instruction
781system.cpu.commit.op_class_0::IprAccess 948960 1.69% 100.00% # Class of committed instruction
782system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
783system.cpu.commit.op_class_0::total 56116260 # Class of committed instruction
784system.cpu.commit.bw_lim_events 2084093 # number cycles where commit BW limit reached
785system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
786system.cpu.rob.rob_reads 173459156 # The number of ROB reads
787system.cpu.rob.rob_writes 130141826 # The number of ROB writes
788system.cpu.timesIdled 576115 # Number of times that the entire CPU went into an idle state and unscheduled itself
789system.cpu.idleCycles 5428979 # Total number of cycles that the CPU has spent unscheduled due to idling
790system.cpu.quiesceCycles 3599776298 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
791system.cpu.committedInsts 52927600 # Number of Instructions Simulated
792system.cpu.committedOps 52927600 # Number of Ops (including micro ops) Simulated
793system.cpu.cpi 2.235149 # CPI: Cycles Per Instruction
794system.cpu.cpi_total 2.235149 # CPI: Total CPI of All Threads
795system.cpu.ipc 0.447398 # IPC: Instructions Per Cycle
796system.cpu.ipc_total 0.447398 # IPC: Total IPC of All Threads
797system.cpu.int_regfile_reads 74648651 # number of integer regfile reads
798system.cpu.int_regfile_writes 40584029 # number of integer regfile writes
799system.cpu.fp_regfile_reads 166982 # number of floating regfile reads
800system.cpu.fp_regfile_writes 167600 # number of floating regfile writes
801system.cpu.misc_regfile_reads 2029015 # number of misc regfile reads
802system.cpu.misc_regfile_writes 939371 # number of misc regfile writes
803system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
804system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
805system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
806system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA
807system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU
808system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post
809system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR
810system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU
811system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post
812system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR
813system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU
814system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post
815system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR
816system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU
817system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post
818system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR
819system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU
820system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post
821system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR
822system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU
823system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post
824system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR
825system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU
826system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post
827system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR
828system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU
829system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post
830system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR
831system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
832system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
833system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
834system.iobus.trans_dist::ReadReq 7103 # Transaction distribution
835system.iobus.trans_dist::ReadResp 7103 # Transaction distribution
836system.iobus.trans_dist::WriteReq 51063 # Transaction distribution
837system.iobus.trans_dist::WriteResp 51149 # Transaction distribution
838system.iobus.trans_dist::WriteInvalidateReq 86 # Transaction distribution
839system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 5050 # Packet count per connected master and slave (bytes)
840system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 472 # Packet count per connected master and slave (bytes)
841system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes)
842system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes)
843system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio 180 # Packet count per connected master and slave (bytes)
844system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio 18120 # Packet count per connected master and slave (bytes)
845system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio 1904 # Packet count per connected master and slave (bytes)
846system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio 6672 # Packet count per connected master and slave (bytes)
847system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf 294 # Packet count per connected master and slave (bytes)
848system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes)
849system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf 180 # Packet count per connected master and slave (bytes)
850system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio 60 # Packet count per connected master and slave (bytes)
851system.iobus.pkt_count_system.bridge.master::total 33054 # Packet count per connected master and slave (bytes)
852system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83450 # Packet count per connected master and slave (bytes)
853system.iobus.pkt_count_system.tsunami.ide.dma::total 83450 # Packet count per connected master and slave (bytes)
854system.iobus.pkt_count::total 116504 # Packet count per connected master and slave (bytes)
855system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio 20200 # Cumulative packet size per connected master and slave (bytes)
856system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio 1888 # Cumulative packet size per connected master and slave (bytes)
857system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
858system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
859system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes)
860system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio 9060 # Cumulative packet size per connected master and slave (bytes)
861system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio 7596 # Cumulative packet size per connected master and slave (bytes)
862system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes)
863system.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes)
864system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
865system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes)
866system.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes)
867system.iobus.pkt_size_system.bridge.master::total 44140 # Cumulative packet size per connected master and slave (bytes)
868system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661608 # Cumulative packet size per connected master and slave (bytes)
869system.iobus.pkt_size_system.tsunami.ide.dma::total 2661608 # Cumulative packet size per connected master and slave (bytes)
870system.iobus.pkt_size::total 2705748 # Cumulative packet size per connected master and slave (bytes)
871system.iobus.reqLayer0.occupancy 4661000 # Layer occupancy (ticks)
872system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
873system.iobus.reqLayer1.occupancy 353000 # Layer occupancy (ticks)
874system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
875system.iobus.reqLayer2.occupancy 9000 # Layer occupancy (ticks)
876system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
877system.iobus.reqLayer6.occupancy 9000 # Layer occupancy (ticks)
878system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
879system.iobus.reqLayer22.occupancy 155000 # Layer occupancy (ticks)
880system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%)
881system.iobus.reqLayer23.occupancy 13484000 # Layer occupancy (ticks)
882system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%)
883system.iobus.reqLayer24.occupancy 1887000 # Layer occupancy (ticks)
884system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%)
885system.iobus.reqLayer25.occupancy 5166000 # Layer occupancy (ticks)
886system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%)
887system.iobus.reqLayer26.occupancy 184000 # Layer occupancy (ticks)
888system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%)
889system.iobus.reqLayer27.occupancy 76000 # Layer occupancy (ticks)
890system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%)
891system.iobus.reqLayer28.occupancy 110000 # Layer occupancy (ticks)
892system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%)
893system.iobus.reqLayer29.occupancy 374547621 # Layer occupancy (ticks)
894system.iobus.reqLayer29.utilization 0.0 # Layer utilization (%)
895system.iobus.reqLayer30.occupancy 30000 # Layer occupancy (ticks)
896system.iobus.reqLayer30.utilization 0.0 # Layer utilization (%)
897system.iobus.respLayer0.occupancy 23457000 # Layer occupancy (ticks)
898system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
899system.iobus.respLayer1.occupancy 42014789 # Layer occupancy (ticks)
900system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
901system.cpu.toL2Bus.trans_dist::ReadReq 2147499 # Transaction distribution
902system.cpu.toL2Bus.trans_dist::ReadResp 2147393 # Transaction distribution
903system.cpu.toL2Bus.trans_dist::WriteReq 9597 # Transaction distribution
904system.cpu.toL2Bus.trans_dist::WriteResp 9597 # Transaction distribution
905system.cpu.toL2Bus.trans_dist::Writeback 842679 # Transaction distribution
906system.cpu.toL2Bus.trans_dist::WriteInvalidateReq 41561 # Transaction distribution
907system.cpu.toL2Bus.trans_dist::UpgradeReq 81 # Transaction distribution
908system.cpu.toL2Bus.trans_dist::SCUpgradeReq 26 # Transaction distribution
909system.cpu.toL2Bus.trans_dist::UpgradeResp 107 # Transaction distribution
910system.cpu.toL2Bus.trans_dist::ReadExReq 301934 # Transaction distribution
911system.cpu.toL2Bus.trans_dist::ReadExResp 301934 # Transaction distribution
912system.cpu.toL2Bus.trans_dist::BadAddressError 89 # Transaction distribution
913system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2074254 # Packet count per connected master and slave (bytes)
914system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3686339 # Packet count per connected master and slave (bytes)
915system.cpu.toL2Bus.pkt_count::total 5760593 # Packet count per connected master and slave (bytes)
916system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 66370688 # Cumulative packet size per connected master and slave (bytes)
917system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143907436 # Cumulative packet size per connected master and slave (bytes)
918system.cpu.toL2Bus.pkt_size::total 210278124 # Cumulative packet size per connected master and slave (bytes)
919system.cpu.toL2Bus.snoops 42060 # Total snoops (count)
920system.cpu.toL2Bus.snoop_fanout::samples 3326850 # Request fanout histogram
921system.cpu.toL2Bus.snoop_fanout::mean 1.012545 # Request fanout histogram
922system.cpu.toL2Bus.snoop_fanout::stdev 0.111298 # Request fanout histogram
923system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
924system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
925system.cpu.toL2Bus.snoop_fanout::1 3285116 98.75% 98.75% # Request fanout histogram
926system.cpu.toL2Bus.snoop_fanout::2 41734 1.25% 100.00% # Request fanout histogram
927system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
928system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
929system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
930system.cpu.toL2Bus.snoop_fanout::total 3326850 # Request fanout histogram
931system.cpu.toL2Bus.reqLayer0.occupancy 2498300996 # Layer occupancy (ticks)
932system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
933system.cpu.toL2Bus.snoopLayer0.occupancy 234000 # Layer occupancy (ticks)
934system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
935system.cpu.toL2Bus.respLayer0.occupancy 1559854344 # Layer occupancy (ticks)
936system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
937system.cpu.toL2Bus.respLayer1.occupancy 2189806641 # Layer occupancy (ticks)
938system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
939system.cpu.icache.tags.replacements 1036451 # number of replacements
940system.cpu.icache.tags.tagsinuse 509.402237 # Cycle average of tags in use
941system.cpu.icache.tags.total_refs 7937240 # Total number of references to valid blocks.
942system.cpu.icache.tags.sampled_refs 1036959 # Sample count of references to valid blocks.
943system.cpu.icache.tags.avg_refs 7.654343 # Average number of references to valid blocks.
944system.cpu.icache.tags.warmup_cycle 26422155250 # Cycle when the warmup percentage was hit.
945system.cpu.icache.tags.occ_blocks::cpu.inst 509.402237 # Average occupied blocks per requestor
946system.cpu.icache.tags.occ_percent::cpu.inst 0.994926 # Average percentage of cache occupancy
947system.cpu.icache.tags.occ_percent::total 0.994926 # Average percentage of cache occupancy
948system.cpu.icache.tags.occ_task_id_blocks::1024 508 # Occupied blocks per task id
949system.cpu.icache.tags.age_task_id_blocks_1024::0 71 # Occupied blocks per task id
950system.cpu.icache.tags.age_task_id_blocks_1024::1 138 # Occupied blocks per task id
951system.cpu.icache.tags.age_task_id_blocks_1024::2 299 # Occupied blocks per task id
952system.cpu.icache.tags.occ_task_id_percent::1024 0.992188 # Percentage of cache occupancy per task id
953system.cpu.icache.tags.tag_accesses 10062742 # Number of tag accesses
954system.cpu.icache.tags.data_accesses 10062742 # Number of data accesses
955system.cpu.icache.ReadReq_hits::cpu.inst 7937241 # number of ReadReq hits
956system.cpu.icache.ReadReq_hits::total 7937241 # number of ReadReq hits
957system.cpu.icache.demand_hits::cpu.inst 7937241 # number of demand (read+write) hits
958system.cpu.icache.demand_hits::total 7937241 # number of demand (read+write) hits
959system.cpu.icache.overall_hits::cpu.inst 7937241 # number of overall hits
960system.cpu.icache.overall_hits::total 7937241 # number of overall hits
961system.cpu.icache.ReadReq_misses::cpu.inst 1088289 # number of ReadReq misses
962system.cpu.icache.ReadReq_misses::total 1088289 # number of ReadReq misses
963system.cpu.icache.demand_misses::cpu.inst 1088289 # number of demand (read+write) misses
964system.cpu.icache.demand_misses::total 1088289 # number of demand (read+write) misses
965system.cpu.icache.overall_misses::cpu.inst 1088289 # number of overall misses
966system.cpu.icache.overall_misses::total 1088289 # number of overall misses
967system.cpu.icache.ReadReq_miss_latency::cpu.inst 15130440508 # number of ReadReq miss cycles
968system.cpu.icache.ReadReq_miss_latency::total 15130440508 # number of ReadReq miss cycles
969system.cpu.icache.demand_miss_latency::cpu.inst 15130440508 # number of demand (read+write) miss cycles
970system.cpu.icache.demand_miss_latency::total 15130440508 # number of demand (read+write) miss cycles
971system.cpu.icache.overall_miss_latency::cpu.inst 15130440508 # number of overall miss cycles
972system.cpu.icache.overall_miss_latency::total 15130440508 # number of overall miss cycles
973system.cpu.icache.ReadReq_accesses::cpu.inst 9025530 # number of ReadReq accesses(hits+misses)
974system.cpu.icache.ReadReq_accesses::total 9025530 # number of ReadReq accesses(hits+misses)
975system.cpu.icache.demand_accesses::cpu.inst 9025530 # number of demand (read+write) accesses
976system.cpu.icache.demand_accesses::total 9025530 # number of demand (read+write) accesses
977system.cpu.icache.overall_accesses::cpu.inst 9025530 # number of overall (read+write) accesses
978system.cpu.icache.overall_accesses::total 9025530 # number of overall (read+write) accesses
979system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.120579 # miss rate for ReadReq accesses
980system.cpu.icache.ReadReq_miss_rate::total 0.120579 # miss rate for ReadReq accesses
981system.cpu.icache.demand_miss_rate::cpu.inst 0.120579 # miss rate for demand accesses
982system.cpu.icache.demand_miss_rate::total 0.120579 # miss rate for demand accesses
983system.cpu.icache.overall_miss_rate::cpu.inst 0.120579 # miss rate for overall accesses
984system.cpu.icache.overall_miss_rate::total 0.120579 # miss rate for overall accesses
985system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13902.961904 # average ReadReq miss latency
986system.cpu.icache.ReadReq_avg_miss_latency::total 13902.961904 # average ReadReq miss latency
987system.cpu.icache.demand_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
988system.cpu.icache.demand_avg_miss_latency::total 13902.961904 # average overall miss latency
989system.cpu.icache.overall_avg_miss_latency::cpu.inst 13902.961904 # average overall miss latency
990system.cpu.icache.overall_avg_miss_latency::total 13902.961904 # average overall miss latency
991system.cpu.icache.blocked_cycles::no_mshrs 4627 # number of cycles access was blocked
992system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
993system.cpu.icache.blocked::no_mshrs 203 # number of cycles access was blocked
994system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
995system.cpu.icache.avg_blocked_cycles::no_mshrs 22.793103 # average number of cycles each access was blocked
996system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
997system.cpu.icache.fast_writes 0 # number of fast writes performed
998system.cpu.icache.cache_copies 0 # number of cache copies performed
999system.cpu.icache.ReadReq_mshr_hits::cpu.inst 51077 # number of ReadReq MSHR hits
1000system.cpu.icache.ReadReq_mshr_hits::total 51077 # number of ReadReq MSHR hits
1001system.cpu.icache.demand_mshr_hits::cpu.inst 51077 # number of demand (read+write) MSHR hits
1002system.cpu.icache.demand_mshr_hits::total 51077 # number of demand (read+write) MSHR hits
1003system.cpu.icache.overall_mshr_hits::cpu.inst 51077 # number of overall MSHR hits
1004system.cpu.icache.overall_mshr_hits::total 51077 # number of overall MSHR hits
1005system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1037212 # number of ReadReq MSHR misses
1006system.cpu.icache.ReadReq_mshr_misses::total 1037212 # number of ReadReq MSHR misses
1007system.cpu.icache.demand_mshr_misses::cpu.inst 1037212 # number of demand (read+write) MSHR misses
1008system.cpu.icache.demand_mshr_misses::total 1037212 # number of demand (read+write) MSHR misses
1009system.cpu.icache.overall_mshr_misses::cpu.inst 1037212 # number of overall MSHR misses
1010system.cpu.icache.overall_mshr_misses::total 1037212 # number of overall MSHR misses
1011system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12445124401 # number of ReadReq MSHR miss cycles
1012system.cpu.icache.ReadReq_mshr_miss_latency::total 12445124401 # number of ReadReq MSHR miss cycles
1013system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12445124401 # number of demand (read+write) MSHR miss cycles
1014system.cpu.icache.demand_mshr_miss_latency::total 12445124401 # number of demand (read+write) MSHR miss cycles
1015system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12445124401 # number of overall MSHR miss cycles
1016system.cpu.icache.overall_mshr_miss_latency::total 12445124401 # number of overall MSHR miss cycles
1017system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for ReadReq accesses
1018system.cpu.icache.ReadReq_mshr_miss_rate::total 0.114920 # mshr miss rate for ReadReq accesses
1019system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for demand accesses
1020system.cpu.icache.demand_mshr_miss_rate::total 0.114920 # mshr miss rate for demand accesses
1021system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.114920 # mshr miss rate for overall accesses
1022system.cpu.icache.overall_mshr_miss_rate::total 0.114920 # mshr miss rate for overall accesses
1023system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11998.631332 # average ReadReq mshr miss latency
1024system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11998.631332 # average ReadReq mshr miss latency
1025system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
1026system.cpu.icache.demand_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
1027system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11998.631332 # average overall mshr miss latency
1028system.cpu.icache.overall_avg_mshr_miss_latency::total 11998.631332 # average overall mshr miss latency
1029system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
1030system.cpu.l2cache.tags.replacements 338311 # number of replacements
1031system.cpu.l2cache.tags.tagsinuse 65336.723406 # Cycle average of tags in use
1032system.cpu.l2cache.tags.total_refs 2577279 # Total number of references to valid blocks.
1033system.cpu.l2cache.tags.sampled_refs 403479 # Sample count of references to valid blocks.
1034system.cpu.l2cache.tags.avg_refs 6.387641 # Average number of references to valid blocks.
1035system.cpu.l2cache.tags.warmup_cycle 5538371750 # Cycle when the warmup percentage was hit.
1036system.cpu.l2cache.tags.occ_blocks::writebacks 53740.150485 # Average occupied blocks per requestor
1037system.cpu.l2cache.tags.occ_blocks::cpu.inst 5341.296148 # Average occupied blocks per requestor
1038system.cpu.l2cache.tags.occ_blocks::cpu.data 6255.276773 # Average occupied blocks per requestor
1039system.cpu.l2cache.tags.occ_percent::writebacks 0.820010 # Average percentage of cache occupancy
1040system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081502 # Average percentage of cache occupancy
1041system.cpu.l2cache.tags.occ_percent::cpu.data 0.095448 # Average percentage of cache occupancy
1042system.cpu.l2cache.tags.occ_percent::total 0.996959 # Average percentage of cache occupancy
1043system.cpu.l2cache.tags.occ_task_id_blocks::1024 65168 # Occupied blocks per task id
1044system.cpu.l2cache.tags.age_task_id_blocks_1024::0 497 # Occupied blocks per task id
1045system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3500 # Occupied blocks per task id
1046system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3328 # Occupied blocks per task id
1047system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2421 # Occupied blocks per task id
1048system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55422 # Occupied blocks per task id
1049system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994385 # Percentage of cache occupancy per task id
1050system.cpu.l2cache.tags.tag_accesses 26985288 # Number of tag accesses
1051system.cpu.l2cache.tags.data_accesses 26985288 # Number of data accesses
1052system.cpu.l2cache.ReadReq_hits::cpu.inst 1021912 # number of ReadReq hits
1053system.cpu.l2cache.ReadReq_hits::cpu.data 829370 # number of ReadReq hits
1054system.cpu.l2cache.ReadReq_hits::total 1851282 # number of ReadReq hits
1055system.cpu.l2cache.Writeback_hits::writebacks 842679 # number of Writeback hits
1056system.cpu.l2cache.Writeback_hits::total 842679 # number of Writeback hits
1057system.cpu.l2cache.UpgradeReq_hits::cpu.data 33 # number of UpgradeReq hits
1058system.cpu.l2cache.UpgradeReq_hits::total 33 # number of UpgradeReq hits
1059system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 21 # number of SCUpgradeReq hits
1060system.cpu.l2cache.SCUpgradeReq_hits::total 21 # number of SCUpgradeReq hits
1061system.cpu.l2cache.ReadExReq_hits::cpu.data 186572 # number of ReadExReq hits
1062system.cpu.l2cache.ReadExReq_hits::total 186572 # number of ReadExReq hits
1063system.cpu.l2cache.demand_hits::cpu.inst 1021912 # number of demand (read+write) hits
1064system.cpu.l2cache.demand_hits::cpu.data 1015942 # number of demand (read+write) hits
1065system.cpu.l2cache.demand_hits::total 2037854 # number of demand (read+write) hits
1066system.cpu.l2cache.overall_hits::cpu.inst 1021912 # number of overall hits
1067system.cpu.l2cache.overall_hits::cpu.data 1015942 # number of overall hits
1068system.cpu.l2cache.overall_hits::total 2037854 # number of overall hits
1069system.cpu.l2cache.ReadReq_misses::cpu.inst 15130 # number of ReadReq misses
1070system.cpu.l2cache.ReadReq_misses::cpu.data 273814 # number of ReadReq misses
1071system.cpu.l2cache.ReadReq_misses::total 288944 # number of ReadReq misses
1072system.cpu.l2cache.UpgradeReq_misses::cpu.data 48 # number of UpgradeReq misses
1073system.cpu.l2cache.UpgradeReq_misses::total 48 # number of UpgradeReq misses
1074system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 5 # number of SCUpgradeReq misses
1075system.cpu.l2cache.SCUpgradeReq_misses::total 5 # number of SCUpgradeReq misses
1076system.cpu.l2cache.ReadExReq_misses::cpu.data 115362 # number of ReadExReq misses
1077system.cpu.l2cache.ReadExReq_misses::total 115362 # number of ReadExReq misses
1078system.cpu.l2cache.demand_misses::cpu.inst 15130 # number of demand (read+write) misses
1079system.cpu.l2cache.demand_misses::cpu.data 389176 # number of demand (read+write) misses
1080system.cpu.l2cache.demand_misses::total 404306 # number of demand (read+write) misses
1081system.cpu.l2cache.overall_misses::cpu.inst 15130 # number of overall misses
1082system.cpu.l2cache.overall_misses::cpu.data 389176 # number of overall misses
1083system.cpu.l2cache.overall_misses::total 404306 # number of overall misses
1084system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1158124750 # number of ReadReq miss cycles
1085system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17992143250 # number of ReadReq miss cycles
1086system.cpu.l2cache.ReadReq_miss_latency::total 19150268000 # number of ReadReq miss cycles
1087system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 194993 # number of UpgradeReq miss cycles
1088system.cpu.l2cache.UpgradeReq_miss_latency::total 194993 # number of UpgradeReq miss cycles
1089system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 69497 # number of SCUpgradeReq miss cycles
1090system.cpu.l2cache.SCUpgradeReq_miss_latency::total 69497 # number of SCUpgradeReq miss cycles
1091system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9692879611 # number of ReadExReq miss cycles
1092system.cpu.l2cache.ReadExReq_miss_latency::total 9692879611 # number of ReadExReq miss cycles
1093system.cpu.l2cache.demand_miss_latency::cpu.inst 1158124750 # number of demand (read+write) miss cycles
1094system.cpu.l2cache.demand_miss_latency::cpu.data 27685022861 # number of demand (read+write) miss cycles
1095system.cpu.l2cache.demand_miss_latency::total 28843147611 # number of demand (read+write) miss cycles
1096system.cpu.l2cache.overall_miss_latency::cpu.inst 1158124750 # number of overall miss cycles
1097system.cpu.l2cache.overall_miss_latency::cpu.data 27685022861 # number of overall miss cycles
1098system.cpu.l2cache.overall_miss_latency::total 28843147611 # number of overall miss cycles
1099system.cpu.l2cache.ReadReq_accesses::cpu.inst 1037042 # number of ReadReq accesses(hits+misses)
1100system.cpu.l2cache.ReadReq_accesses::cpu.data 1103184 # number of ReadReq accesses(hits+misses)
1101system.cpu.l2cache.ReadReq_accesses::total 2140226 # number of ReadReq accesses(hits+misses)
1102system.cpu.l2cache.Writeback_accesses::writebacks 842679 # number of Writeback accesses(hits+misses)
1103system.cpu.l2cache.Writeback_accesses::total 842679 # number of Writeback accesses(hits+misses)
1104system.cpu.l2cache.UpgradeReq_accesses::cpu.data 81 # number of UpgradeReq accesses(hits+misses)
1105system.cpu.l2cache.UpgradeReq_accesses::total 81 # number of UpgradeReq accesses(hits+misses)
1106system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 26 # number of SCUpgradeReq accesses(hits+misses)
1107system.cpu.l2cache.SCUpgradeReq_accesses::total 26 # number of SCUpgradeReq accesses(hits+misses)
1108system.cpu.l2cache.ReadExReq_accesses::cpu.data 301934 # number of ReadExReq accesses(hits+misses)
1109system.cpu.l2cache.ReadExReq_accesses::total 301934 # number of ReadExReq accesses(hits+misses)
1110system.cpu.l2cache.demand_accesses::cpu.inst 1037042 # number of demand (read+write) accesses
1111system.cpu.l2cache.demand_accesses::cpu.data 1405118 # number of demand (read+write) accesses
1112system.cpu.l2cache.demand_accesses::total 2442160 # number of demand (read+write) accesses
1113system.cpu.l2cache.overall_accesses::cpu.inst 1037042 # number of overall (read+write) accesses
1114system.cpu.l2cache.overall_accesses::cpu.data 1405118 # number of overall (read+write) accesses
1115system.cpu.l2cache.overall_accesses::total 2442160 # number of overall (read+write) accesses
1116system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014590 # miss rate for ReadReq accesses
1117system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248203 # miss rate for ReadReq accesses
1118system.cpu.l2cache.ReadReq_miss_rate::total 0.135006 # miss rate for ReadReq accesses
1119system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.592593 # miss rate for UpgradeReq accesses
1120system.cpu.l2cache.UpgradeReq_miss_rate::total 0.592593 # miss rate for UpgradeReq accesses
1121system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.192308 # miss rate for SCUpgradeReq accesses
1122system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.192308 # miss rate for SCUpgradeReq accesses
1123system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.382077 # miss rate for ReadExReq accesses
1124system.cpu.l2cache.ReadExReq_miss_rate::total 0.382077 # miss rate for ReadExReq accesses
1125system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014590 # miss rate for demand accesses
1126system.cpu.l2cache.demand_miss_rate::cpu.data 0.276970 # miss rate for demand accesses
1127system.cpu.l2cache.demand_miss_rate::total 0.165553 # miss rate for demand accesses
1128system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014590 # miss rate for overall accesses
1129system.cpu.l2cache.overall_miss_rate::cpu.data 0.276970 # miss rate for overall accesses
1130system.cpu.l2cache.overall_miss_rate::total 0.165553 # miss rate for overall accesses
1131system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76544.927297 # average ReadReq miss latency
1132system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65709.362012 # average ReadReq miss latency
1133system.cpu.l2cache.ReadReq_avg_miss_latency::total 66276.745667 # average ReadReq miss latency
1134system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 4062.354167 # average UpgradeReq miss latency
1135system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 4062.354167 # average UpgradeReq miss latency
1136system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 13899.400000 # average SCUpgradeReq miss latency
1137system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 13899.400000 # average SCUpgradeReq miss latency
1138system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 84021.424828 # average ReadExReq miss latency
1139system.cpu.l2cache.ReadExReq_avg_miss_latency::total 84021.424828 # average ReadExReq miss latency
1140system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
1141system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
1142system.cpu.l2cache.demand_avg_miss_latency::total 71339.895057 # average overall miss latency
1143system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76544.927297 # average overall miss latency
1144system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71137.538957 # average overall miss latency
1145system.cpu.l2cache.overall_avg_miss_latency::total 71339.895057 # average overall miss latency
1146system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1147system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1148system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
1149system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1150system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1151system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1152system.cpu.l2cache.fast_writes 0 # number of fast writes performed
1153system.cpu.l2cache.cache_copies 0 # number of cache copies performed
1154system.cpu.l2cache.writebacks::writebacks 75938 # number of writebacks
1155system.cpu.l2cache.writebacks::total 75938 # number of writebacks
1156system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
1157system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
1158system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
1159system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
1160system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
1161system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits
1162system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15129 # number of ReadReq MSHR misses
1163system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273814 # number of ReadReq MSHR misses
1164system.cpu.l2cache.ReadReq_mshr_misses::total 288943 # number of ReadReq MSHR misses
1165system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 48 # number of UpgradeReq MSHR misses
1166system.cpu.l2cache.UpgradeReq_mshr_misses::total 48 # number of UpgradeReq MSHR misses
1167system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 5 # number of SCUpgradeReq MSHR misses
1168system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 5 # number of SCUpgradeReq MSHR misses
1169system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115362 # number of ReadExReq MSHR misses
1170system.cpu.l2cache.ReadExReq_mshr_misses::total 115362 # number of ReadExReq MSHR misses
1171system.cpu.l2cache.demand_mshr_misses::cpu.inst 15129 # number of demand (read+write) MSHR misses
1172system.cpu.l2cache.demand_mshr_misses::cpu.data 389176 # number of demand (read+write) MSHR misses
1173system.cpu.l2cache.demand_mshr_misses::total 404305 # number of demand (read+write) MSHR misses
1174system.cpu.l2cache.overall_mshr_misses::cpu.inst 15129 # number of overall MSHR misses
1175system.cpu.l2cache.overall_mshr_misses::cpu.data 389176 # number of overall MSHR misses
1176system.cpu.l2cache.overall_mshr_misses::total 404305 # number of overall MSHR misses
1177system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 967311000 # number of ReadReq MSHR miss cycles
1178system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14580972250 # number of ReadReq MSHR miss cycles
1179system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15548283250 # number of ReadReq MSHR miss cycles
1180system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 493045 # number of UpgradeReq MSHR miss cycles
1181system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 493045 # number of UpgradeReq MSHR miss cycles
1182system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 50005 # number of SCUpgradeReq MSHR miss cycles
1183system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 50005 # number of SCUpgradeReq MSHR miss cycles
1184system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8286916389 # number of ReadExReq MSHR miss cycles
1185system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8286916389 # number of ReadExReq MSHR miss cycles
1186system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 967311000 # number of demand (read+write) MSHR miss cycles
1187system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22867888639 # number of demand (read+write) MSHR miss cycles
1188system.cpu.l2cache.demand_mshr_miss_latency::total 23835199639 # number of demand (read+write) MSHR miss cycles
1189system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 967311000 # number of overall MSHR miss cycles
1190system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22867888639 # number of overall MSHR miss cycles
1191system.cpu.l2cache.overall_mshr_miss_latency::total 23835199639 # number of overall MSHR miss cycles
1192system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333507000 # number of ReadReq MSHR uncacheable cycles
1193system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333507000 # number of ReadReq MSHR uncacheable cycles
1194system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1884436000 # number of WriteReq MSHR uncacheable cycles
1195system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1884436000 # number of WriteReq MSHR uncacheable cycles
1196system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3217943000 # number of overall MSHR uncacheable cycles
1197system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3217943000 # number of overall MSHR uncacheable cycles
1198system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for ReadReq accesses
1199system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248203 # mshr miss rate for ReadReq accesses
1200system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.135006 # mshr miss rate for ReadReq accesses
1201system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.592593 # mshr miss rate for UpgradeReq accesses
1202system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.592593 # mshr miss rate for UpgradeReq accesses
1203system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.192308 # mshr miss rate for SCUpgradeReq accesses
1204system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.192308 # mshr miss rate for SCUpgradeReq accesses
1205system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.382077 # mshr miss rate for ReadExReq accesses
1206system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.382077 # mshr miss rate for ReadExReq accesses
1207system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for demand accesses
1208system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for demand accesses
1209system.cpu.l2cache.demand_mshr_miss_rate::total 0.165552 # mshr miss rate for demand accesses
1210system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014589 # mshr miss rate for overall accesses
1211system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.276970 # mshr miss rate for overall accesses
1212system.cpu.l2cache.overall_mshr_miss_rate::total 0.165552 # mshr miss rate for overall accesses
1213system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63937.537180 # average ReadReq mshr miss latency
1214system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 53251.375934 # average ReadReq mshr miss latency
1215system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53810.901285 # average ReadReq mshr miss latency
1216system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10271.770833 # average UpgradeReq mshr miss latency
1217system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10271.770833 # average UpgradeReq mshr miss latency
1218system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
1219system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
1220system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71834.021506 # average ReadExReq mshr miss latency
1221system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71834.021506 # average ReadExReq mshr miss latency
1222system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
1223system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
1224system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
1225system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63937.537180 # average overall mshr miss latency
1226system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58759.760723 # average overall mshr miss latency
1227system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58953.511925 # average overall mshr miss latency
1228system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
1229system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1230system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
1231system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
1232system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
1233system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1234system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
1235system.cpu.dcache.tags.replacements 1404516 # number of replacements
1236system.cpu.dcache.tags.tagsinuse 511.994651 # Cycle average of tags in use
1237system.cpu.dcache.tags.total_refs 11877087 # Total number of references to valid blocks.
1238system.cpu.dcache.tags.sampled_refs 1405028 # Sample count of references to valid blocks.
1239system.cpu.dcache.tags.avg_refs 8.453274 # Average number of references to valid blocks.
1240system.cpu.dcache.tags.warmup_cycle 25219000 # Cycle when the warmup percentage was hit.
1241system.cpu.dcache.tags.occ_blocks::cpu.data 511.994651 # Average occupied blocks per requestor
1242system.cpu.dcache.tags.occ_percent::cpu.data 0.999990 # Average percentage of cache occupancy
1243system.cpu.dcache.tags.occ_percent::total 0.999990 # Average percentage of cache occupancy
1244system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
1245system.cpu.dcache.tags.age_task_id_blocks_1024::0 415 # Occupied blocks per task id
1246system.cpu.dcache.tags.age_task_id_blocks_1024::1 95 # Occupied blocks per task id
1247system.cpu.dcache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
1248system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
1249system.cpu.dcache.tags.tag_accesses 63934725 # Number of tag accesses
1250system.cpu.dcache.tags.data_accesses 63934725 # Number of data accesses
1251system.cpu.dcache.ReadReq_hits::cpu.data 7287009 # number of ReadReq hits
1252system.cpu.dcache.ReadReq_hits::total 7287009 # number of ReadReq hits
1253system.cpu.dcache.WriteReq_hits::cpu.data 4187789 # number of WriteReq hits
1254system.cpu.dcache.WriteReq_hits::total 4187789 # number of WriteReq hits
1255system.cpu.dcache.LoadLockedReq_hits::cpu.data 186297 # number of LoadLockedReq hits
1256system.cpu.dcache.LoadLockedReq_hits::total 186297 # number of LoadLockedReq hits
1257system.cpu.dcache.StoreCondReq_hits::cpu.data 215715 # number of StoreCondReq hits
1258system.cpu.dcache.StoreCondReq_hits::total 215715 # number of StoreCondReq hits
1259system.cpu.dcache.demand_hits::cpu.data 11474798 # number of demand (read+write) hits
1260system.cpu.dcache.demand_hits::total 11474798 # number of demand (read+write) hits
1261system.cpu.dcache.overall_hits::cpu.data 11474798 # number of overall hits
1262system.cpu.dcache.overall_hits::total 11474798 # number of overall hits
1263system.cpu.dcache.ReadReq_misses::cpu.data 1776849 # number of ReadReq misses
1264system.cpu.dcache.ReadReq_misses::total 1776849 # number of ReadReq misses
1265system.cpu.dcache.WriteReq_misses::cpu.data 1955456 # number of WriteReq misses
1266system.cpu.dcache.WriteReq_misses::total 1955456 # number of WriteReq misses
1267system.cpu.dcache.LoadLockedReq_misses::cpu.data 23283 # number of LoadLockedReq misses
1268system.cpu.dcache.LoadLockedReq_misses::total 23283 # number of LoadLockedReq misses
1269system.cpu.dcache.StoreCondReq_misses::cpu.data 26 # number of StoreCondReq misses
1270system.cpu.dcache.StoreCondReq_misses::total 26 # number of StoreCondReq misses
1271system.cpu.dcache.demand_misses::cpu.data 3732305 # number of demand (read+write) misses
1272system.cpu.dcache.demand_misses::total 3732305 # number of demand (read+write) misses
1273system.cpu.dcache.overall_misses::cpu.data 3732305 # number of overall misses
1274system.cpu.dcache.overall_misses::total 3732305 # number of overall misses
1275system.cpu.dcache.ReadReq_miss_latency::cpu.data 39503001495 # number of ReadReq miss cycles
1276system.cpu.dcache.ReadReq_miss_latency::total 39503001495 # number of ReadReq miss cycles
1277system.cpu.dcache.WriteReq_miss_latency::cpu.data 78159072008 # number of WriteReq miss cycles
1278system.cpu.dcache.WriteReq_miss_latency::total 78159072008 # number of WriteReq miss cycles
1279system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 364867750 # number of LoadLockedReq miss cycles
1280system.cpu.dcache.LoadLockedReq_miss_latency::total 364867750 # number of LoadLockedReq miss cycles
1281system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 402005 # number of StoreCondReq miss cycles
1282system.cpu.dcache.StoreCondReq_miss_latency::total 402005 # number of StoreCondReq miss cycles
1283system.cpu.dcache.demand_miss_latency::cpu.data 117662073503 # number of demand (read+write) miss cycles
1284system.cpu.dcache.demand_miss_latency::total 117662073503 # number of demand (read+write) miss cycles
1285system.cpu.dcache.overall_miss_latency::cpu.data 117662073503 # number of overall miss cycles
1286system.cpu.dcache.overall_miss_latency::total 117662073503 # number of overall miss cycles
1287system.cpu.dcache.ReadReq_accesses::cpu.data 9063858 # number of ReadReq accesses(hits+misses)
1288system.cpu.dcache.ReadReq_accesses::total 9063858 # number of ReadReq accesses(hits+misses)
1289system.cpu.dcache.WriteReq_accesses::cpu.data 6143245 # number of WriteReq accesses(hits+misses)
1290system.cpu.dcache.WriteReq_accesses::total 6143245 # number of WriteReq accesses(hits+misses)
1291system.cpu.dcache.LoadLockedReq_accesses::cpu.data 209580 # number of LoadLockedReq accesses(hits+misses)
1292system.cpu.dcache.LoadLockedReq_accesses::total 209580 # number of LoadLockedReq accesses(hits+misses)
1293system.cpu.dcache.StoreCondReq_accesses::cpu.data 215741 # number of StoreCondReq accesses(hits+misses)
1294system.cpu.dcache.StoreCondReq_accesses::total 215741 # number of StoreCondReq accesses(hits+misses)
1295system.cpu.dcache.demand_accesses::cpu.data 15207103 # number of demand (read+write) accesses
1296system.cpu.dcache.demand_accesses::total 15207103 # number of demand (read+write) accesses
1297system.cpu.dcache.overall_accesses::cpu.data 15207103 # number of overall (read+write) accesses
1298system.cpu.dcache.overall_accesses::total 15207103 # number of overall (read+write) accesses
1299system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.196037 # miss rate for ReadReq accesses
1300system.cpu.dcache.ReadReq_miss_rate::total 0.196037 # miss rate for ReadReq accesses
1301system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.318310 # miss rate for WriteReq accesses
1302system.cpu.dcache.WriteReq_miss_rate::total 0.318310 # miss rate for WriteReq accesses
1303system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.111094 # miss rate for LoadLockedReq accesses
1304system.cpu.dcache.LoadLockedReq_miss_rate::total 0.111094 # miss rate for LoadLockedReq accesses
1305system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000121 # miss rate for StoreCondReq accesses
1306system.cpu.dcache.StoreCondReq_miss_rate::total 0.000121 # miss rate for StoreCondReq accesses
1307system.cpu.dcache.demand_miss_rate::cpu.data 0.245432 # miss rate for demand accesses
1308system.cpu.dcache.demand_miss_rate::total 0.245432 # miss rate for demand accesses
1309system.cpu.dcache.overall_miss_rate::cpu.data 0.245432 # miss rate for overall accesses
1310system.cpu.dcache.overall_miss_rate::total 0.245432 # miss rate for overall accesses
1311system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22232.053199 # average ReadReq miss latency
1312system.cpu.dcache.ReadReq_avg_miss_latency::total 22232.053199 # average ReadReq miss latency
1313system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39969.742100 # average WriteReq miss latency
1314system.cpu.dcache.WriteReq_avg_miss_latency::total 39969.742100 # average WriteReq miss latency
1315system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15670.993858 # average LoadLockedReq miss latency
1316system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15670.993858 # average LoadLockedReq miss latency
1317system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 15461.730769 # average StoreCondReq miss latency
1318system.cpu.dcache.StoreCondReq_avg_miss_latency::total 15461.730769 # average StoreCondReq miss latency
1319system.cpu.dcache.demand_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
1320system.cpu.dcache.demand_avg_miss_latency::total 31525.310365 # average overall miss latency
1321system.cpu.dcache.overall_avg_miss_latency::cpu.data 31525.310365 # average overall miss latency
1322system.cpu.dcache.overall_avg_miss_latency::total 31525.310365 # average overall miss latency
1323system.cpu.dcache.blocked_cycles::no_mshrs 3999248 # number of cycles access was blocked
1324system.cpu.dcache.blocked_cycles::no_targets 1376 # number of cycles access was blocked
1325system.cpu.dcache.blocked::no_mshrs 180044 # number of cycles access was blocked
1326system.cpu.dcache.blocked::no_targets 22 # number of cycles access was blocked
1327system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.212615 # average number of cycles each access was blocked
1328system.cpu.dcache.avg_blocked_cycles::no_targets 62.545455 # average number of cycles each access was blocked
1329system.cpu.dcache.fast_writes 0 # number of fast writes performed
1330system.cpu.dcache.cache_copies 0 # number of cache copies performed
1331system.cpu.dcache.writebacks::writebacks 842679 # number of writebacks
1332system.cpu.dcache.writebacks::total 842679 # number of writebacks
1333system.cpu.dcache.ReadReq_mshr_hits::cpu.data 680758 # number of ReadReq MSHR hits
1334system.cpu.dcache.ReadReq_mshr_hits::total 680758 # number of ReadReq MSHR hits
1335system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1664340 # number of WriteReq MSHR hits
1336system.cpu.dcache.WriteReq_mshr_hits::total 1664340 # number of WriteReq MSHR hits
1337system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5292 # number of LoadLockedReq MSHR hits
1338system.cpu.dcache.LoadLockedReq_mshr_hits::total 5292 # number of LoadLockedReq MSHR hits
1339system.cpu.dcache.demand_mshr_hits::cpu.data 2345098 # number of demand (read+write) MSHR hits
1340system.cpu.dcache.demand_mshr_hits::total 2345098 # number of demand (read+write) MSHR hits
1341system.cpu.dcache.overall_mshr_hits::cpu.data 2345098 # number of overall MSHR hits
1342system.cpu.dcache.overall_mshr_hits::total 2345098 # number of overall MSHR hits
1343system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1096091 # number of ReadReq MSHR misses
1344system.cpu.dcache.ReadReq_mshr_misses::total 1096091 # number of ReadReq MSHR misses
1345system.cpu.dcache.WriteReq_mshr_misses::cpu.data 291116 # number of WriteReq MSHR misses
1346system.cpu.dcache.WriteReq_mshr_misses::total 291116 # number of WriteReq MSHR misses
1347system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17991 # number of LoadLockedReq MSHR misses
1348system.cpu.dcache.LoadLockedReq_mshr_misses::total 17991 # number of LoadLockedReq MSHR misses
1349system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 26 # number of StoreCondReq MSHR misses
1350system.cpu.dcache.StoreCondReq_mshr_misses::total 26 # number of StoreCondReq MSHR misses
1351system.cpu.dcache.demand_mshr_misses::cpu.data 1387207 # number of demand (read+write) MSHR misses
1352system.cpu.dcache.demand_mshr_misses::total 1387207 # number of demand (read+write) MSHR misses
1353system.cpu.dcache.overall_mshr_misses::cpu.data 1387207 # number of overall MSHR misses
1354system.cpu.dcache.overall_mshr_misses::total 1387207 # number of overall MSHR misses
1355system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27515724784 # number of ReadReq MSHR miss cycles
1356system.cpu.dcache.ReadReq_mshr_miss_latency::total 27515724784 # number of ReadReq MSHR miss cycles
1357system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11792803134 # number of WriteReq MSHR miss cycles
1358system.cpu.dcache.WriteReq_mshr_miss_latency::total 11792803134 # number of WriteReq MSHR miss cycles
1359system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 204517750 # number of LoadLockedReq MSHR miss cycles
1360system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 204517750 # number of LoadLockedReq MSHR miss cycles
1361system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 349995 # number of StoreCondReq MSHR miss cycles
1362system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 349995 # number of StoreCondReq MSHR miss cycles
1363system.cpu.dcache.demand_mshr_miss_latency::cpu.data 39308527918 # number of demand (read+write) MSHR miss cycles
1364system.cpu.dcache.demand_mshr_miss_latency::total 39308527918 # number of demand (read+write) MSHR miss cycles
1365system.cpu.dcache.overall_mshr_miss_latency::cpu.data 39308527918 # number of overall MSHR miss cycles
1366system.cpu.dcache.overall_mshr_miss_latency::total 39308527918 # number of overall MSHR miss cycles
1367system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1423597000 # number of ReadReq MSHR uncacheable cycles
1368system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1423597000 # number of ReadReq MSHR uncacheable cycles
1369system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1999614498 # number of WriteReq MSHR uncacheable cycles
1370system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1999614498 # number of WriteReq MSHR uncacheable cycles
1371system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3423211498 # number of overall MSHR uncacheable cycles
1372system.cpu.dcache.overall_mshr_uncacheable_latency::total 3423211498 # number of overall MSHR uncacheable cycles
1373system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120930 # mshr miss rate for ReadReq accesses
1374system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120930 # mshr miss rate for ReadReq accesses
1375system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047388 # mshr miss rate for WriteReq accesses
1376system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047388 # mshr miss rate for WriteReq accesses
1377system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.085843 # mshr miss rate for LoadLockedReq accesses
1378system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.085843 # mshr miss rate for LoadLockedReq accesses
1379system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000121 # mshr miss rate for StoreCondReq accesses
1380system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000121 # mshr miss rate for StoreCondReq accesses
1381system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for demand accesses
1382system.cpu.dcache.demand_mshr_miss_rate::total 0.091221 # mshr miss rate for demand accesses
1383system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091221 # mshr miss rate for overall accesses
1384system.cpu.dcache.overall_mshr_miss_rate::total 0.091221 # mshr miss rate for overall accesses
1385system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25103.503983 # average ReadReq mshr miss latency
1386system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25103.503983 # average ReadReq mshr miss latency
1387system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40508.948783 # average WriteReq mshr miss latency
1388system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40508.948783 # average WriteReq mshr miss latency
1389system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11367.781113 # average LoadLockedReq mshr miss latency
1390system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11367.781113 # average LoadLockedReq mshr miss latency
1391system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 13461.346154 # average StoreCondReq mshr miss latency
1392system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 13461.346154 # average StoreCondReq mshr miss latency
1393system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
1394system.cpu.dcache.demand_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
1395system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28336.454414 # average overall mshr miss latency
1396system.cpu.dcache.overall_avg_mshr_miss_latency::total 28336.454414 # average overall mshr miss latency
1397system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
1398system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1399system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
1400system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
1401system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
1402system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1403system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
1404system.cpu.kern.inst.arm 0 # number of arm instructions executed
1405system.cpu.kern.inst.quiesce 6442 # number of quiesce instructions executed
1406system.cpu.kern.inst.hwrei 210986 # number of hwrei instructions executed
1407system.cpu.kern.ipl_count::0 74656 40.97% 40.97% # number of times we switched to this ipl
1408system.cpu.kern.ipl_count::21 131 0.07% 41.04% # number of times we switched to this ipl
1409system.cpu.kern.ipl_count::22 1879 1.03% 42.07% # number of times we switched to this ipl
1410system.cpu.kern.ipl_count::31 105550 57.93% 100.00% # number of times we switched to this ipl
1411system.cpu.kern.ipl_count::total 182216 # number of times we switched to this ipl
1412system.cpu.kern.ipl_good::0 73289 49.32% 49.32% # number of times we switched to this ipl from a different ipl
1413system.cpu.kern.ipl_good::21 131 0.09% 49.41% # number of times we switched to this ipl from a different ipl
1414system.cpu.kern.ipl_good::22 1879 1.26% 50.68% # number of times we switched to this ipl from a different ipl
1415system.cpu.kern.ipl_good::31 73289 49.32% 100.00% # number of times we switched to this ipl from a different ipl
1416system.cpu.kern.ipl_good::total 148588 # number of times we switched to this ipl from a different ipl
1417system.cpu.kern.ipl_ticks::0 1817327743500 97.76% 97.76% # number of cycles we spent at this ipl
1418system.cpu.kern.ipl_ticks::21 61881000 0.00% 97.76% # number of cycles we spent at this ipl
1419system.cpu.kern.ipl_ticks::22 521765000 0.03% 97.79% # number of cycles we spent at this ipl
1420system.cpu.kern.ipl_ticks::31 41126450000 2.21% 100.00% # number of cycles we spent at this ipl
1421system.cpu.kern.ipl_ticks::total 1859037839500 # number of cycles we spent at this ipl
1422system.cpu.kern.ipl_used::0 0.981689 # fraction of swpipl calls that actually changed the ipl
1423system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
1424system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
1425system.cpu.kern.ipl_used::31 0.694353 # fraction of swpipl calls that actually changed the ipl
1426system.cpu.kern.ipl_used::total 0.815450 # fraction of swpipl calls that actually changed the ipl
1427system.cpu.kern.syscall::2 8 2.45% 2.45% # number of syscalls executed
1428system.cpu.kern.syscall::3 30 9.20% 11.66% # number of syscalls executed
1429system.cpu.kern.syscall::4 4 1.23% 12.88% # number of syscalls executed
1430system.cpu.kern.syscall::6 42 12.88% 25.77% # number of syscalls executed
1431system.cpu.kern.syscall::12 1 0.31% 26.07% # number of syscalls executed
1432system.cpu.kern.syscall::15 1 0.31% 26.38% # number of syscalls executed
1433system.cpu.kern.syscall::17 15 4.60% 30.98% # number of syscalls executed
1434system.cpu.kern.syscall::19 10 3.07% 34.05% # number of syscalls executed
1435system.cpu.kern.syscall::20 6 1.84% 35.89% # number of syscalls executed
1436system.cpu.kern.syscall::23 4 1.23% 37.12% # number of syscalls executed
1437system.cpu.kern.syscall::24 6 1.84% 38.96% # number of syscalls executed
1438system.cpu.kern.syscall::33 11 3.37% 42.33% # number of syscalls executed
1439system.cpu.kern.syscall::41 2 0.61% 42.94% # number of syscalls executed
1440system.cpu.kern.syscall::45 54 16.56% 59.51% # number of syscalls executed
1441system.cpu.kern.syscall::47 6 1.84% 61.35% # number of syscalls executed
1442system.cpu.kern.syscall::48 10 3.07% 64.42% # number of syscalls executed
1443system.cpu.kern.syscall::54 10 3.07% 67.48% # number of syscalls executed
1444system.cpu.kern.syscall::58 1 0.31% 67.79% # number of syscalls executed
1445system.cpu.kern.syscall::59 7 2.15% 69.94% # number of syscalls executed
1446system.cpu.kern.syscall::71 54 16.56% 86.50% # number of syscalls executed
1447system.cpu.kern.syscall::73 3 0.92% 87.42% # number of syscalls executed
1448system.cpu.kern.syscall::74 16 4.91% 92.33% # number of syscalls executed
1449system.cpu.kern.syscall::87 1 0.31% 92.64% # number of syscalls executed
1450system.cpu.kern.syscall::90 3 0.92% 93.56% # number of syscalls executed
1451system.cpu.kern.syscall::92 9 2.76% 96.32% # number of syscalls executed
1452system.cpu.kern.syscall::97 2 0.61% 96.93% # number of syscalls executed
1453system.cpu.kern.syscall::98 2 0.61% 97.55% # number of syscalls executed
1454system.cpu.kern.syscall::132 4 1.23% 98.77% # number of syscalls executed
1455system.cpu.kern.syscall::144 2 0.61% 99.39% # number of syscalls executed
1456system.cpu.kern.syscall::147 2 0.61% 100.00% # number of syscalls executed
1457system.cpu.kern.syscall::total 326 # number of syscalls executed
1458system.cpu.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
1459system.cpu.kern.callpal::wrmces 1 0.00% 0.00% # number of callpals executed
1460system.cpu.kern.callpal::wrfen 1 0.00% 0.00% # number of callpals executed
1461system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # number of callpals executed
1462system.cpu.kern.callpal::swpctx 4178 2.18% 2.18% # number of callpals executed
1463system.cpu.kern.callpal::tbi 54 0.03% 2.21% # number of callpals executed
1464system.cpu.kern.callpal::wrent 7 0.00% 2.21% # number of callpals executed
1465system.cpu.kern.callpal::swpipl 175101 91.22% 93.43% # number of callpals executed
1466system.cpu.kern.callpal::rdps 6783 3.53% 96.97% # number of callpals executed
1467system.cpu.kern.callpal::wrkgp 1 0.00% 96.97% # number of callpals executed
1468system.cpu.kern.callpal::wrusp 7 0.00% 96.97% # number of callpals executed
1469system.cpu.kern.callpal::rdusp 9 0.00% 96.98% # number of callpals executed
1470system.cpu.kern.callpal::whami 2 0.00% 96.98% # number of callpals executed
1471system.cpu.kern.callpal::rti 5104 2.66% 99.64% # number of callpals executed
1472system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed
1473system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed
1474system.cpu.kern.callpal::total 191946 # number of callpals executed
1475system.cpu.kern.mode_switch::kernel 5851 # number of protection mode switches
1476system.cpu.kern.mode_switch::user 1740 # number of protection mode switches
1477system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
1478system.cpu.kern.mode_good::kernel 1910
1479system.cpu.kern.mode_good::user 1740
1480system.cpu.kern.mode_good::idle 170
1481system.cpu.kern.mode_switch_good::kernel 0.326440 # fraction of useful protection mode switches
1482system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
1483system.cpu.kern.mode_switch_good::idle 0.081068 # fraction of useful protection mode switches
1484system.cpu.kern.mode_switch_good::total 0.394302 # fraction of useful protection mode switches
1485system.cpu.kern.mode_ticks::kernel 29097785000 1.57% 1.57% # number of ticks spent at the given mode
1486system.cpu.kern.mode_ticks::user 2655967500 0.14% 1.71% # number of ticks spent at the given mode
1487system.cpu.kern.mode_ticks::idle 1827284079000 98.29% 100.00% # number of ticks spent at the given mode
1488system.cpu.kern.swap_context 4179 # number of times the context was actually changed
1489
1490---------- End Simulation Statistics ----------