1/*
2 * Copyright (c) 2001-2005 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Steve Reinhardt
29 * Lisa Hsu
30 * Nathan Binkert
31 * Steve Raasch
32 */
33
34#include <iomanip>
35
36#include "arch/isa_traits.hh"
37#include "base/loader/symtab.hh"
38#include "cpu/base.hh"
39#include "cpu/exetrace.hh"
40#include "cpu/static_inst.hh"
41#include "cpu/thread_context.hh"
42#include "config/the_isa.hh"
43#include "enums/OpClass.hh"
44
45using namespace std;
46using namespace TheISA;
47
48namespace Trace {
49
50void
51ExeTracerRecord::dumpTicks(ostream &outs)
52{
53 ccprintf(outs, "%7d: ", when);
54}
55
56void
57Trace::ExeTracerRecord::traceInst(StaticInstPtr inst, bool ran)
58{
59 ostream &outs = Trace::output();
60
61 if (IsOn(ExecTicks))
62 dumpTicks(outs);
63
64 outs << thread->getCpuPtr()->name() << " ";
65
66 if (IsOn(ExecSpeculative))
67 outs << (misspeculating ? "-" : "+") << " ";
68
69 if (IsOn(ExecThread))
70 outs << "T" << thread->threadId() << " : ";
71
72 std::string sym_str;
73 Addr sym_addr;
74 Addr cur_pc = PC;
75#if THE_ISA == ARM_ISA
76 cur_pc &= ~PcModeMask;
77#endif
78 if (debugSymbolTable
79 && IsOn(ExecSymbol)
80#if FULL_SYSTEM
81 && !inUserMode(thread)
82#endif
78 && debugSymbolTable->findNearestSymbol(PC, sym_str, sym_addr)) {
79 if (PC != sym_addr)
80 sym_str += csprintf("+%d", PC - sym_addr);
83 && debugSymbolTable->findNearestSymbol(cur_pc, sym_str, sym_addr)) {
84 if (cur_pc != sym_addr)
85 sym_str += csprintf("+%d",cur_pc - sym_addr);
86 outs << "@" << sym_str;
87 }
88 else {
84 outs << "0x" << hex << PC;
89 outs << "0x" << hex << cur_pc;
90 }
91
92 if (inst->isMicroop()) {
93 outs << "." << setw(2) << dec << upc;
94 } else {
95 outs << " ";
96 }
97
98 outs << " : ";
99
100 //
101 // Print decoded instruction
102 //
103
104 outs << setw(26) << left;
100 outs << inst->disassemble(PC, debugSymbolTable);
105 outs << inst->disassemble(cur_pc, debugSymbolTable);
106
107 if (ran) {
108 outs << " : ";
109
110 if (IsOn(ExecOpClass)) {
111 outs << Enums::OpClassStrings[inst->opClass()] << " : ";
112 }
113
114 if (IsOn(ExecResult) && data_status != DataInvalid) {
115 ccprintf(outs, " D=%#018x", data.as_int);
116 }
117
118 if (IsOn(ExecEffAddr) && addr_valid)
119 outs << " A=0x" << hex << addr;
120
121 if (IsOn(ExecFetchSeq) && fetch_seq_valid)
122 outs << " FetchSeq=" << dec << fetch_seq;
123
124 if (IsOn(ExecCPSeq) && cp_seq_valid)
125 outs << " CPSeq=" << dec << cp_seq;
126 }
127
128 //
129 // End of line...
130 //
131 outs << endl;
132}
133
134void
135Trace::ExeTracerRecord::dump()
136{
137 /*
138 * The behavior this check tries to achieve is that if ExecMacro is on,
139 * the macroop will be printed. If it's on and microops are also on, it's
140 * printed before the microops start printing to give context. If the
141 * microops aren't printed, then it's printed only when the final microop
142 * finishes. Macroops then behave like regular instructions and don't
143 * complete/print when they fault.
144 */
145 if (IsOn(ExecMacro) && staticInst->isMicroop() &&
146 ((IsOn(ExecMicro) &&
147 macroStaticInst && staticInst->isFirstMicroop()) ||
148 (!IsOn(ExecMicro) &&
149 macroStaticInst && staticInst->isLastMicroop()))) {
150 traceInst(macroStaticInst, false);
151 }
152 if (IsOn(ExecMicro) || !staticInst->isMicroop()) {
153 traceInst(staticInst, true);
154 }
155}
156
157/* namespace Trace */ }
158
159////////////////////////////////////////////////////////////////////////
160//
161// ExeTracer Simulation Object
162//
163Trace::ExeTracer *
164ExeTracerParams::create()
165{
166 return new Trace::ExeTracer(this);
167};