types.hh (6329:5d8b91875859) types.hh (7720:65d338a8dba4)
1/*
2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;

--- 19 unchanged lines hidden (view full) ---

28 * Authors: Gabe Black
29 */
30
31#ifndef __ARCH_SPARC_TYPES_HH__
32#define __ARCH_SPARC_TYPES_HH__
33
34#include "base/bigint.hh"
35#include "base/types.hh"
1/*
2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;

--- 19 unchanged lines hidden (view full) ---

28 * Authors: Gabe Black
29 */
30
31#ifndef __ARCH_SPARC_TYPES_HH__
32#define __ARCH_SPARC_TYPES_HH__
33
34#include "base/bigint.hh"
35#include "base/types.hh"
36#include "arch/generic/types.hh"
36
37namespace SparcISA
38{
39 typedef uint32_t MachInst;
40 typedef uint64_t ExtMachInst;
41
37
38namespace SparcISA
39{
40 typedef uint32_t MachInst;
41 typedef uint64_t ExtMachInst;
42
43 typedef GenericISA::DelaySlotUPCState<MachInst> PCState;
44
42 typedef Twin64_t LargestRead;
43
44 struct CoreSpecific {
45 int core_type;
46 };
47}
48
49#endif
45 typedef Twin64_t LargestRead;
46
47 struct CoreSpecific {
48 int core_type;
49 };
50}
51
52#endif