utility.hh (4826:259b996a6da6) utility.hh (4835:224d8f96e155)
1/*
2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * Copyright (c) 2007 MIPS Technologies, Inc.
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer;
10 * redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution;
13 * neither the name of the copyright holders nor the names of its
14 * contributors may be used to endorse or promote products derived from
15 * this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
29 * Authors: Nathan Binkert
30 * Steve Reinhardt
31 * Korey Sewell
32 */
33
34#ifndef __ARCH_MIPS_UTILITY_HH__
35#define __ARCH_MIPS_UTILITY_HH__
36
37#include "arch/mips/types.hh"
38#include "arch/mips/isa_traits.hh"
39#include "base/misc.hh"
40#include "config/full_system.hh"
41//XXX This is needed for size_t. We should use something other than size_t
42//#include "kern/linux/linux.hh"
43#include "sim/host.hh"
44
45#include "cpu/thread_context.hh"
46
47class ThreadContext;
48
49namespace MipsISA {
50
1/*
2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * Copyright (c) 2007 MIPS Technologies, Inc.
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer;
10 * redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution;
13 * neither the name of the copyright holders nor the names of its
14 * contributors may be used to endorse or promote products derived from
15 * this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
29 * Authors: Nathan Binkert
30 * Steve Reinhardt
31 * Korey Sewell
32 */
33
34#ifndef __ARCH_MIPS_UTILITY_HH__
35#define __ARCH_MIPS_UTILITY_HH__
36
37#include "arch/mips/types.hh"
38#include "arch/mips/isa_traits.hh"
39#include "base/misc.hh"
40#include "config/full_system.hh"
41//XXX This is needed for size_t. We should use something other than size_t
42//#include "kern/linux/linux.hh"
43#include "sim/host.hh"
44
45#include "cpu/thread_context.hh"
46
47class ThreadContext;
48
49namespace MipsISA {
50
51 uint64_t getArgument(ThreadContext *tc, bool fp) {
52 panic("getArgument() not implemented for MIPS\n");
53 }
54
55 //Floating Point Utility Functions
56 uint64_t fpConvert(ConvertType cvt_type, double fp_val);
57 double roundFP(double val, int digits);
58 double truncFP(double val);
59
60 bool getCondCode(uint32_t fcsr, int cc);
61 uint32_t genCCVector(uint32_t fcsr, int num, uint32_t cc_val);
62 uint32_t genInvalidVector(uint32_t fcsr);
63
64 bool isNan(void *val_ptr, int size);
65 bool isQnan(void *val_ptr, int size);
66 bool isSnan(void *val_ptr, int size);
67
68 /**
69 * Function to insure ISA semantics about 0 registers.
70 * @param tc The thread context.
71 */
72 template <class TC>
73 void zeroRegisters(TC *tc);
74
75 void startupCPU(ThreadContext *tc, int cpuId);
76
51 //Floating Point Utility Functions
52 uint64_t fpConvert(ConvertType cvt_type, double fp_val);
53 double roundFP(double val, int digits);
54 double truncFP(double val);
55
56 bool getCondCode(uint32_t fcsr, int cc);
57 uint32_t genCCVector(uint32_t fcsr, int num, uint32_t cc_val);
58 uint32_t genInvalidVector(uint32_t fcsr);
59
60 bool isNan(void *val_ptr, int size);
61 bool isQnan(void *val_ptr, int size);
62 bool isSnan(void *val_ptr, int size);
63
64 /**
65 * Function to insure ISA semantics about 0 registers.
66 * @param tc The thread context.
67 */
68 template <class TC>
69 void zeroRegisters(TC *tc);
70
71 void startupCPU(ThreadContext *tc, int cpuId);
72
77 void copyRegs(ThreadContext *src, ThreadContext *dest);
78
79 // Instruction address compression hooks
80 static inline Addr realPCToFetchPC(const Addr &addr) {
81 return addr;
82 }
83
84 static inline Addr fetchPCToRealPC(const Addr &addr) {
85 return addr;
86 }
87
88 // the size of "fetched" instructions (not necessarily the size
89 // of real instructions for PISA)
90 static inline size_t fetchInstSize() {
91 return sizeof(MachInst);
92 }
93
94 static inline MachInst makeRegisterCopy(int dest, int src) {
95 panic("makeRegisterCopy not implemented");
96 return 0;
97 }
98
99 static inline ExtMachInst
100 makeExtMI(MachInst inst, ThreadContext * xc) {
101#if FULL_SYSTEM
102 ExtMachInst ext_inst = inst;
103 if (xc->readPC() && 0x1)
104 return ext_inst|=(static_cast<ExtMachInst>(xc->readPC() & 0x1) << 32);
105 else
106 return ext_inst;
107#else
108 return ExtMachInst(inst);
109#endif
110 }
111};
112
113
114#endif
73 // Instruction address compression hooks
74 static inline Addr realPCToFetchPC(const Addr &addr) {
75 return addr;
76 }
77
78 static inline Addr fetchPCToRealPC(const Addr &addr) {
79 return addr;
80 }
81
82 // the size of "fetched" instructions (not necessarily the size
83 // of real instructions for PISA)
84 static inline size_t fetchInstSize() {
85 return sizeof(MachInst);
86 }
87
88 static inline MachInst makeRegisterCopy(int dest, int src) {
89 panic("makeRegisterCopy not implemented");
90 return 0;
91 }
92
93 static inline ExtMachInst
94 makeExtMI(MachInst inst, ThreadContext * xc) {
95#if FULL_SYSTEM
96 ExtMachInst ext_inst = inst;
97 if (xc->readPC() && 0x1)
98 return ext_inst|=(static_cast<ExtMachInst>(xc->readPC() & 0x1) << 32);
99 else
100 return ext_inst;
101#else
102 return ExtMachInst(inst);
103#endif
104 }
105};
106
107
108#endif