tlb.hh (7436:b578349f9371) tlb.hh (7461:5a07045d0af2)
1/*
2 * Copyright (c) 2010 ARM Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder. You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2001-2005 The Regents of The University of Michigan
15 * All rights reserved.
16 *
17 * Redistribution and use in source and binary forms, with or without
18 * modification, are permitted provided that the following conditions are
19 * met: redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer;
21 * redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution;
24 * neither the name of the copyright holders nor the names of its
25 * contributors may be used to endorse or promote products derived from
26 * this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 *
40 * Authors: Ali Saidi
41 */
42
43#ifndef __ARCH_ARM_TLB_HH__
44#define __ARCH_ARM_TLB_HH__
45
46#include <map>
47
48#include "arch/arm/isa_traits.hh"
49#include "arch/arm/utility.hh"
50#include "arch/arm/vtophys.hh"
51#include "arch/arm/pagetable.hh"
52#include "base/statistics.hh"
53#include "mem/request.hh"
54#include "params/ArmTLB.hh"
55#include "sim/faults.hh"
56#include "sim/tlb.hh"
57
58class ThreadContext;
59
60namespace ArmISA {
61
62class TableWalker;
63
64class TLB : public BaseTLB
65{
66 public:
67 enum ArmFlags {
68 AlignmentMask = 0x7,
69
70 AlignByte = 0x0,
71 AlignHalfWord = 0x1,
72 AlignWord = 0x3,
73 AlignDoubleWord = 0x7,
74
75 AllowUnaligned = 0x8,
76 // Priv code operating as if it wasn't
77 UserMode = 0x10,
78 // Because zero otherwise looks like a valid setting and may be used
79 // accidentally, this bit must be non-zero to show it was used on
80 // purpose.
81 MustBeOne = 0x20
82 };
83 protected:
84 typedef std::multimap<Addr, int> PageTable;
85 PageTable lookupTable; // Quick lookup into page table
86
87 TlbEntry *table; // the Page Table
88 int size; // TLB Size
89 int nlu; // not last used entry (for replacement)
90
91 uint32_t _attr; // Memory attributes for last accessed TLB entry
92
93#if FULL_SYSTEM
94 TableWalker *tableWalker;
95#endif
96
97 void nextnlu() { if (++nlu >= size) nlu = 0; }
98 TlbEntry *lookup(Addr vpn, uint8_t asn);
99
100 // Access Stats
101 mutable Stats::Scalar read_hits;
102 mutable Stats::Scalar read_misses;
103 mutable Stats::Scalar read_acv;
104 mutable Stats::Scalar read_accesses;
105 mutable Stats::Scalar write_hits;
106 mutable Stats::Scalar write_misses;
107 mutable Stats::Scalar write_acv;
108 mutable Stats::Scalar write_accesses;
109 Stats::Formula hits;
110 Stats::Formula misses;
1/*
2 * Copyright (c) 2010 ARM Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder. You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2001-2005 The Regents of The University of Michigan
15 * All rights reserved.
16 *
17 * Redistribution and use in source and binary forms, with or without
18 * modification, are permitted provided that the following conditions are
19 * met: redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer;
21 * redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution;
24 * neither the name of the copyright holders nor the names of its
25 * contributors may be used to endorse or promote products derived from
26 * this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 *
40 * Authors: Ali Saidi
41 */
42
43#ifndef __ARCH_ARM_TLB_HH__
44#define __ARCH_ARM_TLB_HH__
45
46#include <map>
47
48#include "arch/arm/isa_traits.hh"
49#include "arch/arm/utility.hh"
50#include "arch/arm/vtophys.hh"
51#include "arch/arm/pagetable.hh"
52#include "base/statistics.hh"
53#include "mem/request.hh"
54#include "params/ArmTLB.hh"
55#include "sim/faults.hh"
56#include "sim/tlb.hh"
57
58class ThreadContext;
59
60namespace ArmISA {
61
62class TableWalker;
63
64class TLB : public BaseTLB
65{
66 public:
67 enum ArmFlags {
68 AlignmentMask = 0x7,
69
70 AlignByte = 0x0,
71 AlignHalfWord = 0x1,
72 AlignWord = 0x3,
73 AlignDoubleWord = 0x7,
74
75 AllowUnaligned = 0x8,
76 // Priv code operating as if it wasn't
77 UserMode = 0x10,
78 // Because zero otherwise looks like a valid setting and may be used
79 // accidentally, this bit must be non-zero to show it was used on
80 // purpose.
81 MustBeOne = 0x20
82 };
83 protected:
84 typedef std::multimap<Addr, int> PageTable;
85 PageTable lookupTable; // Quick lookup into page table
86
87 TlbEntry *table; // the Page Table
88 int size; // TLB Size
89 int nlu; // not last used entry (for replacement)
90
91 uint32_t _attr; // Memory attributes for last accessed TLB entry
92
93#if FULL_SYSTEM
94 TableWalker *tableWalker;
95#endif
96
97 void nextnlu() { if (++nlu >= size) nlu = 0; }
98 TlbEntry *lookup(Addr vpn, uint8_t asn);
99
100 // Access Stats
101 mutable Stats::Scalar read_hits;
102 mutable Stats::Scalar read_misses;
103 mutable Stats::Scalar read_acv;
104 mutable Stats::Scalar read_accesses;
105 mutable Stats::Scalar write_hits;
106 mutable Stats::Scalar write_misses;
107 mutable Stats::Scalar write_acv;
108 mutable Stats::Scalar write_accesses;
109 Stats::Formula hits;
110 Stats::Formula misses;
111 Stats::Formula invalids;
112 Stats::Formula accesses;
113
114
115 public:
116 typedef ArmTLBParams Params;
117 TLB(const Params *p);
118
119 virtual ~TLB();
120 int getsize() const { return size; }
121
122 void insert(Addr vaddr, TlbEntry &pte);
123
124 /** Reset the entire TLB */
125 void flushAll();
126
127 /** Remove any entries that match both a va and asn
128 * @param mva virtual address to flush
129 * @param asn contextid/asn to flush on match
130 */
131 void flushMvaAsid(Addr mva, uint64_t asn);
132
133 /** Remove any entries that match the asn
134 * @param asn contextid/asn to flush on match
135 */
136 void flushAsid(uint64_t asn);
137
138 /** Remove all entries that match the va regardless of asn
139 * @param mva address to flush from cache
140 */
141 void flushMva(Addr mva);
142
143 Fault trickBoxCheck(RequestPtr req, Mode mode, uint8_t domain, bool sNp);
144 Fault walkTrickBoxCheck(Addr pa, Addr va, Addr sz, bool is_exec,
145 bool is_write, uint8_t domain, bool sNp);
146
147 void printTlb();
148
149 void demapPage(Addr vaddr, uint64_t asn)
150 {
151 flushMvaAsid(vaddr, asn);
152 }
153
154 static bool validVirtualAddress(Addr vaddr);
155
156 /** Accessor functions for memory attributes for last accessed TLB entry
157 */
158 void
159 setAttr(uint32_t attr)
160 {
161 _attr = attr;
162 }
163 uint32_t
164 getAttr() const
165 {
166 return _attr;
167 }
168
169#if FULL_SYSTEM
170 Fault translateFs(RequestPtr req, ThreadContext *tc, Mode mode,
171 Translation *translation, bool &delay, bool timing);
172#else
173 Fault translateSe(RequestPtr req, ThreadContext *tc, Mode mode,
174 Translation *translation, bool &delay, bool timing);
175#endif
176 Fault translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode);
177 Fault translateTiming(RequestPtr req, ThreadContext *tc,
178 Translation *translation, Mode mode);
179
180 // Checkpointing
181 void serialize(std::ostream &os);
182 void unserialize(Checkpoint *cp, const std::string &section);
183
184 void regStats();
185};
186
187/* namespace ArmISA */ }
188
189#endif // __ARCH_ARM_TLB_HH__
111 Stats::Formula accesses;
112
113
114 public:
115 typedef ArmTLBParams Params;
116 TLB(const Params *p);
117
118 virtual ~TLB();
119 int getsize() const { return size; }
120
121 void insert(Addr vaddr, TlbEntry &pte);
122
123 /** Reset the entire TLB */
124 void flushAll();
125
126 /** Remove any entries that match both a va and asn
127 * @param mva virtual address to flush
128 * @param asn contextid/asn to flush on match
129 */
130 void flushMvaAsid(Addr mva, uint64_t asn);
131
132 /** Remove any entries that match the asn
133 * @param asn contextid/asn to flush on match
134 */
135 void flushAsid(uint64_t asn);
136
137 /** Remove all entries that match the va regardless of asn
138 * @param mva address to flush from cache
139 */
140 void flushMva(Addr mva);
141
142 Fault trickBoxCheck(RequestPtr req, Mode mode, uint8_t domain, bool sNp);
143 Fault walkTrickBoxCheck(Addr pa, Addr va, Addr sz, bool is_exec,
144 bool is_write, uint8_t domain, bool sNp);
145
146 void printTlb();
147
148 void demapPage(Addr vaddr, uint64_t asn)
149 {
150 flushMvaAsid(vaddr, asn);
151 }
152
153 static bool validVirtualAddress(Addr vaddr);
154
155 /** Accessor functions for memory attributes for last accessed TLB entry
156 */
157 void
158 setAttr(uint32_t attr)
159 {
160 _attr = attr;
161 }
162 uint32_t
163 getAttr() const
164 {
165 return _attr;
166 }
167
168#if FULL_SYSTEM
169 Fault translateFs(RequestPtr req, ThreadContext *tc, Mode mode,
170 Translation *translation, bool &delay, bool timing);
171#else
172 Fault translateSe(RequestPtr req, ThreadContext *tc, Mode mode,
173 Translation *translation, bool &delay, bool timing);
174#endif
175 Fault translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode);
176 Fault translateTiming(RequestPtr req, ThreadContext *tc,
177 Translation *translation, Mode mode);
178
179 // Checkpointing
180 void serialize(std::ostream &os);
181 void unserialize(Checkpoint *cp, const std::string &section);
182
183 void regStats();
184};
185
186/* namespace ArmISA */ }
187
188#endif // __ARCH_ARM_TLB_HH__