locked_mem.hh (6019:76890d8b28f5) locked_mem.hh (8209:9e3f7f00fa90)
1/*
2 * Copyright (c) 2006 The Regents of The University of Michigan
3 * Copyright (c) 2007-2008 The Florida State University
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright

--- 12 unchanged lines hidden (view full) ---

21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
1/*
2 * Copyright (c) 2006 The Regents of The University of Michigan
3 * Copyright (c) 2007-2008 The Florida State University
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright

--- 12 unchanged lines hidden (view full) ---

21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
29 * Authors: Steve Reinhardt
29 * Authors: Ali Saidi
30 * Steve Reinhardt
30 * Stephen Hines
31 */
32
33#ifndef __ARCH_ARM_LOCKED_MEM_HH__
34#define __ARCH_ARM_LOCKED_MEM_HH__
35
36/**
37 * @file
38 *
39 * ISA-specific helper functions for locked memory accesses.
40 */
41
31 * Stephen Hines
32 */
33
34#ifndef __ARCH_ARM_LOCKED_MEM_HH__
35#define __ARCH_ARM_LOCKED_MEM_HH__
36
37/**
38 * @file
39 *
40 * ISA-specific helper functions for locked memory accesses.
41 */
42
43#include "arch/arm/miscregs.hh"
42#include "mem/request.hh"
43
44
45namespace ArmISA
46{
47template <class XC>
48inline void
49handleLockedRead(XC *xc, Request *req)
50{
44#include "mem/request.hh"
45
46
47namespace ArmISA
48{
49template <class XC>
50inline void
51handleLockedRead(XC *xc, Request *req)
52{
53 xc->setMiscReg(MISCREG_LOCKADDR, req->getPaddr() & ~0xf);
54 xc->setMiscReg(MISCREG_LOCKFLAG, true);
51}
52
53
54template <class XC>
55inline bool
56handleLockedWrite(XC *xc, Request *req)
57{
55}
56
57
58template <class XC>
59inline bool
60handleLockedWrite(XC *xc, Request *req)
61{
62 if (req->isSwap())
63 return true;
64
65 // Verify that the lock flag is still set and the address
66 // is correct
67 bool lock_flag = xc->readMiscReg(MISCREG_LOCKFLAG);
68 Addr lock_addr = xc->readMiscReg(MISCREG_LOCKADDR);
69 if (!lock_flag || (req->getPaddr() & ~0xf) != lock_addr) {
70 // Lock flag not set or addr mismatch in CPU;
71 // don't even bother sending to memory system
72 req->setExtraData(0);
73 xc->setMiscReg(MISCREG_LOCKFLAG, false);
74 // the rest of this code is not architectural;
75 // it's just a debugging aid to help detect
76 // livelock by warning on long sequences of failed
77 // store conditionals
78 int stCondFailures = xc->readStCondFailures();
79 stCondFailures++;
80 xc->setStCondFailures(stCondFailures);
81 if (stCondFailures % 100000 == 0) {
82 warn("context %d: %d consecutive "
83 "store conditional failures\n",
84 xc->contextId(), stCondFailures);
85 }
86
87 // store conditional failed already, so don't issue it to mem
88 return false;
89 }
58 return true;
59}
60
61
62} // namespace ArmISA
63
64#endif
90 return true;
91}
92
93
94} // namespace ArmISA
95
96#endif