SConscript (7100:3467916569e3) SConscript (7170:6f97f5107abe)
1# -*- mode:python -*-
2
3# Copyright (c) 2009 ARM Limited
4# All rights reserved.
5#
6# The license below extends only to copyright in the software and shall
7# not be construed as granting a license to any other intellectual
8# property including but not limited to intellectual property relating
9# to a hardware implementation of the functionality of the software
10# licensed hereunder. You may use the software subject to the license
11# terms below provided that you ensure that this notice is replicated
12# unmodified and in its entirety in all distributions of the software,
13# modified or unmodified, in source code or in binary form.
14#
15# Copyright (c) 2007-2008 The Florida State University
16# All rights reserved.
17#
18# Redistribution and use in source and binary forms, with or without
19# modification, are permitted provided that the following conditions are
20# met: redistributions of source code must retain the above copyright
21# notice, this list of conditions and the following disclaimer;
22# redistributions in binary form must reproduce the above copyright
23# notice, this list of conditions and the following disclaimer in the
24# documentation and/or other materials provided with the distribution;
25# neither the name of the copyright holders nor the names of its
26# contributors may be used to endorse or promote products derived from
27# this software without specific prior written permission.
28#
29# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
32# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
33# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
34# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
35# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
36# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
37# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
38# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
39# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40#
41# Authors: Stephen Hines
42# Ali Saidi
43
44Import('*')
45
46if env['TARGET_ISA'] == 'arm':
47# Workaround for bug in SCons version > 0.97d20071212
48# Scons bug id: 2006 M5 Bug id: 308
49 Dir('isa/formats')
50 Source('faults.cc')
51 Source('insts/branch.cc')
1# -*- mode:python -*-
2
3# Copyright (c) 2009 ARM Limited
4# All rights reserved.
5#
6# The license below extends only to copyright in the software and shall
7# not be construed as granting a license to any other intellectual
8# property including but not limited to intellectual property relating
9# to a hardware implementation of the functionality of the software
10# licensed hereunder. You may use the software subject to the license
11# terms below provided that you ensure that this notice is replicated
12# unmodified and in its entirety in all distributions of the software,
13# modified or unmodified, in source code or in binary form.
14#
15# Copyright (c) 2007-2008 The Florida State University
16# All rights reserved.
17#
18# Redistribution and use in source and binary forms, with or without
19# modification, are permitted provided that the following conditions are
20# met: redistributions of source code must retain the above copyright
21# notice, this list of conditions and the following disclaimer;
22# redistributions in binary form must reproduce the above copyright
23# notice, this list of conditions and the following disclaimer in the
24# documentation and/or other materials provided with the distribution;
25# neither the name of the copyright holders nor the names of its
26# contributors may be used to endorse or promote products derived from
27# this software without specific prior written permission.
28#
29# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
32# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
33# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
34# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
35# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
36# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
37# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
38# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
39# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40#
41# Authors: Stephen Hines
42# Ali Saidi
43
44Import('*')
45
46if env['TARGET_ISA'] == 'arm':
47# Workaround for bug in SCons version > 0.97d20071212
48# Scons bug id: 2006 M5 Bug id: 308
49 Dir('isa/formats')
50 Source('faults.cc')
51 Source('insts/branch.cc')
52 Source('insts/macromem.cc')
52 Source('insts/mem.cc')
53 Source('insts/pred_inst.cc')
54 Source('insts/static_inst.cc')
55 Source('nativetrace.cc')
56 Source('pagetable.cc')
57 Source('tlb.cc')
58 Source('vtophys.cc')
59 Source('utility.cc')
60
61 SimObject('ArmNativeTrace.py')
62 SimObject('ArmTLB.py')
63
64 TraceFlag('Arm')
65 TraceFlag('Faults', "Trace Exceptions, interrupts, svc/swi")
66 TraceFlag('Predecoder', "Instructions returned by the predecoder")
67 if env['FULL_SYSTEM']:
68 Source('interrupts.cc')
69 Source('stacktrace.cc')
70 Source('system.cc')
71
72 SimObject('ArmInterrupts.py')
73 SimObject('ArmSystem.py')
74 else:
75 Source('process.cc')
76 Source('linux/linux.cc')
77 Source('linux/process.cc')
78
79 # Add in files generated by the ISA description.
80 isa_desc_files = env.ISADesc('isa/main.isa')
81 # Only non-header files need to be compiled.
82 for f in isa_desc_files:
83 if not f.path.endswith('.hh'):
84 Source(f)
85
53 Source('insts/mem.cc')
54 Source('insts/pred_inst.cc')
55 Source('insts/static_inst.cc')
56 Source('nativetrace.cc')
57 Source('pagetable.cc')
58 Source('tlb.cc')
59 Source('vtophys.cc')
60 Source('utility.cc')
61
62 SimObject('ArmNativeTrace.py')
63 SimObject('ArmTLB.py')
64
65 TraceFlag('Arm')
66 TraceFlag('Faults', "Trace Exceptions, interrupts, svc/swi")
67 TraceFlag('Predecoder', "Instructions returned by the predecoder")
68 if env['FULL_SYSTEM']:
69 Source('interrupts.cc')
70 Source('stacktrace.cc')
71 Source('system.cc')
72
73 SimObject('ArmInterrupts.py')
74 SimObject('ArmSystem.py')
75 else:
76 Source('process.cc')
77 Source('linux/linux.cc')
78 Source('linux/process.cc')
79
80 # Add in files generated by the ISA description.
81 isa_desc_files = env.ISADesc('isa/main.isa')
82 # Only non-header files need to be compiled.
83 for f in isa_desc_files:
84 if not f.path.endswith('.hh'):
85 Source(f)
86