MOESI_CMP_token.py (7633:d8112aa18a1b) MOESI_CMP_token.py (8180:d8587c913ccf)
1# Copyright (c) 2006-2007 The Regents of The University of Michigan
2# Copyright (c) 2009 Advanced Micro Devices, Inc.
3# All rights reserved.
4#
5# Redistribution and use in source and binary forms, with or without
6# modification, are permitted provided that the following conditions are
7# met: redistributions of source code must retain the above copyright
8# notice, this list of conditions and the following disclaimer;

--- 68 unchanged lines hidden (view full) ---

77 dir_cntrl_nodes = []
78 dma_cntrl_nodes = []
79
80 #
81 # Must create the individual controllers before the network to ensure the
82 # controller constructors are called before the network constructor
83 #
84 l2_bits = int(math.log(options.num_l2caches, 2))
1# Copyright (c) 2006-2007 The Regents of The University of Michigan
2# Copyright (c) 2009 Advanced Micro Devices, Inc.
3# All rights reserved.
4#
5# Redistribution and use in source and binary forms, with or without
6# modification, are permitted provided that the following conditions are
7# met: redistributions of source code must retain the above copyright
8# notice, this list of conditions and the following disclaimer;

--- 68 unchanged lines hidden (view full) ---

77 dir_cntrl_nodes = []
78 dma_cntrl_nodes = []
79
80 #
81 # Must create the individual controllers before the network to ensure the
82 # controller constructors are called before the network constructor
83 #
84 l2_bits = int(math.log(options.num_l2caches, 2))
85 block_size_bits = int(math.log(options.cacheline_size, 2))
85
86 for i in xrange(options.num_cpus):
87 #
88 # First create the Ruby objects associated with this cpu
89 #
90 l1i_cache = L1Cache(size = options.l1i_size,
86
87 for i in xrange(options.num_cpus):
88 #
89 # First create the Ruby objects associated with this cpu
90 #
91 l1i_cache = L1Cache(size = options.l1i_size,
91 assoc = options.l1i_assoc)
92 assoc = options.l1i_assoc,
93 start_index_bit = block_size_bits)
92 l1d_cache = L1Cache(size = options.l1d_size,
94 l1d_cache = L1Cache(size = options.l1d_size,
93 assoc = options.l1d_assoc)
95 assoc = options.l1d_assoc,
96 start_index_bit = block_size_bits)
94
95 cpu_seq = RubySequencer(version = i,
96 icache = l1i_cache,
97 dcache = l1d_cache,
98 physMemPort = system.physmem.port,
99 physmem = system.physmem)
100
101 if piobus != None:

--- 16 unchanged lines hidden (view full) ---

118
119 exec("system.l1_cntrl%d = l1_cntrl" % i)
120 #
121 # Add controllers and sequencers to the appropriate lists
122 #
123 cpu_sequencers.append(cpu_seq)
124 l1_cntrl_nodes.append(l1_cntrl)
125
97
98 cpu_seq = RubySequencer(version = i,
99 icache = l1i_cache,
100 dcache = l1d_cache,
101 physMemPort = system.physmem.port,
102 physmem = system.physmem)
103
104 if piobus != None:

--- 16 unchanged lines hidden (view full) ---

121
122 exec("system.l1_cntrl%d = l1_cntrl" % i)
123 #
124 # Add controllers and sequencers to the appropriate lists
125 #
126 cpu_sequencers.append(cpu_seq)
127 l1_cntrl_nodes.append(l1_cntrl)
128
129 l2_index_start = block_size_bits + l2_bits
130
126 for i in xrange(options.num_l2caches):
127 #
128 # First create the Ruby objects associated with this cpu
129 #
130 l2_cache = L2Cache(size = options.l2_size,
131 assoc = options.l2_assoc,
131 for i in xrange(options.num_l2caches):
132 #
133 # First create the Ruby objects associated with this cpu
134 #
135 l2_cache = L2Cache(size = options.l2_size,
136 assoc = options.l2_assoc,
132 start_index_bit = l2_bits)
137 start_index_bit = l2_index_start)
133
134 l2_cntrl = L2Cache_Controller(version = i,
135 L2cacheMemory = l2_cache,
136 N_tokens = n_tokens)
137
138 exec("system.l2_cntrl%d = l2_cntrl" % i)
139 l2_cntrl_nodes.append(l2_cntrl)
140

--- 12 unchanged lines hidden (view full) ---

153 dir_size.value = mem_module_size
154
155 dir_cntrl = Directory_Controller(version = i,
156 directory = \
157 RubyDirectoryMemory(version = i,
158 size = \
159 dir_size),
160 memBuffer = mem_cntrl,
138
139 l2_cntrl = L2Cache_Controller(version = i,
140 L2cacheMemory = l2_cache,
141 N_tokens = n_tokens)
142
143 exec("system.l2_cntrl%d = l2_cntrl" % i)
144 l2_cntrl_nodes.append(l2_cntrl)
145

--- 12 unchanged lines hidden (view full) ---

158 dir_size.value = mem_module_size
159
160 dir_cntrl = Directory_Controller(version = i,
161 directory = \
162 RubyDirectoryMemory(version = i,
163 size = \
164 dir_size),
165 memBuffer = mem_cntrl,
161 l2_select_num_bits = \
162 math.log(options.num_l2caches,
163 2))
166 l2_select_num_bits = l2_bits)
164
165 exec("system.dir_cntrl%d = dir_cntrl" % i)
166 dir_cntrl_nodes.append(dir_cntrl)
167
168 for i, dma_device in enumerate(dma_devices):
169 #
170 # Create the Ruby objects associated with the dma controller
171 #

--- 20 unchanged lines hidden ---
167
168 exec("system.dir_cntrl%d = dir_cntrl" % i)
169 dir_cntrl_nodes.append(dir_cntrl)
170
171 for i, dma_device in enumerate(dma_devices):
172 #
173 # Create the Ruby objects associated with the dma controller
174 #

--- 20 unchanged lines hidden ---